Paolo Ciarrocchi | d441373 | 2008-02-19 23:51:27 +0100 | [diff] [blame] | 1 | /* |
Robert Richter | 6852fd9 | 2008-07-22 21:09:08 +0200 | [diff] [blame] | 2 | * @file op_model_amd.c |
Barry Kasindorf | bd87f1f | 2007-12-18 18:05:58 +0100 | [diff] [blame] | 3 | * athlon / K7 / K8 / Family 10h model-specific MSR operations |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4 | * |
Robert Richter | ae735e9 | 2008-12-25 17:26:07 +0100 | [diff] [blame] | 5 | * @remark Copyright 2002-2009 OProfile authors |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 6 | * @remark Read the file COPYING |
| 7 | * |
| 8 | * @author John Levon |
| 9 | * @author Philippe Elie |
| 10 | * @author Graydon Hoare |
Robert Richter | adf5ec0 | 2008-07-22 21:08:48 +0200 | [diff] [blame] | 11 | * @author Robert Richter <robert.richter@amd.com> |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 12 | * @author Barry Kasindorf <barry.kasindorf@amd.com> |
| 13 | * @author Jason Yeh <jason.yeh@amd.com> |
| 14 | * @author Suravee Suthikulpanit <suravee.suthikulpanit@amd.com> |
Robert Richter | ae735e9 | 2008-12-25 17:26:07 +0100 | [diff] [blame] | 15 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 16 | |
| 17 | #include <linux/oprofile.h> |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 18 | #include <linux/device.h> |
| 19 | #include <linux/pci.h> |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 20 | #include <linux/percpu.h> |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 21 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 22 | #include <asm/ptrace.h> |
| 23 | #include <asm/msr.h> |
Don Zickus | 3e4ff11 | 2006-06-26 13:57:01 +0200 | [diff] [blame] | 24 | #include <asm/nmi.h> |
Robert Richter | 013cfc5 | 2010-01-28 18:05:26 +0100 | [diff] [blame] | 25 | #include <asm/apic.h> |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 26 | #include <asm/processor.h> |
| 27 | #include <asm/cpufeature.h> |
Paolo Ciarrocchi | d441373 | 2008-02-19 23:51:27 +0100 | [diff] [blame] | 28 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | #include "op_x86_model.h" |
| 30 | #include "op_counter.h" |
| 31 | |
Robert Richter | 4c168ea | 2008-09-24 11:08:52 +0200 | [diff] [blame] | 32 | #define NUM_COUNTERS 4 |
| 33 | #define NUM_CONTROLS 4 |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 34 | #ifdef CONFIG_OPROFILE_EVENT_MULTIPLEX |
| 35 | #define NUM_VIRT_COUNTERS 32 |
| 36 | #define NUM_VIRT_CONTROLS 32 |
| 37 | #else |
| 38 | #define NUM_VIRT_COUNTERS NUM_COUNTERS |
| 39 | #define NUM_VIRT_CONTROLS NUM_CONTROLS |
| 40 | #endif |
| 41 | |
Robert Richter | 3370d35 | 2009-05-25 15:10:32 +0200 | [diff] [blame] | 42 | #define OP_EVENT_MASK 0x0FFF |
Robert Richter | 42399ad | 2009-05-25 17:59:06 +0200 | [diff] [blame] | 43 | #define OP_CTR_OVERFLOW (1ULL<<31) |
Robert Richter | 3370d35 | 2009-05-25 15:10:32 +0200 | [diff] [blame] | 44 | |
| 45 | #define MSR_AMD_EVENTSEL_RESERVED ((0xFFFFFCF0ULL<<32)|(1ULL<<21)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 46 | |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 47 | static unsigned long reset_value[NUM_VIRT_COUNTERS]; |
Robert Richter | 852402c | 2008-07-22 21:09:06 +0200 | [diff] [blame] | 48 | |
Robert Richter | 87f0bac | 2008-07-22 21:09:03 +0200 | [diff] [blame] | 49 | /* IbsFetchCtl bits/masks */ |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 50 | #define IBS_FETCH_RAND_EN (1ULL<<57) |
| 51 | #define IBS_FETCH_VAL (1ULL<<49) |
| 52 | #define IBS_FETCH_ENABLE (1ULL<<48) |
| 53 | #define IBS_FETCH_CNT_MASK 0xFFFF0000ULL |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 54 | |
Robert Richter | ba52078 | 2010-02-23 15:46:49 +0100 | [diff] [blame^] | 55 | /* IbsOpCtl bits */ |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 56 | #define IBS_OP_CNT_CTL (1ULL<<19) |
| 57 | #define IBS_OP_VAL (1ULL<<18) |
| 58 | #define IBS_OP_ENABLE (1ULL<<17) |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 59 | |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 60 | #define IBS_FETCH_SIZE 6 |
| 61 | #define IBS_OP_SIZE 12 |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 62 | |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 63 | static u32 ibs_caps; |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 64 | |
| 65 | struct op_ibs_config { |
| 66 | unsigned long op_enabled; |
| 67 | unsigned long fetch_enabled; |
| 68 | unsigned long max_cnt_fetch; |
| 69 | unsigned long max_cnt_op; |
| 70 | unsigned long rand_en; |
| 71 | unsigned long dispatched_ops; |
| 72 | }; |
| 73 | |
| 74 | static struct op_ibs_config ibs_config; |
Robert Richter | ba52078 | 2010-02-23 15:46:49 +0100 | [diff] [blame^] | 75 | static u64 ibs_op_ctl; |
Paolo Ciarrocchi | d441373 | 2008-02-19 23:51:27 +0100 | [diff] [blame] | 76 | |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 77 | /* |
| 78 | * IBS cpuid feature detection |
| 79 | */ |
| 80 | |
| 81 | #define IBS_CPUID_FEATURES 0x8000001b |
| 82 | |
| 83 | /* |
| 84 | * Same bit mask as for IBS cpuid feature flags (Fn8000_001B_EAX), but |
| 85 | * bit 0 is used to indicate the existence of IBS. |
| 86 | */ |
| 87 | #define IBS_CAPS_AVAIL (1LL<<0) |
Robert Richter | ba52078 | 2010-02-23 15:46:49 +0100 | [diff] [blame^] | 88 | #define IBS_CAPS_RDWROPCNT (1LL<<3) |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 89 | #define IBS_CAPS_OPCNT (1LL<<4) |
| 90 | |
Robert Richter | ba52078 | 2010-02-23 15:46:49 +0100 | [diff] [blame^] | 91 | /* |
| 92 | * IBS randomization macros |
| 93 | */ |
| 94 | #define IBS_RANDOM_BITS 12 |
| 95 | #define IBS_RANDOM_MASK ((1ULL << IBS_RANDOM_BITS) - 1) |
| 96 | #define IBS_RANDOM_MAXCNT_OFFSET (1ULL << (IBS_RANDOM_BITS - 5)) |
| 97 | |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 98 | static u32 get_ibs_caps(void) |
| 99 | { |
| 100 | u32 ibs_caps; |
| 101 | unsigned int max_level; |
| 102 | |
| 103 | if (!boot_cpu_has(X86_FEATURE_IBS)) |
| 104 | return 0; |
| 105 | |
| 106 | /* check IBS cpuid feature flags */ |
| 107 | max_level = cpuid_eax(0x80000000); |
| 108 | if (max_level < IBS_CPUID_FEATURES) |
| 109 | return IBS_CAPS_AVAIL; |
| 110 | |
| 111 | ibs_caps = cpuid_eax(IBS_CPUID_FEATURES); |
| 112 | if (!(ibs_caps & IBS_CAPS_AVAIL)) |
| 113 | /* cpuid flags not valid */ |
| 114 | return IBS_CAPS_AVAIL; |
| 115 | |
| 116 | return ibs_caps; |
| 117 | } |
| 118 | |
Robert Richter | 7e7478c | 2009-07-16 13:09:53 +0200 | [diff] [blame] | 119 | #ifdef CONFIG_OPROFILE_EVENT_MULTIPLEX |
| 120 | |
| 121 | static void op_mux_fill_in_addresses(struct op_msrs * const msrs) |
| 122 | { |
| 123 | int i; |
| 124 | |
| 125 | for (i = 0; i < NUM_VIRT_COUNTERS; i++) { |
Robert Richter | 61d149d | 2009-07-10 15:47:17 +0200 | [diff] [blame] | 126 | int hw_counter = op_x86_virt_to_phys(i); |
Robert Richter | 7e7478c | 2009-07-16 13:09:53 +0200 | [diff] [blame] | 127 | if (reserve_perfctr_nmi(MSR_K7_PERFCTR0 + i)) |
| 128 | msrs->multiplex[i].addr = MSR_K7_PERFCTR0 + hw_counter; |
| 129 | else |
| 130 | msrs->multiplex[i].addr = 0; |
| 131 | } |
| 132 | } |
| 133 | |
| 134 | static void op_mux_switch_ctrl(struct op_x86_model_spec const *model, |
| 135 | struct op_msrs const * const msrs) |
| 136 | { |
| 137 | u64 val; |
| 138 | int i; |
| 139 | |
| 140 | /* enable active counters */ |
| 141 | for (i = 0; i < NUM_COUNTERS; ++i) { |
| 142 | int virt = op_x86_phys_to_virt(i); |
| 143 | if (!counter_config[virt].enabled) |
| 144 | continue; |
| 145 | rdmsrl(msrs->controls[i].addr, val); |
| 146 | val &= model->reserved; |
| 147 | val |= op_x86_get_ctrl(model, &counter_config[virt]); |
| 148 | wrmsrl(msrs->controls[i].addr, val); |
| 149 | } |
| 150 | } |
| 151 | |
| 152 | #else |
| 153 | |
| 154 | static inline void op_mux_fill_in_addresses(struct op_msrs * const msrs) { } |
| 155 | |
| 156 | #endif |
| 157 | |
Robert Richter | 6657fe4 | 2008-07-22 21:08:50 +0200 | [diff] [blame] | 158 | /* functions for op_amd_spec */ |
Robert Richter | dfa1542 | 2008-07-22 21:08:49 +0200 | [diff] [blame] | 159 | |
Robert Richter | 6657fe4 | 2008-07-22 21:08:50 +0200 | [diff] [blame] | 160 | static void op_amd_fill_in_addresses(struct op_msrs * const msrs) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 161 | { |
Don Zickus | cb9c448 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 162 | int i; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 163 | |
Paolo Ciarrocchi | d441373 | 2008-02-19 23:51:27 +0100 | [diff] [blame] | 164 | for (i = 0; i < NUM_COUNTERS; i++) { |
Robert Richter | 4c168ea | 2008-09-24 11:08:52 +0200 | [diff] [blame] | 165 | if (reserve_perfctr_nmi(MSR_K7_PERFCTR0 + i)) |
| 166 | msrs->counters[i].addr = MSR_K7_PERFCTR0 + i; |
Don Zickus | cb9c448 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 167 | else |
| 168 | msrs->counters[i].addr = 0; |
| 169 | } |
| 170 | |
Paolo Ciarrocchi | d441373 | 2008-02-19 23:51:27 +0100 | [diff] [blame] | 171 | for (i = 0; i < NUM_CONTROLS; i++) { |
Robert Richter | 4c168ea | 2008-09-24 11:08:52 +0200 | [diff] [blame] | 172 | if (reserve_evntsel_nmi(MSR_K7_EVNTSEL0 + i)) |
| 173 | msrs->controls[i].addr = MSR_K7_EVNTSEL0 + i; |
Don Zickus | cb9c448 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 174 | else |
| 175 | msrs->controls[i].addr = 0; |
| 176 | } |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 177 | |
Robert Richter | 7e7478c | 2009-07-16 13:09:53 +0200 | [diff] [blame] | 178 | op_mux_fill_in_addresses(msrs); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 179 | } |
| 180 | |
Robert Richter | ef8828d | 2009-05-25 19:31:44 +0200 | [diff] [blame] | 181 | static void op_amd_setup_ctrs(struct op_x86_model_spec const *model, |
| 182 | struct op_msrs const * const msrs) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 183 | { |
Robert Richter | 3370d35 | 2009-05-25 15:10:32 +0200 | [diff] [blame] | 184 | u64 val; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 185 | int i; |
Paolo Ciarrocchi | d441373 | 2008-02-19 23:51:27 +0100 | [diff] [blame] | 186 | |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 187 | /* setup reset_value */ |
| 188 | for (i = 0; i < NUM_VIRT_COUNTERS; ++i) { |
Robert Richter | c550091 | 2009-07-16 13:11:16 +0200 | [diff] [blame] | 189 | if (counter_config[i].enabled) |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 190 | reset_value[i] = counter_config[i].count; |
Robert Richter | c550091 | 2009-07-16 13:11:16 +0200 | [diff] [blame] | 191 | else |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 192 | reset_value[i] = 0; |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 193 | } |
| 194 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 195 | /* clear all counters */ |
Robert Richter | 6e63ea4 | 2009-07-07 19:25:39 +0200 | [diff] [blame] | 196 | for (i = 0; i < NUM_CONTROLS; ++i) { |
Robert Richter | 217d3cf | 2009-06-04 02:36:44 +0200 | [diff] [blame] | 197 | if (unlikely(!msrs->controls[i].addr)) |
Don Zickus | cb9c448 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 198 | continue; |
Robert Richter | 3370d35 | 2009-05-25 15:10:32 +0200 | [diff] [blame] | 199 | rdmsrl(msrs->controls[i].addr, val); |
| 200 | val &= model->reserved; |
| 201 | wrmsrl(msrs->controls[i].addr, val); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 202 | } |
Don Zickus | cb9c448 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 203 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 204 | /* avoid a false detection of ctr overflows in NMI handler */ |
Robert Richter | 4c168ea | 2008-09-24 11:08:52 +0200 | [diff] [blame] | 205 | for (i = 0; i < NUM_COUNTERS; ++i) { |
Robert Richter | 217d3cf | 2009-06-04 02:36:44 +0200 | [diff] [blame] | 206 | if (unlikely(!msrs->counters[i].addr)) |
Don Zickus | cb9c448 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 207 | continue; |
Robert Richter | bbc5986 | 2009-05-25 17:38:19 +0200 | [diff] [blame] | 208 | wrmsrl(msrs->counters[i].addr, -1LL); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 209 | } |
| 210 | |
| 211 | /* enable active counters */ |
Robert Richter | 4c168ea | 2008-09-24 11:08:52 +0200 | [diff] [blame] | 212 | for (i = 0; i < NUM_COUNTERS; ++i) { |
Robert Richter | d8471ad | 2009-07-16 13:04:43 +0200 | [diff] [blame] | 213 | int virt = op_x86_phys_to_virt(i); |
| 214 | if (!counter_config[virt].enabled) |
| 215 | continue; |
| 216 | if (!msrs->counters[i].addr) |
| 217 | continue; |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 218 | |
Robert Richter | d8471ad | 2009-07-16 13:04:43 +0200 | [diff] [blame] | 219 | /* setup counter registers */ |
| 220 | wrmsrl(msrs->counters[i].addr, -(u64)reset_value[virt]); |
| 221 | |
| 222 | /* setup control registers */ |
| 223 | rdmsrl(msrs->controls[i].addr, val); |
| 224 | val &= model->reserved; |
| 225 | val |= op_x86_get_ctrl(model, &counter_config[virt]); |
| 226 | wrmsrl(msrs->controls[i].addr, val); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 227 | } |
| 228 | } |
| 229 | |
Suravee Suthikulpanit | f125be1 | 2010-01-18 11:25:45 -0600 | [diff] [blame] | 230 | /* |
| 231 | * 16-bit Linear Feedback Shift Register (LFSR) |
| 232 | * |
| 233 | * 16 14 13 11 |
| 234 | * Feedback polynomial = X + X + X + X + 1 |
| 235 | */ |
| 236 | static unsigned int lfsr_random(void) |
| 237 | { |
| 238 | static unsigned int lfsr_value = 0xF00D; |
| 239 | unsigned int bit; |
| 240 | |
| 241 | /* Compute next bit to shift in */ |
| 242 | bit = ((lfsr_value >> 0) ^ |
| 243 | (lfsr_value >> 2) ^ |
| 244 | (lfsr_value >> 3) ^ |
| 245 | (lfsr_value >> 5)) & 0x0001; |
| 246 | |
| 247 | /* Advance to next register value */ |
| 248 | lfsr_value = (lfsr_value >> 1) | (bit << 15); |
| 249 | |
| 250 | return lfsr_value; |
| 251 | } |
| 252 | |
Robert Richter | ba52078 | 2010-02-23 15:46:49 +0100 | [diff] [blame^] | 253 | /* |
| 254 | * IBS software randomization |
| 255 | * |
| 256 | * The IBS periodic op counter is randomized in software. The lower 12 |
| 257 | * bits of the 20 bit counter are randomized. IbsOpCurCnt is |
| 258 | * initialized with a 12 bit random value. |
| 259 | */ |
| 260 | static inline u64 op_amd_randomize_ibs_op(u64 val) |
| 261 | { |
| 262 | unsigned int random = lfsr_random(); |
| 263 | |
| 264 | if (!(ibs_caps & IBS_CAPS_RDWROPCNT)) |
| 265 | /* |
| 266 | * Work around if the hw can not write to IbsOpCurCnt |
| 267 | * |
| 268 | * Randomize the lower 8 bits of the 16 bit |
| 269 | * IbsOpMaxCnt [15:0] value in the range of -128 to |
| 270 | * +127 by adding/subtracting an offset to the |
| 271 | * maximum count (IbsOpMaxCnt). |
| 272 | * |
| 273 | * To avoid over or underflows and protect upper bits |
| 274 | * starting at bit 16, the initial value for |
| 275 | * IbsOpMaxCnt must fit in the range from 0x0081 to |
| 276 | * 0xff80. |
| 277 | */ |
| 278 | val += (s8)(random >> 4); |
| 279 | else |
| 280 | val |= (u64)(random & IBS_RANDOM_MASK) << 32; |
| 281 | |
| 282 | return val; |
| 283 | } |
| 284 | |
Andrew Morton | 4680e64 | 2009-06-23 12:36:08 -0700 | [diff] [blame] | 285 | static inline void |
Robert Richter | 7939d2b | 2008-07-22 21:08:56 +0200 | [diff] [blame] | 286 | op_amd_handle_ibs(struct pt_regs * const regs, |
| 287 | struct op_msrs const * const msrs) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 288 | { |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 289 | u64 val, ctl; |
Robert Richter | 1acda87 | 2009-01-05 10:35:31 +0100 | [diff] [blame] | 290 | struct op_entry entry; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 291 | |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 292 | if (!ibs_caps) |
Andrew Morton | 4680e64 | 2009-06-23 12:36:08 -0700 | [diff] [blame] | 293 | return; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 294 | |
Robert Richter | 7939d2b | 2008-07-22 21:08:56 +0200 | [diff] [blame] | 295 | if (ibs_config.fetch_enabled) { |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 296 | rdmsrl(MSR_AMD64_IBSFETCHCTL, ctl); |
| 297 | if (ctl & IBS_FETCH_VAL) { |
| 298 | rdmsrl(MSR_AMD64_IBSFETCHLINAD, val); |
| 299 | oprofile_write_reserve(&entry, regs, val, |
Robert Richter | 14f0ca8 | 2009-01-07 21:50:22 +0100 | [diff] [blame] | 300 | IBS_FETCH_CODE, IBS_FETCH_SIZE); |
Robert Richter | 51563a0 | 2009-06-03 20:54:56 +0200 | [diff] [blame] | 301 | oprofile_add_data64(&entry, val); |
| 302 | oprofile_add_data64(&entry, ctl); |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 303 | rdmsrl(MSR_AMD64_IBSFETCHPHYSAD, val); |
Robert Richter | 51563a0 | 2009-06-03 20:54:56 +0200 | [diff] [blame] | 304 | oprofile_add_data64(&entry, val); |
Robert Richter | 14f0ca8 | 2009-01-07 21:50:22 +0100 | [diff] [blame] | 305 | oprofile_write_commit(&entry); |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 306 | |
Robert Richter | fd13f6c | 2008-10-19 21:00:09 +0200 | [diff] [blame] | 307 | /* reenable the IRQ */ |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 308 | ctl &= ~(IBS_FETCH_VAL | IBS_FETCH_CNT_MASK); |
| 309 | ctl |= IBS_FETCH_ENABLE; |
| 310 | wrmsrl(MSR_AMD64_IBSFETCHCTL, ctl); |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 311 | } |
| 312 | } |
| 313 | |
Robert Richter | 7939d2b | 2008-07-22 21:08:56 +0200 | [diff] [blame] | 314 | if (ibs_config.op_enabled) { |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 315 | rdmsrl(MSR_AMD64_IBSOPCTL, ctl); |
| 316 | if (ctl & IBS_OP_VAL) { |
| 317 | rdmsrl(MSR_AMD64_IBSOPRIP, val); |
| 318 | oprofile_write_reserve(&entry, regs, val, |
Robert Richter | 14f0ca8 | 2009-01-07 21:50:22 +0100 | [diff] [blame] | 319 | IBS_OP_CODE, IBS_OP_SIZE); |
Robert Richter | 51563a0 | 2009-06-03 20:54:56 +0200 | [diff] [blame] | 320 | oprofile_add_data64(&entry, val); |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 321 | rdmsrl(MSR_AMD64_IBSOPDATA, val); |
Robert Richter | 51563a0 | 2009-06-03 20:54:56 +0200 | [diff] [blame] | 322 | oprofile_add_data64(&entry, val); |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 323 | rdmsrl(MSR_AMD64_IBSOPDATA2, val); |
Robert Richter | 51563a0 | 2009-06-03 20:54:56 +0200 | [diff] [blame] | 324 | oprofile_add_data64(&entry, val); |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 325 | rdmsrl(MSR_AMD64_IBSOPDATA3, val); |
Robert Richter | 51563a0 | 2009-06-03 20:54:56 +0200 | [diff] [blame] | 326 | oprofile_add_data64(&entry, val); |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 327 | rdmsrl(MSR_AMD64_IBSDCLINAD, val); |
Robert Richter | 51563a0 | 2009-06-03 20:54:56 +0200 | [diff] [blame] | 328 | oprofile_add_data64(&entry, val); |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 329 | rdmsrl(MSR_AMD64_IBSDCPHYSAD, val); |
Robert Richter | 51563a0 | 2009-06-03 20:54:56 +0200 | [diff] [blame] | 330 | oprofile_add_data64(&entry, val); |
Robert Richter | 14f0ca8 | 2009-01-07 21:50:22 +0100 | [diff] [blame] | 331 | oprofile_write_commit(&entry); |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 332 | |
| 333 | /* reenable the IRQ */ |
Robert Richter | ba52078 | 2010-02-23 15:46:49 +0100 | [diff] [blame^] | 334 | ctl = op_amd_randomize_ibs_op(ibs_op_ctl); |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 335 | wrmsrl(MSR_AMD64_IBSOPCTL, ctl); |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 336 | } |
| 337 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 338 | } |
| 339 | |
Robert Richter | 9063759 | 2009-03-10 19:15:57 +0100 | [diff] [blame] | 340 | static inline void op_amd_start_ibs(void) |
| 341 | { |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 342 | u64 val; |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 343 | |
| 344 | if (!ibs_caps) |
| 345 | return; |
| 346 | |
| 347 | if (ibs_config.fetch_enabled) { |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 348 | val = (ibs_config.max_cnt_fetch >> 4) & 0xFFFF; |
| 349 | val |= ibs_config.rand_en ? IBS_FETCH_RAND_EN : 0; |
| 350 | val |= IBS_FETCH_ENABLE; |
| 351 | wrmsrl(MSR_AMD64_IBSFETCHCTL, val); |
Robert Richter | 9063759 | 2009-03-10 19:15:57 +0100 | [diff] [blame] | 352 | } |
| 353 | |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 354 | if (ibs_config.op_enabled) { |
Robert Richter | ba52078 | 2010-02-23 15:46:49 +0100 | [diff] [blame^] | 355 | ibs_op_ctl = ibs_config.max_cnt_op >> 4; |
| 356 | if (!(ibs_caps & IBS_CAPS_RDWROPCNT)) { |
| 357 | /* |
| 358 | * IbsOpCurCnt not supported. See |
| 359 | * op_amd_randomize_ibs_op() for details. |
| 360 | */ |
| 361 | ibs_op_ctl = clamp(ibs_op_ctl, 0x0081ULL, 0xFF80ULL); |
| 362 | } else { |
| 363 | /* |
| 364 | * The start value is randomized with a |
| 365 | * positive offset, we need to compensate it |
| 366 | * with the half of the randomized range. Also |
| 367 | * avoid underflows. |
| 368 | */ |
| 369 | ibs_op_ctl = min(ibs_op_ctl + IBS_RANDOM_MAXCNT_OFFSET, |
| 370 | 0xFFFFULL); |
| 371 | } |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 372 | if (ibs_caps & IBS_CAPS_OPCNT && ibs_config.dispatched_ops) |
Robert Richter | ba52078 | 2010-02-23 15:46:49 +0100 | [diff] [blame^] | 373 | ibs_op_ctl |= IBS_OP_CNT_CTL; |
| 374 | ibs_op_ctl |= IBS_OP_ENABLE; |
| 375 | val = op_amd_randomize_ibs_op(ibs_op_ctl); |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 376 | wrmsrl(MSR_AMD64_IBSOPCTL, val); |
Robert Richter | 9063759 | 2009-03-10 19:15:57 +0100 | [diff] [blame] | 377 | } |
| 378 | } |
| 379 | |
| 380 | static void op_amd_stop_ibs(void) |
| 381 | { |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 382 | if (!ibs_caps) |
| 383 | return; |
| 384 | |
| 385 | if (ibs_config.fetch_enabled) |
Robert Richter | 9063759 | 2009-03-10 19:15:57 +0100 | [diff] [blame] | 386 | /* clear max count and enable */ |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 387 | wrmsrl(MSR_AMD64_IBSFETCHCTL, 0); |
Robert Richter | 9063759 | 2009-03-10 19:15:57 +0100 | [diff] [blame] | 388 | |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 389 | if (ibs_config.op_enabled) |
Robert Richter | 9063759 | 2009-03-10 19:15:57 +0100 | [diff] [blame] | 390 | /* clear max count and enable */ |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 391 | wrmsrl(MSR_AMD64_IBSOPCTL, 0); |
Robert Richter | 9063759 | 2009-03-10 19:15:57 +0100 | [diff] [blame] | 392 | } |
| 393 | |
Robert Richter | 7939d2b | 2008-07-22 21:08:56 +0200 | [diff] [blame] | 394 | static int op_amd_check_ctrs(struct pt_regs * const regs, |
| 395 | struct op_msrs const * const msrs) |
| 396 | { |
Robert Richter | 42399ad | 2009-05-25 17:59:06 +0200 | [diff] [blame] | 397 | u64 val; |
Robert Richter | 7939d2b | 2008-07-22 21:08:56 +0200 | [diff] [blame] | 398 | int i; |
| 399 | |
Robert Richter | 6e63ea4 | 2009-07-07 19:25:39 +0200 | [diff] [blame] | 400 | for (i = 0; i < NUM_COUNTERS; ++i) { |
Robert Richter | d8471ad | 2009-07-16 13:04:43 +0200 | [diff] [blame] | 401 | int virt = op_x86_phys_to_virt(i); |
| 402 | if (!reset_value[virt]) |
Robert Richter | 7939d2b | 2008-07-22 21:08:56 +0200 | [diff] [blame] | 403 | continue; |
Robert Richter | 42399ad | 2009-05-25 17:59:06 +0200 | [diff] [blame] | 404 | rdmsrl(msrs->counters[i].addr, val); |
| 405 | /* bit is clear if overflowed: */ |
| 406 | if (val & OP_CTR_OVERFLOW) |
| 407 | continue; |
Robert Richter | d8471ad | 2009-07-16 13:04:43 +0200 | [diff] [blame] | 408 | oprofile_add_sample(regs, virt); |
| 409 | wrmsrl(msrs->counters[i].addr, -(u64)reset_value[virt]); |
Robert Richter | 7939d2b | 2008-07-22 21:08:56 +0200 | [diff] [blame] | 410 | } |
| 411 | |
| 412 | op_amd_handle_ibs(regs, msrs); |
| 413 | |
| 414 | /* See op_model_ppro.c */ |
| 415 | return 1; |
| 416 | } |
Paolo Ciarrocchi | d441373 | 2008-02-19 23:51:27 +0100 | [diff] [blame] | 417 | |
Robert Richter | 6657fe4 | 2008-07-22 21:08:50 +0200 | [diff] [blame] | 418 | static void op_amd_start(struct op_msrs const * const msrs) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 419 | { |
Robert Richter | dea3766 | 2009-05-25 18:11:52 +0200 | [diff] [blame] | 420 | u64 val; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 421 | int i; |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 422 | |
Robert Richter | 6e63ea4 | 2009-07-07 19:25:39 +0200 | [diff] [blame] | 423 | for (i = 0; i < NUM_COUNTERS; ++i) { |
Robert Richter | d8471ad | 2009-07-16 13:04:43 +0200 | [diff] [blame] | 424 | if (!reset_value[op_x86_phys_to_virt(i)]) |
| 425 | continue; |
| 426 | rdmsrl(msrs->controls[i].addr, val); |
| 427 | val |= ARCH_PERFMON_EVENTSEL0_ENABLE; |
| 428 | wrmsrl(msrs->controls[i].addr, val); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 429 | } |
Robert Richter | 852402c | 2008-07-22 21:09:06 +0200 | [diff] [blame] | 430 | |
Robert Richter | 9063759 | 2009-03-10 19:15:57 +0100 | [diff] [blame] | 431 | op_amd_start_ibs(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 432 | } |
| 433 | |
Robert Richter | 6657fe4 | 2008-07-22 21:08:50 +0200 | [diff] [blame] | 434 | static void op_amd_stop(struct op_msrs const * const msrs) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 435 | { |
Robert Richter | dea3766 | 2009-05-25 18:11:52 +0200 | [diff] [blame] | 436 | u64 val; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 437 | int i; |
| 438 | |
Robert Richter | fd13f6c | 2008-10-19 21:00:09 +0200 | [diff] [blame] | 439 | /* |
| 440 | * Subtle: stop on all counters to avoid race with setting our |
| 441 | * pm callback |
| 442 | */ |
Robert Richter | 6e63ea4 | 2009-07-07 19:25:39 +0200 | [diff] [blame] | 443 | for (i = 0; i < NUM_COUNTERS; ++i) { |
Robert Richter | d8471ad | 2009-07-16 13:04:43 +0200 | [diff] [blame] | 444 | if (!reset_value[op_x86_phys_to_virt(i)]) |
Don Zickus | cb9c448 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 445 | continue; |
Robert Richter | dea3766 | 2009-05-25 18:11:52 +0200 | [diff] [blame] | 446 | rdmsrl(msrs->controls[i].addr, val); |
| 447 | val &= ~ARCH_PERFMON_EVENTSEL0_ENABLE; |
| 448 | wrmsrl(msrs->controls[i].addr, val); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 449 | } |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 450 | |
Robert Richter | 9063759 | 2009-03-10 19:15:57 +0100 | [diff] [blame] | 451 | op_amd_stop_ibs(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 452 | } |
| 453 | |
Robert Richter | 6657fe4 | 2008-07-22 21:08:50 +0200 | [diff] [blame] | 454 | static void op_amd_shutdown(struct op_msrs const * const msrs) |
Don Zickus | cb9c448 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 455 | { |
| 456 | int i; |
| 457 | |
Robert Richter | 6e63ea4 | 2009-07-07 19:25:39 +0200 | [diff] [blame] | 458 | for (i = 0; i < NUM_COUNTERS; ++i) { |
Robert Richter | 217d3cf | 2009-06-04 02:36:44 +0200 | [diff] [blame] | 459 | if (msrs->counters[i].addr) |
Don Zickus | cb9c448 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 460 | release_perfctr_nmi(MSR_K7_PERFCTR0 + i); |
| 461 | } |
Robert Richter | 5e766e3 | 2009-07-08 14:54:17 +0200 | [diff] [blame] | 462 | for (i = 0; i < NUM_CONTROLS; ++i) { |
Robert Richter | 217d3cf | 2009-06-04 02:36:44 +0200 | [diff] [blame] | 463 | if (msrs->controls[i].addr) |
Don Zickus | cb9c448 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 464 | release_evntsel_nmi(MSR_K7_EVNTSEL0 + i); |
| 465 | } |
| 466 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 467 | |
Robert Richter | 7d77f2d | 2008-07-22 21:08:57 +0200 | [diff] [blame] | 468 | static u8 ibs_eilvt_off; |
| 469 | |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 470 | static inline void apic_init_ibs_nmi_per_cpu(void *arg) |
| 471 | { |
Robert Richter | 7d77f2d | 2008-07-22 21:08:57 +0200 | [diff] [blame] | 472 | ibs_eilvt_off = setup_APIC_eilvt_ibs(0, APIC_EILVT_MSG_NMI, 0); |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 473 | } |
| 474 | |
| 475 | static inline void apic_clear_ibs_nmi_per_cpu(void *arg) |
| 476 | { |
| 477 | setup_APIC_eilvt_ibs(0, APIC_EILVT_MSG_FIX, 1); |
| 478 | } |
| 479 | |
Robert Richter | fe615cb | 2008-11-24 14:58:03 +0100 | [diff] [blame] | 480 | static int init_ibs_nmi(void) |
Robert Richter | 7d77f2d | 2008-07-22 21:08:57 +0200 | [diff] [blame] | 481 | { |
| 482 | #define IBSCTL_LVTOFFSETVAL (1 << 8) |
| 483 | #define IBSCTL 0x1cc |
| 484 | struct pci_dev *cpu_cfg; |
| 485 | int nodes; |
| 486 | u32 value = 0; |
| 487 | |
| 488 | /* per CPU setup */ |
Robert Richter | ebb535d | 2008-07-22 21:08:59 +0200 | [diff] [blame] | 489 | on_each_cpu(apic_init_ibs_nmi_per_cpu, NULL, 1); |
Robert Richter | 7d77f2d | 2008-07-22 21:08:57 +0200 | [diff] [blame] | 490 | |
| 491 | nodes = 0; |
| 492 | cpu_cfg = NULL; |
| 493 | do { |
| 494 | cpu_cfg = pci_get_device(PCI_VENDOR_ID_AMD, |
| 495 | PCI_DEVICE_ID_AMD_10H_NB_MISC, |
| 496 | cpu_cfg); |
| 497 | if (!cpu_cfg) |
| 498 | break; |
| 499 | ++nodes; |
| 500 | pci_write_config_dword(cpu_cfg, IBSCTL, ibs_eilvt_off |
| 501 | | IBSCTL_LVTOFFSETVAL); |
| 502 | pci_read_config_dword(cpu_cfg, IBSCTL, &value); |
| 503 | if (value != (ibs_eilvt_off | IBSCTL_LVTOFFSETVAL)) { |
Robert Richter | 83bd924 | 2008-12-15 15:09:50 +0100 | [diff] [blame] | 504 | pci_dev_put(cpu_cfg); |
Robert Richter | 7d77f2d | 2008-07-22 21:08:57 +0200 | [diff] [blame] | 505 | printk(KERN_DEBUG "Failed to setup IBS LVT offset, " |
| 506 | "IBSCTL = 0x%08x", value); |
| 507 | return 1; |
| 508 | } |
| 509 | } while (1); |
| 510 | |
| 511 | if (!nodes) { |
| 512 | printk(KERN_DEBUG "No CPU node configured for IBS"); |
| 513 | return 1; |
| 514 | } |
| 515 | |
Robert Richter | 7d77f2d | 2008-07-22 21:08:57 +0200 | [diff] [blame] | 516 | return 0; |
| 517 | } |
| 518 | |
Robert Richter | fe615cb | 2008-11-24 14:58:03 +0100 | [diff] [blame] | 519 | /* uninitialize the APIC for the IBS interrupts if needed */ |
| 520 | static void clear_ibs_nmi(void) |
| 521 | { |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 522 | if (ibs_caps) |
Robert Richter | fe615cb | 2008-11-24 14:58:03 +0100 | [diff] [blame] | 523 | on_each_cpu(apic_clear_ibs_nmi_per_cpu, NULL, 1); |
| 524 | } |
| 525 | |
Robert Richter | fd13f6c | 2008-10-19 21:00:09 +0200 | [diff] [blame] | 526 | /* initialize the APIC for the IBS interrupts if available */ |
Robert Richter | fe615cb | 2008-11-24 14:58:03 +0100 | [diff] [blame] | 527 | static void ibs_init(void) |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 528 | { |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 529 | ibs_caps = get_ibs_caps(); |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 530 | |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 531 | if (!ibs_caps) |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 532 | return; |
| 533 | |
Robert Richter | fe615cb | 2008-11-24 14:58:03 +0100 | [diff] [blame] | 534 | if (init_ibs_nmi()) { |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 535 | ibs_caps = 0; |
Robert Richter | 852402c | 2008-07-22 21:09:06 +0200 | [diff] [blame] | 536 | return; |
| 537 | } |
| 538 | |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 539 | printk(KERN_INFO "oprofile: AMD IBS detected (0x%08x)\n", |
| 540 | (unsigned)ibs_caps); |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 541 | } |
| 542 | |
Robert Richter | fe615cb | 2008-11-24 14:58:03 +0100 | [diff] [blame] | 543 | static void ibs_exit(void) |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 544 | { |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 545 | if (!ibs_caps) |
Robert Richter | fe615cb | 2008-11-24 14:58:03 +0100 | [diff] [blame] | 546 | return; |
| 547 | |
| 548 | clear_ibs_nmi(); |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 549 | } |
| 550 | |
Robert Richter | 25ad291 | 2008-09-05 17:12:36 +0200 | [diff] [blame] | 551 | static int (*create_arch_files)(struct super_block *sb, struct dentry *root); |
Robert Richter | 270d3e1 | 2008-07-22 21:09:01 +0200 | [diff] [blame] | 552 | |
Robert Richter | 25ad291 | 2008-09-05 17:12:36 +0200 | [diff] [blame] | 553 | static int setup_ibs_files(struct super_block *sb, struct dentry *root) |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 554 | { |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 555 | struct dentry *dir; |
Robert Richter | 270d3e1 | 2008-07-22 21:09:01 +0200 | [diff] [blame] | 556 | int ret = 0; |
| 557 | |
| 558 | /* architecture specific files */ |
| 559 | if (create_arch_files) |
| 560 | ret = create_arch_files(sb, root); |
| 561 | |
| 562 | if (ret) |
| 563 | return ret; |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 564 | |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 565 | if (!ibs_caps) |
Robert Richter | 270d3e1 | 2008-07-22 21:09:01 +0200 | [diff] [blame] | 566 | return ret; |
| 567 | |
| 568 | /* model specific files */ |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 569 | |
| 570 | /* setup some reasonable defaults */ |
| 571 | ibs_config.max_cnt_fetch = 250000; |
| 572 | ibs_config.fetch_enabled = 0; |
| 573 | ibs_config.max_cnt_op = 250000; |
| 574 | ibs_config.op_enabled = 0; |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 575 | ibs_config.dispatched_ops = 0; |
Robert Richter | 2d55a47 | 2008-07-18 17:56:05 +0200 | [diff] [blame] | 576 | |
| 577 | dir = oprofilefs_mkdir(sb, root, "ibs_fetch"); |
| 578 | oprofilefs_create_ulong(sb, dir, "enable", |
| 579 | &ibs_config.fetch_enabled); |
| 580 | oprofilefs_create_ulong(sb, dir, "max_count", |
| 581 | &ibs_config.max_cnt_fetch); |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 582 | oprofilefs_create_ulong(sb, dir, "rand_enable", |
| 583 | &ibs_config.rand_en); |
Robert Richter | 2d55a47 | 2008-07-18 17:56:05 +0200 | [diff] [blame] | 584 | |
Robert Richter | ccd755c | 2008-07-29 16:57:10 +0200 | [diff] [blame] | 585 | dir = oprofilefs_mkdir(sb, root, "ibs_op"); |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 586 | oprofilefs_create_ulong(sb, dir, "enable", |
Robert Richter | 2d55a47 | 2008-07-18 17:56:05 +0200 | [diff] [blame] | 587 | &ibs_config.op_enabled); |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 588 | oprofilefs_create_ulong(sb, dir, "max_count", |
Robert Richter | 2d55a47 | 2008-07-18 17:56:05 +0200 | [diff] [blame] | 589 | &ibs_config.max_cnt_op); |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 590 | if (ibs_caps & IBS_CAPS_OPCNT) |
| 591 | oprofilefs_create_ulong(sb, dir, "dispatched_ops", |
| 592 | &ibs_config.dispatched_ops); |
Robert Richter | fc2bd73 | 2008-07-22 21:09:00 +0200 | [diff] [blame] | 593 | |
| 594 | return 0; |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 595 | } |
| 596 | |
Robert Richter | adf5ec0 | 2008-07-22 21:08:48 +0200 | [diff] [blame] | 597 | static int op_amd_init(struct oprofile_operations *ops) |
| 598 | { |
Robert Richter | fe615cb | 2008-11-24 14:58:03 +0100 | [diff] [blame] | 599 | ibs_init(); |
Robert Richter | 270d3e1 | 2008-07-22 21:09:01 +0200 | [diff] [blame] | 600 | create_arch_files = ops->create_files; |
| 601 | ops->create_files = setup_ibs_files; |
Robert Richter | adf5ec0 | 2008-07-22 21:08:48 +0200 | [diff] [blame] | 602 | return 0; |
| 603 | } |
| 604 | |
| 605 | static void op_amd_exit(void) |
| 606 | { |
Robert Richter | fe615cb | 2008-11-24 14:58:03 +0100 | [diff] [blame] | 607 | ibs_exit(); |
Robert Richter | adf5ec0 | 2008-07-22 21:08:48 +0200 | [diff] [blame] | 608 | } |
| 609 | |
Robert Richter | 259a83a | 2009-07-09 15:12:35 +0200 | [diff] [blame] | 610 | struct op_x86_model_spec op_amd_spec = { |
Robert Richter | c92960f | 2008-09-05 17:12:36 +0200 | [diff] [blame] | 611 | .num_counters = NUM_COUNTERS, |
| 612 | .num_controls = NUM_CONTROLS, |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 613 | .num_virt_counters = NUM_VIRT_COUNTERS, |
Robert Richter | 3370d35 | 2009-05-25 15:10:32 +0200 | [diff] [blame] | 614 | .reserved = MSR_AMD_EVENTSEL_RESERVED, |
| 615 | .event_mask = OP_EVENT_MASK, |
| 616 | .init = op_amd_init, |
| 617 | .exit = op_amd_exit, |
Robert Richter | c92960f | 2008-09-05 17:12:36 +0200 | [diff] [blame] | 618 | .fill_in_addresses = &op_amd_fill_in_addresses, |
| 619 | .setup_ctrs = &op_amd_setup_ctrs, |
| 620 | .check_ctrs = &op_amd_check_ctrs, |
| 621 | .start = &op_amd_start, |
| 622 | .stop = &op_amd_stop, |
Robert Richter | 3370d35 | 2009-05-25 15:10:32 +0200 | [diff] [blame] | 623 | .shutdown = &op_amd_shutdown, |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 624 | #ifdef CONFIG_OPROFILE_EVENT_MULTIPLEX |
Robert Richter | 7e7478c | 2009-07-16 13:09:53 +0200 | [diff] [blame] | 625 | .switch_ctrl = &op_mux_switch_ctrl, |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 626 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 627 | }; |