blob: a3b011b494650fcd2786f0db4be6da79952c3491 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/console.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include <drm/drmP.h>
31#include <drm/drm_crtc_helper.h>
32#include <drm/radeon_drm.h>
Dave Airlie28d52042009-09-21 14:33:58 +100033#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100034#include <linux/vga_switcheroo.h>
Matthew Garrettbcc65fd2011-08-08 16:21:16 +000035#include <linux/efi.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020036#include "radeon_reg.h"
37#include "radeon.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038#include "atom.h"
39
Jerome Glisse1b5331d2010-04-12 20:21:53 +000040static const char radeon_family_name[][16] = {
41 "R100",
42 "RV100",
43 "RS100",
44 "RV200",
45 "RS200",
46 "R200",
47 "RV250",
48 "RS300",
49 "RV280",
50 "R300",
51 "R350",
52 "RV350",
53 "RV380",
54 "R420",
55 "R423",
56 "RV410",
57 "RS400",
58 "RS480",
59 "RS600",
60 "RS690",
61 "RS740",
62 "RV515",
63 "R520",
64 "RV530",
65 "RV560",
66 "RV570",
67 "R580",
68 "R600",
69 "RV610",
70 "RV630",
71 "RV670",
72 "RV620",
73 "RV635",
74 "RS780",
75 "RS880",
76 "RV770",
77 "RV730",
78 "RV710",
79 "RV740",
80 "CEDAR",
81 "REDWOOD",
82 "JUNIPER",
83 "CYPRESS",
84 "HEMLOCK",
Alex Deucherb08ebe72010-12-03 15:34:16 -050085 "PALM",
Alex Deucher4df64e62011-05-31 15:42:46 -040086 "SUMO",
87 "SUMO2",
Alex Deucher1fe18302011-01-06 21:19:12 -050088 "BARTS",
89 "TURKS",
90 "CAICOS",
Alex Deucherb7cfc9f2011-03-02 20:07:27 -050091 "CAYMAN",
Jerome Glisse1b5331d2010-04-12 20:21:53 +000092 "LAST",
93};
94
Jerome Glisse771fe6b2009-06-05 14:42:42 +020095/*
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +020096 * Clear GPU surface registers.
97 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +100098void radeon_surface_init(struct radeon_device *rdev)
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +020099{
100 /* FIXME: check this out */
101 if (rdev->family < CHIP_R600) {
102 int i;
103
Dave Airlie550e2d92009-12-09 14:15:38 +1000104 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
105 if (rdev->surface_regs[i].bo)
106 radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
107 else
108 radeon_clear_surface_reg(rdev, i);
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200109 }
Dave Airliee024e112009-06-24 09:48:08 +1000110 /* enable surfaces */
111 WREG32(RADEON_SURFACE_CNTL, 0);
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200112 }
113}
114
115/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200116 * GPU scratch registers helpers function.
117 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000118void radeon_scratch_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200119{
120 int i;
121
122 /* FIXME: check this out */
123 if (rdev->family < CHIP_R300) {
124 rdev->scratch.num_reg = 5;
125 } else {
126 rdev->scratch.num_reg = 7;
127 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400128 rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200129 for (i = 0; i < rdev->scratch.num_reg; i++) {
130 rdev->scratch.free[i] = true;
Alex Deucher724c80e2010-08-27 18:25:25 -0400131 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200132 }
133}
134
135int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
136{
137 int i;
138
139 for (i = 0; i < rdev->scratch.num_reg; i++) {
140 if (rdev->scratch.free[i]) {
141 rdev->scratch.free[i] = false;
142 *reg = rdev->scratch.reg[i];
143 return 0;
144 }
145 }
146 return -EINVAL;
147}
148
149void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
150{
151 int i;
152
153 for (i = 0; i < rdev->scratch.num_reg; i++) {
154 if (rdev->scratch.reg[i] == reg) {
155 rdev->scratch.free[i] = true;
156 return;
157 }
158 }
159}
160
Alex Deucher724c80e2010-08-27 18:25:25 -0400161void radeon_wb_disable(struct radeon_device *rdev)
162{
163 int r;
164
165 if (rdev->wb.wb_obj) {
166 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
167 if (unlikely(r != 0))
168 return;
169 radeon_bo_kunmap(rdev->wb.wb_obj);
170 radeon_bo_unpin(rdev->wb.wb_obj);
171 radeon_bo_unreserve(rdev->wb.wb_obj);
172 }
173 rdev->wb.enabled = false;
174}
175
176void radeon_wb_fini(struct radeon_device *rdev)
177{
178 radeon_wb_disable(rdev);
179 if (rdev->wb.wb_obj) {
180 radeon_bo_unref(&rdev->wb.wb_obj);
181 rdev->wb.wb = NULL;
182 rdev->wb.wb_obj = NULL;
183 }
184}
185
186int radeon_wb_init(struct radeon_device *rdev)
187{
188 int r;
189
190 if (rdev->wb.wb_obj == NULL) {
Daniel Vetter441921d2011-02-18 17:59:16 +0100191 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
Alex Deucher724c80e2010-08-27 18:25:25 -0400192 RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj);
193 if (r) {
194 dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
195 return r;
196 }
197 }
198 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
199 if (unlikely(r != 0)) {
200 radeon_wb_fini(rdev);
201 return r;
202 }
203 r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
204 &rdev->wb.gpu_addr);
205 if (r) {
206 radeon_bo_unreserve(rdev->wb.wb_obj);
207 dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
208 radeon_wb_fini(rdev);
209 return r;
210 }
211 r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
212 radeon_bo_unreserve(rdev->wb.wb_obj);
213 if (r) {
214 dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
215 radeon_wb_fini(rdev);
216 return r;
217 }
218
Alex Deuchere6ba7592011-06-13 22:02:51 +0000219 /* clear wb memory */
220 memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE);
Alex Deucherd0f8a852010-09-04 05:04:34 -0400221 /* disable event_write fences */
222 rdev->wb.use_event = false;
Alex Deucher724c80e2010-08-27 18:25:25 -0400223 /* disabled via module param */
224 if (radeon_no_wb == 1)
225 rdev->wb.enabled = false;
226 else {
227 /* often unreliable on AGP */
228 if (rdev->flags & RADEON_IS_AGP) {
229 rdev->wb.enabled = false;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400230 } else {
Alex Deucher724c80e2010-08-27 18:25:25 -0400231 rdev->wb.enabled = true;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400232 /* event_write fences are only available on r600+ */
233 if (rdev->family >= CHIP_R600)
234 rdev->wb.use_event = true;
235 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400236 }
Alex Deucher7d527852011-01-06 21:19:27 -0500237 /* always use writeback/events on NI */
238 if (ASIC_IS_DCE5(rdev)) {
239 rdev->wb.enabled = true;
240 rdev->wb.use_event = true;
241 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400242
243 dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
244
245 return 0;
246}
247
Jerome Glissed594e462010-02-17 21:54:29 +0000248/**
249 * radeon_vram_location - try to find VRAM location
250 * @rdev: radeon device structure holding all necessary informations
251 * @mc: memory controller structure holding memory informations
252 * @base: base address at which to put VRAM
253 *
254 * Function will place try to place VRAM at base address provided
255 * as parameter (which is so far either PCI aperture address or
256 * for IGP TOM base address).
257 *
258 * If there is not enough space to fit the unvisible VRAM in the 32bits
259 * address space then we limit the VRAM size to the aperture.
260 *
261 * If we are using AGP and if the AGP aperture doesn't allow us to have
262 * room for all the VRAM than we restrict the VRAM to the PCI aperture
263 * size and print a warning.
264 *
265 * This function will never fails, worst case are limiting VRAM.
266 *
267 * Note: GTT start, end, size should be initialized before calling this
268 * function on AGP platform.
269 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300270 * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
Jerome Glissed594e462010-02-17 21:54:29 +0000271 * this shouldn't be a problem as we are using the PCI aperture as a reference.
272 * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
273 * not IGP.
274 *
275 * Note: we use mc_vram_size as on some board we need to program the mc to
276 * cover the whole aperture even if VRAM size is inferior to aperture size
277 * Novell bug 204882 + along with lots of ubuntu ones
278 *
279 * Note: when limiting vram it's safe to overwritte real_vram_size because
280 * we are not in case where real_vram_size is inferior to mc_vram_size (ie
281 * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
282 * ones)
283 *
284 * Note: IGP TOM addr should be the same as the aperture addr, we don't
285 * explicitly check for that thought.
286 *
287 * FIXME: when reducing VRAM size align new size on power of 2.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200288 */
Jerome Glissed594e462010-02-17 21:54:29 +0000289void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200290{
Jerome Glissed594e462010-02-17 21:54:29 +0000291 mc->vram_start = base;
292 if (mc->mc_vram_size > (0xFFFFFFFF - base + 1)) {
293 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
294 mc->real_vram_size = mc->aper_size;
295 mc->mc_vram_size = mc->aper_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200296 }
Jerome Glissed594e462010-02-17 21:54:29 +0000297 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
Jerome Glisse2cbeb4e2010-08-16 11:54:36 -0400298 if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
Jerome Glissed594e462010-02-17 21:54:29 +0000299 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
300 mc->real_vram_size = mc->aper_size;
301 mc->mc_vram_size = mc->aper_size;
302 }
303 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
Alex Deucherdd7cc552010-12-03 14:37:21 -0500304 dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
Jerome Glissed594e462010-02-17 21:54:29 +0000305 mc->mc_vram_size >> 20, mc->vram_start,
306 mc->vram_end, mc->real_vram_size >> 20);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200307}
308
Jerome Glissed594e462010-02-17 21:54:29 +0000309/**
310 * radeon_gtt_location - try to find GTT location
311 * @rdev: radeon device structure holding all necessary informations
312 * @mc: memory controller structure holding memory informations
313 *
314 * Function will place try to place GTT before or after VRAM.
315 *
316 * If GTT size is bigger than space left then we ajust GTT size.
317 * Thus function will never fails.
318 *
319 * FIXME: when reducing GTT size align new size on power of 2.
320 */
321void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
322{
323 u64 size_af, size_bf;
324
Alex Deucher8d369bb2010-07-15 10:51:10 -0400325 size_af = ((0xFFFFFFFF - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
326 size_bf = mc->vram_start & ~mc->gtt_base_align;
Jerome Glissed594e462010-02-17 21:54:29 +0000327 if (size_bf > size_af) {
328 if (mc->gtt_size > size_bf) {
329 dev_warn(rdev->dev, "limiting GTT\n");
330 mc->gtt_size = size_bf;
331 }
Alex Deucher8d369bb2010-07-15 10:51:10 -0400332 mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000333 } else {
334 if (mc->gtt_size > size_af) {
335 dev_warn(rdev->dev, "limiting GTT\n");
336 mc->gtt_size = size_af;
337 }
Alex Deucher8d369bb2010-07-15 10:51:10 -0400338 mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
Jerome Glissed594e462010-02-17 21:54:29 +0000339 }
340 mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
Alex Deucherdd7cc552010-12-03 14:37:21 -0500341 dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
Jerome Glissed594e462010-02-17 21:54:29 +0000342 mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
343}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200344
345/*
346 * GPU helpers function.
347 */
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200348bool radeon_card_posted(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200349{
350 uint32_t reg;
351
Matthew Garrettbcc65fd2011-08-08 16:21:16 +0000352 if (efi_enabled && rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE)
353 return false;
354
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200355 /* first check CRTCs */
Alex Deucher18007402010-11-22 17:56:28 -0500356 if (ASIC_IS_DCE41(rdev)) {
357 reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
358 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
359 if (reg & EVERGREEN_CRTC_MASTER_EN)
360 return true;
361 } else if (ASIC_IS_DCE4(rdev)) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500362 reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
363 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) |
364 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
365 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) |
366 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
367 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
368 if (reg & EVERGREEN_CRTC_MASTER_EN)
369 return true;
370 } else if (ASIC_IS_AVIVO(rdev)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200371 reg = RREG32(AVIVO_D1CRTC_CONTROL) |
372 RREG32(AVIVO_D2CRTC_CONTROL);
373 if (reg & AVIVO_CRTC_EN) {
374 return true;
375 }
376 } else {
377 reg = RREG32(RADEON_CRTC_GEN_CNTL) |
378 RREG32(RADEON_CRTC2_GEN_CNTL);
379 if (reg & RADEON_CRTC_EN) {
380 return true;
381 }
382 }
383
384 /* then check MEM_SIZE, in case the crtcs are off */
385 if (rdev->family >= CHIP_R600)
386 reg = RREG32(R600_CONFIG_MEMSIZE);
387 else
388 reg = RREG32(RADEON_CONFIG_MEMSIZE);
389
390 if (reg)
391 return true;
392
393 return false;
394
395}
396
Alex Deucherf47299c2010-03-16 20:54:38 -0400397void radeon_update_bandwidth_info(struct radeon_device *rdev)
398{
399 fixed20_12 a;
Alex Deucher88072862010-08-10 12:33:20 -0400400 u32 sclk = rdev->pm.current_sclk;
401 u32 mclk = rdev->pm.current_mclk;
402
403 /* sclk/mclk in Mhz */
404 a.full = dfixed_const(100);
405 rdev->pm.sclk.full = dfixed_const(sclk);
406 rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
407 rdev->pm.mclk.full = dfixed_const(mclk);
408 rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
Alex Deucherf47299c2010-03-16 20:54:38 -0400409
410 if (rdev->flags & RADEON_IS_IGP) {
Ben Skeggs68adac52010-04-28 11:46:42 +1000411 a.full = dfixed_const(16);
Alex Deucherf47299c2010-03-16 20:54:38 -0400412 /* core_bandwidth = sclk(Mhz) * 16 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000413 rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
Alex Deucherf47299c2010-03-16 20:54:38 -0400414 }
415}
416
Dave Airlie72542d72009-12-01 14:06:31 +1000417bool radeon_boot_test_post_card(struct radeon_device *rdev)
418{
419 if (radeon_card_posted(rdev))
420 return true;
421
422 if (rdev->bios) {
423 DRM_INFO("GPU not posted. posting now...\n");
424 if (rdev->is_atom_bios)
425 atom_asic_init(rdev->mode_info.atom_context);
426 else
427 radeon_combios_asic_init(rdev->ddev);
428 return true;
429 } else {
430 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
431 return false;
432 }
433}
434
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000435int radeon_dummy_page_init(struct radeon_device *rdev)
436{
Dave Airlie82568562010-02-05 16:00:07 +1000437 if (rdev->dummy_page.page)
438 return 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000439 rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
440 if (rdev->dummy_page.page == NULL)
441 return -ENOMEM;
442 rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
443 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Benjamin Herrenschmidta30f6fb2010-08-10 14:48:58 +1000444 if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
445 dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000446 __free_page(rdev->dummy_page.page);
447 rdev->dummy_page.page = NULL;
448 return -ENOMEM;
449 }
450 return 0;
451}
452
453void radeon_dummy_page_fini(struct radeon_device *rdev)
454{
455 if (rdev->dummy_page.page == NULL)
456 return;
457 pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
458 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
459 __free_page(rdev->dummy_page.page);
460 rdev->dummy_page.page = NULL;
461}
462
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200463
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200464/* ATOM accessor methods */
465static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
466{
467 struct radeon_device *rdev = info->dev->dev_private;
468 uint32_t r;
469
470 r = rdev->pll_rreg(rdev, reg);
471 return r;
472}
473
474static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
475{
476 struct radeon_device *rdev = info->dev->dev_private;
477
478 rdev->pll_wreg(rdev, reg, val);
479}
480
481static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
482{
483 struct radeon_device *rdev = info->dev->dev_private;
484 uint32_t r;
485
486 r = rdev->mc_rreg(rdev, reg);
487 return r;
488}
489
490static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
491{
492 struct radeon_device *rdev = info->dev->dev_private;
493
494 rdev->mc_wreg(rdev, reg, val);
495}
496
497static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
498{
499 struct radeon_device *rdev = info->dev->dev_private;
500
501 WREG32(reg*4, val);
502}
503
504static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
505{
506 struct radeon_device *rdev = info->dev->dev_private;
507 uint32_t r;
508
509 r = RREG32(reg*4);
510 return r;
511}
512
Alex Deucher351a52a2010-06-30 11:52:50 -0400513static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
514{
515 struct radeon_device *rdev = info->dev->dev_private;
516
517 WREG32_IO(reg*4, val);
518}
519
520static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
521{
522 struct radeon_device *rdev = info->dev->dev_private;
523 uint32_t r;
524
525 r = RREG32_IO(reg*4);
526 return r;
527}
528
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200529int radeon_atombios_init(struct radeon_device *rdev)
530{
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400531 struct card_info *atom_card_info =
532 kzalloc(sizeof(struct card_info), GFP_KERNEL);
533
534 if (!atom_card_info)
535 return -ENOMEM;
536
537 rdev->mode_info.atom_card_info = atom_card_info;
538 atom_card_info->dev = rdev->ddev;
539 atom_card_info->reg_read = cail_reg_read;
540 atom_card_info->reg_write = cail_reg_write;
Alex Deucher351a52a2010-06-30 11:52:50 -0400541 /* needed for iio ops */
542 if (rdev->rio_mem) {
543 atom_card_info->ioreg_read = cail_ioreg_read;
544 atom_card_info->ioreg_write = cail_ioreg_write;
545 } else {
546 DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
547 atom_card_info->ioreg_read = cail_reg_read;
548 atom_card_info->ioreg_write = cail_reg_write;
549 }
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400550 atom_card_info->mc_read = cail_mc_read;
551 atom_card_info->mc_write = cail_mc_write;
552 atom_card_info->pll_read = cail_pll_read;
553 atom_card_info->pll_write = cail_pll_write;
554
555 rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
Rafał Miłeckic31ad972009-12-17 00:00:46 +0100556 mutex_init(&rdev->mode_info.atom_context->mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200557 radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
Dave Airlied904ef92009-11-17 06:29:46 +1000558 atom_allocate_fb_scratch(rdev->mode_info.atom_context);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200559 return 0;
560}
561
562void radeon_atombios_fini(struct radeon_device *rdev)
563{
Jerome Glisse4a04a842009-12-09 17:39:16 +0100564 if (rdev->mode_info.atom_context) {
565 kfree(rdev->mode_info.atom_context->scratch);
566 kfree(rdev->mode_info.atom_context);
567 }
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400568 kfree(rdev->mode_info.atom_card_info);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200569}
570
571int radeon_combios_init(struct radeon_device *rdev)
572{
573 radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
574 return 0;
575}
576
577void radeon_combios_fini(struct radeon_device *rdev)
578{
579}
580
Dave Airlie28d52042009-09-21 14:33:58 +1000581/* if we get transitioned to only one device, tak VGA back */
582static unsigned int radeon_vga_set_decode(void *cookie, bool state)
583{
584 struct radeon_device *rdev = cookie;
Dave Airlie28d52042009-09-21 14:33:58 +1000585 radeon_vga_set_state(rdev, state);
586 if (state)
587 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
588 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
589 else
590 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
591}
Dave Airliec1176d62009-10-08 14:03:05 +1000592
Jerome Glisse36421332009-12-11 21:18:34 +0100593void radeon_check_arguments(struct radeon_device *rdev)
594{
595 /* vramlimit must be a power of two */
596 switch (radeon_vram_limit) {
597 case 0:
598 case 4:
599 case 8:
600 case 16:
601 case 32:
602 case 64:
603 case 128:
604 case 256:
605 case 512:
606 case 1024:
607 case 2048:
608 case 4096:
609 break;
610 default:
611 dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
612 radeon_vram_limit);
613 radeon_vram_limit = 0;
614 break;
615 }
616 radeon_vram_limit = radeon_vram_limit << 20;
617 /* gtt size must be power of two and greater or equal to 32M */
618 switch (radeon_gart_size) {
619 case 4:
620 case 8:
621 case 16:
622 dev_warn(rdev->dev, "gart size (%d) too small forcing to 512M\n",
623 radeon_gart_size);
624 radeon_gart_size = 512;
625 break;
626 case 32:
627 case 64:
628 case 128:
629 case 256:
630 case 512:
631 case 1024:
632 case 2048:
633 case 4096:
634 break;
635 default:
636 dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
637 radeon_gart_size);
638 radeon_gart_size = 512;
639 break;
640 }
641 rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
642 /* AGP mode can only be -1, 1, 2, 4, 8 */
643 switch (radeon_agpmode) {
644 case -1:
645 case 0:
646 case 1:
647 case 2:
648 case 4:
649 case 8:
650 break;
651 default:
652 dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
653 "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
654 radeon_agpmode = 0;
655 break;
656 }
657}
658
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000659static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
660{
661 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000662 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
663 if (state == VGA_SWITCHEROO_ON) {
664 printk(KERN_INFO "radeon: switched on\n");
665 /* don't suspend or resume card normally */
Dave Airlie5bcf7192010-12-07 09:20:40 +1000666 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000667 radeon_resume_kms(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000668 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airliefbf81762010-06-01 09:09:06 +1000669 drm_kms_helper_poll_enable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000670 } else {
671 printk(KERN_INFO "radeon: switched off\n");
Dave Airliefbf81762010-06-01 09:09:06 +1000672 drm_kms_helper_poll_disable(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000673 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000674 radeon_suspend_kms(dev, pmm);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000675 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000676 }
677}
678
679static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
680{
681 struct drm_device *dev = pci_get_drvdata(pdev);
682 bool can_switch;
683
684 spin_lock(&dev->count_lock);
685 can_switch = (dev->open_count == 0);
686 spin_unlock(&dev->count_lock);
687 return can_switch;
688}
689
690
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200691int radeon_device_init(struct radeon_device *rdev,
692 struct drm_device *ddev,
693 struct pci_dev *pdev,
694 uint32_t flags)
695{
Alex Deucher351a52a2010-06-30 11:52:50 -0400696 int r, i;
Dave Airliead49f502009-07-10 22:36:26 +1000697 int dma_bits;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200698
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200699 rdev->shutdown = false;
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200700 rdev->dev = &pdev->dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200701 rdev->ddev = ddev;
702 rdev->pdev = pdev;
703 rdev->flags = flags;
704 rdev->family = flags & RADEON_FAMILY_MASK;
705 rdev->is_atom_bios = false;
706 rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
707 rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
708 rdev->gpu_lockup = false;
Jerome Glisse733289c2009-09-16 15:24:21 +0200709 rdev->accel_working = false;
Jerome Glisse1b5331d2010-04-12 20:21:53 +0000710
Thomas Reimd522d9c2011-07-29 14:28:59 +0000711 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X).\n",
712 radeon_family_name[rdev->family], pdev->vendor, pdev->device,
713 pdev->subsystem_vendor, pdev->subsystem_device);
Jerome Glisse1b5331d2010-04-12 20:21:53 +0000714
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200715 /* mutex initialization are all done here so we
716 * can recall function without having locking issues */
717 mutex_init(&rdev->cs_mutex);
718 mutex_init(&rdev->ib_pool.mutex);
719 mutex_init(&rdev->cp.mutex);
Alex Deucher40bacf12009-12-23 03:23:21 -0500720 mutex_init(&rdev->dc_hw_i2c_mutex);
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500721 if (rdev->family >= CHIP_R600)
722 spin_lock_init(&rdev->ih.lock);
Jerome Glisse4c788672009-11-20 14:29:23 +0100723 mutex_init(&rdev->gem.mutex);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100724 mutex_init(&rdev->pm.mutex);
Matthew Garrett5876dd22010-04-26 15:52:20 -0400725 mutex_init(&rdev->vram_mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200726 rwlock_init(&rdev->fence_drv.lock);
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200727 INIT_LIST_HEAD(&rdev->gem.objects);
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100728 init_waitqueue_head(&rdev->irq.vblank_queue);
Alex Deucher2031f772010-04-22 12:52:11 -0400729 init_waitqueue_head(&rdev->irq.idle_queue);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200730
Jerome Glisse4aac0472009-09-14 18:29:49 +0200731 /* Set asic functions */
732 r = radeon_asic_init(rdev);
Jerome Glisse36421332009-12-11 21:18:34 +0100733 if (r)
Jerome Glisse4aac0472009-09-14 18:29:49 +0200734 return r;
Jerome Glisse36421332009-12-11 21:18:34 +0100735 radeon_check_arguments(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200736
Alex Deucherf95df9c2010-03-21 14:02:25 -0400737 /* all of the newer IGP chips have an internal gart
738 * However some rs4xx report as AGP, so remove that here.
739 */
740 if ((rdev->family >= CHIP_RS400) &&
741 (rdev->flags & RADEON_IS_IGP)) {
742 rdev->flags &= ~RADEON_IS_AGP;
743 }
744
Jerome Glisse30256a32009-11-30 17:47:59 +0100745 if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
Jerome Glisseb574f252009-10-06 19:04:29 +0200746 radeon_agp_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200747 }
748
Dave Airliead49f502009-07-10 22:36:26 +1000749 /* set DMA mask + need_dma32 flags.
750 * PCIE - can handle 40-bits.
751 * IGP - can handle 40-bits (in theory)
752 * AGP - generally dma32 is safest
753 * PCI - only dma32
754 */
755 rdev->need_dma32 = false;
756 if (rdev->flags & RADEON_IS_AGP)
757 rdev->need_dma32 = true;
758 if (rdev->flags & RADEON_IS_PCI)
759 rdev->need_dma32 = true;
760
761 dma_bits = rdev->need_dma32 ? 32 : 40;
762 r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200763 if (r) {
Daniel Haid62fff812011-06-08 20:04:45 +1000764 rdev->need_dma32 = true;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200765 printk(KERN_WARNING "radeon: No suitable DMA available.\n");
766 }
767
768 /* Registers mapping */
769 /* TODO: block userspace mapping of io register */
Jordan Crouse01d73a62010-05-27 13:40:24 -0600770 rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
771 rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200772 rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
773 if (rdev->rmmio == NULL) {
774 return -ENOMEM;
775 }
776 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
777 DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
778
Alex Deucher351a52a2010-06-30 11:52:50 -0400779 /* io port mapping */
780 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
781 if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
782 rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
783 rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
784 break;
785 }
786 }
787 if (rdev->rio_mem == NULL)
788 DRM_ERROR("Unable to find PCI I/O BAR\n");
789
Dave Airlie28d52042009-09-21 14:33:58 +1000790 /* if we have > 1 VGA cards, then disable the radeon VGA resources */
Dave Airlie93239ea2009-10-28 11:09:58 +1000791 /* this will fail for cards that aren't VGA class devices, just
792 * ignore it */
793 vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000794 vga_switcheroo_register_client(rdev->pdev,
795 radeon_switcheroo_set_state,
Dave Airlie8d608aa2010-12-07 08:57:57 +1000796 NULL,
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000797 radeon_switcheroo_can_switch);
Dave Airlie28d52042009-09-21 14:33:58 +1000798
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000799 r = radeon_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +0200800 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000801 return r;
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200802
Jerome Glisseb574f252009-10-06 19:04:29 +0200803 if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
804 /* Acceleration not working on AGP card try again
805 * with fallback to PCI or PCIE GART
806 */
Jerome Glissea2d07b72010-03-09 14:45:11 +0000807 radeon_asic_reset(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +0200808 radeon_fini(rdev);
809 radeon_agp_disable(rdev);
810 r = radeon_init(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200811 if (r)
812 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200813 }
Michel Dänzerecc0b322009-07-21 11:23:57 +0200814 if (radeon_testing) {
815 radeon_test_moves(rdev);
816 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200817 if (radeon_benchmarking) {
818 radeon_benchmark(rdev);
819 }
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +0200820 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200821}
822
823void radeon_device_fini(struct radeon_device *rdev)
824{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200825 DRM_INFO("radeon: finishing device.\n");
826 rdev->shutdown = true;
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000827 /* evict vram memory */
828 radeon_bo_evict_vram(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +0200829 radeon_fini(rdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000830 vga_switcheroo_unregister_client(rdev->pdev);
Dave Airliec1176d62009-10-08 14:03:05 +1000831 vga_client_register(rdev->pdev, NULL, NULL, NULL);
Alex Deuchere0a2ca72010-07-08 12:24:52 -0400832 if (rdev->rio_mem)
833 pci_iounmap(rdev->pdev, rdev->rio_mem);
Alex Deucher351a52a2010-06-30 11:52:50 -0400834 rdev->rio_mem = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200835 iounmap(rdev->rmmio);
836 rdev->rmmio = NULL;
837}
838
839
840/*
841 * Suspend & resume.
842 */
843int radeon_suspend_kms(struct drm_device *dev, pm_message_t state)
844{
Darren Jenkins875c1862009-12-30 12:18:30 +1100845 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200846 struct drm_crtc *crtc;
Alex Deucherd8dcaa12010-06-02 12:08:41 -0400847 struct drm_connector *connector;
Jerome Glisse4c788672009-11-20 14:29:23 +0100848 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200849
Darren Jenkins875c1862009-12-30 12:18:30 +1100850 if (dev == NULL || dev->dev_private == NULL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200851 return -ENODEV;
852 }
853 if (state.event == PM_EVENT_PRETHAW) {
854 return 0;
855 }
Darren Jenkins875c1862009-12-30 12:18:30 +1100856 rdev = dev->dev_private;
857
Dave Airlie5bcf7192010-12-07 09:20:40 +1000858 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000859 return 0;
Alex Deucherd8dcaa12010-06-02 12:08:41 -0400860
861 /* turn off display hw */
862 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
863 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
864 }
865
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200866 /* unpin the front buffers */
867 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
868 struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
Jerome Glisse4c788672009-11-20 14:29:23 +0100869 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200870
871 if (rfb == NULL || rfb->obj == NULL) {
872 continue;
873 }
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100874 robj = gem_to_radeon_bo(rfb->obj);
Dave Airlie38651672010-03-30 05:34:13 +0000875 /* don't unpin kernel fb objects */
876 if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100877 r = radeon_bo_reserve(robj, false);
Dave Airlie38651672010-03-30 05:34:13 +0000878 if (r == 0) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100879 radeon_bo_unpin(robj);
880 radeon_bo_unreserve(robj);
881 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200882 }
883 }
884 /* evict vram memory */
Jerome Glisse4c788672009-11-20 14:29:23 +0100885 radeon_bo_evict_vram(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200886 /* wait for gpu to finish processing current batch */
887 radeon_fence_wait_last(rdev);
888
Yang Zhaof657c2a2009-09-15 12:21:01 +1000889 radeon_save_bios_scratch_regs(rdev);
890
Alex Deucherce8f5372010-05-07 15:10:16 -0400891 radeon_pm_suspend(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +0200892 radeon_suspend(rdev);
Alex Deucherd4877cf2009-12-04 16:56:37 -0500893 radeon_hpd_fini(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200894 /* evict remaining vram memory */
Jerome Glisse4c788672009-11-20 14:29:23 +0100895 radeon_bo_evict_vram(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200896
Jerome Glisse10b06122010-05-21 18:48:54 +0200897 radeon_agp_suspend(rdev);
898
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200899 pci_save_state(dev->pdev);
900 if (state.event == PM_EVENT_SUSPEND) {
901 /* Shut down the device */
902 pci_disable_device(dev->pdev);
903 pci_set_power_state(dev->pdev, PCI_D3hot);
904 }
Torben Hohnac751ef2011-01-25 15:07:35 -0800905 console_lock();
Dave Airlie38651672010-03-30 05:34:13 +0000906 radeon_fbdev_set_suspend(rdev, 1);
Torben Hohnac751ef2011-01-25 15:07:35 -0800907 console_unlock();
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200908 return 0;
909}
910
911int radeon_resume_kms(struct drm_device *dev)
912{
Cedric Godin09bdf592010-06-11 14:40:56 -0400913 struct drm_connector *connector;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200914 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200915
Dave Airlie5bcf7192010-12-07 09:20:40 +1000916 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000917 return 0;
918
Torben Hohnac751ef2011-01-25 15:07:35 -0800919 console_lock();
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200920 pci_set_power_state(dev->pdev, PCI_D0);
921 pci_restore_state(dev->pdev);
922 if (pci_enable_device(dev->pdev)) {
Torben Hohnac751ef2011-01-25 15:07:35 -0800923 console_unlock();
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200924 return -1;
925 }
926 pci_set_master(dev->pdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000927 /* resume AGP if in use */
928 radeon_agp_resume(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +0200929 radeon_resume(rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400930 radeon_pm_resume(rdev);
Yang Zhaof657c2a2009-09-15 12:21:01 +1000931 radeon_restore_bios_scratch_regs(rdev);
Cedric Godin09bdf592010-06-11 14:40:56 -0400932
Dave Airlie38651672010-03-30 05:34:13 +0000933 radeon_fbdev_set_suspend(rdev, 0);
Torben Hohnac751ef2011-01-25 15:07:35 -0800934 console_unlock();
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200935
Alex Deucherac89af12011-05-22 13:20:36 -0400936 /* init dig PHYs */
937 if (rdev->is_atom_bios)
938 radeon_atom_encoder_init(rdev);
Alex Deucherd4877cf2009-12-04 16:56:37 -0500939 /* reset hpd state */
940 radeon_hpd_init(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200941 /* blat the mode back in */
942 drm_helper_resume_force_mode(dev);
Alex Deuchera93f3442010-12-20 11:22:29 -0500943 /* turn on display hw */
944 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
945 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
946 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200947 return 0;
948}
949
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000950int radeon_gpu_reset(struct radeon_device *rdev)
951{
952 int r;
Dave Airlie8fd1b842011-02-10 14:46:06 +1000953 int resched;
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000954
955 radeon_save_bios_scratch_regs(rdev);
Dave Airlie8fd1b842011-02-10 14:46:06 +1000956 /* block TTM */
957 resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000958 radeon_suspend(rdev);
959
960 r = radeon_asic_reset(rdev);
961 if (!r) {
962 dev_info(rdev->dev, "GPU reset succeed\n");
963 radeon_resume(rdev);
964 radeon_restore_bios_scratch_regs(rdev);
965 drm_helper_resume_force_mode(rdev->ddev);
Dave Airlie8fd1b842011-02-10 14:46:06 +1000966 ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000967 return 0;
968 }
969 /* bad news, how to tell it to userspace ? */
970 dev_info(rdev->dev, "GPU reset failed\n");
971 return r;
972}
973
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200974
975/*
976 * Debugfs
977 */
978struct radeon_debugfs {
979 struct drm_info_list *files;
980 unsigned num_files;
981};
982static struct radeon_debugfs _radeon_debugfs[RADEON_DEBUGFS_MAX_NUM_FILES];
983static unsigned _radeon_debugfs_count = 0;
984
985int radeon_debugfs_add_files(struct radeon_device *rdev,
986 struct drm_info_list *files,
987 unsigned nfiles)
988{
989 unsigned i;
990
991 for (i = 0; i < _radeon_debugfs_count; i++) {
992 if (_radeon_debugfs[i].files == files) {
993 /* Already registered */
994 return 0;
995 }
996 }
997 if ((_radeon_debugfs_count + nfiles) > RADEON_DEBUGFS_MAX_NUM_FILES) {
998 DRM_ERROR("Reached maximum number of debugfs files.\n");
999 DRM_ERROR("Report so we increase RADEON_DEBUGFS_MAX_NUM_FILES.\n");
1000 return -EINVAL;
1001 }
1002 _radeon_debugfs[_radeon_debugfs_count].files = files;
1003 _radeon_debugfs[_radeon_debugfs_count].num_files = nfiles;
1004 _radeon_debugfs_count++;
1005#if defined(CONFIG_DEBUG_FS)
1006 drm_debugfs_create_files(files, nfiles,
1007 rdev->ddev->control->debugfs_root,
1008 rdev->ddev->control);
1009 drm_debugfs_create_files(files, nfiles,
1010 rdev->ddev->primary->debugfs_root,
1011 rdev->ddev->primary);
1012#endif
1013 return 0;
1014}
1015
1016#if defined(CONFIG_DEBUG_FS)
1017int radeon_debugfs_init(struct drm_minor *minor)
1018{
1019 return 0;
1020}
1021
1022void radeon_debugfs_cleanup(struct drm_minor *minor)
1023{
1024 unsigned i;
1025
1026 for (i = 0; i < _radeon_debugfs_count; i++) {
1027 drm_debugfs_remove_files(_radeon_debugfs[i].files,
1028 _radeon_debugfs[i].num_files, minor);
1029 }
1030}
1031#endif