Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1 | /* |
| 2 | * New driver for Marvell Yukon 2 chipset. |
| 3 | * Based on earlier sk98lin, and skge driver. |
| 4 | * |
| 5 | * This driver intentionally does not support all the features |
| 6 | * of the original driver such as link fail-over and link management because |
| 7 | * those should be done at higher levels. |
| 8 | * |
| 9 | * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org> |
| 10 | * |
| 11 | * This program is free software; you can redistribute it and/or modify |
| 12 | * it under the terms of the GNU General Public License as published by |
| 13 | * the Free Software Foundation; either version 2 of the License, or |
| 14 | * (at your option) any later version. |
| 15 | * |
| 16 | * This program is distributed in the hope that it will be useful, |
| 17 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 18 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 19 | * GNU General Public License for more details. |
| 20 | * |
| 21 | * You should have received a copy of the GNU General Public License |
| 22 | * along with this program; if not, write to the Free Software |
| 23 | * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. |
| 24 | */ |
| 25 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 26 | #include <linux/crc32.h> |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 27 | #include <linux/kernel.h> |
| 28 | #include <linux/version.h> |
| 29 | #include <linux/module.h> |
| 30 | #include <linux/netdevice.h> |
Andrew Morton | d0bbccf | 2005-11-10 15:29:27 -0800 | [diff] [blame] | 31 | #include <linux/dma-mapping.h> |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 32 | #include <linux/etherdevice.h> |
| 33 | #include <linux/ethtool.h> |
| 34 | #include <linux/pci.h> |
| 35 | #include <linux/ip.h> |
| 36 | #include <linux/tcp.h> |
| 37 | #include <linux/in.h> |
| 38 | #include <linux/delay.h> |
Stephen Hemminger | 91c86df | 2005-12-09 11:34:57 -0800 | [diff] [blame] | 39 | #include <linux/workqueue.h> |
shemminger@osdl.org | d1f1370 | 2005-09-27 15:02:57 -0700 | [diff] [blame] | 40 | #include <linux/if_vlan.h> |
Stephen Hemminger | d70cd51 | 2005-12-09 11:35:09 -0800 | [diff] [blame] | 41 | #include <linux/prefetch.h> |
shemminger@osdl.org | ef743d3 | 2005-11-30 11:45:12 -0800 | [diff] [blame] | 42 | #include <linux/mii.h> |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 43 | |
| 44 | #include <asm/irq.h> |
| 45 | |
shemminger@osdl.org | d1f1370 | 2005-09-27 15:02:57 -0700 | [diff] [blame] | 46 | #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE) |
| 47 | #define SKY2_VLAN_TAG_USED 1 |
| 48 | #endif |
| 49 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 50 | #include "sky2.h" |
| 51 | |
| 52 | #define DRV_NAME "sky2" |
Stephen Hemminger | caa0371 | 2006-07-17 09:54:34 -0400 | [diff] [blame] | 53 | #define DRV_VERSION "1.5" |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 54 | #define PFX DRV_NAME " " |
| 55 | |
| 56 | /* |
| 57 | * The Yukon II chipset takes 64 bit command blocks (called list elements) |
| 58 | * that are organized into three (receive, transmit, status) different rings |
| 59 | * similar to Tigon3. A transmit can require several elements; |
| 60 | * a receive requires one (or two if using 64 bit dma). |
| 61 | */ |
| 62 | |
shemminger@osdl.org | 13210ce | 2005-11-30 11:45:14 -0800 | [diff] [blame] | 63 | #define RX_LE_SIZE 512 |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 64 | #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le)) |
shemminger@osdl.org | bea8610 | 2005-10-26 12:16:10 -0700 | [diff] [blame] | 65 | #define RX_MAX_PENDING (RX_LE_SIZE/2 - 2) |
shemminger@osdl.org | 13210ce | 2005-11-30 11:45:14 -0800 | [diff] [blame] | 66 | #define RX_DEF_PENDING RX_MAX_PENDING |
Stephen Hemminger | 82788c7 | 2006-01-17 13:43:10 -0800 | [diff] [blame] | 67 | #define RX_SKB_ALIGN 8 |
Stephen Hemminger | 22e1170 | 2006-07-12 15:23:48 -0700 | [diff] [blame] | 68 | #define RX_BUF_WRITE 16 |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 69 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 70 | #define TX_RING_SIZE 512 |
| 71 | #define TX_DEF_PENDING (TX_RING_SIZE - 1) |
| 72 | #define TX_MIN_PENDING 64 |
Stephen Hemminger | b19666d | 2006-03-07 11:06:36 -0800 | [diff] [blame] | 73 | #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS) |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 74 | |
| 75 | #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */ |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 76 | #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le)) |
| 77 | #define ETH_JUMBO_MTU 9000 |
| 78 | #define TX_WATCHDOG (5 * HZ) |
| 79 | #define NAPI_WEIGHT 64 |
| 80 | #define PHY_RETRIES 1000 |
| 81 | |
Stephen Hemminger | cb5d954 | 2006-05-08 15:11:29 -0700 | [diff] [blame] | 82 | #define RING_NEXT(x,s) (((x)+1) & ((s)-1)) |
| 83 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 84 | static const u32 default_msg = |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 85 | NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK |
| 86 | | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR |
Stephen Hemminger | 3be92a7 | 2006-01-17 13:43:17 -0800 | [diff] [blame] | 87 | | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 88 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 89 | static int debug = -1; /* defaults above */ |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 90 | module_param(debug, int, 0); |
| 91 | MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)"); |
| 92 | |
Stephen Hemminger | bdb5c58 | 2005-12-09 11:34:55 -0800 | [diff] [blame] | 93 | static int copybreak __read_mostly = 256; |
| 94 | module_param(copybreak, int, 0); |
| 95 | MODULE_PARM_DESC(copybreak, "Receive copy threshold"); |
| 96 | |
Stephen Hemminger | fb2690a | 2006-03-20 15:48:19 -0800 | [diff] [blame] | 97 | static int disable_msi = 0; |
| 98 | module_param(disable_msi, int, 0); |
| 99 | MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)"); |
| 100 | |
Stephen Hemminger | 01bd756 | 2006-05-08 15:11:30 -0700 | [diff] [blame] | 101 | static int idle_timeout = 100; |
| 102 | module_param(idle_timeout, int, 0); |
| 103 | MODULE_PARM_DESC(idle_timeout, "Idle timeout workaround for lost interrupts (ms)"); |
| 104 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 105 | static const struct pci_device_id sky2_id_table[] = { |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 106 | { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 107 | { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, |
Stephen Hemminger | 2d2a387 | 2006-05-17 14:37:04 -0700 | [diff] [blame] | 108 | { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */ |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 109 | { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, |
| 110 | { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, |
| 111 | { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, |
| 112 | { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, |
| 113 | { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, |
| 114 | { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, |
| 115 | { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, |
| 116 | { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, |
| 117 | { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, |
| 118 | { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, |
shemminger@osdl.org | 5a5b1ea | 2005-11-30 11:45:15 -0800 | [diff] [blame] | 119 | { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 120 | { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, |
| 121 | { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, |
| 122 | { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, |
shemminger@osdl.org | 5a5b1ea | 2005-11-30 11:45:15 -0800 | [diff] [blame] | 123 | { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 124 | { 0 } |
| 125 | }; |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 126 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 127 | MODULE_DEVICE_TABLE(pci, sky2_id_table); |
| 128 | |
| 129 | /* Avoid conditionals by using array */ |
| 130 | static const unsigned txqaddr[] = { Q_XA1, Q_XA2 }; |
| 131 | static const unsigned rxqaddr[] = { Q_R1, Q_R2 }; |
Stephen Hemminger | f4ea431 | 2006-05-09 14:46:54 -0700 | [diff] [blame] | 132 | static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 }; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 133 | |
Stephen Hemminger | 92f965e | 2005-12-09 11:34:53 -0800 | [diff] [blame] | 134 | /* This driver supports yukon2 chipset only */ |
| 135 | static const char *yukon2_name[] = { |
| 136 | "XL", /* 0xb3 */ |
| 137 | "EC Ultra", /* 0xb4 */ |
| 138 | "UNKNOWN", /* 0xb5 */ |
| 139 | "EC", /* 0xb6 */ |
| 140 | "FE", /* 0xb7 */ |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 141 | }; |
| 142 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 143 | /* Access to external PHY */ |
shemminger@osdl.org | ef743d3 | 2005-11-30 11:45:12 -0800 | [diff] [blame] | 144 | static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 145 | { |
| 146 | int i; |
| 147 | |
| 148 | gma_write16(hw, port, GM_SMI_DATA, val); |
| 149 | gma_write16(hw, port, GM_SMI_CTRL, |
| 150 | GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg)); |
| 151 | |
| 152 | for (i = 0; i < PHY_RETRIES; i++) { |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 153 | if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY)) |
shemminger@osdl.org | ef743d3 | 2005-11-30 11:45:12 -0800 | [diff] [blame] | 154 | return 0; |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 155 | udelay(1); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 156 | } |
shemminger@osdl.org | ef743d3 | 2005-11-30 11:45:12 -0800 | [diff] [blame] | 157 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 158 | printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name); |
shemminger@osdl.org | ef743d3 | 2005-11-30 11:45:12 -0800 | [diff] [blame] | 159 | return -ETIMEDOUT; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 160 | } |
| 161 | |
shemminger@osdl.org | ef743d3 | 2005-11-30 11:45:12 -0800 | [diff] [blame] | 162 | static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 163 | { |
| 164 | int i; |
| 165 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 166 | gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 167 | | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD); |
| 168 | |
| 169 | for (i = 0; i < PHY_RETRIES; i++) { |
shemminger@osdl.org | ef743d3 | 2005-11-30 11:45:12 -0800 | [diff] [blame] | 170 | if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) { |
| 171 | *val = gma_read16(hw, port, GM_SMI_DATA); |
| 172 | return 0; |
| 173 | } |
| 174 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 175 | udelay(1); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 176 | } |
| 177 | |
shemminger@osdl.org | ef743d3 | 2005-11-30 11:45:12 -0800 | [diff] [blame] | 178 | return -ETIMEDOUT; |
| 179 | } |
| 180 | |
| 181 | static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg) |
| 182 | { |
| 183 | u16 v; |
| 184 | |
| 185 | if (__gm_phy_read(hw, port, reg, &v) != 0) |
| 186 | printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name); |
| 187 | return v; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 188 | } |
| 189 | |
Stephen Hemminger | 2ccc99b | 2006-06-13 17:17:27 +0900 | [diff] [blame] | 190 | static void sky2_set_power_state(struct sky2_hw *hw, pci_power_t state) |
shemminger@osdl.org | 5afa0a9 | 2005-09-27 15:03:00 -0700 | [diff] [blame] | 191 | { |
| 192 | u16 power_control; |
| 193 | u32 reg1; |
| 194 | int vaux; |
shemminger@osdl.org | 5afa0a9 | 2005-09-27 15:03:00 -0700 | [diff] [blame] | 195 | |
| 196 | pr_debug("sky2_set_power_state %d\n", state); |
| 197 | sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON); |
| 198 | |
Stephen Hemminger | 56a645c | 2006-02-22 11:45:02 -0800 | [diff] [blame] | 199 | power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_PMC); |
Stephen Hemminger | 08c06d8 | 2006-01-30 11:37:54 -0800 | [diff] [blame] | 200 | vaux = (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL) && |
shemminger@osdl.org | 5afa0a9 | 2005-09-27 15:03:00 -0700 | [diff] [blame] | 201 | (power_control & PCI_PM_CAP_PME_D3cold); |
| 202 | |
Stephen Hemminger | 56a645c | 2006-02-22 11:45:02 -0800 | [diff] [blame] | 203 | power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_CTRL); |
shemminger@osdl.org | 5afa0a9 | 2005-09-27 15:03:00 -0700 | [diff] [blame] | 204 | |
| 205 | power_control |= PCI_PM_CTRL_PME_STATUS; |
| 206 | power_control &= ~(PCI_PM_CTRL_STATE_MASK); |
| 207 | |
| 208 | switch (state) { |
| 209 | case PCI_D0: |
| 210 | /* switch power to VCC (WA for VAUX problem) */ |
| 211 | sky2_write8(hw, B0_POWER_CTRL, |
| 212 | PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON); |
| 213 | |
| 214 | /* disable Core Clock Division, */ |
| 215 | sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS); |
| 216 | |
| 217 | if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1) |
| 218 | /* enable bits are inverted */ |
| 219 | sky2_write8(hw, B2_Y2_CLK_GATE, |
| 220 | Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS | |
| 221 | Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS | |
| 222 | Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS); |
| 223 | else |
| 224 | sky2_write8(hw, B2_Y2_CLK_GATE, 0); |
| 225 | |
| 226 | /* Turn off phy power saving */ |
Stephen Hemminger | 56a645c | 2006-02-22 11:45:02 -0800 | [diff] [blame] | 227 | reg1 = sky2_pci_read32(hw, PCI_DEV_REG1); |
shemminger@osdl.org | 5afa0a9 | 2005-09-27 15:03:00 -0700 | [diff] [blame] | 228 | reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD); |
| 229 | |
shemminger@osdl.org | d571b69 | 2005-10-26 12:16:09 -0700 | [diff] [blame] | 230 | /* looks like this XL is back asswards .. */ |
shemminger@osdl.org | 5afa0a9 | 2005-09-27 15:03:00 -0700 | [diff] [blame] | 231 | if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1) { |
| 232 | reg1 |= PCI_Y2_PHY1_COMA; |
| 233 | if (hw->ports > 1) |
| 234 | reg1 |= PCI_Y2_PHY2_COMA; |
| 235 | } |
Stephen Hemminger | 8d3d35b | 2006-08-09 14:14:50 -0700 | [diff] [blame] | 236 | sky2_pci_write32(hw, PCI_DEV_REG1, reg1); |
| 237 | udelay(100); |
Stephen Hemminger | 977bdf0 | 2006-02-22 11:44:58 -0800 | [diff] [blame] | 238 | |
| 239 | if (hw->chip_id == CHIP_ID_YUKON_EC_U) { |
Stephen Hemminger | 56a645c | 2006-02-22 11:45:02 -0800 | [diff] [blame] | 240 | sky2_pci_write32(hw, PCI_DEV_REG3, 0); |
| 241 | reg1 = sky2_pci_read32(hw, PCI_DEV_REG4); |
Stephen Hemminger | 977bdf0 | 2006-02-22 11:44:58 -0800 | [diff] [blame] | 242 | reg1 &= P_ASPM_CONTROL_MSK; |
Stephen Hemminger | 56a645c | 2006-02-22 11:45:02 -0800 | [diff] [blame] | 243 | sky2_pci_write32(hw, PCI_DEV_REG4, reg1); |
| 244 | sky2_pci_write32(hw, PCI_DEV_REG5, 0); |
Stephen Hemminger | 977bdf0 | 2006-02-22 11:44:58 -0800 | [diff] [blame] | 245 | } |
| 246 | |
shemminger@osdl.org | 5afa0a9 | 2005-09-27 15:03:00 -0700 | [diff] [blame] | 247 | break; |
| 248 | |
| 249 | case PCI_D3hot: |
| 250 | case PCI_D3cold: |
| 251 | /* Turn on phy power saving */ |
Stephen Hemminger | 56a645c | 2006-02-22 11:45:02 -0800 | [diff] [blame] | 252 | reg1 = sky2_pci_read32(hw, PCI_DEV_REG1); |
shemminger@osdl.org | 5afa0a9 | 2005-09-27 15:03:00 -0700 | [diff] [blame] | 253 | if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1) |
| 254 | reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD); |
| 255 | else |
| 256 | reg1 |= (PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD); |
Stephen Hemminger | 56a645c | 2006-02-22 11:45:02 -0800 | [diff] [blame] | 257 | sky2_pci_write32(hw, PCI_DEV_REG1, reg1); |
Stephen Hemminger | afa195d | 2006-07-12 15:23:47 -0700 | [diff] [blame] | 258 | udelay(100); |
shemminger@osdl.org | 5afa0a9 | 2005-09-27 15:03:00 -0700 | [diff] [blame] | 259 | |
| 260 | if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1) |
| 261 | sky2_write8(hw, B2_Y2_CLK_GATE, 0); |
| 262 | else |
| 263 | /* enable bits are inverted */ |
| 264 | sky2_write8(hw, B2_Y2_CLK_GATE, |
| 265 | Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS | |
| 266 | Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS | |
| 267 | Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS); |
| 268 | |
| 269 | /* switch power to VAUX */ |
| 270 | if (vaux && state != PCI_D3cold) |
| 271 | sky2_write8(hw, B0_POWER_CTRL, |
| 272 | (PC_VAUX_ENA | PC_VCC_ENA | |
| 273 | PC_VAUX_ON | PC_VCC_OFF)); |
| 274 | break; |
| 275 | default: |
| 276 | printk(KERN_ERR PFX "Unknown power state %d\n", state); |
shemminger@osdl.org | 5afa0a9 | 2005-09-27 15:03:00 -0700 | [diff] [blame] | 277 | } |
| 278 | |
Stephen Hemminger | 56a645c | 2006-02-22 11:45:02 -0800 | [diff] [blame] | 279 | sky2_pci_write16(hw, hw->pm_cap + PCI_PM_CTRL, power_control); |
shemminger@osdl.org | 5afa0a9 | 2005-09-27 15:03:00 -0700 | [diff] [blame] | 280 | sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF); |
shemminger@osdl.org | 5afa0a9 | 2005-09-27 15:03:00 -0700 | [diff] [blame] | 281 | } |
| 282 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 283 | static void sky2_phy_reset(struct sky2_hw *hw, unsigned port) |
| 284 | { |
| 285 | u16 reg; |
| 286 | |
| 287 | /* disable all GMAC IRQ's */ |
| 288 | sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0); |
| 289 | /* disable PHY IRQs */ |
| 290 | gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 291 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 292 | gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */ |
| 293 | gma_write16(hw, port, GM_MC_ADDR_H2, 0); |
| 294 | gma_write16(hw, port, GM_MC_ADDR_H3, 0); |
| 295 | gma_write16(hw, port, GM_MC_ADDR_H4, 0); |
| 296 | |
| 297 | reg = gma_read16(hw, port, GM_RX_CTRL); |
| 298 | reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA; |
| 299 | gma_write16(hw, port, GM_RX_CTRL, reg); |
| 300 | } |
| 301 | |
| 302 | static void sky2_phy_init(struct sky2_hw *hw, unsigned port) |
| 303 | { |
| 304 | struct sky2_port *sky2 = netdev_priv(hw->dev[port]); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 305 | u16 ctrl, ct1000, adv, pg, ledctrl, ledover; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 306 | |
Stephen Hemminger | ed6d32c | 2006-05-08 15:11:33 -0700 | [diff] [blame] | 307 | if (sky2->autoneg == AUTONEG_ENABLE && |
Stephen Hemminger | 86a31a7 | 2006-05-17 14:37:05 -0700 | [diff] [blame] | 308 | !(hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)) { |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 309 | u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL); |
| 310 | |
| 311 | ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 312 | PHY_M_EC_MAC_S_MSK); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 313 | ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ); |
| 314 | |
| 315 | if (hw->chip_id == CHIP_ID_YUKON_EC) |
| 316 | ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA; |
| 317 | else |
| 318 | ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3); |
| 319 | |
| 320 | gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl); |
| 321 | } |
| 322 | |
| 323 | ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL); |
| 324 | if (hw->copper) { |
| 325 | if (hw->chip_id == CHIP_ID_YUKON_FE) { |
| 326 | /* enable automatic crossover */ |
| 327 | ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1; |
| 328 | } else { |
| 329 | /* disable energy detect */ |
| 330 | ctrl &= ~PHY_M_PC_EN_DET_MSK; |
| 331 | |
| 332 | /* enable automatic crossover */ |
| 333 | ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO); |
| 334 | |
| 335 | if (sky2->autoneg == AUTONEG_ENABLE && |
Stephen Hemminger | ed6d32c | 2006-05-08 15:11:33 -0700 | [diff] [blame] | 336 | (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)) { |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 337 | ctrl &= ~PHY_M_PC_DSC_MSK; |
| 338 | ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA; |
| 339 | } |
| 340 | } |
| 341 | gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl); |
| 342 | } else { |
| 343 | /* workaround for deviation #4.88 (CRC errors) */ |
| 344 | /* disable Automatic Crossover */ |
| 345 | |
| 346 | ctrl &= ~PHY_M_PC_MDIX_MSK; |
| 347 | gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl); |
| 348 | |
| 349 | if (hw->chip_id == CHIP_ID_YUKON_XL) { |
| 350 | /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */ |
| 351 | gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2); |
| 352 | ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL); |
| 353 | ctrl &= ~PHY_M_MAC_MD_MSK; |
| 354 | ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX); |
| 355 | gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl); |
| 356 | |
| 357 | /* select page 1 to access Fiber registers */ |
| 358 | gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1); |
| 359 | } |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 360 | } |
| 361 | |
| 362 | ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL); |
| 363 | if (sky2->autoneg == AUTONEG_DISABLE) |
| 364 | ctrl &= ~PHY_CT_ANE; |
| 365 | else |
| 366 | ctrl |= PHY_CT_ANE; |
| 367 | |
| 368 | ctrl |= PHY_CT_RESET; |
| 369 | gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl); |
| 370 | |
| 371 | ctrl = 0; |
| 372 | ct1000 = 0; |
| 373 | adv = PHY_AN_CSMA; |
| 374 | |
| 375 | if (sky2->autoneg == AUTONEG_ENABLE) { |
| 376 | if (hw->copper) { |
| 377 | if (sky2->advertising & ADVERTISED_1000baseT_Full) |
| 378 | ct1000 |= PHY_M_1000C_AFD; |
| 379 | if (sky2->advertising & ADVERTISED_1000baseT_Half) |
| 380 | ct1000 |= PHY_M_1000C_AHD; |
| 381 | if (sky2->advertising & ADVERTISED_100baseT_Full) |
| 382 | adv |= PHY_M_AN_100_FD; |
| 383 | if (sky2->advertising & ADVERTISED_100baseT_Half) |
| 384 | adv |= PHY_M_AN_100_HD; |
| 385 | if (sky2->advertising & ADVERTISED_10baseT_Full) |
| 386 | adv |= PHY_M_AN_10_FD; |
| 387 | if (sky2->advertising & ADVERTISED_10baseT_Half) |
| 388 | adv |= PHY_M_AN_10_HD; |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 389 | } else /* special defines for FIBER (88E1011S only) */ |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 390 | adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD; |
| 391 | |
| 392 | /* Set Flow-control capabilities */ |
| 393 | if (sky2->tx_pause && sky2->rx_pause) |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 394 | adv |= PHY_AN_PAUSE_CAP; /* symmetric */ |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 395 | else if (sky2->rx_pause && !sky2->tx_pause) |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 396 | adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 397 | else if (!sky2->rx_pause && sky2->tx_pause) |
| 398 | adv |= PHY_AN_PAUSE_ASYM; /* local */ |
| 399 | |
| 400 | /* Restart Auto-negotiation */ |
| 401 | ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG; |
| 402 | } else { |
| 403 | /* forced speed/duplex settings */ |
| 404 | ct1000 = PHY_M_1000C_MSE; |
| 405 | |
| 406 | if (sky2->duplex == DUPLEX_FULL) |
| 407 | ctrl |= PHY_CT_DUP_MD; |
| 408 | |
| 409 | switch (sky2->speed) { |
| 410 | case SPEED_1000: |
| 411 | ctrl |= PHY_CT_SP1000; |
| 412 | break; |
| 413 | case SPEED_100: |
| 414 | ctrl |= PHY_CT_SP100; |
| 415 | break; |
| 416 | } |
| 417 | |
| 418 | ctrl |= PHY_CT_RESET; |
| 419 | } |
| 420 | |
| 421 | if (hw->chip_id != CHIP_ID_YUKON_FE) |
| 422 | gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000); |
| 423 | |
| 424 | gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv); |
| 425 | gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl); |
| 426 | |
| 427 | /* Setup Phy LED's */ |
| 428 | ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS); |
| 429 | ledover = 0; |
| 430 | |
| 431 | switch (hw->chip_id) { |
| 432 | case CHIP_ID_YUKON_FE: |
| 433 | /* on 88E3082 these bits are at 11..9 (shifted left) */ |
| 434 | ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1; |
| 435 | |
| 436 | ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR); |
| 437 | |
| 438 | /* delete ACT LED control bits */ |
| 439 | ctrl &= ~PHY_M_FELP_LED1_MSK; |
| 440 | /* change ACT LED control to blink mode */ |
| 441 | ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL); |
| 442 | gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl); |
| 443 | break; |
| 444 | |
| 445 | case CHIP_ID_YUKON_XL: |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 446 | pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 447 | |
| 448 | /* select page 3 to access LED control register */ |
| 449 | gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3); |
| 450 | |
| 451 | /* set LED Function Control register */ |
Stephen Hemminger | ed6d32c | 2006-05-08 15:11:33 -0700 | [diff] [blame] | 452 | gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, |
| 453 | (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */ |
| 454 | PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */ |
| 455 | PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */ |
| 456 | PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */ |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 457 | |
| 458 | /* set Polarity Control register */ |
| 459 | gm_phy_write(hw, port, PHY_MARV_PHY_STAT, |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 460 | (PHY_M_POLC_LS1_P_MIX(4) | |
| 461 | PHY_M_POLC_IS0_P_MIX(4) | |
| 462 | PHY_M_POLC_LOS_CTRL(2) | |
| 463 | PHY_M_POLC_INIT_CTRL(2) | |
| 464 | PHY_M_POLC_STA1_CTRL(2) | |
| 465 | PHY_M_POLC_STA0_CTRL(2))); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 466 | |
| 467 | /* restore page register */ |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 468 | gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 469 | break; |
Stephen Hemminger | ed6d32c | 2006-05-08 15:11:33 -0700 | [diff] [blame] | 470 | case CHIP_ID_YUKON_EC_U: |
| 471 | pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR); |
| 472 | |
| 473 | /* select page 3 to access LED control register */ |
| 474 | gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3); |
| 475 | |
| 476 | /* set LED Function Control register */ |
| 477 | gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, |
| 478 | (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */ |
| 479 | PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */ |
| 480 | PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */ |
| 481 | PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */ |
| 482 | |
| 483 | /* set Blink Rate in LED Timer Control Register */ |
| 484 | gm_phy_write(hw, port, PHY_MARV_INT_MASK, |
| 485 | ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS)); |
| 486 | /* restore page register */ |
| 487 | gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg); |
| 488 | break; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 489 | |
| 490 | default: |
| 491 | /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */ |
| 492 | ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL; |
| 493 | /* turn off the Rx LED (LED_RX) */ |
| 494 | ledover |= PHY_M_LED_MO_RX(MO_LED_OFF); |
| 495 | } |
| 496 | |
Stephen Hemminger | ed6d32c | 2006-05-08 15:11:33 -0700 | [diff] [blame] | 497 | if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev == CHIP_REV_YU_EC_A1) { |
Stephen Hemminger | 977bdf0 | 2006-02-22 11:44:58 -0800 | [diff] [blame] | 498 | /* apply fixes in PHY AFE */ |
Stephen Hemminger | ed6d32c | 2006-05-08 15:11:33 -0700 | [diff] [blame] | 499 | pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR); |
| 500 | gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255); |
| 501 | |
Stephen Hemminger | 977bdf0 | 2006-02-22 11:44:58 -0800 | [diff] [blame] | 502 | /* increase differential signal amplitude in 10BASE-T */ |
Stephen Hemminger | ed6d32c | 2006-05-08 15:11:33 -0700 | [diff] [blame] | 503 | gm_phy_write(hw, port, 0x18, 0xaa99); |
| 504 | gm_phy_write(hw, port, 0x17, 0x2011); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 505 | |
Stephen Hemminger | 977bdf0 | 2006-02-22 11:44:58 -0800 | [diff] [blame] | 506 | /* fix for IEEE A/B Symmetry failure in 1000BASE-T */ |
Stephen Hemminger | ed6d32c | 2006-05-08 15:11:33 -0700 | [diff] [blame] | 507 | gm_phy_write(hw, port, 0x18, 0xa204); |
| 508 | gm_phy_write(hw, port, 0x17, 0x2002); |
Stephen Hemminger | 977bdf0 | 2006-02-22 11:44:58 -0800 | [diff] [blame] | 509 | |
| 510 | /* set page register to 0 */ |
Stephen Hemminger | ed6d32c | 2006-05-08 15:11:33 -0700 | [diff] [blame] | 511 | gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg); |
Stephen Hemminger | 977bdf0 | 2006-02-22 11:44:58 -0800 | [diff] [blame] | 512 | } else { |
| 513 | gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl); |
| 514 | |
| 515 | if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) { |
| 516 | /* turn on 100 Mbps LED (LED_LINK100) */ |
| 517 | ledover |= PHY_M_LED_MO_100(MO_LED_ON); |
| 518 | } |
| 519 | |
| 520 | if (ledover) |
| 521 | gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover); |
| 522 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 523 | } |
shemminger@osdl.org | d571b69 | 2005-10-26 12:16:09 -0700 | [diff] [blame] | 524 | /* Enable phy interrupt on auto-negotiation complete (or link up) */ |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 525 | if (sky2->autoneg == AUTONEG_ENABLE) |
| 526 | gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL); |
| 527 | else |
| 528 | gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK); |
| 529 | } |
| 530 | |
Stephen Hemminger | 1b53756 | 2005-12-20 15:08:07 -0800 | [diff] [blame] | 531 | /* Force a renegotiation */ |
| 532 | static void sky2_phy_reinit(struct sky2_port *sky2) |
| 533 | { |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 534 | spin_lock_bh(&sky2->phy_lock); |
Stephen Hemminger | 1b53756 | 2005-12-20 15:08:07 -0800 | [diff] [blame] | 535 | sky2_phy_init(sky2->hw, sky2->port); |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 536 | spin_unlock_bh(&sky2->phy_lock); |
Stephen Hemminger | 1b53756 | 2005-12-20 15:08:07 -0800 | [diff] [blame] | 537 | } |
| 538 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 539 | static void sky2_mac_init(struct sky2_hw *hw, unsigned port) |
| 540 | { |
| 541 | struct sky2_port *sky2 = netdev_priv(hw->dev[port]); |
| 542 | u16 reg; |
| 543 | int i; |
| 544 | const u8 *addr = hw->dev[port]->dev_addr; |
| 545 | |
shemminger@osdl.org | 42eeea0 | 2005-11-30 11:45:13 -0800 | [diff] [blame] | 546 | sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET); |
| 547 | sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 548 | |
| 549 | sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR); |
| 550 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 551 | if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) { |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 552 | /* WA DEV_472 -- looks like crossed wires on port 2 */ |
| 553 | /* clear GMAC 1 Control reset */ |
| 554 | sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR); |
| 555 | do { |
| 556 | sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET); |
| 557 | sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR); |
| 558 | } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL || |
| 559 | gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 || |
| 560 | gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0); |
| 561 | } |
| 562 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 563 | if (sky2->autoneg == AUTONEG_DISABLE) { |
| 564 | reg = gma_read16(hw, port, GM_GP_CTRL); |
| 565 | reg |= GM_GPCR_AU_ALL_DIS; |
| 566 | gma_write16(hw, port, GM_GP_CTRL, reg); |
| 567 | gma_read16(hw, port, GM_GP_CTRL); |
| 568 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 569 | switch (sky2->speed) { |
| 570 | case SPEED_1000: |
Stephen Hemminger | 6f4c56b | 2006-02-10 15:58:59 -0800 | [diff] [blame] | 571 | reg &= ~GM_GPCR_SPEED_100; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 572 | reg |= GM_GPCR_SPEED_1000; |
Stephen Hemminger | 6f4c56b | 2006-02-10 15:58:59 -0800 | [diff] [blame] | 573 | break; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 574 | case SPEED_100: |
Stephen Hemminger | 6f4c56b | 2006-02-10 15:58:59 -0800 | [diff] [blame] | 575 | reg &= ~GM_GPCR_SPEED_1000; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 576 | reg |= GM_GPCR_SPEED_100; |
Stephen Hemminger | 6f4c56b | 2006-02-10 15:58:59 -0800 | [diff] [blame] | 577 | break; |
| 578 | case SPEED_10: |
| 579 | reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100); |
| 580 | break; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 581 | } |
| 582 | |
| 583 | if (sky2->duplex == DUPLEX_FULL) |
| 584 | reg |= GM_GPCR_DUP_FULL; |
Stephen Hemminger | ed6d32c | 2006-05-08 15:11:33 -0700 | [diff] [blame] | 585 | |
| 586 | /* turn off pause in 10/100mbps half duplex */ |
| 587 | else if (sky2->speed != SPEED_1000 && |
| 588 | hw->chip_id != CHIP_ID_YUKON_EC_U) |
| 589 | sky2->tx_pause = sky2->rx_pause = 0; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 590 | } else |
| 591 | reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL; |
| 592 | |
| 593 | if (!sky2->tx_pause && !sky2->rx_pause) { |
| 594 | sky2_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 595 | reg |= |
| 596 | GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS; |
| 597 | } else if (sky2->tx_pause && !sky2->rx_pause) { |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 598 | /* disable Rx flow-control */ |
| 599 | reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS; |
| 600 | } |
| 601 | |
| 602 | gma_write16(hw, port, GM_GP_CTRL, reg); |
| 603 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 604 | sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC)); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 605 | |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 606 | spin_lock_bh(&sky2->phy_lock); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 607 | sky2_phy_init(hw, port); |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 608 | spin_unlock_bh(&sky2->phy_lock); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 609 | |
| 610 | /* MIB clear */ |
| 611 | reg = gma_read16(hw, port, GM_PHY_ADDR); |
| 612 | gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR); |
| 613 | |
Stephen Hemminger | 43f2f10 | 2006-04-05 17:47:15 -0700 | [diff] [blame] | 614 | for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4) |
| 615 | gma_read16(hw, port, i); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 616 | gma_write16(hw, port, GM_PHY_ADDR, reg); |
| 617 | |
| 618 | /* transmit control */ |
| 619 | gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF)); |
| 620 | |
| 621 | /* receive control reg: unicast + multicast + no FCS */ |
| 622 | gma_write16(hw, port, GM_RX_CTRL, |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 623 | GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 624 | |
| 625 | /* transmit flow control */ |
| 626 | gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff); |
| 627 | |
| 628 | /* transmit parameter */ |
| 629 | gma_write16(hw, port, GM_TX_PARAM, |
| 630 | TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) | |
| 631 | TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) | |
| 632 | TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) | |
| 633 | TX_BACK_OFF_LIM(TX_BOF_LIM_DEF)); |
| 634 | |
| 635 | /* serial mode register */ |
| 636 | reg = DATA_BLIND_VAL(DATA_BLIND_DEF) | |
shemminger@osdl.org | 6b1a3ae | 2005-09-27 15:02:55 -0700 | [diff] [blame] | 637 | GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 638 | |
shemminger@osdl.org | 6b1a3ae | 2005-09-27 15:02:55 -0700 | [diff] [blame] | 639 | if (hw->dev[port]->mtu > ETH_DATA_LEN) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 640 | reg |= GM_SMOD_JUMBO_ENA; |
| 641 | |
| 642 | gma_write16(hw, port, GM_SERIAL_MODE, reg); |
| 643 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 644 | /* virtual address for data */ |
| 645 | gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr); |
| 646 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 647 | /* physical address: used for pause frames */ |
| 648 | gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr); |
| 649 | |
| 650 | /* ignore counter overflows */ |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 651 | gma_write16(hw, port, GM_TX_IRQ_MSK, 0); |
| 652 | gma_write16(hw, port, GM_RX_IRQ_MSK, 0); |
| 653 | gma_write16(hw, port, GM_TR_IRQ_MSK, 0); |
| 654 | |
| 655 | /* Configure Rx MAC FIFO */ |
| 656 | sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR); |
Stephen Hemminger | 70f1be4 | 2006-03-07 11:06:37 -0800 | [diff] [blame] | 657 | sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), |
| 658 | GMF_OPER_ON | GMF_RX_F_FL_ON); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 659 | |
shemminger@osdl.org | d571b69 | 2005-10-26 12:16:09 -0700 | [diff] [blame] | 660 | /* Flush Rx MAC FIFO on any flow control or error */ |
shemminger@osdl.org | 42eeea0 | 2005-11-30 11:45:13 -0800 | [diff] [blame] | 661 | sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 662 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 663 | /* Set threshold to 0xa (64 bytes) |
| 664 | * ASF disabled so no need to do WA dev #4.30 |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 665 | */ |
| 666 | sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF); |
| 667 | |
| 668 | /* Configure Tx MAC FIFO */ |
| 669 | sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR); |
| 670 | sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON); |
shemminger@osdl.org | 5a5b1ea | 2005-11-30 11:45:15 -0800 | [diff] [blame] | 671 | |
| 672 | if (hw->chip_id == CHIP_ID_YUKON_EC_U) { |
| 673 | sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8); |
| 674 | sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8); |
| 675 | if (hw->dev[port]->mtu > ETH_DATA_LEN) { |
| 676 | /* set Tx GMAC FIFO Almost Empty Threshold */ |
| 677 | sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180); |
| 678 | /* Disable Store & Forward mode for TX */ |
| 679 | sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS); |
| 680 | } |
| 681 | } |
| 682 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 683 | } |
| 684 | |
Stephen Hemminger | 1c28f6b | 2006-01-17 13:43:13 -0800 | [diff] [blame] | 685 | /* Assign Ram Buffer allocation. |
| 686 | * start and end are in units of 4k bytes |
| 687 | * ram registers are in units of 64bit words |
| 688 | */ |
| 689 | static void sky2_ramset(struct sky2_hw *hw, u16 q, u8 startk, u8 endk) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 690 | { |
Stephen Hemminger | 1c28f6b | 2006-01-17 13:43:13 -0800 | [diff] [blame] | 691 | u32 start, end; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 692 | |
Stephen Hemminger | 1c28f6b | 2006-01-17 13:43:13 -0800 | [diff] [blame] | 693 | start = startk * 4096/8; |
| 694 | end = (endk * 4096/8) - 1; |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 695 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 696 | sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR); |
| 697 | sky2_write32(hw, RB_ADDR(q, RB_START), start); |
| 698 | sky2_write32(hw, RB_ADDR(q, RB_END), end); |
| 699 | sky2_write32(hw, RB_ADDR(q, RB_WP), start); |
| 700 | sky2_write32(hw, RB_ADDR(q, RB_RP), start); |
| 701 | |
| 702 | if (q == Q_R1 || q == Q_R2) { |
Stephen Hemminger | 1c28f6b | 2006-01-17 13:43:13 -0800 | [diff] [blame] | 703 | u32 space = (endk - startk) * 4096/8; |
| 704 | u32 tp = space - space/4; |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 705 | |
Stephen Hemminger | 1c28f6b | 2006-01-17 13:43:13 -0800 | [diff] [blame] | 706 | /* On receive queue's set the thresholds |
| 707 | * give receiver priority when > 3/4 full |
| 708 | * send pause when down to 2K |
| 709 | */ |
| 710 | sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp); |
| 711 | sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 712 | |
Stephen Hemminger | 1c28f6b | 2006-01-17 13:43:13 -0800 | [diff] [blame] | 713 | tp = space - 2048/8; |
| 714 | sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp); |
| 715 | sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 716 | } else { |
| 717 | /* Enable store & forward on Tx queue's because |
| 718 | * Tx FIFO is only 1K on Yukon |
| 719 | */ |
| 720 | sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD); |
| 721 | } |
| 722 | |
| 723 | sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 724 | sky2_read8(hw, RB_ADDR(q, RB_CTRL)); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 725 | } |
| 726 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 727 | /* Setup Bus Memory Interface */ |
shemminger@osdl.org | af4ed7e | 2005-11-30 11:45:21 -0800 | [diff] [blame] | 728 | static void sky2_qset(struct sky2_hw *hw, u16 q) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 729 | { |
| 730 | sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET); |
| 731 | sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT); |
| 732 | sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON); |
shemminger@osdl.org | af4ed7e | 2005-11-30 11:45:21 -0800 | [diff] [blame] | 733 | sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 734 | } |
| 735 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 736 | /* Setup prefetch unit registers. This is the interface between |
| 737 | * hardware and driver list elements |
| 738 | */ |
Stephen Hemminger | 8cc048e | 2005-12-09 11:35:07 -0800 | [diff] [blame] | 739 | static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr, |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 740 | u64 addr, u32 last) |
| 741 | { |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 742 | sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET); |
| 743 | sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR); |
| 744 | sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32); |
| 745 | sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr); |
| 746 | sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last); |
| 747 | sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 748 | |
| 749 | sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL)); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 750 | } |
| 751 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 752 | static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2) |
| 753 | { |
| 754 | struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod; |
| 755 | |
Stephen Hemminger | cb5d954 | 2006-05-08 15:11:29 -0700 | [diff] [blame] | 756 | sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 757 | return le; |
| 758 | } |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 759 | |
Stephen Hemminger | 290d4de | 2006-03-20 15:48:15 -0800 | [diff] [blame] | 760 | /* Update chip's next pointer */ |
| 761 | static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 762 | { |
Stephen Hemminger | 762c2de | 2006-01-17 13:43:14 -0800 | [diff] [blame] | 763 | wmb(); |
Stephen Hemminger | 290d4de | 2006-03-20 15:48:15 -0800 | [diff] [blame] | 764 | sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx); |
Stephen Hemminger | 762c2de | 2006-01-17 13:43:14 -0800 | [diff] [blame] | 765 | mmiowb(); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 766 | } |
| 767 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 768 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 769 | static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2) |
| 770 | { |
| 771 | struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put; |
Stephen Hemminger | cb5d954 | 2006-05-08 15:11:29 -0700 | [diff] [blame] | 772 | sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 773 | return le; |
| 774 | } |
| 775 | |
shemminger@osdl.org | a018e33 | 2005-11-30 11:45:16 -0800 | [diff] [blame] | 776 | /* Return high part of DMA address (could be 32 or 64 bit) */ |
| 777 | static inline u32 high32(dma_addr_t a) |
| 778 | { |
Stephen Hemminger | a036119 | 2006-01-17 13:43:16 -0800 | [diff] [blame] | 779 | return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0; |
shemminger@osdl.org | a018e33 | 2005-11-30 11:45:16 -0800 | [diff] [blame] | 780 | } |
| 781 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 782 | /* Build description to hardware about buffer */ |
Stephen Hemminger | 28bd181 | 2006-01-17 13:43:19 -0800 | [diff] [blame] | 783 | static void sky2_rx_add(struct sky2_port *sky2, dma_addr_t map) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 784 | { |
| 785 | struct sky2_rx_le *le; |
Stephen Hemminger | 734d186 | 2005-12-09 11:35:00 -0800 | [diff] [blame] | 786 | u32 hi = high32(map); |
| 787 | u16 len = sky2->rx_bufsize; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 788 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 789 | if (sky2->rx_addr64 != hi) { |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 790 | le = sky2_next_rx(sky2); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 791 | le->addr = cpu_to_le32(hi); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 792 | le->ctrl = 0; |
| 793 | le->opcode = OP_ADDR64 | HW_OWNER; |
Stephen Hemminger | 734d186 | 2005-12-09 11:35:00 -0800 | [diff] [blame] | 794 | sky2->rx_addr64 = high32(map + len); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 795 | } |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 796 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 797 | le = sky2_next_rx(sky2); |
Stephen Hemminger | 734d186 | 2005-12-09 11:35:00 -0800 | [diff] [blame] | 798 | le->addr = cpu_to_le32((u32) map); |
| 799 | le->length = cpu_to_le16(len); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 800 | le->ctrl = 0; |
| 801 | le->opcode = OP_PACKET | HW_OWNER; |
| 802 | } |
| 803 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 804 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 805 | /* Tell chip where to start receive checksum. |
| 806 | * Actually has two checksums, but set both same to avoid possible byte |
| 807 | * order problems. |
| 808 | */ |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 809 | static void rx_set_checksum(struct sky2_port *sky2) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 810 | { |
| 811 | struct sky2_rx_le *le; |
| 812 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 813 | le = sky2_next_rx(sky2); |
| 814 | le->addr = (ETH_HLEN << 16) | ETH_HLEN; |
| 815 | le->ctrl = 0; |
| 816 | le->opcode = OP_TCPSTART | HW_OWNER; |
| 817 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 818 | sky2_write32(sky2->hw, |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 819 | Q_ADDR(rxqaddr[sky2->port], Q_CSR), |
| 820 | sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM); |
| 821 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 822 | } |
| 823 | |
shemminger@osdl.org | 6b1a3ae | 2005-09-27 15:02:55 -0700 | [diff] [blame] | 824 | /* |
| 825 | * The RX Stop command will not work for Yukon-2 if the BMU does not |
| 826 | * reach the end of packet and since we can't make sure that we have |
| 827 | * incoming data, we must reset the BMU while it is not doing a DMA |
| 828 | * transfer. Since it is possible that the RX path is still active, |
| 829 | * the RX RAM buffer will be stopped first, so any possible incoming |
| 830 | * data will not trigger a DMA. After the RAM buffer is stopped, the |
| 831 | * BMU is polled until any DMA in progress is ended and only then it |
| 832 | * will be reset. |
| 833 | */ |
| 834 | static void sky2_rx_stop(struct sky2_port *sky2) |
| 835 | { |
| 836 | struct sky2_hw *hw = sky2->hw; |
| 837 | unsigned rxq = rxqaddr[sky2->port]; |
| 838 | int i; |
| 839 | |
| 840 | /* disable the RAM Buffer receive queue */ |
| 841 | sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD); |
| 842 | |
| 843 | for (i = 0; i < 0xffff; i++) |
| 844 | if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL)) |
| 845 | == sky2_read8(hw, RB_ADDR(rxq, Q_RL))) |
| 846 | goto stopped; |
| 847 | |
| 848 | printk(KERN_WARNING PFX "%s: receiver stop failed\n", |
| 849 | sky2->netdev->name); |
| 850 | stopped: |
| 851 | sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST); |
| 852 | |
| 853 | /* reset the Rx prefetch unit */ |
| 854 | sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET); |
| 855 | } |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 856 | |
shemminger@osdl.org | d571b69 | 2005-10-26 12:16:09 -0700 | [diff] [blame] | 857 | /* Clean out receive buffer area, assumes receiver hardware stopped */ |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 858 | static void sky2_rx_clean(struct sky2_port *sky2) |
| 859 | { |
| 860 | unsigned i; |
| 861 | |
| 862 | memset(sky2->rx_le, 0, RX_LE_BYTES); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 863 | for (i = 0; i < sky2->rx_pending; i++) { |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 864 | struct ring_info *re = sky2->rx_ring + i; |
| 865 | |
| 866 | if (re->skb) { |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 867 | pci_unmap_single(sky2->hw->pdev, |
Stephen Hemminger | 734d186 | 2005-12-09 11:35:00 -0800 | [diff] [blame] | 868 | re->mapaddr, sky2->rx_bufsize, |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 869 | PCI_DMA_FROMDEVICE); |
| 870 | kfree_skb(re->skb); |
| 871 | re->skb = NULL; |
| 872 | } |
| 873 | } |
| 874 | } |
| 875 | |
shemminger@osdl.org | ef743d3 | 2005-11-30 11:45:12 -0800 | [diff] [blame] | 876 | /* Basic MII support */ |
| 877 | static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd) |
| 878 | { |
| 879 | struct mii_ioctl_data *data = if_mii(ifr); |
| 880 | struct sky2_port *sky2 = netdev_priv(dev); |
| 881 | struct sky2_hw *hw = sky2->hw; |
| 882 | int err = -EOPNOTSUPP; |
| 883 | |
| 884 | if (!netif_running(dev)) |
| 885 | return -ENODEV; /* Phy still in reset */ |
| 886 | |
Stephen Hemminger | d89e134 | 2006-03-20 15:48:20 -0800 | [diff] [blame] | 887 | switch (cmd) { |
shemminger@osdl.org | ef743d3 | 2005-11-30 11:45:12 -0800 | [diff] [blame] | 888 | case SIOCGMIIPHY: |
| 889 | data->phy_id = PHY_ADDR_MARV; |
| 890 | |
| 891 | /* fallthru */ |
| 892 | case SIOCGMIIREG: { |
| 893 | u16 val = 0; |
Stephen Hemminger | 91c86df | 2005-12-09 11:34:57 -0800 | [diff] [blame] | 894 | |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 895 | spin_lock_bh(&sky2->phy_lock); |
shemminger@osdl.org | ef743d3 | 2005-11-30 11:45:12 -0800 | [diff] [blame] | 896 | err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val); |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 897 | spin_unlock_bh(&sky2->phy_lock); |
Stephen Hemminger | 91c86df | 2005-12-09 11:34:57 -0800 | [diff] [blame] | 898 | |
shemminger@osdl.org | ef743d3 | 2005-11-30 11:45:12 -0800 | [diff] [blame] | 899 | data->val_out = val; |
| 900 | break; |
| 901 | } |
| 902 | |
| 903 | case SIOCSMIIREG: |
| 904 | if (!capable(CAP_NET_ADMIN)) |
| 905 | return -EPERM; |
| 906 | |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 907 | spin_lock_bh(&sky2->phy_lock); |
shemminger@osdl.org | ef743d3 | 2005-11-30 11:45:12 -0800 | [diff] [blame] | 908 | err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f, |
| 909 | data->val_in); |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 910 | spin_unlock_bh(&sky2->phy_lock); |
shemminger@osdl.org | ef743d3 | 2005-11-30 11:45:12 -0800 | [diff] [blame] | 911 | break; |
| 912 | } |
| 913 | return err; |
| 914 | } |
| 915 | |
shemminger@osdl.org | d1f1370 | 2005-09-27 15:02:57 -0700 | [diff] [blame] | 916 | #ifdef SKY2_VLAN_TAG_USED |
| 917 | static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp) |
| 918 | { |
| 919 | struct sky2_port *sky2 = netdev_priv(dev); |
| 920 | struct sky2_hw *hw = sky2->hw; |
| 921 | u16 port = sky2->port; |
shemminger@osdl.org | d1f1370 | 2005-09-27 15:02:57 -0700 | [diff] [blame] | 922 | |
Stephen Hemminger | 302d125 | 2006-01-17 13:43:20 -0800 | [diff] [blame] | 923 | spin_lock_bh(&sky2->tx_lock); |
shemminger@osdl.org | d1f1370 | 2005-09-27 15:02:57 -0700 | [diff] [blame] | 924 | |
| 925 | sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON); |
| 926 | sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON); |
| 927 | sky2->vlgrp = grp; |
| 928 | |
Stephen Hemminger | 302d125 | 2006-01-17 13:43:20 -0800 | [diff] [blame] | 929 | spin_unlock_bh(&sky2->tx_lock); |
shemminger@osdl.org | d1f1370 | 2005-09-27 15:02:57 -0700 | [diff] [blame] | 930 | } |
| 931 | |
| 932 | static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid) |
| 933 | { |
| 934 | struct sky2_port *sky2 = netdev_priv(dev); |
| 935 | struct sky2_hw *hw = sky2->hw; |
| 936 | u16 port = sky2->port; |
shemminger@osdl.org | d1f1370 | 2005-09-27 15:02:57 -0700 | [diff] [blame] | 937 | |
Stephen Hemminger | 302d125 | 2006-01-17 13:43:20 -0800 | [diff] [blame] | 938 | spin_lock_bh(&sky2->tx_lock); |
shemminger@osdl.org | d1f1370 | 2005-09-27 15:02:57 -0700 | [diff] [blame] | 939 | |
| 940 | sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF); |
| 941 | sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF); |
| 942 | if (sky2->vlgrp) |
| 943 | sky2->vlgrp->vlan_devices[vid] = NULL; |
| 944 | |
Stephen Hemminger | 302d125 | 2006-01-17 13:43:20 -0800 | [diff] [blame] | 945 | spin_unlock_bh(&sky2->tx_lock); |
shemminger@osdl.org | d1f1370 | 2005-09-27 15:02:57 -0700 | [diff] [blame] | 946 | } |
| 947 | #endif |
| 948 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 949 | /* |
Stephen Hemminger | 82788c7 | 2006-01-17 13:43:10 -0800 | [diff] [blame] | 950 | * It appears the hardware has a bug in the FIFO logic that |
| 951 | * cause it to hang if the FIFO gets overrun and the receive buffer |
| 952 | * is not aligned. ALso alloc_skb() won't align properly if slab |
| 953 | * debugging is enabled. |
| 954 | */ |
| 955 | static inline struct sk_buff *sky2_alloc_skb(unsigned int size, gfp_t gfp_mask) |
| 956 | { |
| 957 | struct sk_buff *skb; |
| 958 | |
| 959 | skb = alloc_skb(size + RX_SKB_ALIGN, gfp_mask); |
| 960 | if (likely(skb)) { |
| 961 | unsigned long p = (unsigned long) skb->data; |
Stephen Hemminger | 4a15d56 | 2006-04-25 10:58:52 -0700 | [diff] [blame] | 962 | skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p); |
Stephen Hemminger | 82788c7 | 2006-01-17 13:43:10 -0800 | [diff] [blame] | 963 | } |
| 964 | |
| 965 | return skb; |
| 966 | } |
| 967 | |
| 968 | /* |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 969 | * Allocate and setup receiver buffer pool. |
| 970 | * In case of 64 bit dma, there are 2X as many list elements |
| 971 | * available as ring entries |
| 972 | * and need to reserve one list element so we don't wrap around. |
| 973 | */ |
shemminger@osdl.org | 6b1a3ae | 2005-09-27 15:02:55 -0700 | [diff] [blame] | 974 | static int sky2_rx_start(struct sky2_port *sky2) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 975 | { |
shemminger@osdl.org | 6b1a3ae | 2005-09-27 15:02:55 -0700 | [diff] [blame] | 976 | struct sky2_hw *hw = sky2->hw; |
shemminger@osdl.org | 6b1a3ae | 2005-09-27 15:02:55 -0700 | [diff] [blame] | 977 | unsigned rxq = rxqaddr[sky2->port]; |
| 978 | int i; |
Stephen Hemminger | a1433ac | 2006-05-22 12:03:42 -0700 | [diff] [blame] | 979 | unsigned thresh; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 980 | |
shemminger@osdl.org | 6b1a3ae | 2005-09-27 15:02:55 -0700 | [diff] [blame] | 981 | sky2->rx_put = sky2->rx_next = 0; |
shemminger@osdl.org | af4ed7e | 2005-11-30 11:45:21 -0800 | [diff] [blame] | 982 | sky2_qset(hw, rxq); |
Stephen Hemminger | 977bdf0 | 2006-02-22 11:44:58 -0800 | [diff] [blame] | 983 | |
| 984 | if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev >= 2) { |
| 985 | /* MAC Rx RAM Read is controlled by hardware */ |
| 986 | sky2_write32(hw, Q_ADDR(rxq, Q_F), F_M_RX_RAM_DIS); |
| 987 | } |
| 988 | |
shemminger@osdl.org | 6b1a3ae | 2005-09-27 15:02:55 -0700 | [diff] [blame] | 989 | sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1); |
| 990 | |
| 991 | rx_set_checksum(sky2); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 992 | for (i = 0; i < sky2->rx_pending; i++) { |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 993 | struct ring_info *re = sky2->rx_ring + i; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 994 | |
Stephen Hemminger | 82788c7 | 2006-01-17 13:43:10 -0800 | [diff] [blame] | 995 | re->skb = sky2_alloc_skb(sky2->rx_bufsize, GFP_KERNEL); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 996 | if (!re->skb) |
| 997 | goto nomem; |
| 998 | |
shemminger@osdl.org | 6b1a3ae | 2005-09-27 15:02:55 -0700 | [diff] [blame] | 999 | re->mapaddr = pci_map_single(hw->pdev, re->skb->data, |
Stephen Hemminger | 734d186 | 2005-12-09 11:35:00 -0800 | [diff] [blame] | 1000 | sky2->rx_bufsize, PCI_DMA_FROMDEVICE); |
| 1001 | sky2_rx_add(sky2, re->mapaddr); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1002 | } |
| 1003 | |
Stephen Hemminger | a1433ac | 2006-05-22 12:03:42 -0700 | [diff] [blame] | 1004 | |
| 1005 | /* |
| 1006 | * The receiver hangs if it receives frames larger than the |
| 1007 | * packet buffer. As a workaround, truncate oversize frames, but |
| 1008 | * the register is limited to 9 bits, so if you do frames > 2052 |
| 1009 | * you better get the MTU right! |
| 1010 | */ |
| 1011 | thresh = (sky2->rx_bufsize - 8) / sizeof(u32); |
| 1012 | if (thresh > 0x1ff) |
| 1013 | sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF); |
| 1014 | else { |
| 1015 | sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh); |
| 1016 | sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON); |
| 1017 | } |
| 1018 | |
Stephen Hemminger | 70f1be4 | 2006-03-07 11:06:37 -0800 | [diff] [blame] | 1019 | |
shemminger@osdl.org | 6b1a3ae | 2005-09-27 15:02:55 -0700 | [diff] [blame] | 1020 | /* Tell chip about available buffers */ |
| 1021 | sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1022 | return 0; |
| 1023 | nomem: |
| 1024 | sky2_rx_clean(sky2); |
| 1025 | return -ENOMEM; |
| 1026 | } |
| 1027 | |
| 1028 | /* Bring up network interface. */ |
| 1029 | static int sky2_up(struct net_device *dev) |
| 1030 | { |
| 1031 | struct sky2_port *sky2 = netdev_priv(dev); |
| 1032 | struct sky2_hw *hw = sky2->hw; |
| 1033 | unsigned port = sky2->port; |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 1034 | u32 ramsize, rxspace, imask; |
Stephen Hemminger | ee7abb0 | 2006-05-18 11:16:21 -0700 | [diff] [blame] | 1035 | int cap, err = -ENOMEM; |
Stephen Hemminger | 843a46f | 2006-05-11 15:07:28 -0700 | [diff] [blame] | 1036 | struct net_device *otherdev = hw->dev[sky2->port^1]; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1037 | |
Stephen Hemminger | ee7abb0 | 2006-05-18 11:16:21 -0700 | [diff] [blame] | 1038 | /* |
| 1039 | * On dual port PCI-X card, there is an problem where status |
| 1040 | * can be received out of order due to split transactions |
Stephen Hemminger | 843a46f | 2006-05-11 15:07:28 -0700 | [diff] [blame] | 1041 | */ |
Stephen Hemminger | ee7abb0 | 2006-05-18 11:16:21 -0700 | [diff] [blame] | 1042 | if (otherdev && netif_running(otherdev) && |
| 1043 | (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) { |
| 1044 | struct sky2_port *osky2 = netdev_priv(otherdev); |
| 1045 | u16 cmd; |
Stephen Hemminger | 843a46f | 2006-05-11 15:07:28 -0700 | [diff] [blame] | 1046 | |
Stephen Hemminger | ee7abb0 | 2006-05-18 11:16:21 -0700 | [diff] [blame] | 1047 | cmd = sky2_pci_read16(hw, cap + PCI_X_CMD); |
| 1048 | cmd &= ~PCI_X_CMD_MAX_SPLIT; |
| 1049 | sky2_pci_write16(hw, cap + PCI_X_CMD, cmd); |
| 1050 | |
| 1051 | sky2->rx_csum = 0; |
| 1052 | osky2->rx_csum = 0; |
| 1053 | } |
| 1054 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1055 | if (netif_msg_ifup(sky2)) |
| 1056 | printk(KERN_INFO PFX "%s: enabling interface\n", dev->name); |
| 1057 | |
| 1058 | /* must be power of 2 */ |
| 1059 | sky2->tx_le = pci_alloc_consistent(hw->pdev, |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1060 | TX_RING_SIZE * |
| 1061 | sizeof(struct sky2_tx_le), |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1062 | &sky2->tx_le_map); |
| 1063 | if (!sky2->tx_le) |
| 1064 | goto err_out; |
| 1065 | |
Stephen Hemminger | 6cdbbdf | 2005-12-09 11:35:01 -0800 | [diff] [blame] | 1066 | sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info), |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1067 | GFP_KERNEL); |
| 1068 | if (!sky2->tx_ring) |
| 1069 | goto err_out; |
| 1070 | sky2->tx_prod = sky2->tx_cons = 0; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1071 | |
| 1072 | sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES, |
| 1073 | &sky2->rx_le_map); |
| 1074 | if (!sky2->rx_le) |
| 1075 | goto err_out; |
| 1076 | memset(sky2->rx_le, 0, RX_LE_BYTES); |
| 1077 | |
Stephen Hemminger | 6cdbbdf | 2005-12-09 11:35:01 -0800 | [diff] [blame] | 1078 | sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct ring_info), |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1079 | GFP_KERNEL); |
| 1080 | if (!sky2->rx_ring) |
| 1081 | goto err_out; |
| 1082 | |
| 1083 | sky2_mac_init(hw, port); |
| 1084 | |
Stephen Hemminger | 1c28f6b | 2006-01-17 13:43:13 -0800 | [diff] [blame] | 1085 | /* Determine available ram buffer space (in 4K blocks). |
| 1086 | * Note: not sure about the FE setting below yet |
| 1087 | */ |
| 1088 | if (hw->chip_id == CHIP_ID_YUKON_FE) |
| 1089 | ramsize = 4; |
| 1090 | else |
| 1091 | ramsize = sky2_read8(hw, B2_E_0); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1092 | |
Stephen Hemminger | 1c28f6b | 2006-01-17 13:43:13 -0800 | [diff] [blame] | 1093 | /* Give transmitter one third (rounded up) */ |
| 1094 | rxspace = ramsize - (ramsize + 2) / 3; |
| 1095 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1096 | sky2_ramset(hw, rxqaddr[port], 0, rxspace); |
Stephen Hemminger | 1c28f6b | 2006-01-17 13:43:13 -0800 | [diff] [blame] | 1097 | sky2_ramset(hw, txqaddr[port], rxspace, ramsize); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1098 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1099 | /* Make sure SyncQ is disabled */ |
| 1100 | sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL), |
| 1101 | RB_RST_SET); |
| 1102 | |
shemminger@osdl.org | af4ed7e | 2005-11-30 11:45:21 -0800 | [diff] [blame] | 1103 | sky2_qset(hw, txqaddr[port]); |
shemminger@osdl.org | 5a5b1ea | 2005-11-30 11:45:15 -0800 | [diff] [blame] | 1104 | |
Stephen Hemminger | 977bdf0 | 2006-02-22 11:44:58 -0800 | [diff] [blame] | 1105 | /* Set almost empty threshold */ |
| 1106 | if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev == 1) |
| 1107 | sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0); |
shemminger@osdl.org | 5a5b1ea | 2005-11-30 11:45:15 -0800 | [diff] [blame] | 1108 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1109 | sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map, |
| 1110 | TX_RING_SIZE - 1); |
| 1111 | |
shemminger@osdl.org | 6b1a3ae | 2005-09-27 15:02:55 -0700 | [diff] [blame] | 1112 | err = sky2_rx_start(sky2); |
| 1113 | if (err) |
| 1114 | goto err_out; |
| 1115 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1116 | /* Enable interrupts from phy/mac for port */ |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 1117 | imask = sky2_read32(hw, B0_IMSK); |
Stephen Hemminger | f4ea431 | 2006-05-09 14:46:54 -0700 | [diff] [blame] | 1118 | imask |= portirq_msk[port]; |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 1119 | sky2_write32(hw, B0_IMSK, imask); |
| 1120 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1121 | return 0; |
| 1122 | |
| 1123 | err_out: |
Stephen Hemminger | 1b53756 | 2005-12-20 15:08:07 -0800 | [diff] [blame] | 1124 | if (sky2->rx_le) { |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1125 | pci_free_consistent(hw->pdev, RX_LE_BYTES, |
| 1126 | sky2->rx_le, sky2->rx_le_map); |
Stephen Hemminger | 1b53756 | 2005-12-20 15:08:07 -0800 | [diff] [blame] | 1127 | sky2->rx_le = NULL; |
| 1128 | } |
| 1129 | if (sky2->tx_le) { |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1130 | pci_free_consistent(hw->pdev, |
| 1131 | TX_RING_SIZE * sizeof(struct sky2_tx_le), |
| 1132 | sky2->tx_le, sky2->tx_le_map); |
Stephen Hemminger | 1b53756 | 2005-12-20 15:08:07 -0800 | [diff] [blame] | 1133 | sky2->tx_le = NULL; |
| 1134 | } |
| 1135 | kfree(sky2->tx_ring); |
| 1136 | kfree(sky2->rx_ring); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1137 | |
Stephen Hemminger | 1b53756 | 2005-12-20 15:08:07 -0800 | [diff] [blame] | 1138 | sky2->tx_ring = NULL; |
| 1139 | sky2->rx_ring = NULL; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1140 | return err; |
| 1141 | } |
| 1142 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1143 | /* Modular subtraction in ring */ |
| 1144 | static inline int tx_dist(unsigned tail, unsigned head) |
| 1145 | { |
Stephen Hemminger | cb5d954 | 2006-05-08 15:11:29 -0700 | [diff] [blame] | 1146 | return (head - tail) & (TX_RING_SIZE - 1); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1147 | } |
| 1148 | |
| 1149 | /* Number of list elements available for next tx */ |
| 1150 | static inline int tx_avail(const struct sky2_port *sky2) |
| 1151 | { |
| 1152 | return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod); |
| 1153 | } |
| 1154 | |
| 1155 | /* Estimate of number of transmit list elements required */ |
Stephen Hemminger | 28bd181 | 2006-01-17 13:43:19 -0800 | [diff] [blame] | 1156 | static unsigned tx_le_req(const struct sk_buff *skb) |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1157 | { |
| 1158 | unsigned count; |
| 1159 | |
| 1160 | count = sizeof(dma_addr_t) / sizeof(u32); |
| 1161 | count += skb_shinfo(skb)->nr_frags * count; |
| 1162 | |
Herbert Xu | 89114af | 2006-07-08 13:34:32 -0700 | [diff] [blame] | 1163 | if (skb_is_gso(skb)) |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1164 | ++count; |
| 1165 | |
Stephen Hemminger | 0e3ff6a | 2005-12-09 11:35:02 -0800 | [diff] [blame] | 1166 | if (skb->ip_summed == CHECKSUM_HW) |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1167 | ++count; |
| 1168 | |
| 1169 | return count; |
| 1170 | } |
| 1171 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1172 | /* |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1173 | * Put one packet in ring for transmit. |
| 1174 | * A single packet can generate multiple list elements, and |
| 1175 | * the number of ring elements will probably be less than the number |
| 1176 | * of list elements used. |
Stephen Hemminger | f2e4656 | 2005-12-09 11:34:58 -0800 | [diff] [blame] | 1177 | * |
| 1178 | * No BH disabling for tx_lock here (like tg3) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1179 | */ |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1180 | static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev) |
| 1181 | { |
| 1182 | struct sky2_port *sky2 = netdev_priv(dev); |
| 1183 | struct sky2_hw *hw = sky2->hw; |
shemminger@osdl.org | d1f1370 | 2005-09-27 15:02:57 -0700 | [diff] [blame] | 1184 | struct sky2_tx_le *le = NULL; |
Stephen Hemminger | 6cdbbdf | 2005-12-09 11:35:01 -0800 | [diff] [blame] | 1185 | struct tx_ring_info *re; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1186 | unsigned i, len; |
Stephen Hemminger | b19666d | 2006-03-07 11:06:36 -0800 | [diff] [blame] | 1187 | int avail; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1188 | dma_addr_t mapping; |
| 1189 | u32 addr64; |
| 1190 | u16 mss; |
| 1191 | u8 ctrl; |
| 1192 | |
Stephen Hemminger | 302d125 | 2006-01-17 13:43:20 -0800 | [diff] [blame] | 1193 | /* No BH disabling for tx_lock here. We are running in BH disabled |
| 1194 | * context and TX reclaim runs via poll inside of a software |
| 1195 | * interrupt, and no related locks in IRQ processing. |
| 1196 | */ |
Stephen Hemminger | f2e4656 | 2005-12-09 11:34:58 -0800 | [diff] [blame] | 1197 | if (!spin_trylock(&sky2->tx_lock)) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1198 | return NETDEV_TX_LOCKED; |
| 1199 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1200 | if (unlikely(tx_avail(sky2) < tx_le_req(skb))) { |
Stephen Hemminger | 8c463ef | 2005-12-09 11:35:08 -0800 | [diff] [blame] | 1201 | /* There is a known but harmless race with lockless tx |
| 1202 | * and netif_stop_queue. |
| 1203 | */ |
| 1204 | if (!netif_queue_stopped(dev)) { |
| 1205 | netif_stop_queue(dev); |
Stephen Hemminger | 3be92a7 | 2006-01-17 13:43:17 -0800 | [diff] [blame] | 1206 | if (net_ratelimit()) |
| 1207 | printk(KERN_WARNING PFX "%s: ring full when queue awake!\n", |
| 1208 | dev->name); |
Stephen Hemminger | 8c463ef | 2005-12-09 11:35:08 -0800 | [diff] [blame] | 1209 | } |
Stephen Hemminger | f2e4656 | 2005-12-09 11:34:58 -0800 | [diff] [blame] | 1210 | spin_unlock(&sky2->tx_lock); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1211 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1212 | return NETDEV_TX_BUSY; |
| 1213 | } |
| 1214 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1215 | if (unlikely(netif_msg_tx_queued(sky2))) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1216 | printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n", |
| 1217 | dev->name, sky2->tx_prod, skb->len); |
| 1218 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1219 | len = skb_headlen(skb); |
| 1220 | mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE); |
shemminger@osdl.org | a018e33 | 2005-11-30 11:45:16 -0800 | [diff] [blame] | 1221 | addr64 = high32(mapping); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1222 | |
| 1223 | re = sky2->tx_ring + sky2->tx_prod; |
| 1224 | |
shemminger@osdl.org | a018e33 | 2005-11-30 11:45:16 -0800 | [diff] [blame] | 1225 | /* Send high bits if changed or crosses boundary */ |
| 1226 | if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) { |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1227 | le = get_tx_le(sky2); |
| 1228 | le->tx.addr = cpu_to_le32(addr64); |
| 1229 | le->ctrl = 0; |
| 1230 | le->opcode = OP_ADDR64 | HW_OWNER; |
shemminger@osdl.org | a018e33 | 2005-11-30 11:45:16 -0800 | [diff] [blame] | 1231 | sky2->tx_addr64 = high32(mapping + len); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1232 | } |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1233 | |
| 1234 | /* Check for TCP Segmentation Offload */ |
Herbert Xu | 7967168 | 2006-06-22 02:40:14 -0700 | [diff] [blame] | 1235 | mss = skb_shinfo(skb)->gso_size; |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1236 | if (mss != 0) { |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1237 | /* just drop the packet if non-linear expansion fails */ |
| 1238 | if (skb_header_cloned(skb) && |
| 1239 | pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) { |
Stephen Hemminger | 1524007 | 2006-03-23 08:51:38 -0800 | [diff] [blame] | 1240 | dev_kfree_skb(skb); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1241 | goto out_unlock; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1242 | } |
| 1243 | |
| 1244 | mss += ((skb->h.th->doff - 5) * 4); /* TCP options */ |
| 1245 | mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr); |
| 1246 | mss += ETH_HLEN; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1247 | } |
| 1248 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1249 | if (mss != sky2->tx_last_mss) { |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1250 | le = get_tx_le(sky2); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1251 | le->tx.tso.size = cpu_to_le16(mss); |
| 1252 | le->tx.tso.rsvd = 0; |
| 1253 | le->opcode = OP_LRGLEN | HW_OWNER; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1254 | le->ctrl = 0; |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1255 | sky2->tx_last_mss = mss; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1256 | } |
| 1257 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1258 | ctrl = 0; |
shemminger@osdl.org | d1f1370 | 2005-09-27 15:02:57 -0700 | [diff] [blame] | 1259 | #ifdef SKY2_VLAN_TAG_USED |
| 1260 | /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */ |
| 1261 | if (sky2->vlgrp && vlan_tx_tag_present(skb)) { |
| 1262 | if (!le) { |
| 1263 | le = get_tx_le(sky2); |
| 1264 | le->tx.addr = 0; |
| 1265 | le->opcode = OP_VLAN|HW_OWNER; |
| 1266 | le->ctrl = 0; |
| 1267 | } else |
| 1268 | le->opcode |= OP_VLAN; |
| 1269 | le->length = cpu_to_be16(vlan_tx_tag_get(skb)); |
| 1270 | ctrl |= INS_VLAN; |
| 1271 | } |
| 1272 | #endif |
| 1273 | |
| 1274 | /* Handle TCP checksum offload */ |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1275 | if (skb->ip_summed == CHECKSUM_HW) { |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1276 | u16 hdr = skb->h.raw - skb->data; |
| 1277 | u16 offset = hdr + skb->csum; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1278 | |
| 1279 | ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM; |
| 1280 | if (skb->nh.iph->protocol == IPPROTO_UDP) |
| 1281 | ctrl |= UDPTCP; |
| 1282 | |
| 1283 | le = get_tx_le(sky2); |
| 1284 | le->tx.csum.start = cpu_to_le16(hdr); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1285 | le->tx.csum.offset = cpu_to_le16(offset); |
| 1286 | le->length = 0; /* initial checksum value */ |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1287 | le->ctrl = 1; /* one packet */ |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1288 | le->opcode = OP_TCPLISW | HW_OWNER; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1289 | } |
| 1290 | |
| 1291 | le = get_tx_le(sky2); |
| 1292 | le->tx.addr = cpu_to_le32((u32) mapping); |
| 1293 | le->length = cpu_to_le16(len); |
| 1294 | le->ctrl = ctrl; |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1295 | le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1296 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1297 | /* Record the transmit mapping info */ |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1298 | re->skb = skb; |
Stephen Hemminger | 6cdbbdf | 2005-12-09 11:35:01 -0800 | [diff] [blame] | 1299 | pci_unmap_addr_set(re, mapaddr, mapping); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1300 | |
| 1301 | for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) { |
| 1302 | skb_frag_t *frag = &skb_shinfo(skb)->frags[i]; |
Stephen Hemminger | 6cdbbdf | 2005-12-09 11:35:01 -0800 | [diff] [blame] | 1303 | struct tx_ring_info *fre; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1304 | |
| 1305 | mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset, |
| 1306 | frag->size, PCI_DMA_TODEVICE); |
Stephen Hemminger | a036119 | 2006-01-17 13:43:16 -0800 | [diff] [blame] | 1307 | addr64 = high32(mapping); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1308 | if (addr64 != sky2->tx_addr64) { |
| 1309 | le = get_tx_le(sky2); |
| 1310 | le->tx.addr = cpu_to_le32(addr64); |
| 1311 | le->ctrl = 0; |
| 1312 | le->opcode = OP_ADDR64 | HW_OWNER; |
| 1313 | sky2->tx_addr64 = addr64; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1314 | } |
| 1315 | |
| 1316 | le = get_tx_le(sky2); |
| 1317 | le->tx.addr = cpu_to_le32((u32) mapping); |
| 1318 | le->length = cpu_to_le16(frag->size); |
| 1319 | le->ctrl = ctrl; |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1320 | le->opcode = OP_BUFFER | HW_OWNER; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1321 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1322 | fre = sky2->tx_ring |
Stephen Hemminger | cb5d954 | 2006-05-08 15:11:29 -0700 | [diff] [blame] | 1323 | + RING_NEXT((re - sky2->tx_ring) + i, TX_RING_SIZE); |
Stephen Hemminger | 6cdbbdf | 2005-12-09 11:35:01 -0800 | [diff] [blame] | 1324 | pci_unmap_addr_set(fre, mapaddr, mapping); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1325 | } |
Stephen Hemminger | 6cdbbdf | 2005-12-09 11:35:01 -0800 | [diff] [blame] | 1326 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1327 | re->idx = sky2->tx_prod; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1328 | le->ctrl |= EOP; |
| 1329 | |
Stephen Hemminger | b19666d | 2006-03-07 11:06:36 -0800 | [diff] [blame] | 1330 | avail = tx_avail(sky2); |
| 1331 | if (mss != 0 || avail < TX_MIN_PENDING) { |
| 1332 | le->ctrl |= FRC_STAT; |
| 1333 | if (avail <= MAX_SKB_TX_LE) |
| 1334 | netif_stop_queue(dev); |
| 1335 | } |
| 1336 | |
Stephen Hemminger | 290d4de | 2006-03-20 15:48:15 -0800 | [diff] [blame] | 1337 | sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1338 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1339 | out_unlock: |
Stephen Hemminger | f2e4656 | 2005-12-09 11:34:58 -0800 | [diff] [blame] | 1340 | spin_unlock(&sky2->tx_lock); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1341 | |
| 1342 | dev->trans_start = jiffies; |
| 1343 | return NETDEV_TX_OK; |
| 1344 | } |
| 1345 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1346 | /* |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1347 | * Free ring elements from starting at tx_cons until "done" |
| 1348 | * |
| 1349 | * NB: the hardware will tell us about partial completion of multi-part |
shemminger@osdl.org | d571b69 | 2005-10-26 12:16:09 -0700 | [diff] [blame] | 1350 | * buffers; these are deferred until completion. |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1351 | */ |
shemminger@osdl.org | d11c13e | 2005-09-27 15:02:56 -0700 | [diff] [blame] | 1352 | static void sky2_tx_complete(struct sky2_port *sky2, u16 done) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1353 | { |
shemminger@osdl.org | d11c13e | 2005-09-27 15:02:56 -0700 | [diff] [blame] | 1354 | struct net_device *dev = sky2->netdev; |
Stephen Hemminger | af2a58a | 2005-12-09 11:35:04 -0800 | [diff] [blame] | 1355 | struct pci_dev *pdev = sky2->hw->pdev; |
| 1356 | u16 nxt, put; |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1357 | unsigned i; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1358 | |
Stephen Hemminger | 0e3ff6a | 2005-12-09 11:35:02 -0800 | [diff] [blame] | 1359 | BUG_ON(done >= TX_RING_SIZE); |
shemminger@osdl.org | 2224795 | 2005-11-30 11:45:19 -0800 | [diff] [blame] | 1360 | |
shemminger@osdl.org | d11c13e | 2005-09-27 15:02:56 -0700 | [diff] [blame] | 1361 | if (unlikely(netif_msg_tx_done(sky2))) |
shemminger@osdl.org | d571b69 | 2005-10-26 12:16:09 -0700 | [diff] [blame] | 1362 | printk(KERN_DEBUG "%s: tx done, up to %u\n", |
shemminger@osdl.org | d11c13e | 2005-09-27 15:02:56 -0700 | [diff] [blame] | 1363 | dev->name, done); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1364 | |
Stephen Hemminger | af2a58a | 2005-12-09 11:35:04 -0800 | [diff] [blame] | 1365 | for (put = sky2->tx_cons; put != done; put = nxt) { |
| 1366 | struct tx_ring_info *re = sky2->tx_ring + put; |
| 1367 | struct sk_buff *skb = re->skb; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1368 | |
Stephen Hemminger | d89e134 | 2006-03-20 15:48:20 -0800 | [diff] [blame] | 1369 | nxt = re->idx; |
Stephen Hemminger | af2a58a | 2005-12-09 11:35:04 -0800 | [diff] [blame] | 1370 | BUG_ON(nxt >= TX_RING_SIZE); |
Stephen Hemminger | d70cd51 | 2005-12-09 11:35:09 -0800 | [diff] [blame] | 1371 | prefetch(sky2->tx_ring + nxt); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1372 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1373 | /* Check for partial status */ |
Stephen Hemminger | af2a58a | 2005-12-09 11:35:04 -0800 | [diff] [blame] | 1374 | if (tx_dist(put, done) < tx_dist(put, nxt)) |
| 1375 | break; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1376 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1377 | skb = re->skb; |
Stephen Hemminger | af2a58a | 2005-12-09 11:35:04 -0800 | [diff] [blame] | 1378 | pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr), |
Stephen Hemminger | 734d186 | 2005-12-09 11:35:00 -0800 | [diff] [blame] | 1379 | skb_headlen(skb), PCI_DMA_TODEVICE); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1380 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1381 | for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) { |
Stephen Hemminger | 6cdbbdf | 2005-12-09 11:35:01 -0800 | [diff] [blame] | 1382 | struct tx_ring_info *fre; |
Stephen Hemminger | cb5d954 | 2006-05-08 15:11:29 -0700 | [diff] [blame] | 1383 | fre = sky2->tx_ring + RING_NEXT(put + i, TX_RING_SIZE); |
Stephen Hemminger | af2a58a | 2005-12-09 11:35:04 -0800 | [diff] [blame] | 1384 | pci_unmap_page(pdev, pci_unmap_addr(fre, mapaddr), |
Stephen Hemminger | d89e134 | 2006-03-20 15:48:20 -0800 | [diff] [blame] | 1385 | skb_shinfo(skb)->frags[i].size, |
Stephen Hemminger | 734d186 | 2005-12-09 11:35:00 -0800 | [diff] [blame] | 1386 | PCI_DMA_TODEVICE); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1387 | } |
| 1388 | |
Stephen Hemminger | 1524007 | 2006-03-23 08:51:38 -0800 | [diff] [blame] | 1389 | dev_kfree_skb(skb); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1390 | } |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1391 | |
Stephen Hemminger | af2a58a | 2005-12-09 11:35:04 -0800 | [diff] [blame] | 1392 | sky2->tx_cons = put; |
Stephen Hemminger | 22e1170 | 2006-07-12 15:23:48 -0700 | [diff] [blame] | 1393 | if (tx_avail(sky2) > MAX_SKB_TX_LE + 4) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1394 | netif_wake_queue(dev); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1395 | } |
| 1396 | |
| 1397 | /* Cleanup all untransmitted buffers, assume transmitter not running */ |
Stephen Hemminger | 13b97b7 | 2005-12-09 11:35:03 -0800 | [diff] [blame] | 1398 | static void sky2_tx_clean(struct sky2_port *sky2) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1399 | { |
Stephen Hemminger | 302d125 | 2006-01-17 13:43:20 -0800 | [diff] [blame] | 1400 | spin_lock_bh(&sky2->tx_lock); |
shemminger@osdl.org | d11c13e | 2005-09-27 15:02:56 -0700 | [diff] [blame] | 1401 | sky2_tx_complete(sky2, sky2->tx_prod); |
Stephen Hemminger | 302d125 | 2006-01-17 13:43:20 -0800 | [diff] [blame] | 1402 | spin_unlock_bh(&sky2->tx_lock); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1403 | } |
| 1404 | |
| 1405 | /* Network shutdown */ |
| 1406 | static int sky2_down(struct net_device *dev) |
| 1407 | { |
| 1408 | struct sky2_port *sky2 = netdev_priv(dev); |
| 1409 | struct sky2_hw *hw = sky2->hw; |
| 1410 | unsigned port = sky2->port; |
| 1411 | u16 ctrl; |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 1412 | u32 imask; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1413 | |
Stephen Hemminger | 1b53756 | 2005-12-20 15:08:07 -0800 | [diff] [blame] | 1414 | /* Never really got started! */ |
| 1415 | if (!sky2->tx_le) |
| 1416 | return 0; |
| 1417 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1418 | if (netif_msg_ifdown(sky2)) |
| 1419 | printk(KERN_INFO PFX "%s: disabling interface\n", dev->name); |
| 1420 | |
shemminger@osdl.org | 018d1c6 | 2005-11-30 11:45:18 -0800 | [diff] [blame] | 1421 | /* Stop more packets from being queued */ |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1422 | netif_stop_queue(dev); |
| 1423 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1424 | sky2_phy_reset(hw, port); |
| 1425 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1426 | /* Stop transmitter */ |
| 1427 | sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP); |
| 1428 | sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR)); |
| 1429 | |
| 1430 | sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1431 | RB_RST_SET | RB_DIS_OP_MD); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1432 | |
| 1433 | ctrl = gma_read16(hw, port, GM_GP_CTRL); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1434 | ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1435 | gma_write16(hw, port, GM_GP_CTRL, ctrl); |
| 1436 | |
| 1437 | sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET); |
| 1438 | |
| 1439 | /* Workaround shared GMAC reset */ |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1440 | if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 |
| 1441 | && port == 0 && hw->dev[1] && netif_running(hw->dev[1]))) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1442 | sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET); |
| 1443 | |
| 1444 | /* Disable Force Sync bit and Enable Alloc bit */ |
| 1445 | sky2_write8(hw, SK_REG(port, TXA_CTRL), |
| 1446 | TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC); |
| 1447 | |
| 1448 | /* Stop Interval Timer and Limit Counter of Tx Arbiter */ |
| 1449 | sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L); |
| 1450 | sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L); |
| 1451 | |
| 1452 | /* Reset the PCI FIFO of the async Tx queue */ |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1453 | sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), |
| 1454 | BMU_RST_SET | BMU_FIFO_RST); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1455 | |
| 1456 | /* Reset the Tx prefetch units */ |
| 1457 | sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL), |
| 1458 | PREF_UNIT_RST_SET); |
| 1459 | |
| 1460 | sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET); |
| 1461 | |
shemminger@osdl.org | 6b1a3ae | 2005-09-27 15:02:55 -0700 | [diff] [blame] | 1462 | sky2_rx_stop(sky2); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1463 | |
| 1464 | sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET); |
| 1465 | sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET); |
| 1466 | |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 1467 | /* Disable port IRQ */ |
| 1468 | imask = sky2_read32(hw, B0_IMSK); |
Stephen Hemminger | f4ea431 | 2006-05-09 14:46:54 -0700 | [diff] [blame] | 1469 | imask &= ~portirq_msk[port]; |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 1470 | sky2_write32(hw, B0_IMSK, imask); |
| 1471 | |
shemminger@osdl.org | d571b69 | 2005-10-26 12:16:09 -0700 | [diff] [blame] | 1472 | /* turn off LED's */ |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1473 | sky2_write16(hw, B0_Y2LED, LED_STAT_OFF); |
| 1474 | |
shemminger@osdl.org | 018d1c6 | 2005-11-30 11:45:18 -0800 | [diff] [blame] | 1475 | synchronize_irq(hw->pdev->irq); |
| 1476 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1477 | sky2_tx_clean(sky2); |
| 1478 | sky2_rx_clean(sky2); |
| 1479 | |
| 1480 | pci_free_consistent(hw->pdev, RX_LE_BYTES, |
| 1481 | sky2->rx_le, sky2->rx_le_map); |
| 1482 | kfree(sky2->rx_ring); |
| 1483 | |
| 1484 | pci_free_consistent(hw->pdev, |
| 1485 | TX_RING_SIZE * sizeof(struct sky2_tx_le), |
| 1486 | sky2->tx_le, sky2->tx_le_map); |
| 1487 | kfree(sky2->tx_ring); |
| 1488 | |
Stephen Hemminger | 1b53756 | 2005-12-20 15:08:07 -0800 | [diff] [blame] | 1489 | sky2->tx_le = NULL; |
| 1490 | sky2->rx_le = NULL; |
| 1491 | |
| 1492 | sky2->rx_ring = NULL; |
| 1493 | sky2->tx_ring = NULL; |
| 1494 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1495 | return 0; |
| 1496 | } |
| 1497 | |
| 1498 | static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux) |
| 1499 | { |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1500 | if (!hw->copper) |
| 1501 | return SPEED_1000; |
| 1502 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1503 | if (hw->chip_id == CHIP_ID_YUKON_FE) |
| 1504 | return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10; |
| 1505 | |
| 1506 | switch (aux & PHY_M_PS_SPEED_MSK) { |
| 1507 | case PHY_M_PS_SPEED_1000: |
| 1508 | return SPEED_1000; |
| 1509 | case PHY_M_PS_SPEED_100: |
| 1510 | return SPEED_100; |
| 1511 | default: |
| 1512 | return SPEED_10; |
| 1513 | } |
| 1514 | } |
| 1515 | |
| 1516 | static void sky2_link_up(struct sky2_port *sky2) |
| 1517 | { |
| 1518 | struct sky2_hw *hw = sky2->hw; |
| 1519 | unsigned port = sky2->port; |
| 1520 | u16 reg; |
| 1521 | |
| 1522 | /* Enable Transmit FIFO Underrun */ |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1523 | sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1524 | |
| 1525 | reg = gma_read16(hw, port, GM_GP_CTRL); |
Stephen Hemminger | 6f4c56b | 2006-02-10 15:58:59 -0800 | [diff] [blame] | 1526 | if (sky2->autoneg == AUTONEG_DISABLE) { |
| 1527 | reg |= GM_GPCR_AU_ALL_DIS; |
| 1528 | |
| 1529 | /* Is write/read necessary? Copied from sky2_mac_init */ |
| 1530 | gma_write16(hw, port, GM_GP_CTRL, reg); |
| 1531 | gma_read16(hw, port, GM_GP_CTRL); |
| 1532 | |
| 1533 | switch (sky2->speed) { |
| 1534 | case SPEED_1000: |
| 1535 | reg &= ~GM_GPCR_SPEED_100; |
| 1536 | reg |= GM_GPCR_SPEED_1000; |
| 1537 | break; |
| 1538 | case SPEED_100: |
| 1539 | reg &= ~GM_GPCR_SPEED_1000; |
| 1540 | reg |= GM_GPCR_SPEED_100; |
| 1541 | break; |
| 1542 | case SPEED_10: |
| 1543 | reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100); |
| 1544 | break; |
| 1545 | } |
| 1546 | } else |
| 1547 | reg &= ~GM_GPCR_AU_ALL_DIS; |
| 1548 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1549 | if (sky2->duplex == DUPLEX_FULL || sky2->autoneg == AUTONEG_ENABLE) |
| 1550 | reg |= GM_GPCR_DUP_FULL; |
| 1551 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1552 | /* enable Rx/Tx */ |
| 1553 | reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA; |
| 1554 | gma_write16(hw, port, GM_GP_CTRL, reg); |
| 1555 | gma_read16(hw, port, GM_GP_CTRL); |
| 1556 | |
| 1557 | gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK); |
| 1558 | |
| 1559 | netif_carrier_on(sky2->netdev); |
| 1560 | netif_wake_queue(sky2->netdev); |
| 1561 | |
| 1562 | /* Turn on link LED */ |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1563 | sky2_write8(hw, SK_REG(port, LNK_LED_REG), |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1564 | LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF); |
| 1565 | |
Stephen Hemminger | ed6d32c | 2006-05-08 15:11:33 -0700 | [diff] [blame] | 1566 | if (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U) { |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1567 | u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR); |
Stephen Hemminger | ed6d32c | 2006-05-08 15:11:33 -0700 | [diff] [blame] | 1568 | u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */ |
| 1569 | |
| 1570 | switch(sky2->speed) { |
| 1571 | case SPEED_10: |
| 1572 | led |= PHY_M_LEDC_INIT_CTRL(7); |
| 1573 | break; |
| 1574 | |
| 1575 | case SPEED_100: |
| 1576 | led |= PHY_M_LEDC_STA1_CTRL(7); |
| 1577 | break; |
| 1578 | |
| 1579 | case SPEED_1000: |
| 1580 | led |= PHY_M_LEDC_STA0_CTRL(7); |
| 1581 | break; |
| 1582 | } |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1583 | |
| 1584 | gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3); |
Stephen Hemminger | ed6d32c | 2006-05-08 15:11:33 -0700 | [diff] [blame] | 1585 | gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1586 | gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg); |
| 1587 | } |
| 1588 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1589 | if (netif_msg_link(sky2)) |
| 1590 | printk(KERN_INFO PFX |
shemminger@osdl.org | d571b69 | 2005-10-26 12:16:09 -0700 | [diff] [blame] | 1591 | "%s: Link is up at %d Mbps, %s duplex, flow control %s\n", |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1592 | sky2->netdev->name, sky2->speed, |
| 1593 | sky2->duplex == DUPLEX_FULL ? "full" : "half", |
| 1594 | (sky2->tx_pause && sky2->rx_pause) ? "both" : |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1595 | sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none"); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1596 | } |
| 1597 | |
| 1598 | static void sky2_link_down(struct sky2_port *sky2) |
| 1599 | { |
| 1600 | struct sky2_hw *hw = sky2->hw; |
| 1601 | unsigned port = sky2->port; |
| 1602 | u16 reg; |
| 1603 | |
| 1604 | gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0); |
| 1605 | |
| 1606 | reg = gma_read16(hw, port, GM_GP_CTRL); |
| 1607 | reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA); |
| 1608 | gma_write16(hw, port, GM_GP_CTRL, reg); |
| 1609 | gma_read16(hw, port, GM_GP_CTRL); /* PCI post */ |
| 1610 | |
| 1611 | if (sky2->rx_pause && !sky2->tx_pause) { |
| 1612 | /* restore Asymmetric Pause bit */ |
| 1613 | gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1614 | gm_phy_read(hw, port, PHY_MARV_AUNE_ADV) |
| 1615 | | PHY_M_AN_ASP); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1616 | } |
| 1617 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1618 | netif_carrier_off(sky2->netdev); |
| 1619 | netif_stop_queue(sky2->netdev); |
| 1620 | |
| 1621 | /* Turn on link LED */ |
| 1622 | sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF); |
| 1623 | |
| 1624 | if (netif_msg_link(sky2)) |
| 1625 | printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name); |
| 1626 | sky2_phy_init(hw, port); |
| 1627 | } |
| 1628 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1629 | static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux) |
| 1630 | { |
| 1631 | struct sky2_hw *hw = sky2->hw; |
| 1632 | unsigned port = sky2->port; |
| 1633 | u16 lpa; |
| 1634 | |
| 1635 | lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP); |
| 1636 | |
| 1637 | if (lpa & PHY_M_AN_RF) { |
| 1638 | printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name); |
| 1639 | return -1; |
| 1640 | } |
| 1641 | |
| 1642 | if (hw->chip_id != CHIP_ID_YUKON_FE && |
| 1643 | gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) { |
| 1644 | printk(KERN_ERR PFX "%s: master/slave fault", |
| 1645 | sky2->netdev->name); |
| 1646 | return -1; |
| 1647 | } |
| 1648 | |
| 1649 | if (!(aux & PHY_M_PS_SPDUP_RES)) { |
| 1650 | printk(KERN_ERR PFX "%s: speed/duplex mismatch", |
| 1651 | sky2->netdev->name); |
| 1652 | return -1; |
| 1653 | } |
| 1654 | |
| 1655 | sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF; |
| 1656 | |
| 1657 | sky2->speed = sky2_phy_speed(hw, aux); |
| 1658 | |
| 1659 | /* Pause bits are offset (9..8) */ |
Stephen Hemminger | ed6d32c | 2006-05-08 15:11:33 -0700 | [diff] [blame] | 1660 | if (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U) |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1661 | aux >>= 6; |
| 1662 | |
| 1663 | sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0; |
| 1664 | sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0; |
| 1665 | |
| 1666 | if ((sky2->tx_pause || sky2->rx_pause) |
| 1667 | && !(sky2->speed < SPEED_1000 && sky2->duplex == DUPLEX_HALF)) |
| 1668 | sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON); |
| 1669 | else |
| 1670 | sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF); |
| 1671 | |
| 1672 | return 0; |
| 1673 | } |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1674 | |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 1675 | /* Interrupt from PHY */ |
| 1676 | static void sky2_phy_intr(struct sky2_hw *hw, unsigned port) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1677 | { |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 1678 | struct net_device *dev = hw->dev[port]; |
| 1679 | struct sky2_port *sky2 = netdev_priv(dev); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1680 | u16 istatus, phystat; |
| 1681 | |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 1682 | spin_lock(&sky2->phy_lock); |
| 1683 | istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT); |
| 1684 | phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT); |
| 1685 | |
| 1686 | if (!netif_running(dev)) |
| 1687 | goto out; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1688 | |
| 1689 | if (netif_msg_intr(sky2)) |
| 1690 | printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n", |
| 1691 | sky2->netdev->name, istatus, phystat); |
| 1692 | |
| 1693 | if (istatus & PHY_M_IS_AN_COMPL) { |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1694 | if (sky2_autoneg_done(sky2, phystat) == 0) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1695 | sky2_link_up(sky2); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1696 | goto out; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1697 | } |
| 1698 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1699 | if (istatus & PHY_M_IS_LSP_CHANGE) |
| 1700 | sky2->speed = sky2_phy_speed(hw, phystat); |
| 1701 | |
| 1702 | if (istatus & PHY_M_IS_DUP_CHANGE) |
| 1703 | sky2->duplex = |
| 1704 | (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF; |
| 1705 | |
| 1706 | if (istatus & PHY_M_IS_LST_CHANGE) { |
| 1707 | if (phystat & PHY_M_PS_LINK_UP) |
| 1708 | sky2_link_up(sky2); |
| 1709 | else |
| 1710 | sky2_link_down(sky2); |
| 1711 | } |
| 1712 | out: |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 1713 | spin_unlock(&sky2->phy_lock); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1714 | } |
| 1715 | |
Stephen Hemminger | 302d125 | 2006-01-17 13:43:20 -0800 | [diff] [blame] | 1716 | |
| 1717 | /* Transmit timeout is only called if we are running, carries is up |
| 1718 | * and tx queue is full (stopped). |
| 1719 | */ |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1720 | static void sky2_tx_timeout(struct net_device *dev) |
| 1721 | { |
| 1722 | struct sky2_port *sky2 = netdev_priv(dev); |
Stephen Hemminger | 8cc048e | 2005-12-09 11:35:07 -0800 | [diff] [blame] | 1723 | struct sky2_hw *hw = sky2->hw; |
| 1724 | unsigned txq = txqaddr[sky2->port]; |
Stephen Hemminger | 8f24664 | 2006-03-20 15:48:21 -0800 | [diff] [blame] | 1725 | u16 report, done; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1726 | |
| 1727 | if (netif_msg_timer(sky2)) |
| 1728 | printk(KERN_ERR PFX "%s: tx timeout\n", dev->name); |
| 1729 | |
Stephen Hemminger | 8f24664 | 2006-03-20 15:48:21 -0800 | [diff] [blame] | 1730 | report = sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX); |
| 1731 | done = sky2_read16(hw, Q_ADDR(txq, Q_DONE)); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1732 | |
Stephen Hemminger | 8f24664 | 2006-03-20 15:48:21 -0800 | [diff] [blame] | 1733 | printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n", |
| 1734 | dev->name, |
| 1735 | sky2->tx_cons, sky2->tx_prod, report, done); |
Stephen Hemminger | 8cc048e | 2005-12-09 11:35:07 -0800 | [diff] [blame] | 1736 | |
Stephen Hemminger | 8f24664 | 2006-03-20 15:48:21 -0800 | [diff] [blame] | 1737 | if (report != done) { |
| 1738 | printk(KERN_INFO PFX "status burst pending (irq moderation?)\n"); |
| 1739 | |
| 1740 | sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP); |
| 1741 | sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START); |
| 1742 | } else if (report != sky2->tx_cons) { |
| 1743 | printk(KERN_INFO PFX "status report lost?\n"); |
| 1744 | |
| 1745 | spin_lock_bh(&sky2->tx_lock); |
| 1746 | sky2_tx_complete(sky2, report); |
| 1747 | spin_unlock_bh(&sky2->tx_lock); |
| 1748 | } else { |
| 1749 | printk(KERN_INFO PFX "hardware hung? flushing\n"); |
| 1750 | |
| 1751 | sky2_write32(hw, Q_ADDR(txq, Q_CSR), BMU_STOP); |
| 1752 | sky2_write32(hw, Y2_QADDR(txq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET); |
| 1753 | |
| 1754 | sky2_tx_clean(sky2); |
| 1755 | |
| 1756 | sky2_qset(hw, txq); |
| 1757 | sky2_prefetch_init(hw, txq, sky2->tx_le_map, TX_RING_SIZE - 1); |
| 1758 | } |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1759 | } |
| 1760 | |
Stephen Hemminger | 734d186 | 2005-12-09 11:35:00 -0800 | [diff] [blame] | 1761 | |
Stephen Hemminger | 70f1be4 | 2006-03-07 11:06:37 -0800 | [diff] [blame] | 1762 | /* Want receive buffer size to be multiple of 64 bits |
| 1763 | * and incl room for vlan and truncation |
| 1764 | */ |
Stephen Hemminger | 734d186 | 2005-12-09 11:35:00 -0800 | [diff] [blame] | 1765 | static inline unsigned sky2_buf_size(int mtu) |
| 1766 | { |
Stephen Hemminger | 4a15d56 | 2006-04-25 10:58:52 -0700 | [diff] [blame] | 1767 | return ALIGN(mtu + ETH_HLEN + VLAN_HLEN, 8) + 8; |
Stephen Hemminger | 734d186 | 2005-12-09 11:35:00 -0800 | [diff] [blame] | 1768 | } |
| 1769 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1770 | static int sky2_change_mtu(struct net_device *dev, int new_mtu) |
| 1771 | { |
shemminger@osdl.org | 6b1a3ae | 2005-09-27 15:02:55 -0700 | [diff] [blame] | 1772 | struct sky2_port *sky2 = netdev_priv(dev); |
| 1773 | struct sky2_hw *hw = sky2->hw; |
| 1774 | int err; |
| 1775 | u16 ctl, mode; |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 1776 | u32 imask; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1777 | |
| 1778 | if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU) |
| 1779 | return -EINVAL; |
| 1780 | |
shemminger@osdl.org | 5a5b1ea | 2005-11-30 11:45:15 -0800 | [diff] [blame] | 1781 | if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN) |
| 1782 | return -EINVAL; |
| 1783 | |
shemminger@osdl.org | 6b1a3ae | 2005-09-27 15:02:55 -0700 | [diff] [blame] | 1784 | if (!netif_running(dev)) { |
| 1785 | dev->mtu = new_mtu; |
| 1786 | return 0; |
| 1787 | } |
| 1788 | |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 1789 | imask = sky2_read32(hw, B0_IMSK); |
shemminger@osdl.org | 6b1a3ae | 2005-09-27 15:02:55 -0700 | [diff] [blame] | 1790 | sky2_write32(hw, B0_IMSK, 0); |
| 1791 | |
shemminger@osdl.org | 018d1c6 | 2005-11-30 11:45:18 -0800 | [diff] [blame] | 1792 | dev->trans_start = jiffies; /* prevent tx timeout */ |
| 1793 | netif_stop_queue(dev); |
| 1794 | netif_poll_disable(hw->dev[0]); |
| 1795 | |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 1796 | synchronize_irq(hw->pdev->irq); |
| 1797 | |
shemminger@osdl.org | 6b1a3ae | 2005-09-27 15:02:55 -0700 | [diff] [blame] | 1798 | ctl = gma_read16(hw, sky2->port, GM_GP_CTRL); |
| 1799 | gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA); |
| 1800 | sky2_rx_stop(sky2); |
| 1801 | sky2_rx_clean(sky2); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1802 | |
| 1803 | dev->mtu = new_mtu; |
Stephen Hemminger | 734d186 | 2005-12-09 11:35:00 -0800 | [diff] [blame] | 1804 | sky2->rx_bufsize = sky2_buf_size(new_mtu); |
shemminger@osdl.org | 6b1a3ae | 2005-09-27 15:02:55 -0700 | [diff] [blame] | 1805 | mode = DATA_BLIND_VAL(DATA_BLIND_DEF) | |
| 1806 | GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1807 | |
shemminger@osdl.org | 6b1a3ae | 2005-09-27 15:02:55 -0700 | [diff] [blame] | 1808 | if (dev->mtu > ETH_DATA_LEN) |
| 1809 | mode |= GM_SMOD_JUMBO_ENA; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1810 | |
shemminger@osdl.org | 6b1a3ae | 2005-09-27 15:02:55 -0700 | [diff] [blame] | 1811 | gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode); |
| 1812 | |
| 1813 | sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD); |
| 1814 | |
| 1815 | err = sky2_rx_start(sky2); |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 1816 | sky2_write32(hw, B0_IMSK, imask); |
shemminger@osdl.org | 018d1c6 | 2005-11-30 11:45:18 -0800 | [diff] [blame] | 1817 | |
Stephen Hemminger | 1b53756 | 2005-12-20 15:08:07 -0800 | [diff] [blame] | 1818 | if (err) |
| 1819 | dev_close(dev); |
| 1820 | else { |
| 1821 | gma_write16(hw, sky2->port, GM_GP_CTRL, ctl); |
| 1822 | |
| 1823 | netif_poll_enable(hw->dev[0]); |
| 1824 | netif_wake_queue(dev); |
| 1825 | } |
| 1826 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1827 | return err; |
| 1828 | } |
| 1829 | |
| 1830 | /* |
| 1831 | * Receive one packet. |
| 1832 | * For small packets or errors, just reuse existing skb. |
shemminger@osdl.org | d571b69 | 2005-10-26 12:16:09 -0700 | [diff] [blame] | 1833 | * For larger packets, get new buffer. |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1834 | */ |
shemminger@osdl.org | d11c13e | 2005-09-27 15:02:56 -0700 | [diff] [blame] | 1835 | static struct sk_buff *sky2_receive(struct sky2_port *sky2, |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1836 | u16 length, u32 status) |
| 1837 | { |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1838 | struct ring_info *re = sky2->rx_ring + sky2->rx_next; |
Stephen Hemminger | 79e57d3 | 2005-09-19 15:42:33 -0700 | [diff] [blame] | 1839 | struct sk_buff *skb = NULL; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1840 | |
| 1841 | if (unlikely(netif_msg_rx_status(sky2))) |
| 1842 | printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n", |
shemminger@osdl.org | d11c13e | 2005-09-27 15:02:56 -0700 | [diff] [blame] | 1843 | sky2->netdev->name, sky2->rx_next, status, length); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1844 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1845 | sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending; |
Stephen Hemminger | d70cd51 | 2005-12-09 11:35:09 -0800 | [diff] [blame] | 1846 | prefetch(sky2->rx_ring + sky2->rx_next); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1847 | |
shemminger@osdl.org | 42eeea0 | 2005-11-30 11:45:13 -0800 | [diff] [blame] | 1848 | if (status & GMR_FS_ANY_ERR) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1849 | goto error; |
| 1850 | |
shemminger@osdl.org | 42eeea0 | 2005-11-30 11:45:13 -0800 | [diff] [blame] | 1851 | if (!(status & GMR_FS_RX_OK)) |
| 1852 | goto resubmit; |
| 1853 | |
Stephen Hemminger | 70f1be4 | 2006-03-07 11:06:37 -0800 | [diff] [blame] | 1854 | if (length > sky2->netdev->mtu + ETH_HLEN) |
Stephen Hemminger | 6e15b71 | 2005-12-20 15:08:09 -0800 | [diff] [blame] | 1855 | goto oversize; |
| 1856 | |
Stephen Hemminger | bdb5c58 | 2005-12-09 11:34:55 -0800 | [diff] [blame] | 1857 | if (length < copybreak) { |
Stephen Hemminger | 79e57d3 | 2005-09-19 15:42:33 -0700 | [diff] [blame] | 1858 | skb = alloc_skb(length + 2, GFP_ATOMIC); |
| 1859 | if (!skb) |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1860 | goto resubmit; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1861 | |
Stephen Hemminger | 79e57d3 | 2005-09-19 15:42:33 -0700 | [diff] [blame] | 1862 | skb_reserve(skb, 2); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1863 | pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr, |
| 1864 | length, PCI_DMA_FROMDEVICE); |
Stephen Hemminger | 79e57d3 | 2005-09-19 15:42:33 -0700 | [diff] [blame] | 1865 | memcpy(skb->data, re->skb->data, length); |
shemminger@osdl.org | d11c13e | 2005-09-27 15:02:56 -0700 | [diff] [blame] | 1866 | skb->ip_summed = re->skb->ip_summed; |
| 1867 | skb->csum = re->skb->csum; |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1868 | pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr, |
| 1869 | length, PCI_DMA_FROMDEVICE); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1870 | } else { |
Stephen Hemminger | 79e57d3 | 2005-09-19 15:42:33 -0700 | [diff] [blame] | 1871 | struct sk_buff *nskb; |
| 1872 | |
Stephen Hemminger | 82788c7 | 2006-01-17 13:43:10 -0800 | [diff] [blame] | 1873 | nskb = sky2_alloc_skb(sky2->rx_bufsize, GFP_ATOMIC); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1874 | if (!nskb) |
| 1875 | goto resubmit; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1876 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1877 | skb = re->skb; |
Stephen Hemminger | 79e57d3 | 2005-09-19 15:42:33 -0700 | [diff] [blame] | 1878 | re->skb = nskb; |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1879 | pci_unmap_single(sky2->hw->pdev, re->mapaddr, |
Stephen Hemminger | 734d186 | 2005-12-09 11:35:00 -0800 | [diff] [blame] | 1880 | sky2->rx_bufsize, PCI_DMA_FROMDEVICE); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1881 | prefetch(skb->data); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1882 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1883 | re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data, |
Stephen Hemminger | 734d186 | 2005-12-09 11:35:00 -0800 | [diff] [blame] | 1884 | sky2->rx_bufsize, PCI_DMA_FROMDEVICE); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1885 | } |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1886 | |
Stephen Hemminger | 79e57d3 | 2005-09-19 15:42:33 -0700 | [diff] [blame] | 1887 | skb_put(skb, length); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1888 | resubmit: |
shemminger@osdl.org | d11c13e | 2005-09-27 15:02:56 -0700 | [diff] [blame] | 1889 | re->skb->ip_summed = CHECKSUM_NONE; |
Stephen Hemminger | 734d186 | 2005-12-09 11:35:00 -0800 | [diff] [blame] | 1890 | sky2_rx_add(sky2, re->mapaddr); |
Stephen Hemminger | 79e57d3 | 2005-09-19 15:42:33 -0700 | [diff] [blame] | 1891 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1892 | return skb; |
| 1893 | |
Stephen Hemminger | 6e15b71 | 2005-12-20 15:08:09 -0800 | [diff] [blame] | 1894 | oversize: |
| 1895 | ++sky2->net_stats.rx_over_errors; |
| 1896 | goto resubmit; |
| 1897 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1898 | error: |
Stephen Hemminger | 6e15b71 | 2005-12-20 15:08:09 -0800 | [diff] [blame] | 1899 | ++sky2->net_stats.rx_errors; |
| 1900 | |
Stephen Hemminger | 3be92a7 | 2006-01-17 13:43:17 -0800 | [diff] [blame] | 1901 | if (netif_msg_rx_err(sky2) && net_ratelimit()) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1902 | printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n", |
| 1903 | sky2->netdev->name, status, length); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1904 | |
| 1905 | if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE)) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1906 | sky2->net_stats.rx_length_errors++; |
| 1907 | if (status & GMR_FS_FRAGMENT) |
| 1908 | sky2->net_stats.rx_frame_errors++; |
| 1909 | if (status & GMR_FS_CRC_ERR) |
| 1910 | sky2->net_stats.rx_crc_errors++; |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1911 | if (status & GMR_FS_RX_FF_OV) |
| 1912 | sky2->net_stats.rx_fifo_errors++; |
Stephen Hemminger | 79e57d3 | 2005-09-19 15:42:33 -0700 | [diff] [blame] | 1913 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 1914 | goto resubmit; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1915 | } |
| 1916 | |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 1917 | /* Transmit complete */ |
| 1918 | static inline void sky2_tx_done(struct net_device *dev, u16 last) |
Stephen Hemminger | 13b97b7 | 2005-12-09 11:35:03 -0800 | [diff] [blame] | 1919 | { |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 1920 | struct sky2_port *sky2 = netdev_priv(dev); |
Stephen Hemminger | 302d125 | 2006-01-17 13:43:20 -0800 | [diff] [blame] | 1921 | |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 1922 | if (netif_running(dev)) { |
| 1923 | spin_lock(&sky2->tx_lock); |
| 1924 | sky2_tx_complete(sky2, last); |
| 1925 | spin_unlock(&sky2->tx_lock); |
shemminger@osdl.org | 2224795 | 2005-11-30 11:45:19 -0800 | [diff] [blame] | 1926 | } |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1927 | } |
| 1928 | |
Stephen Hemminger | 86fba63 | 2006-05-17 14:37:06 -0700 | [diff] [blame] | 1929 | /* Is status ring empty or is there more to do? */ |
| 1930 | static inline int sky2_more_work(const struct sky2_hw *hw) |
| 1931 | { |
| 1932 | return (hw->st_idx != sky2_read16(hw, STAT_PUT_IDX)); |
| 1933 | } |
| 1934 | |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 1935 | /* Process status response ring */ |
| 1936 | static int sky2_status_intr(struct sky2_hw *hw, int to_do) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1937 | { |
Stephen Hemminger | 22e1170 | 2006-07-12 15:23:48 -0700 | [diff] [blame] | 1938 | struct sky2_port *sky2; |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 1939 | int work_done = 0; |
Stephen Hemminger | 22e1170 | 2006-07-12 15:23:48 -0700 | [diff] [blame] | 1940 | unsigned buf_write[2] = { 0, 0 }; |
Stephen Hemminger | e71ebd7 | 2006-05-08 15:11:31 -0700 | [diff] [blame] | 1941 | u16 hwidx = sky2_read16(hw, STAT_PUT_IDX); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1942 | |
Stephen Hemminger | af2a58a | 2005-12-09 11:35:04 -0800 | [diff] [blame] | 1943 | rmb(); |
shemminger@osdl.org | bea8610 | 2005-10-26 12:16:10 -0700 | [diff] [blame] | 1944 | |
Stephen Hemminger | e71ebd7 | 2006-05-08 15:11:31 -0700 | [diff] [blame] | 1945 | while (hw->st_idx != hwidx) { |
shemminger@osdl.org | 13210ce | 2005-11-30 11:45:14 -0800 | [diff] [blame] | 1946 | struct sky2_status_le *le = hw->st_le + hw->st_idx; |
| 1947 | struct net_device *dev; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1948 | struct sk_buff *skb; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1949 | u32 status; |
| 1950 | u16 length; |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 1951 | |
Stephen Hemminger | cb5d954 | 2006-05-08 15:11:29 -0700 | [diff] [blame] | 1952 | hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE); |
shemminger@osdl.org | bea8610 | 2005-10-26 12:16:10 -0700 | [diff] [blame] | 1953 | |
Stephen Hemminger | e71ebd7 | 2006-05-08 15:11:31 -0700 | [diff] [blame] | 1954 | BUG_ON(le->link >= 2); |
| 1955 | dev = hw->dev[le->link]; |
shemminger@osdl.org | 13210ce | 2005-11-30 11:45:14 -0800 | [diff] [blame] | 1956 | |
| 1957 | sky2 = netdev_priv(dev); |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 1958 | length = le->length; |
| 1959 | status = le->status; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1960 | |
Stephen Hemminger | e71ebd7 | 2006-05-08 15:11:31 -0700 | [diff] [blame] | 1961 | switch (le->opcode & ~HW_OWNER) { |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1962 | case OP_RXSTAT: |
shemminger@osdl.org | d11c13e | 2005-09-27 15:02:56 -0700 | [diff] [blame] | 1963 | skb = sky2_receive(sky2, length, status); |
shemminger@osdl.org | d1f1370 | 2005-09-27 15:02:57 -0700 | [diff] [blame] | 1964 | if (!skb) |
| 1965 | break; |
shemminger@osdl.org | 13210ce | 2005-11-30 11:45:14 -0800 | [diff] [blame] | 1966 | |
| 1967 | skb->dev = dev; |
| 1968 | skb->protocol = eth_type_trans(skb, dev); |
| 1969 | dev->last_rx = jiffies; |
| 1970 | |
shemminger@osdl.org | d1f1370 | 2005-09-27 15:02:57 -0700 | [diff] [blame] | 1971 | #ifdef SKY2_VLAN_TAG_USED |
| 1972 | if (sky2->vlgrp && (status & GMR_FS_VLAN)) { |
| 1973 | vlan_hwaccel_receive_skb(skb, |
| 1974 | sky2->vlgrp, |
| 1975 | be16_to_cpu(sky2->rx_tag)); |
| 1976 | } else |
| 1977 | #endif |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1978 | netif_receive_skb(skb); |
shemminger@osdl.org | 13210ce | 2005-11-30 11:45:14 -0800 | [diff] [blame] | 1979 | |
Stephen Hemminger | 22e1170 | 2006-07-12 15:23:48 -0700 | [diff] [blame] | 1980 | /* Update receiver after 16 frames */ |
| 1981 | if (++buf_write[le->link] == RX_BUF_WRITE) { |
| 1982 | sky2_put_idx(hw, rxqaddr[le->link], |
| 1983 | sky2->rx_put); |
| 1984 | buf_write[le->link] = 0; |
| 1985 | } |
| 1986 | |
| 1987 | /* Stop after net poll weight */ |
shemminger@osdl.org | 13210ce | 2005-11-30 11:45:14 -0800 | [diff] [blame] | 1988 | if (++work_done >= to_do) |
| 1989 | goto exit_loop; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 1990 | break; |
| 1991 | |
shemminger@osdl.org | d1f1370 | 2005-09-27 15:02:57 -0700 | [diff] [blame] | 1992 | #ifdef SKY2_VLAN_TAG_USED |
| 1993 | case OP_RXVLAN: |
| 1994 | sky2->rx_tag = length; |
| 1995 | break; |
| 1996 | |
| 1997 | case OP_RXCHKSVLAN: |
| 1998 | sky2->rx_tag = length; |
| 1999 | /* fall through */ |
| 2000 | #endif |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2001 | case OP_RXCHKS: |
shemminger@osdl.org | d11c13e | 2005-09-27 15:02:56 -0700 | [diff] [blame] | 2002 | skb = sky2->rx_ring[sky2->rx_next].skb; |
| 2003 | skb->ip_summed = CHECKSUM_HW; |
| 2004 | skb->csum = le16_to_cpu(status); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2005 | break; |
| 2006 | |
| 2007 | case OP_TXINDEXLE: |
Stephen Hemminger | 13b97b7 | 2005-12-09 11:35:03 -0800 | [diff] [blame] | 2008 | /* TX index reports status for both ports */ |
Stephen Hemminger | f55925d | 2006-05-08 15:11:28 -0700 | [diff] [blame] | 2009 | BUILD_BUG_ON(TX_RING_SIZE > 0x1000); |
| 2010 | sky2_tx_done(hw->dev[0], status & 0xfff); |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 2011 | if (hw->dev[1]) |
| 2012 | sky2_tx_done(hw->dev[1], |
| 2013 | ((status >> 24) & 0xff) |
| 2014 | | (u16)(length & 0xf) << 8); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2015 | break; |
| 2016 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2017 | default: |
| 2018 | if (net_ratelimit()) |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2019 | printk(KERN_WARNING PFX |
Stephen Hemminger | e71ebd7 | 2006-05-08 15:11:31 -0700 | [diff] [blame] | 2020 | "unknown status opcode 0x%x\n", le->opcode); |
| 2021 | goto exit_loop; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2022 | } |
shemminger@osdl.org | 13210ce | 2005-11-30 11:45:14 -0800 | [diff] [blame] | 2023 | } |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2024 | |
shemminger@osdl.org | 13210ce | 2005-11-30 11:45:14 -0800 | [diff] [blame] | 2025 | exit_loop: |
Stephen Hemminger | 22e1170 | 2006-07-12 15:23:48 -0700 | [diff] [blame] | 2026 | if (buf_write[0]) { |
| 2027 | sky2 = netdev_priv(hw->dev[0]); |
| 2028 | sky2_put_idx(hw, Q_R1, sky2->rx_put); |
| 2029 | } |
| 2030 | |
| 2031 | if (buf_write[1]) { |
| 2032 | sky2 = netdev_priv(hw->dev[1]); |
| 2033 | sky2_put_idx(hw, Q_R2, sky2->rx_put); |
| 2034 | } |
| 2035 | |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 2036 | return work_done; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2037 | } |
| 2038 | |
| 2039 | static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status) |
| 2040 | { |
| 2041 | struct net_device *dev = hw->dev[port]; |
| 2042 | |
Stephen Hemminger | 3be92a7 | 2006-01-17 13:43:17 -0800 | [diff] [blame] | 2043 | if (net_ratelimit()) |
| 2044 | printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n", |
| 2045 | dev->name, status); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2046 | |
| 2047 | if (status & Y2_IS_PAR_RD1) { |
Stephen Hemminger | 3be92a7 | 2006-01-17 13:43:17 -0800 | [diff] [blame] | 2048 | if (net_ratelimit()) |
| 2049 | printk(KERN_ERR PFX "%s: ram data read parity error\n", |
| 2050 | dev->name); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2051 | /* Clear IRQ */ |
| 2052 | sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR); |
| 2053 | } |
| 2054 | |
| 2055 | if (status & Y2_IS_PAR_WR1) { |
Stephen Hemminger | 3be92a7 | 2006-01-17 13:43:17 -0800 | [diff] [blame] | 2056 | if (net_ratelimit()) |
| 2057 | printk(KERN_ERR PFX "%s: ram data write parity error\n", |
| 2058 | dev->name); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2059 | |
| 2060 | sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR); |
| 2061 | } |
| 2062 | |
| 2063 | if (status & Y2_IS_PAR_MAC1) { |
Stephen Hemminger | 3be92a7 | 2006-01-17 13:43:17 -0800 | [diff] [blame] | 2064 | if (net_ratelimit()) |
| 2065 | printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2066 | sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE); |
| 2067 | } |
| 2068 | |
| 2069 | if (status & Y2_IS_PAR_RX1) { |
Stephen Hemminger | 3be92a7 | 2006-01-17 13:43:17 -0800 | [diff] [blame] | 2070 | if (net_ratelimit()) |
| 2071 | printk(KERN_ERR PFX "%s: RX parity error\n", dev->name); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2072 | sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR); |
| 2073 | } |
| 2074 | |
| 2075 | if (status & Y2_IS_TCP_TXA1) { |
Stephen Hemminger | 3be92a7 | 2006-01-17 13:43:17 -0800 | [diff] [blame] | 2076 | if (net_ratelimit()) |
| 2077 | printk(KERN_ERR PFX "%s: TCP segmentation error\n", |
| 2078 | dev->name); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2079 | sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP); |
| 2080 | } |
| 2081 | } |
| 2082 | |
| 2083 | static void sky2_hw_intr(struct sky2_hw *hw) |
| 2084 | { |
| 2085 | u32 status = sky2_read32(hw, B0_HWE_ISRC); |
| 2086 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2087 | if (status & Y2_IS_TIST_OV) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2088 | sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2089 | |
| 2090 | if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) { |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2091 | u16 pci_err; |
| 2092 | |
Stephen Hemminger | 56a645c | 2006-02-22 11:45:02 -0800 | [diff] [blame] | 2093 | pci_err = sky2_pci_read16(hw, PCI_STATUS); |
Stephen Hemminger | 3be92a7 | 2006-01-17 13:43:17 -0800 | [diff] [blame] | 2094 | if (net_ratelimit()) |
| 2095 | printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n", |
| 2096 | pci_name(hw->pdev), pci_err); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2097 | |
| 2098 | sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON); |
Stephen Hemminger | 56a645c | 2006-02-22 11:45:02 -0800 | [diff] [blame] | 2099 | sky2_pci_write16(hw, PCI_STATUS, |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2100 | pci_err | PCI_STATUS_ERROR_BITS); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2101 | sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF); |
| 2102 | } |
| 2103 | |
| 2104 | if (status & Y2_IS_PCI_EXP) { |
shemminger@osdl.org | d571b69 | 2005-10-26 12:16:09 -0700 | [diff] [blame] | 2105 | /* PCI-Express uncorrectable Error occurred */ |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2106 | u32 pex_err; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2107 | |
Stephen Hemminger | 56a645c | 2006-02-22 11:45:02 -0800 | [diff] [blame] | 2108 | pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2109 | |
Stephen Hemminger | 3be92a7 | 2006-01-17 13:43:17 -0800 | [diff] [blame] | 2110 | if (net_ratelimit()) |
| 2111 | printk(KERN_ERR PFX "%s: pci express error (0x%x)\n", |
| 2112 | pci_name(hw->pdev), pex_err); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2113 | |
| 2114 | /* clear the interrupt */ |
| 2115 | sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON); |
Stephen Hemminger | 56a645c | 2006-02-22 11:45:02 -0800 | [diff] [blame] | 2116 | sky2_pci_write32(hw, PEX_UNC_ERR_STAT, |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2117 | 0xffffffffUL); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2118 | sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF); |
| 2119 | |
| 2120 | if (pex_err & PEX_FATAL_ERRORS) { |
| 2121 | u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK); |
| 2122 | hwmsk &= ~Y2_IS_PCI_EXP; |
| 2123 | sky2_write32(hw, B0_HWE_IMSK, hwmsk); |
| 2124 | } |
| 2125 | } |
| 2126 | |
| 2127 | if (status & Y2_HWE_L1_MASK) |
| 2128 | sky2_hw_error(hw, 0, status); |
| 2129 | status >>= 8; |
| 2130 | if (status & Y2_HWE_L1_MASK) |
| 2131 | sky2_hw_error(hw, 1, status); |
| 2132 | } |
| 2133 | |
| 2134 | static void sky2_mac_intr(struct sky2_hw *hw, unsigned port) |
| 2135 | { |
| 2136 | struct net_device *dev = hw->dev[port]; |
| 2137 | struct sky2_port *sky2 = netdev_priv(dev); |
| 2138 | u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC)); |
| 2139 | |
| 2140 | if (netif_msg_intr(sky2)) |
| 2141 | printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n", |
| 2142 | dev->name, status); |
| 2143 | |
| 2144 | if (status & GM_IS_RX_FF_OR) { |
| 2145 | ++sky2->net_stats.rx_fifo_errors; |
| 2146 | sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO); |
| 2147 | } |
| 2148 | |
| 2149 | if (status & GM_IS_TX_FF_UR) { |
| 2150 | ++sky2->net_stats.tx_fifo_errors; |
| 2151 | sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU); |
| 2152 | } |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2153 | } |
| 2154 | |
Stephen Hemminger | d257924 | 2006-03-20 15:48:22 -0800 | [diff] [blame] | 2155 | /* This should never happen it is a fatal situation */ |
| 2156 | static void sky2_descriptor_error(struct sky2_hw *hw, unsigned port, |
| 2157 | const char *rxtx, u32 mask) |
| 2158 | { |
| 2159 | struct net_device *dev = hw->dev[port]; |
| 2160 | struct sky2_port *sky2 = netdev_priv(dev); |
| 2161 | u32 imask; |
| 2162 | |
| 2163 | printk(KERN_ERR PFX "%s: %s descriptor error (hardware problem)\n", |
| 2164 | dev ? dev->name : "<not registered>", rxtx); |
| 2165 | |
| 2166 | imask = sky2_read32(hw, B0_IMSK); |
| 2167 | imask &= ~mask; |
| 2168 | sky2_write32(hw, B0_IMSK, imask); |
| 2169 | |
| 2170 | if (dev) { |
| 2171 | spin_lock(&sky2->phy_lock); |
| 2172 | sky2_link_down(sky2); |
| 2173 | spin_unlock(&sky2->phy_lock); |
| 2174 | } |
| 2175 | } |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 2176 | |
Stephen Hemminger | d27ed38 | 2006-04-25 10:58:51 -0700 | [diff] [blame] | 2177 | /* If idle then force a fake soft NAPI poll once a second |
| 2178 | * to work around cases where sharing an edge triggered interrupt. |
| 2179 | */ |
Stephen Hemminger | eb35cf6 | 2006-06-13 17:17:31 +0900 | [diff] [blame] | 2180 | static inline void sky2_idle_start(struct sky2_hw *hw) |
| 2181 | { |
| 2182 | if (idle_timeout > 0) |
| 2183 | mod_timer(&hw->idle_timer, |
| 2184 | jiffies + msecs_to_jiffies(idle_timeout)); |
| 2185 | } |
| 2186 | |
Stephen Hemminger | d27ed38 | 2006-04-25 10:58:51 -0700 | [diff] [blame] | 2187 | static void sky2_idle(unsigned long arg) |
| 2188 | { |
Stephen Hemminger | 01bd756 | 2006-05-08 15:11:30 -0700 | [diff] [blame] | 2189 | struct sky2_hw *hw = (struct sky2_hw *) arg; |
| 2190 | struct net_device *dev = hw->dev[0]; |
Stephen Hemminger | d27ed38 | 2006-04-25 10:58:51 -0700 | [diff] [blame] | 2191 | |
Stephen Hemminger | d27ed38 | 2006-04-25 10:58:51 -0700 | [diff] [blame] | 2192 | if (__netif_rx_schedule_prep(dev)) |
| 2193 | __netif_rx_schedule(dev); |
Stephen Hemminger | 01bd756 | 2006-05-08 15:11:30 -0700 | [diff] [blame] | 2194 | |
| 2195 | mod_timer(&hw->idle_timer, jiffies + msecs_to_jiffies(idle_timeout)); |
Stephen Hemminger | d27ed38 | 2006-04-25 10:58:51 -0700 | [diff] [blame] | 2196 | } |
| 2197 | |
| 2198 | |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 2199 | static int sky2_poll(struct net_device *dev0, int *budget) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2200 | { |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 2201 | struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw; |
| 2202 | int work_limit = min(dev0->quota, *budget); |
| 2203 | int work_done = 0; |
Stephen Hemminger | fb2690a | 2006-03-20 15:48:19 -0800 | [diff] [blame] | 2204 | u32 status = sky2_read32(hw, B0_Y2_SP_EISR); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2205 | |
Stephen Hemminger | 1e5f128 | 2006-05-08 15:11:27 -0700 | [diff] [blame] | 2206 | if (status & Y2_IS_HW_ERR) |
| 2207 | sky2_hw_intr(hw); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2208 | |
Stephen Hemminger | 1e5f128 | 2006-05-08 15:11:27 -0700 | [diff] [blame] | 2209 | if (status & Y2_IS_IRQ_PHY1) |
| 2210 | sky2_phy_intr(hw, 0); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2211 | |
Stephen Hemminger | 1e5f128 | 2006-05-08 15:11:27 -0700 | [diff] [blame] | 2212 | if (status & Y2_IS_IRQ_PHY2) |
| 2213 | sky2_phy_intr(hw, 1); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2214 | |
Stephen Hemminger | 1e5f128 | 2006-05-08 15:11:27 -0700 | [diff] [blame] | 2215 | if (status & Y2_IS_IRQ_MAC1) |
| 2216 | sky2_mac_intr(hw, 0); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2217 | |
Stephen Hemminger | 1e5f128 | 2006-05-08 15:11:27 -0700 | [diff] [blame] | 2218 | if (status & Y2_IS_IRQ_MAC2) |
| 2219 | sky2_mac_intr(hw, 1); |
Stephen Hemminger | d257924 | 2006-03-20 15:48:22 -0800 | [diff] [blame] | 2220 | |
Stephen Hemminger | 1e5f128 | 2006-05-08 15:11:27 -0700 | [diff] [blame] | 2221 | if (status & Y2_IS_CHK_RX1) |
| 2222 | sky2_descriptor_error(hw, 0, "receive", Y2_IS_CHK_RX1); |
Stephen Hemminger | d257924 | 2006-03-20 15:48:22 -0800 | [diff] [blame] | 2223 | |
Stephen Hemminger | 1e5f128 | 2006-05-08 15:11:27 -0700 | [diff] [blame] | 2224 | if (status & Y2_IS_CHK_RX2) |
| 2225 | sky2_descriptor_error(hw, 1, "receive", Y2_IS_CHK_RX2); |
Stephen Hemminger | d257924 | 2006-03-20 15:48:22 -0800 | [diff] [blame] | 2226 | |
Stephen Hemminger | 1e5f128 | 2006-05-08 15:11:27 -0700 | [diff] [blame] | 2227 | if (status & Y2_IS_CHK_TXA1) |
| 2228 | sky2_descriptor_error(hw, 0, "transmit", Y2_IS_CHK_TXA1); |
Stephen Hemminger | d257924 | 2006-03-20 15:48:22 -0800 | [diff] [blame] | 2229 | |
Stephen Hemminger | 1e5f128 | 2006-05-08 15:11:27 -0700 | [diff] [blame] | 2230 | if (status & Y2_IS_CHK_TXA2) |
| 2231 | sky2_descriptor_error(hw, 1, "transmit", Y2_IS_CHK_TXA2); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2232 | |
Stephen Hemminger | 1e5f128 | 2006-05-08 15:11:27 -0700 | [diff] [blame] | 2233 | work_done = sky2_status_intr(hw, work_limit); |
| 2234 | *budget -= work_done; |
| 2235 | dev0->quota -= work_done; |
| 2236 | |
Stephen Hemminger | 86fba63 | 2006-05-17 14:37:06 -0700 | [diff] [blame] | 2237 | if (status & Y2_IS_STAT_BMU) |
| 2238 | sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ); |
| 2239 | |
| 2240 | if (sky2_more_work(hw)) |
Stephen Hemminger | 1e5f128 | 2006-05-08 15:11:27 -0700 | [diff] [blame] | 2241 | return 1; |
Stephen Hemminger | caa0371 | 2006-07-17 09:54:34 -0400 | [diff] [blame] | 2242 | |
Stephen Hemminger | d324031 | 2006-05-08 15:11:26 -0700 | [diff] [blame] | 2243 | netif_rx_complete(dev0); |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 2244 | |
Stephen Hemminger | 86fba63 | 2006-05-17 14:37:06 -0700 | [diff] [blame] | 2245 | sky2_read32(hw, B0_Y2_SP_LISR); |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 2246 | return 0; |
| 2247 | } |
| 2248 | |
| 2249 | static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs) |
| 2250 | { |
| 2251 | struct sky2_hw *hw = dev_id; |
| 2252 | struct net_device *dev0 = hw->dev[0]; |
| 2253 | u32 status; |
| 2254 | |
| 2255 | /* Reading this mask interrupts as side effect */ |
| 2256 | status = sky2_read32(hw, B0_Y2_SP_ISRC2); |
| 2257 | if (status == 0 || status == ~0) |
| 2258 | return IRQ_NONE; |
| 2259 | |
| 2260 | prefetch(&hw->st_le[hw->st_idx]); |
| 2261 | if (likely(__netif_rx_schedule_prep(dev0))) |
| 2262 | __netif_rx_schedule(dev0); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2263 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2264 | return IRQ_HANDLED; |
| 2265 | } |
| 2266 | |
| 2267 | #ifdef CONFIG_NET_POLL_CONTROLLER |
| 2268 | static void sky2_netpoll(struct net_device *dev) |
| 2269 | { |
| 2270 | struct sky2_port *sky2 = netdev_priv(dev); |
Stephen Hemminger | 88d1136 | 2006-06-16 12:10:46 -0700 | [diff] [blame] | 2271 | struct net_device *dev0 = sky2->hw->dev[0]; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2272 | |
Stephen Hemminger | 88d1136 | 2006-06-16 12:10:46 -0700 | [diff] [blame] | 2273 | if (netif_running(dev) && __netif_rx_schedule_prep(dev0)) |
| 2274 | __netif_rx_schedule(dev0); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2275 | } |
| 2276 | #endif |
| 2277 | |
| 2278 | /* Chip internal frequency for clock calculations */ |
Stephen Hemminger | fb17358 | 2005-12-09 11:34:56 -0800 | [diff] [blame] | 2279 | static inline u32 sky2_mhz(const struct sky2_hw *hw) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2280 | { |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2281 | switch (hw->chip_id) { |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2282 | case CHIP_ID_YUKON_EC: |
shemminger@osdl.org | 5a5b1ea | 2005-11-30 11:45:15 -0800 | [diff] [blame] | 2283 | case CHIP_ID_YUKON_EC_U: |
Stephen Hemminger | fb17358 | 2005-12-09 11:34:56 -0800 | [diff] [blame] | 2284 | return 125; /* 125 Mhz */ |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2285 | case CHIP_ID_YUKON_FE: |
Stephen Hemminger | fb17358 | 2005-12-09 11:34:56 -0800 | [diff] [blame] | 2286 | return 100; /* 100 Mhz */ |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2287 | default: /* YUKON_XL */ |
Stephen Hemminger | fb17358 | 2005-12-09 11:34:56 -0800 | [diff] [blame] | 2288 | return 156; /* 156 Mhz */ |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2289 | } |
| 2290 | } |
| 2291 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2292 | static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us) |
| 2293 | { |
Stephen Hemminger | fb17358 | 2005-12-09 11:34:56 -0800 | [diff] [blame] | 2294 | return sky2_mhz(hw) * us; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2295 | } |
| 2296 | |
Stephen Hemminger | fb17358 | 2005-12-09 11:34:56 -0800 | [diff] [blame] | 2297 | static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk) |
| 2298 | { |
| 2299 | return clk / sky2_mhz(hw); |
| 2300 | } |
| 2301 | |
| 2302 | |
Stephen Hemminger | 5913952 | 2006-07-12 15:23:45 -0700 | [diff] [blame] | 2303 | static int sky2_reset(struct sky2_hw *hw) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2304 | { |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2305 | u16 status; |
| 2306 | u8 t8, pmd_type; |
Stephen Hemminger | 56a645c | 2006-02-22 11:45:02 -0800 | [diff] [blame] | 2307 | int i; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2308 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2309 | sky2_write8(hw, B0_CTST, CS_RST_CLR); |
Stephen Hemminger | 08c06d8 | 2006-01-30 11:37:54 -0800 | [diff] [blame] | 2310 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2311 | hw->chip_id = sky2_read8(hw, B2_CHIP_ID); |
| 2312 | if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) { |
| 2313 | printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n", |
| 2314 | pci_name(hw->pdev), hw->chip_id); |
| 2315 | return -EOPNOTSUPP; |
| 2316 | } |
| 2317 | |
Stephen Hemminger | 290d4de | 2006-03-20 15:48:15 -0800 | [diff] [blame] | 2318 | hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4; |
| 2319 | |
| 2320 | /* This rev is really old, and requires untested workarounds */ |
| 2321 | if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) { |
| 2322 | printk(KERN_ERR PFX "%s: unsupported revision Yukon-%s (0x%x) rev %d\n", |
| 2323 | pci_name(hw->pdev), yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL], |
| 2324 | hw->chip_id, hw->chip_rev); |
| 2325 | return -EOPNOTSUPP; |
| 2326 | } |
| 2327 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2328 | /* disable ASF */ |
| 2329 | if (hw->chip_id <= CHIP_ID_YUKON_EC) { |
| 2330 | sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET); |
| 2331 | sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE); |
| 2332 | } |
| 2333 | |
| 2334 | /* do a SW reset */ |
| 2335 | sky2_write8(hw, B0_CTST, CS_RST_SET); |
| 2336 | sky2_write8(hw, B0_CTST, CS_RST_CLR); |
| 2337 | |
| 2338 | /* clear PCI errors, if any */ |
Stephen Hemminger | 56a645c | 2006-02-22 11:45:02 -0800 | [diff] [blame] | 2339 | status = sky2_pci_read16(hw, PCI_STATUS); |
Stephen Hemminger | 2d42d21 | 2006-01-30 11:37:55 -0800 | [diff] [blame] | 2340 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2341 | sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON); |
Stephen Hemminger | 56a645c | 2006-02-22 11:45:02 -0800 | [diff] [blame] | 2342 | sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS); |
| 2343 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2344 | |
| 2345 | sky2_write8(hw, B0_CTST, CS_MRST_CLR); |
| 2346 | |
| 2347 | /* clear any PEX errors */ |
Stephen Hemminger | d89e134 | 2006-03-20 15:48:20 -0800 | [diff] [blame] | 2348 | if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP)) |
Stephen Hemminger | 56a645c | 2006-02-22 11:45:02 -0800 | [diff] [blame] | 2349 | sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL); |
| 2350 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2351 | |
| 2352 | pmd_type = sky2_read8(hw, B2_PMD_TYP); |
| 2353 | hw->copper = !(pmd_type == 'L' || pmd_type == 'S'); |
| 2354 | |
| 2355 | hw->ports = 1; |
| 2356 | t8 = sky2_read8(hw, B2_Y2_HW_RES); |
| 2357 | if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) { |
| 2358 | if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC)) |
| 2359 | ++hw->ports; |
| 2360 | } |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2361 | |
shemminger@osdl.org | 5afa0a9 | 2005-09-27 15:03:00 -0700 | [diff] [blame] | 2362 | sky2_set_power_state(hw, PCI_D0); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2363 | |
| 2364 | for (i = 0; i < hw->ports; i++) { |
| 2365 | sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET); |
| 2366 | sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR); |
| 2367 | } |
| 2368 | |
| 2369 | sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF); |
| 2370 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2371 | /* Clear I2C IRQ noise */ |
| 2372 | sky2_write32(hw, B2_I2C_IRQ, 1); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2373 | |
| 2374 | /* turn off hardware timer (unused) */ |
| 2375 | sky2_write8(hw, B2_TI_CTRL, TIM_STOP); |
| 2376 | sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2377 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2378 | sky2_write8(hw, B0_Y2LED, LED_STAT_ON); |
| 2379 | |
Stephen Hemminger | 69634ee | 2005-12-09 11:35:06 -0800 | [diff] [blame] | 2380 | /* Turn off descriptor polling */ |
| 2381 | sky2_write32(hw, B28_DPT_CTRL, DPT_STOP); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2382 | |
| 2383 | /* Turn off receive timestamp */ |
| 2384 | sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2385 | sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2386 | |
| 2387 | /* enable the Tx Arbiters */ |
| 2388 | for (i = 0; i < hw->ports; i++) |
| 2389 | sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB); |
| 2390 | |
| 2391 | /* Initialize ram interface */ |
| 2392 | for (i = 0; i < hw->ports; i++) { |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2393 | sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2394 | |
| 2395 | sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53); |
| 2396 | sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53); |
| 2397 | sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53); |
| 2398 | sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53); |
| 2399 | sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53); |
| 2400 | sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53); |
| 2401 | sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53); |
| 2402 | sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53); |
| 2403 | sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53); |
| 2404 | sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53); |
| 2405 | sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53); |
| 2406 | sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53); |
| 2407 | } |
| 2408 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2409 | sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK); |
| 2410 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2411 | for (i = 0; i < hw->ports; i++) |
| 2412 | sky2_phy_reset(hw, i); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2413 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2414 | memset(hw->st_le, 0, STATUS_LE_BYTES); |
| 2415 | hw->st_idx = 0; |
| 2416 | |
| 2417 | sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET); |
| 2418 | sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR); |
| 2419 | |
| 2420 | sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2421 | sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2422 | |
| 2423 | /* Set the list last index */ |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2424 | sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2425 | |
Stephen Hemminger | 290d4de | 2006-03-20 15:48:15 -0800 | [diff] [blame] | 2426 | sky2_write16(hw, STAT_TX_IDX_TH, 10); |
| 2427 | sky2_write8(hw, STAT_FIFO_WM, 16); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2428 | |
Stephen Hemminger | 290d4de | 2006-03-20 15:48:15 -0800 | [diff] [blame] | 2429 | /* set Status-FIFO ISR watermark */ |
| 2430 | if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0) |
| 2431 | sky2_write8(hw, STAT_FIFO_ISR_WM, 4); |
| 2432 | else |
| 2433 | sky2_write8(hw, STAT_FIFO_ISR_WM, 16); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2434 | |
Stephen Hemminger | 290d4de | 2006-03-20 15:48:15 -0800 | [diff] [blame] | 2435 | sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000)); |
Stephen Hemminger | 77b3d6a | 2006-03-20 15:48:18 -0800 | [diff] [blame] | 2436 | sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20)); |
| 2437 | sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100)); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2438 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2439 | /* enable status unit */ |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2440 | sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON); |
| 2441 | |
| 2442 | sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START); |
| 2443 | sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START); |
| 2444 | sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START); |
| 2445 | |
| 2446 | return 0; |
| 2447 | } |
| 2448 | |
Stephen Hemminger | 28bd181 | 2006-01-17 13:43:19 -0800 | [diff] [blame] | 2449 | static u32 sky2_supported_modes(const struct sky2_hw *hw) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2450 | { |
| 2451 | u32 modes; |
| 2452 | if (hw->copper) { |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2453 | modes = SUPPORTED_10baseT_Half |
| 2454 | | SUPPORTED_10baseT_Full |
| 2455 | | SUPPORTED_100baseT_Half |
| 2456 | | SUPPORTED_100baseT_Full |
| 2457 | | SUPPORTED_Autoneg | SUPPORTED_TP; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2458 | |
| 2459 | if (hw->chip_id != CHIP_ID_YUKON_FE) |
| 2460 | modes |= SUPPORTED_1000baseT_Half |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2461 | | SUPPORTED_1000baseT_Full; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2462 | } else |
| 2463 | modes = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2464 | | SUPPORTED_Autoneg; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2465 | return modes; |
| 2466 | } |
| 2467 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2468 | static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2469 | { |
| 2470 | struct sky2_port *sky2 = netdev_priv(dev); |
| 2471 | struct sky2_hw *hw = sky2->hw; |
| 2472 | |
| 2473 | ecmd->transceiver = XCVR_INTERNAL; |
| 2474 | ecmd->supported = sky2_supported_modes(hw); |
| 2475 | ecmd->phy_address = PHY_ADDR_MARV; |
| 2476 | if (hw->copper) { |
| 2477 | ecmd->supported = SUPPORTED_10baseT_Half |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2478 | | SUPPORTED_10baseT_Full |
| 2479 | | SUPPORTED_100baseT_Half |
| 2480 | | SUPPORTED_100baseT_Full |
| 2481 | | SUPPORTED_1000baseT_Half |
| 2482 | | SUPPORTED_1000baseT_Full |
| 2483 | | SUPPORTED_Autoneg | SUPPORTED_TP; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2484 | ecmd->port = PORT_TP; |
| 2485 | } else |
| 2486 | ecmd->port = PORT_FIBRE; |
| 2487 | |
| 2488 | ecmd->advertising = sky2->advertising; |
| 2489 | ecmd->autoneg = sky2->autoneg; |
| 2490 | ecmd->speed = sky2->speed; |
| 2491 | ecmd->duplex = sky2->duplex; |
| 2492 | return 0; |
| 2493 | } |
| 2494 | |
| 2495 | static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd) |
| 2496 | { |
| 2497 | struct sky2_port *sky2 = netdev_priv(dev); |
| 2498 | const struct sky2_hw *hw = sky2->hw; |
| 2499 | u32 supported = sky2_supported_modes(hw); |
| 2500 | |
| 2501 | if (ecmd->autoneg == AUTONEG_ENABLE) { |
| 2502 | ecmd->advertising = supported; |
| 2503 | sky2->duplex = -1; |
| 2504 | sky2->speed = -1; |
| 2505 | } else { |
| 2506 | u32 setting; |
| 2507 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2508 | switch (ecmd->speed) { |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2509 | case SPEED_1000: |
| 2510 | if (ecmd->duplex == DUPLEX_FULL) |
| 2511 | setting = SUPPORTED_1000baseT_Full; |
| 2512 | else if (ecmd->duplex == DUPLEX_HALF) |
| 2513 | setting = SUPPORTED_1000baseT_Half; |
| 2514 | else |
| 2515 | return -EINVAL; |
| 2516 | break; |
| 2517 | case SPEED_100: |
| 2518 | if (ecmd->duplex == DUPLEX_FULL) |
| 2519 | setting = SUPPORTED_100baseT_Full; |
| 2520 | else if (ecmd->duplex == DUPLEX_HALF) |
| 2521 | setting = SUPPORTED_100baseT_Half; |
| 2522 | else |
| 2523 | return -EINVAL; |
| 2524 | break; |
| 2525 | |
| 2526 | case SPEED_10: |
| 2527 | if (ecmd->duplex == DUPLEX_FULL) |
| 2528 | setting = SUPPORTED_10baseT_Full; |
| 2529 | else if (ecmd->duplex == DUPLEX_HALF) |
| 2530 | setting = SUPPORTED_10baseT_Half; |
| 2531 | else |
| 2532 | return -EINVAL; |
| 2533 | break; |
| 2534 | default: |
| 2535 | return -EINVAL; |
| 2536 | } |
| 2537 | |
| 2538 | if ((setting & supported) == 0) |
| 2539 | return -EINVAL; |
| 2540 | |
| 2541 | sky2->speed = ecmd->speed; |
| 2542 | sky2->duplex = ecmd->duplex; |
| 2543 | } |
| 2544 | |
| 2545 | sky2->autoneg = ecmd->autoneg; |
| 2546 | sky2->advertising = ecmd->advertising; |
| 2547 | |
Stephen Hemminger | 1b53756 | 2005-12-20 15:08:07 -0800 | [diff] [blame] | 2548 | if (netif_running(dev)) |
| 2549 | sky2_phy_reinit(sky2); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2550 | |
| 2551 | return 0; |
| 2552 | } |
| 2553 | |
| 2554 | static void sky2_get_drvinfo(struct net_device *dev, |
| 2555 | struct ethtool_drvinfo *info) |
| 2556 | { |
| 2557 | struct sky2_port *sky2 = netdev_priv(dev); |
| 2558 | |
| 2559 | strcpy(info->driver, DRV_NAME); |
| 2560 | strcpy(info->version, DRV_VERSION); |
| 2561 | strcpy(info->fw_version, "N/A"); |
| 2562 | strcpy(info->bus_info, pci_name(sky2->hw->pdev)); |
| 2563 | } |
| 2564 | |
| 2565 | static const struct sky2_stat { |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2566 | char name[ETH_GSTRING_LEN]; |
| 2567 | u16 offset; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2568 | } sky2_stats[] = { |
| 2569 | { "tx_bytes", GM_TXO_OK_HI }, |
| 2570 | { "rx_bytes", GM_RXO_OK_HI }, |
| 2571 | { "tx_broadcast", GM_TXF_BC_OK }, |
| 2572 | { "rx_broadcast", GM_RXF_BC_OK }, |
| 2573 | { "tx_multicast", GM_TXF_MC_OK }, |
| 2574 | { "rx_multicast", GM_RXF_MC_OK }, |
| 2575 | { "tx_unicast", GM_TXF_UC_OK }, |
| 2576 | { "rx_unicast", GM_RXF_UC_OK }, |
| 2577 | { "tx_mac_pause", GM_TXF_MPAUSE }, |
| 2578 | { "rx_mac_pause", GM_RXF_MPAUSE }, |
Stephen Hemminger | eadfa7dd | 2006-03-22 10:38:45 -0800 | [diff] [blame] | 2579 | { "collisions", GM_TXF_COL }, |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2580 | { "late_collision",GM_TXF_LAT_COL }, |
| 2581 | { "aborted", GM_TXF_ABO_COL }, |
Stephen Hemminger | eadfa7dd | 2006-03-22 10:38:45 -0800 | [diff] [blame] | 2582 | { "single_collisions", GM_TXF_SNG_COL }, |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2583 | { "multi_collisions", GM_TXF_MUL_COL }, |
Stephen Hemminger | eadfa7dd | 2006-03-22 10:38:45 -0800 | [diff] [blame] | 2584 | |
Stephen Hemminger | d260454 | 2006-03-23 08:51:36 -0800 | [diff] [blame] | 2585 | { "rx_short", GM_RXF_SHT }, |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2586 | { "rx_runt", GM_RXE_FRAG }, |
Stephen Hemminger | eadfa7dd | 2006-03-22 10:38:45 -0800 | [diff] [blame] | 2587 | { "rx_64_byte_packets", GM_RXF_64B }, |
| 2588 | { "rx_65_to_127_byte_packets", GM_RXF_127B }, |
| 2589 | { "rx_128_to_255_byte_packets", GM_RXF_255B }, |
| 2590 | { "rx_256_to_511_byte_packets", GM_RXF_511B }, |
| 2591 | { "rx_512_to_1023_byte_packets", GM_RXF_1023B }, |
| 2592 | { "rx_1024_to_1518_byte_packets", GM_RXF_1518B }, |
| 2593 | { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ }, |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2594 | { "rx_too_long", GM_RXF_LNG_ERR }, |
Stephen Hemminger | eadfa7dd | 2006-03-22 10:38:45 -0800 | [diff] [blame] | 2595 | { "rx_fifo_overflow", GM_RXE_FIFO_OV }, |
| 2596 | { "rx_jabber", GM_RXF_JAB_PKT }, |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2597 | { "rx_fcs_error", GM_RXF_FCS_ERR }, |
Stephen Hemminger | eadfa7dd | 2006-03-22 10:38:45 -0800 | [diff] [blame] | 2598 | |
| 2599 | { "tx_64_byte_packets", GM_TXF_64B }, |
| 2600 | { "tx_65_to_127_byte_packets", GM_TXF_127B }, |
| 2601 | { "tx_128_to_255_byte_packets", GM_TXF_255B }, |
| 2602 | { "tx_256_to_511_byte_packets", GM_TXF_511B }, |
| 2603 | { "tx_512_to_1023_byte_packets", GM_TXF_1023B }, |
| 2604 | { "tx_1024_to_1518_byte_packets", GM_TXF_1518B }, |
| 2605 | { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ }, |
| 2606 | { "tx_fifo_underrun", GM_TXE_FIFO_UR }, |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2607 | }; |
| 2608 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2609 | static u32 sky2_get_rx_csum(struct net_device *dev) |
| 2610 | { |
| 2611 | struct sky2_port *sky2 = netdev_priv(dev); |
| 2612 | |
| 2613 | return sky2->rx_csum; |
| 2614 | } |
| 2615 | |
| 2616 | static int sky2_set_rx_csum(struct net_device *dev, u32 data) |
| 2617 | { |
| 2618 | struct sky2_port *sky2 = netdev_priv(dev); |
| 2619 | |
| 2620 | sky2->rx_csum = data; |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2621 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2622 | sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR), |
| 2623 | data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM); |
| 2624 | |
| 2625 | return 0; |
| 2626 | } |
| 2627 | |
| 2628 | static u32 sky2_get_msglevel(struct net_device *netdev) |
| 2629 | { |
| 2630 | struct sky2_port *sky2 = netdev_priv(netdev); |
| 2631 | return sky2->msg_enable; |
| 2632 | } |
| 2633 | |
Stephen Hemminger | 9a7ae0a | 2005-09-27 15:28:42 -0700 | [diff] [blame] | 2634 | static int sky2_nway_reset(struct net_device *dev) |
| 2635 | { |
| 2636 | struct sky2_port *sky2 = netdev_priv(dev); |
Stephen Hemminger | 9a7ae0a | 2005-09-27 15:28:42 -0700 | [diff] [blame] | 2637 | |
| 2638 | if (sky2->autoneg != AUTONEG_ENABLE) |
| 2639 | return -EINVAL; |
| 2640 | |
Stephen Hemminger | 1b53756 | 2005-12-20 15:08:07 -0800 | [diff] [blame] | 2641 | sky2_phy_reinit(sky2); |
Stephen Hemminger | 9a7ae0a | 2005-09-27 15:28:42 -0700 | [diff] [blame] | 2642 | |
| 2643 | return 0; |
| 2644 | } |
| 2645 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2646 | static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2647 | { |
| 2648 | struct sky2_hw *hw = sky2->hw; |
| 2649 | unsigned port = sky2->port; |
| 2650 | int i; |
| 2651 | |
| 2652 | data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32 |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2653 | | (u64) gma_read32(hw, port, GM_TXO_OK_LO); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2654 | data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32 |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2655 | | (u64) gma_read32(hw, port, GM_RXO_OK_LO); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2656 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2657 | for (i = 2; i < count; i++) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2658 | data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset); |
| 2659 | } |
| 2660 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2661 | static void sky2_set_msglevel(struct net_device *netdev, u32 value) |
| 2662 | { |
| 2663 | struct sky2_port *sky2 = netdev_priv(netdev); |
| 2664 | sky2->msg_enable = value; |
| 2665 | } |
| 2666 | |
| 2667 | static int sky2_get_stats_count(struct net_device *dev) |
| 2668 | { |
| 2669 | return ARRAY_SIZE(sky2_stats); |
| 2670 | } |
| 2671 | |
| 2672 | static void sky2_get_ethtool_stats(struct net_device *dev, |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2673 | struct ethtool_stats *stats, u64 * data) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2674 | { |
| 2675 | struct sky2_port *sky2 = netdev_priv(dev); |
| 2676 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2677 | sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats)); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2678 | } |
| 2679 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2680 | static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2681 | { |
| 2682 | int i; |
| 2683 | |
| 2684 | switch (stringset) { |
| 2685 | case ETH_SS_STATS: |
| 2686 | for (i = 0; i < ARRAY_SIZE(sky2_stats); i++) |
| 2687 | memcpy(data + i * ETH_GSTRING_LEN, |
| 2688 | sky2_stats[i].name, ETH_GSTRING_LEN); |
| 2689 | break; |
| 2690 | } |
| 2691 | } |
| 2692 | |
| 2693 | /* Use hardware MIB variables for critical path statistics and |
| 2694 | * transmit feedback not reported at interrupt. |
| 2695 | * Other errors are accounted for in interrupt handler. |
| 2696 | */ |
| 2697 | static struct net_device_stats *sky2_get_stats(struct net_device *dev) |
| 2698 | { |
| 2699 | struct sky2_port *sky2 = netdev_priv(dev); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2700 | u64 data[13]; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2701 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2702 | sky2_phy_stats(sky2, data, ARRAY_SIZE(data)); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2703 | |
| 2704 | sky2->net_stats.tx_bytes = data[0]; |
| 2705 | sky2->net_stats.rx_bytes = data[1]; |
| 2706 | sky2->net_stats.tx_packets = data[2] + data[4] + data[6]; |
| 2707 | sky2->net_stats.rx_packets = data[3] + data[5] + data[7]; |
Stephen Hemminger | 050ff18 | 2006-03-23 08:51:37 -0800 | [diff] [blame] | 2708 | sky2->net_stats.multicast = data[3] + data[5]; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2709 | sky2->net_stats.collisions = data[10]; |
| 2710 | sky2->net_stats.tx_aborted_errors = data[12]; |
| 2711 | |
| 2712 | return &sky2->net_stats; |
| 2713 | } |
| 2714 | |
| 2715 | static int sky2_set_mac_address(struct net_device *dev, void *p) |
| 2716 | { |
| 2717 | struct sky2_port *sky2 = netdev_priv(dev); |
Stephen Hemminger | a8ab1ec | 2006-01-30 11:37:57 -0800 | [diff] [blame] | 2718 | struct sky2_hw *hw = sky2->hw; |
| 2719 | unsigned port = sky2->port; |
| 2720 | const struct sockaddr *addr = p; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2721 | |
| 2722 | if (!is_valid_ether_addr(addr->sa_data)) |
| 2723 | return -EADDRNOTAVAIL; |
| 2724 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2725 | memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN); |
Stephen Hemminger | a8ab1ec | 2006-01-30 11:37:57 -0800 | [diff] [blame] | 2726 | memcpy_toio(hw->regs + B2_MAC_1 + port * 8, |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2727 | dev->dev_addr, ETH_ALEN); |
Stephen Hemminger | a8ab1ec | 2006-01-30 11:37:57 -0800 | [diff] [blame] | 2728 | memcpy_toio(hw->regs + B2_MAC_2 + port * 8, |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2729 | dev->dev_addr, ETH_ALEN); |
Stephen Hemminger | 1b53756 | 2005-12-20 15:08:07 -0800 | [diff] [blame] | 2730 | |
Stephen Hemminger | a8ab1ec | 2006-01-30 11:37:57 -0800 | [diff] [blame] | 2731 | /* virtual address for data */ |
| 2732 | gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr); |
| 2733 | |
| 2734 | /* physical address: used for pause frames */ |
| 2735 | gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr); |
Stephen Hemminger | 1b53756 | 2005-12-20 15:08:07 -0800 | [diff] [blame] | 2736 | |
| 2737 | return 0; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2738 | } |
| 2739 | |
| 2740 | static void sky2_set_multicast(struct net_device *dev) |
| 2741 | { |
| 2742 | struct sky2_port *sky2 = netdev_priv(dev); |
| 2743 | struct sky2_hw *hw = sky2->hw; |
| 2744 | unsigned port = sky2->port; |
| 2745 | struct dev_mc_list *list = dev->mc_list; |
| 2746 | u16 reg; |
| 2747 | u8 filter[8]; |
| 2748 | |
| 2749 | memset(filter, 0, sizeof(filter)); |
| 2750 | |
| 2751 | reg = gma_read16(hw, port, GM_RX_CTRL); |
| 2752 | reg |= GM_RXCR_UCF_ENA; |
| 2753 | |
shemminger@osdl.org | d571b69 | 2005-10-26 12:16:09 -0700 | [diff] [blame] | 2754 | if (dev->flags & IFF_PROMISC) /* promiscuous */ |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2755 | reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2756 | else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */ |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2757 | memset(filter, 0xff, sizeof(filter)); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2758 | else if (dev->mc_count == 0) /* no multicast */ |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2759 | reg &= ~GM_RXCR_MCF_ENA; |
| 2760 | else { |
| 2761 | int i; |
| 2762 | reg |= GM_RXCR_MCF_ENA; |
| 2763 | |
| 2764 | for (i = 0; list && i < dev->mc_count; i++, list = list->next) { |
| 2765 | u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f; |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2766 | filter[bit / 8] |= 1 << (bit % 8); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2767 | } |
| 2768 | } |
| 2769 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2770 | gma_write16(hw, port, GM_MC_ADDR_H1, |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2771 | (u16) filter[0] | ((u16) filter[1] << 8)); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2772 | gma_write16(hw, port, GM_MC_ADDR_H2, |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2773 | (u16) filter[2] | ((u16) filter[3] << 8)); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2774 | gma_write16(hw, port, GM_MC_ADDR_H3, |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2775 | (u16) filter[4] | ((u16) filter[5] << 8)); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2776 | gma_write16(hw, port, GM_MC_ADDR_H4, |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2777 | (u16) filter[6] | ((u16) filter[7] << 8)); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2778 | |
| 2779 | gma_write16(hw, port, GM_RX_CTRL, reg); |
| 2780 | } |
| 2781 | |
| 2782 | /* Can have one global because blinking is controlled by |
| 2783 | * ethtool and that is always under RTNL mutex |
| 2784 | */ |
Stephen Hemminger | 91c86df | 2005-12-09 11:34:57 -0800 | [diff] [blame] | 2785 | static void sky2_led(struct sky2_hw *hw, unsigned port, int on) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2786 | { |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2787 | u16 pg; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2788 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2789 | switch (hw->chip_id) { |
| 2790 | case CHIP_ID_YUKON_XL: |
| 2791 | pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR); |
| 2792 | gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3); |
| 2793 | gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, |
| 2794 | on ? (PHY_M_LEDC_LOS_CTRL(1) | |
| 2795 | PHY_M_LEDC_INIT_CTRL(7) | |
| 2796 | PHY_M_LEDC_STA1_CTRL(7) | |
| 2797 | PHY_M_LEDC_STA0_CTRL(7)) |
| 2798 | : 0); |
| 2799 | |
| 2800 | gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg); |
| 2801 | break; |
| 2802 | |
| 2803 | default: |
| 2804 | gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0); |
| 2805 | gm_phy_write(hw, port, PHY_MARV_LED_OVER, |
| 2806 | on ? PHY_M_LED_MO_DUP(MO_LED_ON) | |
| 2807 | PHY_M_LED_MO_10(MO_LED_ON) | |
| 2808 | PHY_M_LED_MO_100(MO_LED_ON) | |
| 2809 | PHY_M_LED_MO_1000(MO_LED_ON) | |
| 2810 | PHY_M_LED_MO_RX(MO_LED_ON) |
| 2811 | : PHY_M_LED_MO_DUP(MO_LED_OFF) | |
| 2812 | PHY_M_LED_MO_10(MO_LED_OFF) | |
| 2813 | PHY_M_LED_MO_100(MO_LED_OFF) | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2814 | PHY_M_LED_MO_1000(MO_LED_OFF) | |
| 2815 | PHY_M_LED_MO_RX(MO_LED_OFF)); |
| 2816 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2817 | } |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2818 | } |
| 2819 | |
| 2820 | /* blink LED's for finding board */ |
| 2821 | static int sky2_phys_id(struct net_device *dev, u32 data) |
| 2822 | { |
| 2823 | struct sky2_port *sky2 = netdev_priv(dev); |
| 2824 | struct sky2_hw *hw = sky2->hw; |
| 2825 | unsigned port = sky2->port; |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2826 | u16 ledctrl, ledover = 0; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2827 | long ms; |
Stephen Hemminger | 91c86df | 2005-12-09 11:34:57 -0800 | [diff] [blame] | 2828 | int interrupted; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2829 | int onoff = 1; |
| 2830 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2831 | if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ)) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2832 | ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT); |
| 2833 | else |
| 2834 | ms = data * 1000; |
| 2835 | |
| 2836 | /* save initial values */ |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 2837 | spin_lock_bh(&sky2->phy_lock); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2838 | if (hw->chip_id == CHIP_ID_YUKON_XL) { |
| 2839 | u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR); |
| 2840 | gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3); |
| 2841 | ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL); |
| 2842 | gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg); |
| 2843 | } else { |
| 2844 | ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL); |
| 2845 | ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER); |
| 2846 | } |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2847 | |
Stephen Hemminger | 91c86df | 2005-12-09 11:34:57 -0800 | [diff] [blame] | 2848 | interrupted = 0; |
| 2849 | while (!interrupted && ms > 0) { |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2850 | sky2_led(hw, port, onoff); |
| 2851 | onoff = !onoff; |
| 2852 | |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 2853 | spin_unlock_bh(&sky2->phy_lock); |
Stephen Hemminger | 91c86df | 2005-12-09 11:34:57 -0800 | [diff] [blame] | 2854 | interrupted = msleep_interruptible(250); |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 2855 | spin_lock_bh(&sky2->phy_lock); |
Stephen Hemminger | 91c86df | 2005-12-09 11:34:57 -0800 | [diff] [blame] | 2856 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2857 | ms -= 250; |
| 2858 | } |
| 2859 | |
| 2860 | /* resume regularly scheduled programming */ |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2861 | if (hw->chip_id == CHIP_ID_YUKON_XL) { |
| 2862 | u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR); |
| 2863 | gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3); |
| 2864 | gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl); |
| 2865 | gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg); |
| 2866 | } else { |
| 2867 | gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl); |
| 2868 | gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover); |
| 2869 | } |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 2870 | spin_unlock_bh(&sky2->phy_lock); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2871 | |
| 2872 | return 0; |
| 2873 | } |
| 2874 | |
| 2875 | static void sky2_get_pauseparam(struct net_device *dev, |
| 2876 | struct ethtool_pauseparam *ecmd) |
| 2877 | { |
| 2878 | struct sky2_port *sky2 = netdev_priv(dev); |
| 2879 | |
| 2880 | ecmd->tx_pause = sky2->tx_pause; |
| 2881 | ecmd->rx_pause = sky2->rx_pause; |
| 2882 | ecmd->autoneg = sky2->autoneg; |
| 2883 | } |
| 2884 | |
| 2885 | static int sky2_set_pauseparam(struct net_device *dev, |
| 2886 | struct ethtool_pauseparam *ecmd) |
| 2887 | { |
| 2888 | struct sky2_port *sky2 = netdev_priv(dev); |
| 2889 | int err = 0; |
| 2890 | |
| 2891 | sky2->autoneg = ecmd->autoneg; |
| 2892 | sky2->tx_pause = ecmd->tx_pause != 0; |
| 2893 | sky2->rx_pause = ecmd->rx_pause != 0; |
| 2894 | |
Stephen Hemminger | 1b53756 | 2005-12-20 15:08:07 -0800 | [diff] [blame] | 2895 | sky2_phy_reinit(sky2); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 2896 | |
| 2897 | return err; |
| 2898 | } |
| 2899 | |
Stephen Hemminger | fb17358 | 2005-12-09 11:34:56 -0800 | [diff] [blame] | 2900 | static int sky2_get_coalesce(struct net_device *dev, |
| 2901 | struct ethtool_coalesce *ecmd) |
| 2902 | { |
| 2903 | struct sky2_port *sky2 = netdev_priv(dev); |
| 2904 | struct sky2_hw *hw = sky2->hw; |
| 2905 | |
| 2906 | if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP) |
| 2907 | ecmd->tx_coalesce_usecs = 0; |
| 2908 | else { |
| 2909 | u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI); |
| 2910 | ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks); |
| 2911 | } |
| 2912 | ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH); |
| 2913 | |
| 2914 | if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP) |
| 2915 | ecmd->rx_coalesce_usecs = 0; |
| 2916 | else { |
| 2917 | u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI); |
| 2918 | ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks); |
| 2919 | } |
| 2920 | ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM); |
| 2921 | |
| 2922 | if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP) |
| 2923 | ecmd->rx_coalesce_usecs_irq = 0; |
| 2924 | else { |
| 2925 | u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI); |
| 2926 | ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks); |
| 2927 | } |
| 2928 | |
| 2929 | ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM); |
| 2930 | |
| 2931 | return 0; |
| 2932 | } |
| 2933 | |
| 2934 | /* Note: this affect both ports */ |
| 2935 | static int sky2_set_coalesce(struct net_device *dev, |
| 2936 | struct ethtool_coalesce *ecmd) |
| 2937 | { |
| 2938 | struct sky2_port *sky2 = netdev_priv(dev); |
| 2939 | struct sky2_hw *hw = sky2->hw; |
Stephen Hemminger | 77b3d6a | 2006-03-20 15:48:18 -0800 | [diff] [blame] | 2940 | const u32 tmax = sky2_clk2us(hw, 0x0ffffff); |
Stephen Hemminger | fb17358 | 2005-12-09 11:34:56 -0800 | [diff] [blame] | 2941 | |
Stephen Hemminger | 77b3d6a | 2006-03-20 15:48:18 -0800 | [diff] [blame] | 2942 | if (ecmd->tx_coalesce_usecs > tmax || |
| 2943 | ecmd->rx_coalesce_usecs > tmax || |
| 2944 | ecmd->rx_coalesce_usecs_irq > tmax) |
Stephen Hemminger | fb17358 | 2005-12-09 11:34:56 -0800 | [diff] [blame] | 2945 | return -EINVAL; |
| 2946 | |
Stephen Hemminger | ff81fbb | 2006-02-22 11:44:59 -0800 | [diff] [blame] | 2947 | if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1) |
Stephen Hemminger | fb17358 | 2005-12-09 11:34:56 -0800 | [diff] [blame] | 2948 | return -EINVAL; |
Stephen Hemminger | ff81fbb | 2006-02-22 11:44:59 -0800 | [diff] [blame] | 2949 | if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING) |
Stephen Hemminger | fb17358 | 2005-12-09 11:34:56 -0800 | [diff] [blame] | 2950 | return -EINVAL; |
Stephen Hemminger | ff81fbb | 2006-02-22 11:44:59 -0800 | [diff] [blame] | 2951 | if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING) |
Stephen Hemminger | fb17358 | 2005-12-09 11:34:56 -0800 | [diff] [blame] | 2952 | return -EINVAL; |
| 2953 | |
| 2954 | if (ecmd->tx_coalesce_usecs == 0) |
| 2955 | sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP); |
| 2956 | else { |
| 2957 | sky2_write32(hw, STAT_TX_TIMER_INI, |
| 2958 | sky2_us2clk(hw, ecmd->tx_coalesce_usecs)); |
| 2959 | sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START); |
| 2960 | } |
| 2961 | sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames); |
| 2962 | |
| 2963 | if (ecmd->rx_coalesce_usecs == 0) |
| 2964 | sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP); |
| 2965 | else { |
| 2966 | sky2_write32(hw, STAT_LEV_TIMER_INI, |
| 2967 | sky2_us2clk(hw, ecmd->rx_coalesce_usecs)); |
| 2968 | sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START); |
| 2969 | } |
| 2970 | sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames); |
| 2971 | |
| 2972 | if (ecmd->rx_coalesce_usecs_irq == 0) |
| 2973 | sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP); |
| 2974 | else { |
Stephen Hemminger | d28d487 | 2006-01-30 11:37:56 -0800 | [diff] [blame] | 2975 | sky2_write32(hw, STAT_ISR_TIMER_INI, |
Stephen Hemminger | fb17358 | 2005-12-09 11:34:56 -0800 | [diff] [blame] | 2976 | sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq)); |
| 2977 | sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START); |
| 2978 | } |
| 2979 | sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq); |
| 2980 | return 0; |
| 2981 | } |
| 2982 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 2983 | static void sky2_get_ringparam(struct net_device *dev, |
| 2984 | struct ethtool_ringparam *ering) |
| 2985 | { |
| 2986 | struct sky2_port *sky2 = netdev_priv(dev); |
| 2987 | |
| 2988 | ering->rx_max_pending = RX_MAX_PENDING; |
| 2989 | ering->rx_mini_max_pending = 0; |
| 2990 | ering->rx_jumbo_max_pending = 0; |
| 2991 | ering->tx_max_pending = TX_RING_SIZE - 1; |
| 2992 | |
| 2993 | ering->rx_pending = sky2->rx_pending; |
| 2994 | ering->rx_mini_pending = 0; |
| 2995 | ering->rx_jumbo_pending = 0; |
| 2996 | ering->tx_pending = sky2->tx_pending; |
| 2997 | } |
| 2998 | |
| 2999 | static int sky2_set_ringparam(struct net_device *dev, |
| 3000 | struct ethtool_ringparam *ering) |
| 3001 | { |
| 3002 | struct sky2_port *sky2 = netdev_priv(dev); |
| 3003 | int err = 0; |
| 3004 | |
| 3005 | if (ering->rx_pending > RX_MAX_PENDING || |
| 3006 | ering->rx_pending < 8 || |
| 3007 | ering->tx_pending < MAX_SKB_TX_LE || |
| 3008 | ering->tx_pending > TX_RING_SIZE - 1) |
| 3009 | return -EINVAL; |
| 3010 | |
| 3011 | if (netif_running(dev)) |
| 3012 | sky2_down(dev); |
| 3013 | |
| 3014 | sky2->rx_pending = ering->rx_pending; |
| 3015 | sky2->tx_pending = ering->tx_pending; |
| 3016 | |
Stephen Hemminger | 1b53756 | 2005-12-20 15:08:07 -0800 | [diff] [blame] | 3017 | if (netif_running(dev)) { |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3018 | err = sky2_up(dev); |
Stephen Hemminger | 1b53756 | 2005-12-20 15:08:07 -0800 | [diff] [blame] | 3019 | if (err) |
| 3020 | dev_close(dev); |
Stephen Hemminger | 6ed995b | 2005-12-20 15:08:08 -0800 | [diff] [blame] | 3021 | else |
| 3022 | sky2_set_multicast(dev); |
Stephen Hemminger | 1b53756 | 2005-12-20 15:08:07 -0800 | [diff] [blame] | 3023 | } |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3024 | |
| 3025 | return err; |
| 3026 | } |
| 3027 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3028 | static int sky2_get_regs_len(struct net_device *dev) |
| 3029 | { |
Stephen Hemminger | 6e4cbb3 | 2005-09-19 15:47:57 -0700 | [diff] [blame] | 3030 | return 0x4000; |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3031 | } |
| 3032 | |
| 3033 | /* |
| 3034 | * Returns copy of control register region |
Stephen Hemminger | 6e4cbb3 | 2005-09-19 15:47:57 -0700 | [diff] [blame] | 3035 | * Note: access to the RAM address register set will cause timeouts. |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3036 | */ |
| 3037 | static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs, |
| 3038 | void *p) |
| 3039 | { |
| 3040 | const struct sky2_port *sky2 = netdev_priv(dev); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3041 | const void __iomem *io = sky2->hw->regs; |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3042 | |
Stephen Hemminger | 6e4cbb3 | 2005-09-19 15:47:57 -0700 | [diff] [blame] | 3043 | BUG_ON(regs->len < B3_RI_WTO_R1); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3044 | regs->version = 1; |
Stephen Hemminger | 6e4cbb3 | 2005-09-19 15:47:57 -0700 | [diff] [blame] | 3045 | memset(p, 0, regs->len); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3046 | |
Stephen Hemminger | 6e4cbb3 | 2005-09-19 15:47:57 -0700 | [diff] [blame] | 3047 | memcpy_fromio(p, io, B3_RAM_ADDR); |
| 3048 | |
| 3049 | memcpy_fromio(p + B3_RI_WTO_R1, |
| 3050 | io + B3_RI_WTO_R1, |
| 3051 | regs->len - B3_RI_WTO_R1); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3052 | } |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3053 | |
| 3054 | static struct ethtool_ops sky2_ethtool_ops = { |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3055 | .get_settings = sky2_get_settings, |
| 3056 | .set_settings = sky2_set_settings, |
| 3057 | .get_drvinfo = sky2_get_drvinfo, |
| 3058 | .get_msglevel = sky2_get_msglevel, |
| 3059 | .set_msglevel = sky2_set_msglevel, |
Stephen Hemminger | 9a7ae0a | 2005-09-27 15:28:42 -0700 | [diff] [blame] | 3060 | .nway_reset = sky2_nway_reset, |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3061 | .get_regs_len = sky2_get_regs_len, |
| 3062 | .get_regs = sky2_get_regs, |
| 3063 | .get_link = ethtool_op_get_link, |
| 3064 | .get_sg = ethtool_op_get_sg, |
| 3065 | .set_sg = ethtool_op_set_sg, |
| 3066 | .get_tx_csum = ethtool_op_get_tx_csum, |
| 3067 | .set_tx_csum = ethtool_op_set_tx_csum, |
| 3068 | .get_tso = ethtool_op_get_tso, |
| 3069 | .set_tso = ethtool_op_set_tso, |
| 3070 | .get_rx_csum = sky2_get_rx_csum, |
| 3071 | .set_rx_csum = sky2_set_rx_csum, |
| 3072 | .get_strings = sky2_get_strings, |
Stephen Hemminger | fb17358 | 2005-12-09 11:34:56 -0800 | [diff] [blame] | 3073 | .get_coalesce = sky2_get_coalesce, |
| 3074 | .set_coalesce = sky2_set_coalesce, |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3075 | .get_ringparam = sky2_get_ringparam, |
| 3076 | .set_ringparam = sky2_set_ringparam, |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3077 | .get_pauseparam = sky2_get_pauseparam, |
| 3078 | .set_pauseparam = sky2_set_pauseparam, |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3079 | .phys_id = sky2_phys_id, |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3080 | .get_stats_count = sky2_get_stats_count, |
| 3081 | .get_ethtool_stats = sky2_get_ethtool_stats, |
Stephen Hemminger | 2995bfb | 2005-09-28 10:01:03 -0700 | [diff] [blame] | 3082 | .get_perm_addr = ethtool_op_get_perm_addr, |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3083 | }; |
| 3084 | |
| 3085 | /* Initialize network device */ |
| 3086 | static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw, |
| 3087 | unsigned port, int highmem) |
| 3088 | { |
| 3089 | struct sky2_port *sky2; |
| 3090 | struct net_device *dev = alloc_etherdev(sizeof(*sky2)); |
| 3091 | |
| 3092 | if (!dev) { |
| 3093 | printk(KERN_ERR "sky2 etherdev alloc failed"); |
| 3094 | return NULL; |
| 3095 | } |
| 3096 | |
| 3097 | SET_MODULE_OWNER(dev); |
| 3098 | SET_NETDEV_DEV(dev, &hw->pdev->dev); |
shemminger@osdl.org | ef743d3 | 2005-11-30 11:45:12 -0800 | [diff] [blame] | 3099 | dev->irq = hw->pdev->irq; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3100 | dev->open = sky2_up; |
| 3101 | dev->stop = sky2_down; |
shemminger@osdl.org | ef743d3 | 2005-11-30 11:45:12 -0800 | [diff] [blame] | 3102 | dev->do_ioctl = sky2_ioctl; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3103 | dev->hard_start_xmit = sky2_xmit_frame; |
| 3104 | dev->get_stats = sky2_get_stats; |
| 3105 | dev->set_multicast_list = sky2_set_multicast; |
| 3106 | dev->set_mac_address = sky2_set_mac_address; |
| 3107 | dev->change_mtu = sky2_change_mtu; |
| 3108 | SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops); |
| 3109 | dev->tx_timeout = sky2_tx_timeout; |
| 3110 | dev->watchdog_timeo = TX_WATCHDOG; |
| 3111 | if (port == 0) |
| 3112 | dev->poll = sky2_poll; |
| 3113 | dev->weight = NAPI_WEIGHT; |
| 3114 | #ifdef CONFIG_NET_POLL_CONTROLLER |
| 3115 | dev->poll_controller = sky2_netpoll; |
| 3116 | #endif |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3117 | |
| 3118 | sky2 = netdev_priv(dev); |
| 3119 | sky2->netdev = dev; |
| 3120 | sky2->hw = hw; |
| 3121 | sky2->msg_enable = netif_msg_init(debug, default_msg); |
| 3122 | |
| 3123 | spin_lock_init(&sky2->tx_lock); |
| 3124 | /* Auto speed and flow control */ |
| 3125 | sky2->autoneg = AUTONEG_ENABLE; |
Stephen Hemminger | 585b5601 | 2005-12-09 11:35:10 -0800 | [diff] [blame] | 3126 | sky2->tx_pause = 1; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3127 | sky2->rx_pause = 1; |
| 3128 | sky2->duplex = -1; |
| 3129 | sky2->speed = -1; |
| 3130 | sky2->advertising = sky2_supported_modes(hw); |
Stephen Hemminger | ee7abb0 | 2006-05-18 11:16:21 -0700 | [diff] [blame] | 3131 | sky2->rx_csum = 1; |
Stephen Hemminger | 75d070c | 2005-12-09 11:35:11 -0800 | [diff] [blame] | 3132 | |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 3133 | spin_lock_init(&sky2->phy_lock); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3134 | sky2->tx_pending = TX_DEF_PENDING; |
Stephen Hemminger | 290d4de | 2006-03-20 15:48:15 -0800 | [diff] [blame] | 3135 | sky2->rx_pending = RX_DEF_PENDING; |
Stephen Hemminger | 734d186 | 2005-12-09 11:35:00 -0800 | [diff] [blame] | 3136 | sky2->rx_bufsize = sky2_buf_size(ETH_DATA_LEN); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3137 | |
| 3138 | hw->dev[port] = dev; |
| 3139 | |
| 3140 | sky2->port = port; |
| 3141 | |
shemminger@osdl.org | 5a5b1ea | 2005-11-30 11:45:15 -0800 | [diff] [blame] | 3142 | dev->features |= NETIF_F_LLTX; |
| 3143 | if (hw->chip_id != CHIP_ID_YUKON_EC_U) |
| 3144 | dev->features |= NETIF_F_TSO; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3145 | if (highmem) |
| 3146 | dev->features |= NETIF_F_HIGHDMA; |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3147 | dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3148 | |
shemminger@osdl.org | d1f1370 | 2005-09-27 15:02:57 -0700 | [diff] [blame] | 3149 | #ifdef SKY2_VLAN_TAG_USED |
| 3150 | dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX; |
| 3151 | dev->vlan_rx_register = sky2_vlan_rx_register; |
| 3152 | dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid; |
| 3153 | #endif |
| 3154 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3155 | /* read the mac address */ |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3156 | memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN); |
Stephen Hemminger | 2995bfb | 2005-09-28 10:01:03 -0700 | [diff] [blame] | 3157 | memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3158 | |
| 3159 | /* device is off until link detection */ |
| 3160 | netif_carrier_off(dev); |
| 3161 | netif_stop_queue(dev); |
| 3162 | |
| 3163 | return dev; |
| 3164 | } |
| 3165 | |
Stephen Hemminger | 28bd181 | 2006-01-17 13:43:19 -0800 | [diff] [blame] | 3166 | static void __devinit sky2_show_addr(struct net_device *dev) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3167 | { |
| 3168 | const struct sky2_port *sky2 = netdev_priv(dev); |
| 3169 | |
| 3170 | if (netif_msg_probe(sky2)) |
| 3171 | printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n", |
| 3172 | dev->name, |
| 3173 | dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2], |
| 3174 | dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]); |
| 3175 | } |
| 3176 | |
Stephen Hemminger | fb2690a | 2006-03-20 15:48:19 -0800 | [diff] [blame] | 3177 | /* Handle software interrupt used during MSI test */ |
| 3178 | static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id, |
| 3179 | struct pt_regs *regs) |
| 3180 | { |
| 3181 | struct sky2_hw *hw = dev_id; |
| 3182 | u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2); |
| 3183 | |
| 3184 | if (status == 0) |
| 3185 | return IRQ_NONE; |
| 3186 | |
| 3187 | if (status & Y2_IS_IRQ_SW) { |
| 3188 | hw->msi_detected = 1; |
| 3189 | wake_up(&hw->msi_wait); |
| 3190 | sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ); |
| 3191 | } |
| 3192 | sky2_write32(hw, B0_Y2_SP_ICR, 2); |
| 3193 | |
| 3194 | return IRQ_HANDLED; |
| 3195 | } |
| 3196 | |
| 3197 | /* Test interrupt path by forcing a a software IRQ */ |
| 3198 | static int __devinit sky2_test_msi(struct sky2_hw *hw) |
| 3199 | { |
| 3200 | struct pci_dev *pdev = hw->pdev; |
| 3201 | int err; |
| 3202 | |
| 3203 | sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW); |
| 3204 | |
Thomas Gleixner | 1fb9df5 | 2006-07-01 19:29:39 -0700 | [diff] [blame] | 3205 | err = request_irq(pdev->irq, sky2_test_intr, IRQF_SHARED, DRV_NAME, hw); |
Stephen Hemminger | fb2690a | 2006-03-20 15:48:19 -0800 | [diff] [blame] | 3206 | if (err) { |
| 3207 | printk(KERN_ERR PFX "%s: cannot assign irq %d\n", |
| 3208 | pci_name(pdev), pdev->irq); |
| 3209 | return err; |
| 3210 | } |
| 3211 | |
| 3212 | init_waitqueue_head (&hw->msi_wait); |
| 3213 | |
| 3214 | sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ); |
| 3215 | wmb(); |
| 3216 | |
| 3217 | wait_event_timeout(hw->msi_wait, hw->msi_detected, HZ/10); |
| 3218 | |
| 3219 | if (!hw->msi_detected) { |
| 3220 | /* MSI test failed, go back to INTx mode */ |
| 3221 | printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, " |
| 3222 | "switching to INTx mode. Please report this failure to " |
| 3223 | "the PCI maintainer and include system chipset information.\n", |
| 3224 | pci_name(pdev)); |
| 3225 | |
| 3226 | err = -EOPNOTSUPP; |
| 3227 | sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ); |
| 3228 | } |
| 3229 | |
| 3230 | sky2_write32(hw, B0_IMSK, 0); |
| 3231 | |
| 3232 | free_irq(pdev->irq, hw); |
| 3233 | |
| 3234 | return err; |
| 3235 | } |
| 3236 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3237 | static int __devinit sky2_probe(struct pci_dev *pdev, |
| 3238 | const struct pci_device_id *ent) |
| 3239 | { |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3240 | struct net_device *dev, *dev1 = NULL; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3241 | struct sky2_hw *hw; |
shemminger@osdl.org | 5afa0a9 | 2005-09-27 15:03:00 -0700 | [diff] [blame] | 3242 | int err, pm_cap, using_dac = 0; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3243 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3244 | err = pci_enable_device(pdev); |
| 3245 | if (err) { |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3246 | printk(KERN_ERR PFX "%s cannot enable PCI device\n", |
| 3247 | pci_name(pdev)); |
| 3248 | goto err_out; |
| 3249 | } |
| 3250 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3251 | err = pci_request_regions(pdev, DRV_NAME); |
| 3252 | if (err) { |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3253 | printk(KERN_ERR PFX "%s cannot obtain PCI resources\n", |
| 3254 | pci_name(pdev)); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3255 | goto err_out; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3256 | } |
| 3257 | |
| 3258 | pci_set_master(pdev); |
| 3259 | |
shemminger@osdl.org | 5afa0a9 | 2005-09-27 15:03:00 -0700 | [diff] [blame] | 3260 | /* Find power-management capability. */ |
| 3261 | pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM); |
| 3262 | if (pm_cap == 0) { |
| 3263 | printk(KERN_ERR PFX "Cannot find PowerManagement capability, " |
| 3264 | "aborting.\n"); |
| 3265 | err = -EIO; |
| 3266 | goto err_out_free_regions; |
| 3267 | } |
| 3268 | |
Stephen Hemminger | d1f3d4d | 2006-01-17 13:43:11 -0800 | [diff] [blame] | 3269 | if (sizeof(dma_addr_t) > sizeof(u32) && |
| 3270 | !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) { |
| 3271 | using_dac = 1; |
| 3272 | err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK); |
| 3273 | if (err < 0) { |
| 3274 | printk(KERN_ERR PFX "%s unable to obtain 64 bit DMA " |
| 3275 | "for consistent allocations\n", pci_name(pdev)); |
| 3276 | goto err_out_free_regions; |
| 3277 | } |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3278 | |
Stephen Hemminger | d1f3d4d | 2006-01-17 13:43:11 -0800 | [diff] [blame] | 3279 | } else { |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3280 | err = pci_set_dma_mask(pdev, DMA_32BIT_MASK); |
| 3281 | if (err) { |
| 3282 | printk(KERN_ERR PFX "%s no usable DMA configuration\n", |
| 3283 | pci_name(pdev)); |
| 3284 | goto err_out_free_regions; |
| 3285 | } |
| 3286 | } |
Stephen Hemminger | d1f3d4d | 2006-01-17 13:43:11 -0800 | [diff] [blame] | 3287 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3288 | err = -ENOMEM; |
Stephen Hemminger | 6aad85d | 2006-01-17 13:43:18 -0800 | [diff] [blame] | 3289 | hw = kzalloc(sizeof(*hw), GFP_KERNEL); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3290 | if (!hw) { |
| 3291 | printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n", |
| 3292 | pci_name(pdev)); |
| 3293 | goto err_out_free_regions; |
| 3294 | } |
| 3295 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3296 | hw->pdev = pdev; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3297 | |
| 3298 | hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000); |
| 3299 | if (!hw->regs) { |
| 3300 | printk(KERN_ERR PFX "%s: cannot map device registers\n", |
| 3301 | pci_name(pdev)); |
| 3302 | goto err_out_free_hw; |
| 3303 | } |
shemminger@osdl.org | 5afa0a9 | 2005-09-27 15:03:00 -0700 | [diff] [blame] | 3304 | hw->pm_cap = pm_cap; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3305 | |
Stephen Hemminger | 56a645c | 2006-02-22 11:45:02 -0800 | [diff] [blame] | 3306 | #ifdef __BIG_ENDIAN |
| 3307 | /* byte swap descriptors in hardware */ |
| 3308 | { |
| 3309 | u32 reg; |
| 3310 | |
| 3311 | reg = sky2_pci_read32(hw, PCI_DEV_REG2); |
| 3312 | reg |= PCI_REV_DESC; |
| 3313 | sky2_pci_write32(hw, PCI_DEV_REG2, reg); |
| 3314 | } |
| 3315 | #endif |
| 3316 | |
Stephen Hemminger | 08c06d8 | 2006-01-30 11:37:54 -0800 | [diff] [blame] | 3317 | /* ring for status responses */ |
| 3318 | hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES, |
| 3319 | &hw->st_dma); |
| 3320 | if (!hw->st_le) |
| 3321 | goto err_out_iounmap; |
| 3322 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3323 | err = sky2_reset(hw); |
| 3324 | if (err) |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3325 | goto err_out_iounmap; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3326 | |
Greg Kroah-Hartman | 7c7459d | 2006-06-12 15:13:08 -0700 | [diff] [blame] | 3327 | printk(KERN_INFO PFX "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n", |
| 3328 | DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0), |
| 3329 | pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL], |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3330 | hw->chip_id, hw->chip_rev); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3331 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3332 | dev = sky2_init_netdev(hw, 0, using_dac); |
| 3333 | if (!dev) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3334 | goto err_out_free_pci; |
| 3335 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3336 | err = register_netdev(dev); |
| 3337 | if (err) { |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3338 | printk(KERN_ERR PFX "%s: cannot register net device\n", |
| 3339 | pci_name(pdev)); |
| 3340 | goto err_out_free_netdev; |
| 3341 | } |
| 3342 | |
| 3343 | sky2_show_addr(dev); |
| 3344 | |
| 3345 | if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) { |
| 3346 | if (register_netdev(dev1) == 0) |
| 3347 | sky2_show_addr(dev1); |
| 3348 | else { |
| 3349 | /* Failure to register second port need not be fatal */ |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3350 | printk(KERN_WARNING PFX |
| 3351 | "register of second port failed\n"); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3352 | hw->dev[1] = NULL; |
| 3353 | free_netdev(dev1); |
| 3354 | } |
| 3355 | } |
| 3356 | |
Stephen Hemminger | fb2690a | 2006-03-20 15:48:19 -0800 | [diff] [blame] | 3357 | if (!disable_msi && pci_enable_msi(pdev) == 0) { |
| 3358 | err = sky2_test_msi(hw); |
| 3359 | if (err == -EOPNOTSUPP) |
| 3360 | pci_disable_msi(pdev); |
| 3361 | else if (err) |
| 3362 | goto err_out_unregister; |
| 3363 | } |
| 3364 | |
Thomas Gleixner | 1fb9df5 | 2006-07-01 19:29:39 -0700 | [diff] [blame] | 3365 | err = request_irq(pdev->irq, sky2_intr, IRQF_SHARED, DRV_NAME, hw); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3366 | if (err) { |
| 3367 | printk(KERN_ERR PFX "%s: cannot assign irq %d\n", |
| 3368 | pci_name(pdev), pdev->irq); |
| 3369 | goto err_out_unregister; |
| 3370 | } |
| 3371 | |
Stephen Hemminger | e07b1aa | 2006-03-20 15:48:17 -0800 | [diff] [blame] | 3372 | sky2_write32(hw, B0_IMSK, Y2_IS_BASE); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3373 | |
Stephen Hemminger | 01bd756 | 2006-05-08 15:11:30 -0700 | [diff] [blame] | 3374 | setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) hw); |
Stephen Hemminger | eb35cf6 | 2006-06-13 17:17:31 +0900 | [diff] [blame] | 3375 | sky2_idle_start(hw); |
Stephen Hemminger | d27ed38 | 2006-04-25 10:58:51 -0700 | [diff] [blame] | 3376 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3377 | pci_set_drvdata(pdev, hw); |
| 3378 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3379 | return 0; |
| 3380 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3381 | err_out_unregister: |
Stephen Hemminger | fb2690a | 2006-03-20 15:48:19 -0800 | [diff] [blame] | 3382 | pci_disable_msi(pdev); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3383 | if (dev1) { |
| 3384 | unregister_netdev(dev1); |
| 3385 | free_netdev(dev1); |
| 3386 | } |
| 3387 | unregister_netdev(dev); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3388 | err_out_free_netdev: |
| 3389 | free_netdev(dev); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3390 | err_out_free_pci: |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3391 | sky2_write8(hw, B0_CTST, CS_RST_SET); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3392 | pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma); |
| 3393 | err_out_iounmap: |
| 3394 | iounmap(hw->regs); |
| 3395 | err_out_free_hw: |
| 3396 | kfree(hw); |
| 3397 | err_out_free_regions: |
| 3398 | pci_release_regions(pdev); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3399 | pci_disable_device(pdev); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3400 | err_out: |
| 3401 | return err; |
| 3402 | } |
| 3403 | |
| 3404 | static void __devexit sky2_remove(struct pci_dev *pdev) |
| 3405 | { |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3406 | struct sky2_hw *hw = pci_get_drvdata(pdev); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3407 | struct net_device *dev0, *dev1; |
| 3408 | |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3409 | if (!hw) |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3410 | return; |
| 3411 | |
Stephen Hemminger | d27ed38 | 2006-04-25 10:58:51 -0700 | [diff] [blame] | 3412 | del_timer_sync(&hw->idle_timer); |
| 3413 | |
| 3414 | sky2_write32(hw, B0_IMSK, 0); |
Stephen Hemminger | 72cb852 | 2006-05-08 15:11:32 -0700 | [diff] [blame] | 3415 | synchronize_irq(hw->pdev->irq); |
| 3416 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3417 | dev0 = hw->dev[0]; |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3418 | dev1 = hw->dev[1]; |
| 3419 | if (dev1) |
| 3420 | unregister_netdev(dev1); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3421 | unregister_netdev(dev0); |
| 3422 | |
shemminger@osdl.org | 5afa0a9 | 2005-09-27 15:03:00 -0700 | [diff] [blame] | 3423 | sky2_set_power_state(hw, PCI_D3hot); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3424 | sky2_write16(hw, B0_Y2LED, LED_STAT_OFF); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3425 | sky2_write8(hw, B0_CTST, CS_RST_SET); |
shemminger@osdl.org | 5afa0a9 | 2005-09-27 15:03:00 -0700 | [diff] [blame] | 3426 | sky2_read8(hw, B0_CTST); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3427 | |
| 3428 | free_irq(pdev->irq, hw); |
Stephen Hemminger | fb2690a | 2006-03-20 15:48:19 -0800 | [diff] [blame] | 3429 | pci_disable_msi(pdev); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3430 | pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3431 | pci_release_regions(pdev); |
| 3432 | pci_disable_device(pdev); |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3433 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3434 | if (dev1) |
| 3435 | free_netdev(dev1); |
| 3436 | free_netdev(dev0); |
| 3437 | iounmap(hw->regs); |
| 3438 | kfree(hw); |
shemminger@osdl.org | 5afa0a9 | 2005-09-27 15:03:00 -0700 | [diff] [blame] | 3439 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3440 | pci_set_drvdata(pdev, NULL); |
| 3441 | } |
| 3442 | |
| 3443 | #ifdef CONFIG_PM |
| 3444 | static int sky2_suspend(struct pci_dev *pdev, pm_message_t state) |
| 3445 | { |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3446 | struct sky2_hw *hw = pci_get_drvdata(pdev); |
shemminger@osdl.org | 5afa0a9 | 2005-09-27 15:03:00 -0700 | [diff] [blame] | 3447 | int i; |
Stephen Hemminger | 2ccc99b | 2006-06-13 17:17:27 +0900 | [diff] [blame] | 3448 | pci_power_t pstate = pci_choose_state(pdev, state); |
| 3449 | |
| 3450 | if (!(pstate == PCI_D3hot || pstate == PCI_D3cold)) |
| 3451 | return -EINVAL; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3452 | |
Stephen Hemminger | eb35cf6 | 2006-06-13 17:17:31 +0900 | [diff] [blame] | 3453 | del_timer_sync(&hw->idle_timer); |
Stephen Hemminger | 6a5706b | 2006-07-12 15:23:46 -0700 | [diff] [blame] | 3454 | netif_poll_disable(hw->dev[0]); |
Stephen Hemminger | eb35cf6 | 2006-06-13 17:17:31 +0900 | [diff] [blame] | 3455 | |
Stephen Hemminger | f05267e | 2006-06-13 17:17:28 +0900 | [diff] [blame] | 3456 | for (i = 0; i < hw->ports; i++) { |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3457 | struct net_device *dev = hw->dev[i]; |
| 3458 | |
Stephen Hemminger | 6a5706b | 2006-07-12 15:23:46 -0700 | [diff] [blame] | 3459 | if (netif_running(dev)) { |
shemminger@osdl.org | 5afa0a9 | 2005-09-27 15:03:00 -0700 | [diff] [blame] | 3460 | sky2_down(dev); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3461 | netif_device_detach(dev); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3462 | } |
| 3463 | } |
| 3464 | |
Stephen Hemminger | 8ab8fca | 2006-06-13 17:17:30 +0900 | [diff] [blame] | 3465 | sky2_write32(hw, B0_IMSK, 0); |
Linus Torvalds | d374c1c | 2006-06-12 12:53:27 -0700 | [diff] [blame] | 3466 | pci_save_state(pdev); |
Stephen Hemminger | 2ccc99b | 2006-06-13 17:17:27 +0900 | [diff] [blame] | 3467 | sky2_set_power_state(hw, pstate); |
| 3468 | return 0; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3469 | } |
| 3470 | |
| 3471 | static int sky2_resume(struct pci_dev *pdev) |
| 3472 | { |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3473 | struct sky2_hw *hw = pci_get_drvdata(pdev); |
Stephen Hemminger | 08c06d8 | 2006-01-30 11:37:54 -0800 | [diff] [blame] | 3474 | int i, err; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3475 | |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3476 | pci_restore_state(pdev); |
| 3477 | pci_enable_wake(pdev, PCI_D0, 0); |
Stephen Hemminger | 2ccc99b | 2006-06-13 17:17:27 +0900 | [diff] [blame] | 3478 | sky2_set_power_state(hw, PCI_D0); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3479 | |
Stephen Hemminger | 08c06d8 | 2006-01-30 11:37:54 -0800 | [diff] [blame] | 3480 | err = sky2_reset(hw); |
| 3481 | if (err) |
| 3482 | goto out; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3483 | |
Stephen Hemminger | 8ab8fca | 2006-06-13 17:17:30 +0900 | [diff] [blame] | 3484 | sky2_write32(hw, B0_IMSK, Y2_IS_BASE); |
| 3485 | |
Stephen Hemminger | f05267e | 2006-06-13 17:17:28 +0900 | [diff] [blame] | 3486 | for (i = 0; i < hw->ports; i++) { |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3487 | struct net_device *dev = hw->dev[i]; |
Stephen Hemminger | 6a5706b | 2006-07-12 15:23:46 -0700 | [diff] [blame] | 3488 | if (netif_running(dev)) { |
Stephen Hemminger | 08c06d8 | 2006-01-30 11:37:54 -0800 | [diff] [blame] | 3489 | netif_device_attach(dev); |
Stephen Hemminger | 88d1136 | 2006-06-16 12:10:46 -0700 | [diff] [blame] | 3490 | |
Stephen Hemminger | 08c06d8 | 2006-01-30 11:37:54 -0800 | [diff] [blame] | 3491 | err = sky2_up(dev); |
| 3492 | if (err) { |
| 3493 | printk(KERN_ERR PFX "%s: could not up: %d\n", |
| 3494 | dev->name, err); |
| 3495 | dev_close(dev); |
Stephen Hemminger | eb35cf6 | 2006-06-13 17:17:31 +0900 | [diff] [blame] | 3496 | goto out; |
shemminger@osdl.org | 5afa0a9 | 2005-09-27 15:03:00 -0700 | [diff] [blame] | 3497 | } |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3498 | } |
| 3499 | } |
Stephen Hemminger | eb35cf6 | 2006-06-13 17:17:31 +0900 | [diff] [blame] | 3500 | |
Stephen Hemminger | 6a5706b | 2006-07-12 15:23:46 -0700 | [diff] [blame] | 3501 | netif_poll_enable(hw->dev[0]); |
Stephen Hemminger | eb35cf6 | 2006-06-13 17:17:31 +0900 | [diff] [blame] | 3502 | sky2_idle_start(hw); |
Stephen Hemminger | 08c06d8 | 2006-01-30 11:37:54 -0800 | [diff] [blame] | 3503 | out: |
| 3504 | return err; |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3505 | } |
| 3506 | #endif |
| 3507 | |
| 3508 | static struct pci_driver sky2_driver = { |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3509 | .name = DRV_NAME, |
| 3510 | .id_table = sky2_id_table, |
| 3511 | .probe = sky2_probe, |
| 3512 | .remove = __devexit_p(sky2_remove), |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3513 | #ifdef CONFIG_PM |
Stephen Hemminger | 793b883 | 2005-09-14 16:06:14 -0700 | [diff] [blame] | 3514 | .suspend = sky2_suspend, |
| 3515 | .resume = sky2_resume, |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3516 | #endif |
| 3517 | }; |
| 3518 | |
| 3519 | static int __init sky2_init_module(void) |
| 3520 | { |
shemminger@osdl.org | 50241c4 | 2005-11-30 11:45:22 -0800 | [diff] [blame] | 3521 | return pci_register_driver(&sky2_driver); |
Stephen Hemminger | cd28ab6 | 2005-08-16 16:36:49 -0700 | [diff] [blame] | 3522 | } |
| 3523 | |
| 3524 | static void __exit sky2_cleanup_module(void) |
| 3525 | { |
| 3526 | pci_unregister_driver(&sky2_driver); |
| 3527 | } |
| 3528 | |
| 3529 | module_init(sky2_init_module); |
| 3530 | module_exit(sky2_cleanup_module); |
| 3531 | |
| 3532 | MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver"); |
| 3533 | MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>"); |
| 3534 | MODULE_LICENSE("GPL"); |
shemminger@osdl.org | 5f4f9dc | 2005-11-30 11:45:23 -0800 | [diff] [blame] | 3535 | MODULE_VERSION(DRV_VERSION); |