Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1 | /* |
| 2 | * pata_oldpiix.c - Intel PATA/SATA controllers |
| 3 | * |
| 4 | * (C) 2005 Red Hat <alan@redhat.com> |
| 5 | * |
| 6 | * Some parts based on ata_piix.c by Jeff Garzik and others. |
| 7 | * |
| 8 | * Early PIIX differs significantly from the later PIIX as it lacks |
| 9 | * SITRE and the slave timing registers. This means that you have to |
| 10 | * set timing per channel, or be clever. Libata tells us whenever it |
| 11 | * does drive selection and we use this to reload the timings. |
| 12 | * |
| 13 | * Because of these behaviour differences PIIX gets its own driver module. |
| 14 | */ |
| 15 | |
| 16 | #include <linux/kernel.h> |
| 17 | #include <linux/module.h> |
| 18 | #include <linux/pci.h> |
| 19 | #include <linux/init.h> |
| 20 | #include <linux/blkdev.h> |
| 21 | #include <linux/delay.h> |
| 22 | #include <linux/device.h> |
| 23 | #include <scsi/scsi_host.h> |
| 24 | #include <linux/libata.h> |
| 25 | #include <linux/ata.h> |
| 26 | |
| 27 | #define DRV_NAME "pata_oldpiix" |
Jeff Garzik | a0fcdc0 | 2007-03-09 07:24:15 -0500 | [diff] [blame] | 28 | #define DRV_VERSION "0.5.5" |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 29 | |
| 30 | /** |
| 31 | * oldpiix_pre_reset - probe begin |
Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame^] | 32 | * @link: ATA link |
Tejun Heo | d4b2bab | 2007-02-02 16:50:52 +0900 | [diff] [blame] | 33 | * @deadline: deadline jiffies for the operation |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 34 | * |
| 35 | * Set up cable type and use generic probe init |
| 36 | */ |
| 37 | |
Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame^] | 38 | static int oldpiix_pre_reset(struct ata_link *link, unsigned long deadline) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 39 | { |
Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame^] | 40 | struct ata_port *ap = link->ap; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 41 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
| 42 | static const struct pci_bits oldpiix_enable_bits[] = { |
| 43 | { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */ |
| 44 | { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */ |
| 45 | }; |
| 46 | |
Alan Cox | c961922 | 2006-09-26 17:53:38 +0100 | [diff] [blame] | 47 | if (!pci_test_config_bits(pdev, &oldpiix_enable_bits[ap->port_no])) |
| 48 | return -ENOENT; |
Tejun Heo | d4b2bab | 2007-02-02 16:50:52 +0900 | [diff] [blame] | 49 | |
Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame^] | 50 | return ata_std_prereset(link, deadline); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 51 | } |
| 52 | |
| 53 | /** |
| 54 | * oldpiix_pata_error_handler - Probe specified port on PATA host controller |
| 55 | * @ap: Port to probe |
| 56 | * @classes: |
| 57 | * |
| 58 | * LOCKING: |
| 59 | * None (inherited from caller). |
| 60 | */ |
| 61 | |
| 62 | static void oldpiix_pata_error_handler(struct ata_port *ap) |
| 63 | { |
| 64 | ata_bmdma_drive_eh(ap, oldpiix_pre_reset, ata_std_softreset, NULL, ata_std_postreset); |
| 65 | } |
| 66 | |
| 67 | /** |
| 68 | * oldpiix_set_piomode - Initialize host controller PATA PIO timings |
| 69 | * @ap: Port whose timings we are configuring |
Jeff Garzik | a0fcdc0 | 2007-03-09 07:24:15 -0500 | [diff] [blame] | 70 | * @adev: Device whose timings we are configuring |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 71 | * |
| 72 | * Set PIO mode for device, in host controller PCI config space. |
| 73 | * |
| 74 | * LOCKING: |
| 75 | * None (inherited from caller). |
| 76 | */ |
| 77 | |
| 78 | static void oldpiix_set_piomode (struct ata_port *ap, struct ata_device *adev) |
| 79 | { |
| 80 | unsigned int pio = adev->pio_mode - XFER_PIO_0; |
| 81 | struct pci_dev *dev = to_pci_dev(ap->host->dev); |
| 82 | unsigned int idetm_port= ap->port_no ? 0x42 : 0x40; |
| 83 | u16 idetm_data; |
| 84 | int control = 0; |
| 85 | |
| 86 | /* |
| 87 | * See Intel Document 298600-004 for the timing programing rules |
| 88 | * for PIIX/ICH. Note that the early PIIX does not have the slave |
| 89 | * timing port at 0x44. |
| 90 | */ |
| 91 | |
| 92 | static const /* ISP RTC */ |
| 93 | u8 timings[][2] = { { 0, 0 }, |
| 94 | { 0, 0 }, |
| 95 | { 1, 0 }, |
| 96 | { 2, 1 }, |
| 97 | { 2, 3 }, }; |
| 98 | |
Sergei Shtylyov | 409ba47 | 2007-02-05 19:45:38 +0300 | [diff] [blame] | 99 | if (pio > 1) |
| 100 | control |= 1; /* TIME */ |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 101 | if (ata_pio_need_iordy(adev)) |
Sergei Shtylyov | 409ba47 | 2007-02-05 19:45:38 +0300 | [diff] [blame] | 102 | control |= 2; /* IE */ |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 103 | |
Sergei Shtylyov | 409ba47 | 2007-02-05 19:45:38 +0300 | [diff] [blame] | 104 | /* Intel specifies that the prefetch/posting is for disk only */ |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 105 | if (adev->class == ATA_DEV_ATA) |
Sergei Shtylyov | 409ba47 | 2007-02-05 19:45:38 +0300 | [diff] [blame] | 106 | control |= 4; /* PPE */ |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 107 | |
| 108 | pci_read_config_word(dev, idetm_port, &idetm_data); |
| 109 | |
Sergei Shtylyov | 409ba47 | 2007-02-05 19:45:38 +0300 | [diff] [blame] | 110 | /* |
| 111 | * Set PPE, IE and TIME as appropriate. |
| 112 | * Clear the other drive's timing bits. |
| 113 | */ |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 114 | if (adev->devno == 0) { |
| 115 | idetm_data &= 0xCCE0; |
| 116 | idetm_data |= control; |
| 117 | } else { |
| 118 | idetm_data &= 0xCC0E; |
| 119 | idetm_data |= (control << 4); |
| 120 | } |
| 121 | idetm_data |= (timings[pio][0] << 12) | |
| 122 | (timings[pio][1] << 8); |
| 123 | pci_write_config_word(dev, idetm_port, idetm_data); |
| 124 | |
| 125 | /* Track which port is configured */ |
| 126 | ap->private_data = adev; |
| 127 | } |
| 128 | |
| 129 | /** |
| 130 | * oldpiix_set_dmamode - Initialize host controller PATA DMA timings |
| 131 | * @ap: Port whose timings we are configuring |
| 132 | * @adev: Device to program |
| 133 | * @isich: True if the device is an ICH and has IOCFG registers |
| 134 | * |
| 135 | * Set MWDMA mode for device, in host controller PCI config space. |
| 136 | * |
| 137 | * LOCKING: |
| 138 | * None (inherited from caller). |
| 139 | */ |
| 140 | |
| 141 | static void oldpiix_set_dmamode (struct ata_port *ap, struct ata_device *adev) |
| 142 | { |
| 143 | struct pci_dev *dev = to_pci_dev(ap->host->dev); |
| 144 | u8 idetm_port = ap->port_no ? 0x42 : 0x40; |
| 145 | u16 idetm_data; |
| 146 | |
| 147 | static const /* ISP RTC */ |
| 148 | u8 timings[][2] = { { 0, 0 }, |
| 149 | { 0, 0 }, |
| 150 | { 1, 0 }, |
| 151 | { 2, 1 }, |
| 152 | { 2, 3 }, }; |
| 153 | |
| 154 | /* |
| 155 | * MWDMA is driven by the PIO timings. We must also enable |
| 156 | * IORDY unconditionally along with TIME1. PPE has already |
| 157 | * been set when the PIO timing was set. |
| 158 | */ |
| 159 | |
| 160 | unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0; |
| 161 | unsigned int control; |
| 162 | const unsigned int needed_pio[3] = { |
| 163 | XFER_PIO_0, XFER_PIO_3, XFER_PIO_4 |
| 164 | }; |
| 165 | int pio = needed_pio[mwdma] - XFER_PIO_0; |
| 166 | |
| 167 | pci_read_config_word(dev, idetm_port, &idetm_data); |
| 168 | |
| 169 | control = 3; /* IORDY|TIME0 */ |
| 170 | /* Intel specifies that the PPE functionality is for disk only */ |
| 171 | if (adev->class == ATA_DEV_ATA) |
| 172 | control |= 4; /* PPE enable */ |
| 173 | |
| 174 | /* If the drive MWDMA is faster than it can do PIO then |
| 175 | we must force PIO into PIO0 */ |
| 176 | |
| 177 | if (adev->pio_mode < needed_pio[mwdma]) |
| 178 | /* Enable DMA timing only */ |
| 179 | control |= 8; /* PIO cycles in PIO0 */ |
| 180 | |
| 181 | /* Mask out the relevant control and timing bits we will load. Also |
| 182 | clear the other drive TIME register as a precaution */ |
| 183 | if (adev->devno == 0) { |
| 184 | idetm_data &= 0xCCE0; |
| 185 | idetm_data |= control; |
| 186 | } else { |
| 187 | idetm_data &= 0xCC0E; |
| 188 | idetm_data |= (control << 4); |
| 189 | } |
| 190 | idetm_data |= (timings[pio][0] << 12) | (timings[pio][1] << 8); |
| 191 | pci_write_config_word(dev, idetm_port, idetm_data); |
| 192 | |
| 193 | /* Track which port is configured */ |
| 194 | ap->private_data = adev; |
| 195 | } |
| 196 | |
| 197 | /** |
| 198 | * oldpiix_qc_issue_prot - command issue |
| 199 | * @qc: command pending |
| 200 | * |
| 201 | * Called when the libata layer is about to issue a command. We wrap |
| 202 | * this interface so that we can load the correct ATA timings if |
| 203 | * neccessary. Our logic also clears TIME0/TIME1 for the other device so |
| 204 | * that, even if we get this wrong, cycles to the other device will |
| 205 | * be made PIO0. |
| 206 | */ |
| 207 | |
| 208 | static unsigned int oldpiix_qc_issue_prot(struct ata_queued_cmd *qc) |
| 209 | { |
| 210 | struct ata_port *ap = qc->ap; |
| 211 | struct ata_device *adev = qc->dev; |
| 212 | |
| 213 | if (adev != ap->private_data) { |
Alan | b7939b1 | 2007-02-20 17:47:37 +0000 | [diff] [blame] | 214 | oldpiix_set_piomode(ap, adev); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 215 | if (adev->dma_mode) |
| 216 | oldpiix_set_dmamode(ap, adev); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 217 | } |
| 218 | return ata_qc_issue_prot(qc); |
| 219 | } |
| 220 | |
| 221 | |
| 222 | static struct scsi_host_template oldpiix_sht = { |
| 223 | .module = THIS_MODULE, |
| 224 | .name = DRV_NAME, |
| 225 | .ioctl = ata_scsi_ioctl, |
| 226 | .queuecommand = ata_scsi_queuecmd, |
| 227 | .can_queue = ATA_DEF_QUEUE, |
| 228 | .this_id = ATA_SHT_THIS_ID, |
| 229 | .sg_tablesize = LIBATA_MAX_PRD, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 230 | .cmd_per_lun = ATA_SHT_CMD_PER_LUN, |
| 231 | .emulated = ATA_SHT_EMULATED, |
| 232 | .use_clustering = ATA_SHT_USE_CLUSTERING, |
| 233 | .proc_name = DRV_NAME, |
| 234 | .dma_boundary = ATA_DMA_BOUNDARY, |
| 235 | .slave_configure = ata_scsi_slave_config, |
Tejun Heo | afdfe89 | 2006-11-29 11:26:47 +0900 | [diff] [blame] | 236 | .slave_destroy = ata_scsi_slave_destroy, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 237 | .bios_param = ata_std_bios_param, |
| 238 | }; |
| 239 | |
| 240 | static const struct ata_port_operations oldpiix_pata_ops = { |
| 241 | .port_disable = ata_port_disable, |
| 242 | .set_piomode = oldpiix_set_piomode, |
| 243 | .set_dmamode = oldpiix_set_dmamode, |
| 244 | .mode_filter = ata_pci_default_filter, |
| 245 | |
| 246 | .tf_load = ata_tf_load, |
| 247 | .tf_read = ata_tf_read, |
| 248 | .check_status = ata_check_status, |
| 249 | .exec_command = ata_exec_command, |
| 250 | .dev_select = ata_std_dev_select, |
| 251 | |
| 252 | .freeze = ata_bmdma_freeze, |
| 253 | .thaw = ata_bmdma_thaw, |
| 254 | .error_handler = oldpiix_pata_error_handler, |
| 255 | .post_internal_cmd = ata_bmdma_post_internal_cmd, |
Jeff Garzik | a0fcdc0 | 2007-03-09 07:24:15 -0500 | [diff] [blame] | 256 | .cable_detect = ata_cable_40wire, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 257 | |
| 258 | .bmdma_setup = ata_bmdma_setup, |
| 259 | .bmdma_start = ata_bmdma_start, |
| 260 | .bmdma_stop = ata_bmdma_stop, |
| 261 | .bmdma_status = ata_bmdma_status, |
| 262 | .qc_prep = ata_qc_prep, |
| 263 | .qc_issue = oldpiix_qc_issue_prot, |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 264 | .data_xfer = ata_data_xfer, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 265 | |
| 266 | .irq_handler = ata_interrupt, |
| 267 | .irq_clear = ata_bmdma_irq_clear, |
Akira Iguchi | 246ce3b | 2007-01-26 16:27:58 +0900 | [diff] [blame] | 268 | .irq_on = ata_irq_on, |
| 269 | .irq_ack = ata_irq_ack, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 270 | |
| 271 | .port_start = ata_port_start, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 272 | }; |
| 273 | |
| 274 | |
| 275 | /** |
| 276 | * oldpiix_init_one - Register PIIX ATA PCI device with kernel services |
| 277 | * @pdev: PCI device to register |
| 278 | * @ent: Entry in oldpiix_pci_tbl matching with @pdev |
| 279 | * |
| 280 | * Called from kernel PCI layer. We probe for combined mode (sigh), |
| 281 | * and then hand over control to libata, for it to do the rest. |
| 282 | * |
| 283 | * LOCKING: |
| 284 | * Inherited from PCI layer (may sleep). |
| 285 | * |
| 286 | * RETURNS: |
| 287 | * Zero on success, or -ERRNO value. |
| 288 | */ |
| 289 | |
| 290 | static int oldpiix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent) |
| 291 | { |
| 292 | static int printed_version; |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 293 | static const struct ata_port_info info = { |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 294 | .sht = &oldpiix_sht, |
Jeff Garzik | 1d2808f | 2007-05-28 06:59:48 -0400 | [diff] [blame] | 295 | .flags = ATA_FLAG_SLAVE_POSS, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 296 | .pio_mask = 0x1f, /* pio0-4 */ |
| 297 | .mwdma_mask = 0x07, /* mwdma1-2 */ |
| 298 | .port_ops = &oldpiix_pata_ops, |
| 299 | }; |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 300 | const struct ata_port_info *ppi[] = { &info, NULL }; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 301 | |
| 302 | if (!printed_version++) |
| 303 | dev_printk(KERN_DEBUG, &pdev->dev, |
| 304 | "version " DRV_VERSION "\n"); |
| 305 | |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 306 | return ata_pci_init_one(pdev, ppi); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 307 | } |
| 308 | |
| 309 | static const struct pci_device_id oldpiix_pci_tbl[] = { |
Jeff Garzik | 2d2744f | 2006-09-28 20:21:59 -0400 | [diff] [blame] | 310 | { PCI_VDEVICE(INTEL, 0x1230), }, |
| 311 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 312 | { } /* terminate list */ |
| 313 | }; |
| 314 | |
| 315 | static struct pci_driver oldpiix_pci_driver = { |
| 316 | .name = DRV_NAME, |
| 317 | .id_table = oldpiix_pci_tbl, |
| 318 | .probe = oldpiix_init_one, |
| 319 | .remove = ata_pci_remove_one, |
Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 320 | #ifdef CONFIG_PM |
Alan | 30ced0f | 2006-11-22 16:57:36 +0000 | [diff] [blame] | 321 | .suspend = ata_pci_device_suspend, |
| 322 | .resume = ata_pci_device_resume, |
Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 323 | #endif |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 324 | }; |
| 325 | |
| 326 | static int __init oldpiix_init(void) |
| 327 | { |
| 328 | return pci_register_driver(&oldpiix_pci_driver); |
| 329 | } |
| 330 | |
| 331 | static void __exit oldpiix_exit(void) |
| 332 | { |
| 333 | pci_unregister_driver(&oldpiix_pci_driver); |
| 334 | } |
| 335 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 336 | module_init(oldpiix_init); |
| 337 | module_exit(oldpiix_exit); |
| 338 | |
| 339 | MODULE_AUTHOR("Alan Cox"); |
| 340 | MODULE_DESCRIPTION("SCSI low-level driver for early PIIX series controllers"); |
| 341 | MODULE_LICENSE("GPL"); |
| 342 | MODULE_DEVICE_TABLE(pci, oldpiix_pci_tbl); |
| 343 | MODULE_VERSION(DRV_VERSION); |
| 344 | |