blob: 180a08d03a03b60a46433017782c4586286fd735 [file] [log] [blame]
Catalin Marinasbbe88882007-05-08 22:27:46 +01001/*
2 * linux/arch/arm/mm/proc-v7.S
3 *
4 * Copyright (C) 2001 Deep Blue Solutions Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This is the "shell" of the ARMv7 processor support.
11 */
Tim Abbott991da172009-04-27 14:02:22 -040012#include <linux/init.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010013#include <linux/linkage.h>
14#include <asm/assembler.h>
15#include <asm/asm-offsets.h>
Russell King5ec94072008-09-07 19:15:31 +010016#include <asm/hwcap.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010017#include <asm/pgtable-hwdef.h>
18#include <asm/pgtable.h>
19
20#include "proc-macros.S"
21
Catalin Marinasbbe88882007-05-08 22:27:46 +010022#define TTB_S (1 << 1)
Jon Callan73b63ef2008-11-06 13:23:09 +000023#define TTB_RGN_NC (0 << 3)
24#define TTB_RGN_OC_WBWA (1 << 3)
Catalin Marinasbbe88882007-05-08 22:27:46 +010025#define TTB_RGN_OC_WT (2 << 3)
26#define TTB_RGN_OC_WB (3 << 3)
Tony Thompsonba3c0262009-05-30 14:00:15 +010027#define TTB_NOS (1 << 5)
28#define TTB_IRGN_NC ((0 << 0) | (0 << 6))
29#define TTB_IRGN_WBWA ((0 << 0) | (1 << 6))
30#define TTB_IRGN_WT ((1 << 0) | (0 << 6))
31#define TTB_IRGN_WB ((1 << 0) | (1 << 6))
Catalin Marinasbbe88882007-05-08 22:27:46 +010032
Jon Callan73b63ef2008-11-06 13:23:09 +000033#ifndef CONFIG_SMP
Tony Thompsonba3c0262009-05-30 14:00:15 +010034/* PTWs cacheable, inner WB not shareable, outer WB not shareable */
35#define TTB_FLAGS TTB_IRGN_WB|TTB_RGN_OC_WB
Jon Callan73b63ef2008-11-06 13:23:09 +000036#else
Tony Thompsonba3c0262009-05-30 14:00:15 +010037/* PTWs cacheable, inner WBWA shareable, outer WBWA not shareable */
38#define TTB_FLAGS TTB_IRGN_WBWA|TTB_S|TTB_NOS|TTB_RGN_OC_WBWA
Jon Callan73b63ef2008-11-06 13:23:09 +000039#endif
40
Catalin Marinasbbe88882007-05-08 22:27:46 +010041ENTRY(cpu_v7_proc_init)
42 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010043ENDPROC(cpu_v7_proc_init)
Catalin Marinasbbe88882007-05-08 22:27:46 +010044
45ENTRY(cpu_v7_proc_fin)
46 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010047ENDPROC(cpu_v7_proc_fin)
Catalin Marinasbbe88882007-05-08 22:27:46 +010048
49/*
50 * cpu_v7_reset(loc)
51 *
52 * Perform a soft reset of the system. Put the CPU into the
53 * same state as it would be if it had been reset, and branch
54 * to what would be the reset vector.
55 *
56 * - loc - location to jump to for soft reset
57 *
58 * It is assumed that:
59 */
60 .align 5
61ENTRY(cpu_v7_reset)
62 mov pc, r0
Catalin Marinas93ed3972008-08-28 11:22:32 +010063ENDPROC(cpu_v7_reset)
Catalin Marinasbbe88882007-05-08 22:27:46 +010064
65/*
66 * cpu_v7_do_idle()
67 *
68 * Idle the processor (eg, wait for interrupt).
69 *
70 * IRQs are already disabled.
71 */
72ENTRY(cpu_v7_do_idle)
Catalin Marinas8553cb62008-11-10 14:14:11 +000073 dsb @ WFI may enter a low-power mode
Catalin Marinas000b5022008-10-03 11:09:10 +010074 wfi
Catalin Marinasbbe88882007-05-08 22:27:46 +010075 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010076ENDPROC(cpu_v7_do_idle)
Catalin Marinasbbe88882007-05-08 22:27:46 +010077
78ENTRY(cpu_v7_dcache_clean_area)
79#ifndef TLB_CAN_READ_FROM_L1_CACHE
80 dcache_line_size r2, r3
811: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
82 add r0, r0, r2
83 subs r1, r1, r2
84 bhi 1b
85 dsb
86#endif
87 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010088ENDPROC(cpu_v7_dcache_clean_area)
Catalin Marinasbbe88882007-05-08 22:27:46 +010089
90/*
91 * cpu_v7_switch_mm(pgd_phys, tsk)
92 *
93 * Set the translation table base pointer to be pgd_phys
94 *
95 * - pgd_phys - physical address of new TTB
96 *
97 * It is assumed that:
98 * - we are not using split page tables
99 */
100ENTRY(cpu_v7_switch_mm)
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100101#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100102 mov r2, #0
103 ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id
Jon Callan73b63ef2008-11-06 13:23:09 +0000104 orr r0, r0, #TTB_FLAGS
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100105#ifdef CONFIG_ARM_ERRATA_430973
106 mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
107#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100108 mcr p15, 0, r2, c13, c0, 1 @ set reserved context ID
109 isb
1101: mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
111 isb
112 mcr p15, 0, r1, c13, c0, 1 @ set context ID
113 isb
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100114#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100115 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100116ENDPROC(cpu_v7_switch_mm)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100117
118/*
119 * cpu_v7_set_pte_ext(ptep, pte)
120 *
121 * Set a level 2 translation table entry.
122 *
123 * - ptep - pointer to level 2 translation table entry
124 * (hardware version is stored at -1024 bytes)
125 * - pte - PTE value to store
126 * - ext - value for extended PTE bits
Catalin Marinasbbe88882007-05-08 22:27:46 +0100127 */
128ENTRY(cpu_v7_set_pte_ext)
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100129#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100130 str r1, [r0], #-2048 @ linux version
131
132 bic r3, r1, #0x000003f0
Russell King3f69c0c2008-09-15 17:23:10 +0100133 bic r3, r3, #PTE_TYPE_MASK
Catalin Marinasbbe88882007-05-08 22:27:46 +0100134 orr r3, r3, r2
135 orr r3, r3, #PTE_EXT_AP0 | 2
136
Russell Kingb1cce6b2008-11-04 10:52:28 +0000137 tst r1, #1 << 4
Russell King3f69c0c2008-09-15 17:23:10 +0100138 orrne r3, r3, #PTE_EXT_TEX(1)
139
Catalin Marinasbbe88882007-05-08 22:27:46 +0100140 tst r1, #L_PTE_WRITE
141 tstne r1, #L_PTE_DIRTY
142 orreq r3, r3, #PTE_EXT_APX
143
144 tst r1, #L_PTE_USER
145 orrne r3, r3, #PTE_EXT_AP1
146 tstne r3, #PTE_EXT_APX
147 bicne r3, r3, #PTE_EXT_APX | PTE_EXT_AP0
148
Catalin Marinasbbe88882007-05-08 22:27:46 +0100149 tst r1, #L_PTE_EXEC
150 orreq r3, r3, #PTE_EXT_XN
151
Russell King3f69c0c2008-09-15 17:23:10 +0100152 tst r1, #L_PTE_YOUNG
153 tstne r1, #L_PTE_PRESENT
Catalin Marinasbbe88882007-05-08 22:27:46 +0100154 moveq r3, #0
155
156 str r3, [r0]
157 mcr p15, 0, r0, c7, c10, 1 @ flush_pte
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100158#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100159 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100160ENDPROC(cpu_v7_set_pte_ext)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100161
162cpu_v7_name:
163 .ascii "ARMv7 Processor"
164 .align
165
Tim Abbott991da172009-04-27 14:02:22 -0400166 __INIT
Catalin Marinasbbe88882007-05-08 22:27:46 +0100167
168/*
169 * __v7_setup
170 *
171 * Initialise TLB, Caches, and MMU state ready to switch the MMU
172 * on. Return in r0 the new CP15 C1 control register setting.
173 *
174 * We automatically detect if we have a Harvard cache, and use the
175 * Harvard cache control instructions insead of the unified cache
176 * control instructions.
177 *
178 * This should be able to cover all ARMv7 cores.
179 *
180 * It is assumed that:
181 * - cache type register is implemented
182 */
183__v7_setup:
Jon Callan73b63ef2008-11-06 13:23:09 +0000184#ifdef CONFIG_SMP
Catalin Marinasfaa7bc52009-05-30 14:00:14 +0100185 mrc p15, 0, r0, c1, c0, 1 @ Enable SMP/nAMP mode and
186 orr r0, r0, #(1 << 6) | (1 << 0) @ TLB ops broadcasting
Jon Callan73b63ef2008-11-06 13:23:09 +0000187 mcr p15, 0, r0, c1, c0, 1
188#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100189 adr r12, __v7_setup_stack @ the local stack
190 stmia r12, {r0-r5, r7, r9, r11, lr}
191 bl v7_flush_dcache_all
192 ldmia r12, {r0-r5, r7, r9, r11, lr}
Russell King1946d6e2009-06-01 12:50:33 +0100193
194 mrc p15, 0, r0, c0, c0, 0 @ read main ID register
195 and r10, r0, #0xff000000 @ ARM?
196 teq r10, #0x41000000
197 bne 2f
198 and r5, r0, #0x00f00000 @ variant
199 and r6, r0, #0x0000000f @ revision
200 orr r0, r6, r5, lsr #20-4 @ combine variant and revision
201
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100202#ifdef CONFIG_ARM_ERRATA_430973
Russell King1946d6e2009-06-01 12:50:33 +0100203 teq r5, #0x00100000 @ only present in r1p*
204 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
205 orreq r10, r10, #(1 << 6) @ set IBE to 1
206 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100207#endif
Catalin Marinas855c5512009-04-30 17:06:15 +0100208#ifdef CONFIG_ARM_ERRATA_458693
Russell King1946d6e2009-06-01 12:50:33 +0100209 teq r0, #0x20 @ only present in r2p0
210 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
211 orreq r10, r10, #(1 << 5) @ set L1NEON to 1
212 orreq r10, r10, #(1 << 9) @ set PLDNOP to 1
213 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas855c5512009-04-30 17:06:15 +0100214#endif
Catalin Marinas0516e462009-04-30 17:06:20 +0100215#ifdef CONFIG_ARM_ERRATA_460075
Russell King1946d6e2009-06-01 12:50:33 +0100216 teq r0, #0x20 @ only present in r2p0
217 mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register
218 tsteq r10, #1 << 22
219 orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit
220 mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register
Catalin Marinas0516e462009-04-30 17:06:20 +0100221#endif
Russell King1946d6e2009-06-01 12:50:33 +0100222
2232: mov r10, #0
Catalin Marinasbbe88882007-05-08 22:27:46 +0100224#ifdef HARVARD_CACHE
225 mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
226#endif
227 dsb
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100228#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100229 mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
230 mcr p15, 0, r10, c2, c0, 2 @ TTB control register
Jon Callan73b63ef2008-11-06 13:23:09 +0000231 orr r4, r4, #TTB_FLAGS
Catalin Marinasbbe88882007-05-08 22:27:46 +0100232 mcr p15, 0, r4, c2, c0, 1 @ load TTB1
233 mov r10, #0x1f @ domains 0, 1 = manager
234 mcr p15, 0, r10, c3, c0, 0 @ load domain access register
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100235#endif
Catalin Marinas23d1c512009-05-30 14:00:16 +0100236 /*
237 * Memory region attributes with SCTLR.TRE=1
238 *
239 * n = TEX[0],C,B
240 * TR = PRRR[2n+1:2n] - memory type
241 * IR = NMRR[2n+1:2n] - inner cacheable property
242 * OR = NMRR[2n+17:2n+16] - outer cacheable property
243 *
244 * n TR IR OR
245 * UNCACHED 000 00
246 * BUFFERABLE 001 10 00 00
247 * WRITETHROUGH 010 10 10 10
248 * WRITEBACK 011 10 11 11
249 * reserved 110
250 * WRITEALLOC 111 10 01 01
251 * DEV_SHARED 100 01
252 * DEV_NONSHARED 100 01
253 * DEV_WC 001 10
254 * DEV_CACHED 011 10
255 *
256 * Other attributes:
257 *
258 * DS0 = PRRR[16] = 0 - device shareable property
259 * DS1 = PRRR[17] = 1 - device shareable property
260 * NS0 = PRRR[18] = 0 - normal shareable property
261 * NS1 = PRRR[19] = 1 - normal shareable property
262 * NOS = PRRR[24+n] = 1 - not outer shareable
263 */
264 ldr r5, =0xff0a81a8 @ PRRR
265 ldr r6, =0x40e040e0 @ NMRR
Russell King3f69c0c2008-09-15 17:23:10 +0100266 mcr p15, 0, r5, c10, c2, 0 @ write PRRR
267 mcr p15, 0, r6, c10, c2, 1 @ write NMRR
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100268 adr r5, v7_crval
269 ldmia r5, {r5, r6}
Catalin Marinas26584852009-05-30 14:00:18 +0100270#ifdef CONFIG_CPU_ENDIAN_BE8
271 orr r6, r6, #1 << 25 @ big-endian page tables
272#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100273 mrc p15, 0, r0, c1, c0, 0 @ read control register
274 bic r0, r0, r5 @ clear bits them
275 orr r0, r0, r6 @ set them
Catalin Marinasbbe88882007-05-08 22:27:46 +0100276 mov pc, lr @ return to head.S:__ret
Catalin Marinas93ed3972008-08-28 11:22:32 +0100277ENDPROC(__v7_setup)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100278
Russell Kingb1cce6b2008-11-04 10:52:28 +0000279 /* AT
Catalin Marinas213fb2a2009-05-30 14:00:16 +0100280 * TFR EV X F I D LR S
281 * .EEE ..EE PUI. .T.T 4RVI ZWRS BLDP WCAM
Russell Kingb1cce6b2008-11-04 10:52:28 +0000282 * rxxx rrxx xxx0 0101 xxxx xxxx x111 xxxx < forced
Catalin Marinas213fb2a2009-05-30 14:00:16 +0100283 * 1 0 110 0011 1100 .111 1101 < we want
Catalin Marinasbbe88882007-05-08 22:27:46 +0100284 */
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100285 .type v7_crval, #object
286v7_crval:
Catalin Marinas213fb2a2009-05-30 14:00:16 +0100287 crval clear=0x0120c302, mmuset=0x10c03c7d, ucset=0x00c01c7c
Catalin Marinasbbe88882007-05-08 22:27:46 +0100288
289__v7_setup_stack:
290 .space 4 * 11 @ 11 registers
291
292 .type v7_processor_functions, #object
293ENTRY(v7_processor_functions)
294 .word v7_early_abort
Catalin Marinas4a1fd552008-04-21 18:42:04 +0100295 .word pabort_ifar
Catalin Marinasbbe88882007-05-08 22:27:46 +0100296 .word cpu_v7_proc_init
297 .word cpu_v7_proc_fin
298 .word cpu_v7_reset
299 .word cpu_v7_do_idle
300 .word cpu_v7_dcache_clean_area
301 .word cpu_v7_switch_mm
302 .word cpu_v7_set_pte_ext
303 .size v7_processor_functions, . - v7_processor_functions
304
305 .type cpu_arch_name, #object
306cpu_arch_name:
307 .asciz "armv7"
308 .size cpu_arch_name, . - cpu_arch_name
309
310 .type cpu_elf_name, #object
311cpu_elf_name:
312 .asciz "v7"
313 .size cpu_elf_name, . - cpu_elf_name
314 .align
315
316 .section ".proc.info.init", #alloc, #execinstr
317
318 /*
319 * Match any ARMv7 processor core.
320 */
321 .type __v7_proc_info, #object
322__v7_proc_info:
323 .long 0x000f0000 @ Required ID value
324 .long 0x000f0000 @ Mask for ID
325 .long PMD_TYPE_SECT | \
326 PMD_SECT_BUFFERABLE | \
327 PMD_SECT_CACHEABLE | \
328 PMD_SECT_AP_WRITE | \
329 PMD_SECT_AP_READ
330 .long PMD_TYPE_SECT | \
331 PMD_SECT_XN | \
332 PMD_SECT_AP_WRITE | \
333 PMD_SECT_AP_READ
334 b __v7_setup
335 .long cpu_arch_name
336 .long cpu_elf_name
337 .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP
338 .long cpu_v7_name
339 .long v7_processor_functions
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +0100340 .long v7wbi_tlb_fns
Catalin Marinasbbe88882007-05-08 22:27:46 +0100341 .long v6_user_fns
342 .long v7_cache_fns
343 .size __v7_proc_info, . - __v7_proc_info