blob: f4ebc4596da8fea3d02608333b140e11e35714d1 [file] [log] [blame]
Paolo Ciarrocchid4413732008-02-19 23:51:27 +01001/*
Robert Richter6852fd92008-07-22 21:09:08 +02002 * @file op_model_amd.c
Barry Kasindorfbd87f1f2007-12-18 18:05:58 +01003 * athlon / K7 / K8 / Family 10h model-specific MSR operations
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
Robert Richterae735e92008-12-25 17:26:07 +01005 * @remark Copyright 2002-2009 OProfile authors
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * @remark Read the file COPYING
7 *
8 * @author John Levon
9 * @author Philippe Elie
10 * @author Graydon Hoare
Robert Richteradf5ec02008-07-22 21:08:48 +020011 * @author Robert Richter <robert.richter@amd.com>
Jason Yeh4d4036e2009-07-08 13:49:38 +020012 * @author Barry Kasindorf <barry.kasindorf@amd.com>
13 * @author Jason Yeh <jason.yeh@amd.com>
14 * @author Suravee Suthikulpanit <suravee.suthikulpanit@amd.com>
Robert Richterae735e92008-12-25 17:26:07 +010015 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070016
17#include <linux/oprofile.h>
Barry Kasindorf56784f12008-07-22 21:08:55 +020018#include <linux/device.h>
19#include <linux/pci.h>
Jason Yeh4d4036e2009-07-08 13:49:38 +020020#include <linux/percpu.h>
Barry Kasindorf56784f12008-07-22 21:08:55 +020021
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/ptrace.h>
23#include <asm/msr.h>
Don Zickus3e4ff112006-06-26 13:57:01 +020024#include <asm/nmi.h>
Robert Richter013cfc52010-01-28 18:05:26 +010025#include <asm/apic.h>
Robert Richter64683da2010-02-04 10:57:23 +010026#include <asm/processor.h>
27#include <asm/cpufeature.h>
Paolo Ciarrocchid4413732008-02-19 23:51:27 +010028
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#include "op_x86_model.h"
30#include "op_counter.h"
31
Robert Richter4c168ea2008-09-24 11:08:52 +020032#define NUM_COUNTERS 4
33#define NUM_CONTROLS 4
Jason Yeh4d4036e2009-07-08 13:49:38 +020034#ifdef CONFIG_OPROFILE_EVENT_MULTIPLEX
35#define NUM_VIRT_COUNTERS 32
36#define NUM_VIRT_CONTROLS 32
37#else
38#define NUM_VIRT_COUNTERS NUM_COUNTERS
39#define NUM_VIRT_CONTROLS NUM_CONTROLS
40#endif
41
Robert Richter3370d352009-05-25 15:10:32 +020042#define OP_EVENT_MASK 0x0FFF
Robert Richter42399ad2009-05-25 17:59:06 +020043#define OP_CTR_OVERFLOW (1ULL<<31)
Robert Richter3370d352009-05-25 15:10:32 +020044
45#define MSR_AMD_EVENTSEL_RESERVED ((0xFFFFFCF0ULL<<32)|(1ULL<<21))
Linus Torvalds1da177e2005-04-16 15:20:36 -070046
Jason Yeh4d4036e2009-07-08 13:49:38 +020047static unsigned long reset_value[NUM_VIRT_COUNTERS];
Robert Richter852402c2008-07-22 21:09:06 +020048
Robert Richter87f0bac2008-07-22 21:09:03 +020049/* IbsFetchCtl bits/masks */
Robert Richterc572ae42009-06-03 20:10:39 +020050#define IBS_FETCH_RAND_EN (1ULL<<57)
51#define IBS_FETCH_VAL (1ULL<<49)
52#define IBS_FETCH_ENABLE (1ULL<<48)
53#define IBS_FETCH_CNT_MASK 0xFFFF0000ULL
Barry Kasindorf56784f12008-07-22 21:08:55 +020054
Robert Richterba520782010-02-23 15:46:49 +010055/* IbsOpCtl bits */
Robert Richterc572ae42009-06-03 20:10:39 +020056#define IBS_OP_CNT_CTL (1ULL<<19)
57#define IBS_OP_VAL (1ULL<<18)
58#define IBS_OP_ENABLE (1ULL<<17)
Barry Kasindorf56784f12008-07-22 21:08:55 +020059
Robert Richterc572ae42009-06-03 20:10:39 +020060#define IBS_FETCH_SIZE 6
61#define IBS_OP_SIZE 12
Barry Kasindorf56784f12008-07-22 21:08:55 +020062
Robert Richter64683da2010-02-04 10:57:23 +010063static u32 ibs_caps;
Barry Kasindorf56784f12008-07-22 21:08:55 +020064
65struct op_ibs_config {
66 unsigned long op_enabled;
67 unsigned long fetch_enabled;
68 unsigned long max_cnt_fetch;
69 unsigned long max_cnt_op;
70 unsigned long rand_en;
71 unsigned long dispatched_ops;
72};
73
74static struct op_ibs_config ibs_config;
Robert Richterba520782010-02-23 15:46:49 +010075static u64 ibs_op_ctl;
Paolo Ciarrocchid4413732008-02-19 23:51:27 +010076
Robert Richter64683da2010-02-04 10:57:23 +010077/*
78 * IBS cpuid feature detection
79 */
80
81#define IBS_CPUID_FEATURES 0x8000001b
82
83/*
84 * Same bit mask as for IBS cpuid feature flags (Fn8000_001B_EAX), but
85 * bit 0 is used to indicate the existence of IBS.
86 */
87#define IBS_CAPS_AVAIL (1LL<<0)
Robert Richterba520782010-02-23 15:46:49 +010088#define IBS_CAPS_RDWROPCNT (1LL<<3)
Robert Richter64683da2010-02-04 10:57:23 +010089#define IBS_CAPS_OPCNT (1LL<<4)
90
Robert Richterba520782010-02-23 15:46:49 +010091/*
92 * IBS randomization macros
93 */
94#define IBS_RANDOM_BITS 12
95#define IBS_RANDOM_MASK ((1ULL << IBS_RANDOM_BITS) - 1)
96#define IBS_RANDOM_MAXCNT_OFFSET (1ULL << (IBS_RANDOM_BITS - 5))
97
Robert Richter64683da2010-02-04 10:57:23 +010098static u32 get_ibs_caps(void)
99{
100 u32 ibs_caps;
101 unsigned int max_level;
102
103 if (!boot_cpu_has(X86_FEATURE_IBS))
104 return 0;
105
106 /* check IBS cpuid feature flags */
107 max_level = cpuid_eax(0x80000000);
108 if (max_level < IBS_CPUID_FEATURES)
109 return IBS_CAPS_AVAIL;
110
111 ibs_caps = cpuid_eax(IBS_CPUID_FEATURES);
112 if (!(ibs_caps & IBS_CAPS_AVAIL))
113 /* cpuid flags not valid */
114 return IBS_CAPS_AVAIL;
115
116 return ibs_caps;
117}
118
Robert Richter7e7478c2009-07-16 13:09:53 +0200119#ifdef CONFIG_OPROFILE_EVENT_MULTIPLEX
120
Robert Richter7e7478c2009-07-16 13:09:53 +0200121static void op_mux_switch_ctrl(struct op_x86_model_spec const *model,
122 struct op_msrs const * const msrs)
123{
124 u64 val;
125 int i;
126
127 /* enable active counters */
128 for (i = 0; i < NUM_COUNTERS; ++i) {
129 int virt = op_x86_phys_to_virt(i);
130 if (!counter_config[virt].enabled)
131 continue;
132 rdmsrl(msrs->controls[i].addr, val);
133 val &= model->reserved;
134 val |= op_x86_get_ctrl(model, &counter_config[virt]);
135 wrmsrl(msrs->controls[i].addr, val);
136 }
137}
138
Robert Richter7e7478c2009-07-16 13:09:53 +0200139#endif
140
Robert Richter6657fe42008-07-22 21:08:50 +0200141/* functions for op_amd_spec */
Robert Richterdfa15422008-07-22 21:08:49 +0200142
Robert Richter6657fe42008-07-22 21:08:50 +0200143static void op_amd_fill_in_addresses(struct op_msrs * const msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144{
Don Zickuscb9c4482006-09-26 10:52:26 +0200145 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146
Paolo Ciarrocchid4413732008-02-19 23:51:27 +0100147 for (i = 0; i < NUM_COUNTERS; i++) {
Robert Richter4c168ea2008-09-24 11:08:52 +0200148 if (reserve_perfctr_nmi(MSR_K7_PERFCTR0 + i))
149 msrs->counters[i].addr = MSR_K7_PERFCTR0 + i;
Don Zickuscb9c4482006-09-26 10:52:26 +0200150 }
151
Paolo Ciarrocchid4413732008-02-19 23:51:27 +0100152 for (i = 0; i < NUM_CONTROLS; i++) {
Robert Richter4c168ea2008-09-24 11:08:52 +0200153 if (reserve_evntsel_nmi(MSR_K7_EVNTSEL0 + i))
154 msrs->controls[i].addr = MSR_K7_EVNTSEL0 + i;
Don Zickuscb9c4482006-09-26 10:52:26 +0200155 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156}
157
Robert Richteref8828d2009-05-25 19:31:44 +0200158static void op_amd_setup_ctrs(struct op_x86_model_spec const *model,
159 struct op_msrs const * const msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160{
Robert Richter3370d352009-05-25 15:10:32 +0200161 u64 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162 int i;
Paolo Ciarrocchid4413732008-02-19 23:51:27 +0100163
Jason Yeh4d4036e2009-07-08 13:49:38 +0200164 /* setup reset_value */
165 for (i = 0; i < NUM_VIRT_COUNTERS; ++i) {
Robert Richterc5500912009-07-16 13:11:16 +0200166 if (counter_config[i].enabled)
Jason Yeh4d4036e2009-07-08 13:49:38 +0200167 reset_value[i] = counter_config[i].count;
Robert Richterc5500912009-07-16 13:11:16 +0200168 else
Jason Yeh4d4036e2009-07-08 13:49:38 +0200169 reset_value[i] = 0;
Jason Yeh4d4036e2009-07-08 13:49:38 +0200170 }
171
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 /* clear all counters */
Robert Richter6e63ea42009-07-07 19:25:39 +0200173 for (i = 0; i < NUM_CONTROLS; ++i) {
Robert Richter98a2e732010-02-23 18:14:58 +0100174 if (unlikely(!msrs->controls[i].addr)) {
175 if (counter_config[i].enabled && !smp_processor_id())
176 /*
177 * counter is reserved, this is on all
178 * cpus, so report only for cpu #0
179 */
180 op_x86_warn_reserved(i);
Don Zickuscb9c4482006-09-26 10:52:26 +0200181 continue;
Robert Richter98a2e732010-02-23 18:14:58 +0100182 }
Robert Richter3370d352009-05-25 15:10:32 +0200183 rdmsrl(msrs->controls[i].addr, val);
Robert Richter98a2e732010-02-23 18:14:58 +0100184 if (val & ARCH_PERFMON_EVENTSEL0_ENABLE)
185 op_x86_warn_in_use(i);
Robert Richter3370d352009-05-25 15:10:32 +0200186 val &= model->reserved;
187 wrmsrl(msrs->controls[i].addr, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 }
Don Zickuscb9c4482006-09-26 10:52:26 +0200189
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 /* avoid a false detection of ctr overflows in NMI handler */
Robert Richter4c168ea2008-09-24 11:08:52 +0200191 for (i = 0; i < NUM_COUNTERS; ++i) {
Robert Richter217d3cf2009-06-04 02:36:44 +0200192 if (unlikely(!msrs->counters[i].addr))
Don Zickuscb9c4482006-09-26 10:52:26 +0200193 continue;
Robert Richterbbc59862009-05-25 17:38:19 +0200194 wrmsrl(msrs->counters[i].addr, -1LL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195 }
196
197 /* enable active counters */
Robert Richter4c168ea2008-09-24 11:08:52 +0200198 for (i = 0; i < NUM_COUNTERS; ++i) {
Robert Richterd8471ad2009-07-16 13:04:43 +0200199 int virt = op_x86_phys_to_virt(i);
200 if (!counter_config[virt].enabled)
201 continue;
202 if (!msrs->counters[i].addr)
203 continue;
Jason Yeh4d4036e2009-07-08 13:49:38 +0200204
Robert Richterd8471ad2009-07-16 13:04:43 +0200205 /* setup counter registers */
206 wrmsrl(msrs->counters[i].addr, -(u64)reset_value[virt]);
207
208 /* setup control registers */
209 rdmsrl(msrs->controls[i].addr, val);
210 val &= model->reserved;
211 val |= op_x86_get_ctrl(model, &counter_config[virt]);
212 wrmsrl(msrs->controls[i].addr, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213 }
214}
215
Suravee Suthikulpanitf125be12010-01-18 11:25:45 -0600216/*
217 * 16-bit Linear Feedback Shift Register (LFSR)
218 *
219 * 16 14 13 11
220 * Feedback polynomial = X + X + X + X + 1
221 */
222static unsigned int lfsr_random(void)
223{
224 static unsigned int lfsr_value = 0xF00D;
225 unsigned int bit;
226
227 /* Compute next bit to shift in */
228 bit = ((lfsr_value >> 0) ^
229 (lfsr_value >> 2) ^
230 (lfsr_value >> 3) ^
231 (lfsr_value >> 5)) & 0x0001;
232
233 /* Advance to next register value */
234 lfsr_value = (lfsr_value >> 1) | (bit << 15);
235
236 return lfsr_value;
237}
238
Robert Richterba520782010-02-23 15:46:49 +0100239/*
240 * IBS software randomization
241 *
242 * The IBS periodic op counter is randomized in software. The lower 12
243 * bits of the 20 bit counter are randomized. IbsOpCurCnt is
244 * initialized with a 12 bit random value.
245 */
246static inline u64 op_amd_randomize_ibs_op(u64 val)
247{
248 unsigned int random = lfsr_random();
249
250 if (!(ibs_caps & IBS_CAPS_RDWROPCNT))
251 /*
252 * Work around if the hw can not write to IbsOpCurCnt
253 *
254 * Randomize the lower 8 bits of the 16 bit
255 * IbsOpMaxCnt [15:0] value in the range of -128 to
256 * +127 by adding/subtracting an offset to the
257 * maximum count (IbsOpMaxCnt).
258 *
259 * To avoid over or underflows and protect upper bits
260 * starting at bit 16, the initial value for
261 * IbsOpMaxCnt must fit in the range from 0x0081 to
262 * 0xff80.
263 */
264 val += (s8)(random >> 4);
265 else
266 val |= (u64)(random & IBS_RANDOM_MASK) << 32;
267
268 return val;
269}
270
Andrew Morton4680e642009-06-23 12:36:08 -0700271static inline void
Robert Richter7939d2b2008-07-22 21:08:56 +0200272op_amd_handle_ibs(struct pt_regs * const regs,
273 struct op_msrs const * const msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274{
Robert Richterc572ae42009-06-03 20:10:39 +0200275 u64 val, ctl;
Robert Richter1acda872009-01-05 10:35:31 +0100276 struct op_entry entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277
Robert Richter64683da2010-02-04 10:57:23 +0100278 if (!ibs_caps)
Andrew Morton4680e642009-06-23 12:36:08 -0700279 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280
Robert Richter7939d2b2008-07-22 21:08:56 +0200281 if (ibs_config.fetch_enabled) {
Robert Richterc572ae42009-06-03 20:10:39 +0200282 rdmsrl(MSR_AMD64_IBSFETCHCTL, ctl);
283 if (ctl & IBS_FETCH_VAL) {
284 rdmsrl(MSR_AMD64_IBSFETCHLINAD, val);
285 oprofile_write_reserve(&entry, regs, val,
Robert Richter14f0ca82009-01-07 21:50:22 +0100286 IBS_FETCH_CODE, IBS_FETCH_SIZE);
Robert Richter51563a02009-06-03 20:54:56 +0200287 oprofile_add_data64(&entry, val);
288 oprofile_add_data64(&entry, ctl);
Robert Richterc572ae42009-06-03 20:10:39 +0200289 rdmsrl(MSR_AMD64_IBSFETCHPHYSAD, val);
Robert Richter51563a02009-06-03 20:54:56 +0200290 oprofile_add_data64(&entry, val);
Robert Richter14f0ca82009-01-07 21:50:22 +0100291 oprofile_write_commit(&entry);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200292
Robert Richterfd13f6c2008-10-19 21:00:09 +0200293 /* reenable the IRQ */
Robert Richterc572ae42009-06-03 20:10:39 +0200294 ctl &= ~(IBS_FETCH_VAL | IBS_FETCH_CNT_MASK);
295 ctl |= IBS_FETCH_ENABLE;
296 wrmsrl(MSR_AMD64_IBSFETCHCTL, ctl);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200297 }
298 }
299
Robert Richter7939d2b2008-07-22 21:08:56 +0200300 if (ibs_config.op_enabled) {
Robert Richterc572ae42009-06-03 20:10:39 +0200301 rdmsrl(MSR_AMD64_IBSOPCTL, ctl);
302 if (ctl & IBS_OP_VAL) {
303 rdmsrl(MSR_AMD64_IBSOPRIP, val);
304 oprofile_write_reserve(&entry, regs, val,
Robert Richter14f0ca82009-01-07 21:50:22 +0100305 IBS_OP_CODE, IBS_OP_SIZE);
Robert Richter51563a02009-06-03 20:54:56 +0200306 oprofile_add_data64(&entry, val);
Robert Richterc572ae42009-06-03 20:10:39 +0200307 rdmsrl(MSR_AMD64_IBSOPDATA, val);
Robert Richter51563a02009-06-03 20:54:56 +0200308 oprofile_add_data64(&entry, val);
Robert Richterc572ae42009-06-03 20:10:39 +0200309 rdmsrl(MSR_AMD64_IBSOPDATA2, val);
Robert Richter51563a02009-06-03 20:54:56 +0200310 oprofile_add_data64(&entry, val);
Robert Richterc572ae42009-06-03 20:10:39 +0200311 rdmsrl(MSR_AMD64_IBSOPDATA3, val);
Robert Richter51563a02009-06-03 20:54:56 +0200312 oprofile_add_data64(&entry, val);
Robert Richterc572ae42009-06-03 20:10:39 +0200313 rdmsrl(MSR_AMD64_IBSDCLINAD, val);
Robert Richter51563a02009-06-03 20:54:56 +0200314 oprofile_add_data64(&entry, val);
Robert Richterc572ae42009-06-03 20:10:39 +0200315 rdmsrl(MSR_AMD64_IBSDCPHYSAD, val);
Robert Richter51563a02009-06-03 20:54:56 +0200316 oprofile_add_data64(&entry, val);
Robert Richter14f0ca82009-01-07 21:50:22 +0100317 oprofile_write_commit(&entry);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200318
319 /* reenable the IRQ */
Robert Richterba520782010-02-23 15:46:49 +0100320 ctl = op_amd_randomize_ibs_op(ibs_op_ctl);
Robert Richterc572ae42009-06-03 20:10:39 +0200321 wrmsrl(MSR_AMD64_IBSOPCTL, ctl);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200322 }
323 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324}
325
Robert Richter90637592009-03-10 19:15:57 +0100326static inline void op_amd_start_ibs(void)
327{
Robert Richterc572ae42009-06-03 20:10:39 +0200328 u64 val;
Robert Richter64683da2010-02-04 10:57:23 +0100329
330 if (!ibs_caps)
331 return;
332
333 if (ibs_config.fetch_enabled) {
Robert Richterc572ae42009-06-03 20:10:39 +0200334 val = (ibs_config.max_cnt_fetch >> 4) & 0xFFFF;
335 val |= ibs_config.rand_en ? IBS_FETCH_RAND_EN : 0;
336 val |= IBS_FETCH_ENABLE;
337 wrmsrl(MSR_AMD64_IBSFETCHCTL, val);
Robert Richter90637592009-03-10 19:15:57 +0100338 }
339
Robert Richter64683da2010-02-04 10:57:23 +0100340 if (ibs_config.op_enabled) {
Robert Richterba520782010-02-23 15:46:49 +0100341 ibs_op_ctl = ibs_config.max_cnt_op >> 4;
342 if (!(ibs_caps & IBS_CAPS_RDWROPCNT)) {
343 /*
344 * IbsOpCurCnt not supported. See
345 * op_amd_randomize_ibs_op() for details.
346 */
347 ibs_op_ctl = clamp(ibs_op_ctl, 0x0081ULL, 0xFF80ULL);
348 } else {
349 /*
350 * The start value is randomized with a
351 * positive offset, we need to compensate it
352 * with the half of the randomized range. Also
353 * avoid underflows.
354 */
355 ibs_op_ctl = min(ibs_op_ctl + IBS_RANDOM_MAXCNT_OFFSET,
356 0xFFFFULL);
357 }
Robert Richter64683da2010-02-04 10:57:23 +0100358 if (ibs_caps & IBS_CAPS_OPCNT && ibs_config.dispatched_ops)
Robert Richterba520782010-02-23 15:46:49 +0100359 ibs_op_ctl |= IBS_OP_CNT_CTL;
360 ibs_op_ctl |= IBS_OP_ENABLE;
361 val = op_amd_randomize_ibs_op(ibs_op_ctl);
Robert Richterc572ae42009-06-03 20:10:39 +0200362 wrmsrl(MSR_AMD64_IBSOPCTL, val);
Robert Richter90637592009-03-10 19:15:57 +0100363 }
364}
365
366static void op_amd_stop_ibs(void)
367{
Robert Richter64683da2010-02-04 10:57:23 +0100368 if (!ibs_caps)
369 return;
370
371 if (ibs_config.fetch_enabled)
Robert Richter90637592009-03-10 19:15:57 +0100372 /* clear max count and enable */
Robert Richterc572ae42009-06-03 20:10:39 +0200373 wrmsrl(MSR_AMD64_IBSFETCHCTL, 0);
Robert Richter90637592009-03-10 19:15:57 +0100374
Robert Richter64683da2010-02-04 10:57:23 +0100375 if (ibs_config.op_enabled)
Robert Richter90637592009-03-10 19:15:57 +0100376 /* clear max count and enable */
Robert Richterc572ae42009-06-03 20:10:39 +0200377 wrmsrl(MSR_AMD64_IBSOPCTL, 0);
Robert Richter90637592009-03-10 19:15:57 +0100378}
379
Robert Richter7939d2b2008-07-22 21:08:56 +0200380static int op_amd_check_ctrs(struct pt_regs * const regs,
381 struct op_msrs const * const msrs)
382{
Robert Richter42399ad2009-05-25 17:59:06 +0200383 u64 val;
Robert Richter7939d2b2008-07-22 21:08:56 +0200384 int i;
385
Robert Richter6e63ea42009-07-07 19:25:39 +0200386 for (i = 0; i < NUM_COUNTERS; ++i) {
Robert Richterd8471ad2009-07-16 13:04:43 +0200387 int virt = op_x86_phys_to_virt(i);
388 if (!reset_value[virt])
Robert Richter7939d2b2008-07-22 21:08:56 +0200389 continue;
Robert Richter42399ad2009-05-25 17:59:06 +0200390 rdmsrl(msrs->counters[i].addr, val);
391 /* bit is clear if overflowed: */
392 if (val & OP_CTR_OVERFLOW)
393 continue;
Robert Richterd8471ad2009-07-16 13:04:43 +0200394 oprofile_add_sample(regs, virt);
395 wrmsrl(msrs->counters[i].addr, -(u64)reset_value[virt]);
Robert Richter7939d2b2008-07-22 21:08:56 +0200396 }
397
398 op_amd_handle_ibs(regs, msrs);
399
400 /* See op_model_ppro.c */
401 return 1;
402}
Paolo Ciarrocchid4413732008-02-19 23:51:27 +0100403
Robert Richter6657fe42008-07-22 21:08:50 +0200404static void op_amd_start(struct op_msrs const * const msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405{
Robert Richterdea37662009-05-25 18:11:52 +0200406 u64 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407 int i;
Jason Yeh4d4036e2009-07-08 13:49:38 +0200408
Robert Richter6e63ea42009-07-07 19:25:39 +0200409 for (i = 0; i < NUM_COUNTERS; ++i) {
Robert Richterd8471ad2009-07-16 13:04:43 +0200410 if (!reset_value[op_x86_phys_to_virt(i)])
411 continue;
412 rdmsrl(msrs->controls[i].addr, val);
413 val |= ARCH_PERFMON_EVENTSEL0_ENABLE;
414 wrmsrl(msrs->controls[i].addr, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415 }
Robert Richter852402c2008-07-22 21:09:06 +0200416
Robert Richter90637592009-03-10 19:15:57 +0100417 op_amd_start_ibs();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418}
419
Robert Richter6657fe42008-07-22 21:08:50 +0200420static void op_amd_stop(struct op_msrs const * const msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421{
Robert Richterdea37662009-05-25 18:11:52 +0200422 u64 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 int i;
424
Robert Richterfd13f6c2008-10-19 21:00:09 +0200425 /*
426 * Subtle: stop on all counters to avoid race with setting our
427 * pm callback
428 */
Robert Richter6e63ea42009-07-07 19:25:39 +0200429 for (i = 0; i < NUM_COUNTERS; ++i) {
Robert Richterd8471ad2009-07-16 13:04:43 +0200430 if (!reset_value[op_x86_phys_to_virt(i)])
Don Zickuscb9c4482006-09-26 10:52:26 +0200431 continue;
Robert Richterdea37662009-05-25 18:11:52 +0200432 rdmsrl(msrs->controls[i].addr, val);
433 val &= ~ARCH_PERFMON_EVENTSEL0_ENABLE;
434 wrmsrl(msrs->controls[i].addr, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435 }
Barry Kasindorf56784f12008-07-22 21:08:55 +0200436
Robert Richter90637592009-03-10 19:15:57 +0100437 op_amd_stop_ibs();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438}
439
Robert Richter6657fe42008-07-22 21:08:50 +0200440static void op_amd_shutdown(struct op_msrs const * const msrs)
Don Zickuscb9c4482006-09-26 10:52:26 +0200441{
442 int i;
443
Robert Richter6e63ea42009-07-07 19:25:39 +0200444 for (i = 0; i < NUM_COUNTERS; ++i) {
Robert Richter217d3cf2009-06-04 02:36:44 +0200445 if (msrs->counters[i].addr)
Don Zickuscb9c4482006-09-26 10:52:26 +0200446 release_perfctr_nmi(MSR_K7_PERFCTR0 + i);
447 }
Robert Richter5e766e32009-07-08 14:54:17 +0200448 for (i = 0; i < NUM_CONTROLS; ++i) {
Robert Richter217d3cf2009-06-04 02:36:44 +0200449 if (msrs->controls[i].addr)
Don Zickuscb9c4482006-09-26 10:52:26 +0200450 release_evntsel_nmi(MSR_K7_EVNTSEL0 + i);
451 }
452}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453
Robert Richter7d77f2d2008-07-22 21:08:57 +0200454static u8 ibs_eilvt_off;
455
Barry Kasindorf56784f12008-07-22 21:08:55 +0200456static inline void apic_init_ibs_nmi_per_cpu(void *arg)
457{
Robert Richter7d77f2d2008-07-22 21:08:57 +0200458 ibs_eilvt_off = setup_APIC_eilvt_ibs(0, APIC_EILVT_MSG_NMI, 0);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200459}
460
461static inline void apic_clear_ibs_nmi_per_cpu(void *arg)
462{
463 setup_APIC_eilvt_ibs(0, APIC_EILVT_MSG_FIX, 1);
464}
465
Robert Richterfe615cb2008-11-24 14:58:03 +0100466static int init_ibs_nmi(void)
Robert Richter7d77f2d2008-07-22 21:08:57 +0200467{
468#define IBSCTL_LVTOFFSETVAL (1 << 8)
469#define IBSCTL 0x1cc
470 struct pci_dev *cpu_cfg;
471 int nodes;
472 u32 value = 0;
473
474 /* per CPU setup */
Robert Richterebb535d2008-07-22 21:08:59 +0200475 on_each_cpu(apic_init_ibs_nmi_per_cpu, NULL, 1);
Robert Richter7d77f2d2008-07-22 21:08:57 +0200476
477 nodes = 0;
478 cpu_cfg = NULL;
479 do {
480 cpu_cfg = pci_get_device(PCI_VENDOR_ID_AMD,
481 PCI_DEVICE_ID_AMD_10H_NB_MISC,
482 cpu_cfg);
483 if (!cpu_cfg)
484 break;
485 ++nodes;
486 pci_write_config_dword(cpu_cfg, IBSCTL, ibs_eilvt_off
487 | IBSCTL_LVTOFFSETVAL);
488 pci_read_config_dword(cpu_cfg, IBSCTL, &value);
489 if (value != (ibs_eilvt_off | IBSCTL_LVTOFFSETVAL)) {
Robert Richter83bd9242008-12-15 15:09:50 +0100490 pci_dev_put(cpu_cfg);
Robert Richter7d77f2d2008-07-22 21:08:57 +0200491 printk(KERN_DEBUG "Failed to setup IBS LVT offset, "
492 "IBSCTL = 0x%08x", value);
493 return 1;
494 }
495 } while (1);
496
497 if (!nodes) {
498 printk(KERN_DEBUG "No CPU node configured for IBS");
499 return 1;
500 }
501
Robert Richter7d77f2d2008-07-22 21:08:57 +0200502 return 0;
503}
504
Robert Richterfe615cb2008-11-24 14:58:03 +0100505/* uninitialize the APIC for the IBS interrupts if needed */
506static void clear_ibs_nmi(void)
507{
Robert Richter64683da2010-02-04 10:57:23 +0100508 if (ibs_caps)
Robert Richterfe615cb2008-11-24 14:58:03 +0100509 on_each_cpu(apic_clear_ibs_nmi_per_cpu, NULL, 1);
510}
511
Robert Richterfd13f6c2008-10-19 21:00:09 +0200512/* initialize the APIC for the IBS interrupts if available */
Robert Richterfe615cb2008-11-24 14:58:03 +0100513static void ibs_init(void)
Barry Kasindorf56784f12008-07-22 21:08:55 +0200514{
Robert Richter64683da2010-02-04 10:57:23 +0100515 ibs_caps = get_ibs_caps();
Barry Kasindorf56784f12008-07-22 21:08:55 +0200516
Robert Richter64683da2010-02-04 10:57:23 +0100517 if (!ibs_caps)
Barry Kasindorf56784f12008-07-22 21:08:55 +0200518 return;
519
Robert Richterfe615cb2008-11-24 14:58:03 +0100520 if (init_ibs_nmi()) {
Robert Richter64683da2010-02-04 10:57:23 +0100521 ibs_caps = 0;
Robert Richter852402c2008-07-22 21:09:06 +0200522 return;
523 }
524
Robert Richter64683da2010-02-04 10:57:23 +0100525 printk(KERN_INFO "oprofile: AMD IBS detected (0x%08x)\n",
526 (unsigned)ibs_caps);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200527}
528
Robert Richterfe615cb2008-11-24 14:58:03 +0100529static void ibs_exit(void)
Barry Kasindorf56784f12008-07-22 21:08:55 +0200530{
Robert Richter64683da2010-02-04 10:57:23 +0100531 if (!ibs_caps)
Robert Richterfe615cb2008-11-24 14:58:03 +0100532 return;
533
534 clear_ibs_nmi();
Barry Kasindorf56784f12008-07-22 21:08:55 +0200535}
536
Robert Richter25ad2912008-09-05 17:12:36 +0200537static int (*create_arch_files)(struct super_block *sb, struct dentry *root);
Robert Richter270d3e12008-07-22 21:09:01 +0200538
Robert Richter25ad2912008-09-05 17:12:36 +0200539static int setup_ibs_files(struct super_block *sb, struct dentry *root)
Barry Kasindorf56784f12008-07-22 21:08:55 +0200540{
Barry Kasindorf56784f12008-07-22 21:08:55 +0200541 struct dentry *dir;
Robert Richter270d3e12008-07-22 21:09:01 +0200542 int ret = 0;
543
544 /* architecture specific files */
545 if (create_arch_files)
546 ret = create_arch_files(sb, root);
547
548 if (ret)
549 return ret;
Barry Kasindorf56784f12008-07-22 21:08:55 +0200550
Robert Richter64683da2010-02-04 10:57:23 +0100551 if (!ibs_caps)
Robert Richter270d3e12008-07-22 21:09:01 +0200552 return ret;
553
554 /* model specific files */
Barry Kasindorf56784f12008-07-22 21:08:55 +0200555
556 /* setup some reasonable defaults */
557 ibs_config.max_cnt_fetch = 250000;
558 ibs_config.fetch_enabled = 0;
559 ibs_config.max_cnt_op = 250000;
560 ibs_config.op_enabled = 0;
Robert Richter64683da2010-02-04 10:57:23 +0100561 ibs_config.dispatched_ops = 0;
Robert Richter2d55a472008-07-18 17:56:05 +0200562
563 dir = oprofilefs_mkdir(sb, root, "ibs_fetch");
564 oprofilefs_create_ulong(sb, dir, "enable",
565 &ibs_config.fetch_enabled);
566 oprofilefs_create_ulong(sb, dir, "max_count",
567 &ibs_config.max_cnt_fetch);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200568 oprofilefs_create_ulong(sb, dir, "rand_enable",
569 &ibs_config.rand_en);
Robert Richter2d55a472008-07-18 17:56:05 +0200570
Robert Richterccd755c2008-07-29 16:57:10 +0200571 dir = oprofilefs_mkdir(sb, root, "ibs_op");
Barry Kasindorf56784f12008-07-22 21:08:55 +0200572 oprofilefs_create_ulong(sb, dir, "enable",
Robert Richter2d55a472008-07-18 17:56:05 +0200573 &ibs_config.op_enabled);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200574 oprofilefs_create_ulong(sb, dir, "max_count",
Robert Richter2d55a472008-07-18 17:56:05 +0200575 &ibs_config.max_cnt_op);
Robert Richter64683da2010-02-04 10:57:23 +0100576 if (ibs_caps & IBS_CAPS_OPCNT)
577 oprofilefs_create_ulong(sb, dir, "dispatched_ops",
578 &ibs_config.dispatched_ops);
Robert Richterfc2bd732008-07-22 21:09:00 +0200579
580 return 0;
Barry Kasindorf56784f12008-07-22 21:08:55 +0200581}
582
Robert Richteradf5ec02008-07-22 21:08:48 +0200583static int op_amd_init(struct oprofile_operations *ops)
584{
Robert Richterfe615cb2008-11-24 14:58:03 +0100585 ibs_init();
Robert Richter270d3e12008-07-22 21:09:01 +0200586 create_arch_files = ops->create_files;
587 ops->create_files = setup_ibs_files;
Robert Richteradf5ec02008-07-22 21:08:48 +0200588 return 0;
589}
590
591static void op_amd_exit(void)
592{
Robert Richterfe615cb2008-11-24 14:58:03 +0100593 ibs_exit();
Robert Richteradf5ec02008-07-22 21:08:48 +0200594}
595
Robert Richter259a83a2009-07-09 15:12:35 +0200596struct op_x86_model_spec op_amd_spec = {
Robert Richterc92960f2008-09-05 17:12:36 +0200597 .num_counters = NUM_COUNTERS,
598 .num_controls = NUM_CONTROLS,
Jason Yeh4d4036e2009-07-08 13:49:38 +0200599 .num_virt_counters = NUM_VIRT_COUNTERS,
Robert Richter3370d352009-05-25 15:10:32 +0200600 .reserved = MSR_AMD_EVENTSEL_RESERVED,
601 .event_mask = OP_EVENT_MASK,
602 .init = op_amd_init,
603 .exit = op_amd_exit,
Robert Richterc92960f2008-09-05 17:12:36 +0200604 .fill_in_addresses = &op_amd_fill_in_addresses,
605 .setup_ctrs = &op_amd_setup_ctrs,
606 .check_ctrs = &op_amd_check_ctrs,
607 .start = &op_amd_start,
608 .stop = &op_amd_stop,
Robert Richter3370d352009-05-25 15:10:32 +0200609 .shutdown = &op_amd_shutdown,
Jason Yeh4d4036e2009-07-08 13:49:38 +0200610#ifdef CONFIG_OPROFILE_EVENT_MULTIPLEX
Robert Richter7e7478c2009-07-16 13:09:53 +0200611 .switch_ctrl = &op_mux_switch_ctrl,
Jason Yeh4d4036e2009-07-08 13:49:38 +0200612#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613};