blob: b57ae10fe898ba2e1c93f6c75cf56c9a2a25888e [file] [log] [blame]
Stepan Moskovchenko73a50f62012-05-03 17:29:12 -07001/* Copyright (c) 2010-2012, Code Aurora Forum. All rights reserved.
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070011 */
12
13#ifndef MSM_IOMMU_H
14#define MSM_IOMMU_H
15
16#include <linux/interrupt.h>
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080017#include <linux/clk.h>
Stepan Moskovchenko15f209c2011-10-31 15:32:44 -070018#include <mach/socinfo.h>
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070019
Stepan Moskovchenko6ee3be82011-11-08 15:24:53 -080020extern pgprot_t pgprot_kernel;
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -080021extern struct platform_device *msm_iommu_root_dev;
Stepan Moskovchenko08bd6832010-11-15 18:19:35 -080022
Stepan Moskovchenkob2438892011-08-31 17:16:19 -070023/* Domain attributes */
24#define MSM_IOMMU_DOMAIN_PT_CACHEABLE 0x1
25
Stepan Moskovchenko08bd6832010-11-15 18:19:35 -080026/* Mask for the cache policy attribute */
27#define MSM_IOMMU_CP_MASK 0x03
28
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070029/* Maximum number of Machine IDs that we are allowing to be mapped to the same
30 * context bank. The number of MIDs mapped to the same CB does not affect
31 * performance, but there is a practical limit on how many distinct MIDs may
32 * be present. These mappings are typically determined at design time and are
33 * not expected to change at run time.
34 */
Stepan Moskovchenko23513c32010-11-12 19:29:47 -080035#define MAX_NUM_MIDS 32
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070036
37/**
38 * struct msm_iommu_dev - a single IOMMU hardware instance
39 * name Human-readable name given to this IOMMU HW instance
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -080040 * ncb Number of context banks present on this IOMMU HW instance
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070041 */
42struct msm_iommu_dev {
43 const char *name;
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -080044 int ncb;
Shubhraprakash Das935e6a52012-04-05 14:47:30 -060045 int ttbr_split;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070046};
47
48/**
49 * struct msm_iommu_ctx_dev - an IOMMU context bank instance
50 * name Human-readable name given to this context bank
51 * num Index of this context bank within the hardware
52 * mids List of Machine IDs that are to be mapped into this context
53 * bank, terminated by -1. The MID is a set of signals on the
54 * AXI bus that identifies the function associated with a specific
55 * memory request. (See ARM spec).
56 */
57struct msm_iommu_ctx_dev {
58 const char *name;
59 int num;
60 int mids[MAX_NUM_MIDS];
61};
62
63
64/**
65 * struct msm_iommu_drvdata - A single IOMMU hardware instance
66 * @base: IOMMU config port base address (VA)
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -080067 * @ncb The number of contexts on this IOMMU
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070068 * @irq: Interrupt number
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080069 * @clk: The bus clock for this IOMMU hardware instance
70 * @pclk: The clock for the IOMMU bus interconnect
71 *
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070072 * A msm_iommu_drvdata holds the global driver data about a single piece
73 * of an IOMMU hardware instance.
74 */
75struct msm_iommu_drvdata {
76 void __iomem *base;
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -080077 int ncb;
Shubhraprakash Das935e6a52012-04-05 14:47:30 -060078 int ttbr_split;
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080079 struct clk *clk;
80 struct clk *pclk;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070081 const char *name;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070082};
83
84/**
85 * struct msm_iommu_ctx_drvdata - an IOMMU context bank instance
86 * @num: Hardware context number of this context
87 * @pdev: Platform device associated wit this HW instance
88 * @attached_elm: List element for domains to track which devices are
89 * attached to them
90 *
91 * A msm_iommu_ctx_drvdata holds the driver data for a single context bank
92 * within each IOMMU hardware instance
93 */
94struct msm_iommu_ctx_drvdata {
95 int num;
96 struct platform_device *pdev;
97 struct list_head attached_elm;
Stepan Moskovchenko73a50f62012-05-03 17:29:12 -070098 struct iommu_domain *attached_domain;
99 const char *name;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700100};
101
102/*
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700103 * Interrupt handler for the IOMMU context fault interrupt. Hooking the
104 * interrupt is not supported in the API yet, but this will print an error
105 * message and dump useful IOMMU registers.
106 */
107irqreturn_t msm_iommu_fault_handler(int irq, void *dev_id);
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -0800108irqreturn_t msm_iommu_fault_handler_v2(int irq, void *dev_id);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700109
Shubhraprakash Dasf4f600f2011-08-12 13:27:34 -0600110#ifdef CONFIG_MSM_IOMMU
111/*
112 * Look up an IOMMU context device by its context name. NULL if none found.
113 * Useful for testing and drivers that do not yet fully have IOMMU stuff in
114 * their platform devices.
115 */
116struct device *msm_iommu_get_ctx(const char *ctx_name);
117#else
118static inline struct device *msm_iommu_get_ctx(const char *ctx_name)
119{
120 return NULL;
121}
122#endif
123
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700124#endif
Stepan Moskovchenko15f209c2011-10-31 15:32:44 -0700125
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -0800126static inline int msm_soc_version_supports_iommu_v1(void)
Stepan Moskovchenko15f209c2011-10-31 15:32:44 -0700127{
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -0800128#ifdef CONFIG_OF
129 struct device_node *node;
130
131 node = of_find_compatible_node(NULL, NULL, "qcom,msm-smmu-v2");
132 if (node) {
133 of_node_put(node);
134 return 0;
135 }
136#endif
Stepan Moskovchenko15f209c2011-10-31 15:32:44 -0700137 if (cpu_is_msm8960() &&
138 SOCINFO_VERSION_MAJOR(socinfo_get_version()) < 2)
139 return 0;
140
141 if (cpu_is_msm8x60() &&
142 (SOCINFO_VERSION_MAJOR(socinfo_get_version()) != 2 ||
143 SOCINFO_VERSION_MINOR(socinfo_get_version()) < 1)) {
144 return 0;
145 }
146 return 1;
147}