blob: 3caa74a10d13ad73c3356b81bd279ab9e567b191 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mach-pxa/pxa25x.c
3 *
4 * Author: Nicolas Pitre
5 * Created: Jun 15, 2001
6 * Copyright: MontaVista Software Inc.
7 *
8 * Code specific to PXA21x/25x/26x variants.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * Since this file should be linked before any other machine specific file,
15 * the __initcall() here will be executed first. This serves as default
16 * initialization stuff for PXA machines which can be overridden later if
17 * need be.
18 */
19#include <linux/module.h>
20#include <linux/kernel.h>
21#include <linux/init.h>
Russell King34f32312007-05-15 10:39:49 +010022#include <linux/platform_device.h>
Rafael J. Wysocki95d9ffb2007-10-18 03:04:39 -070023#include <linux/suspend.h>
eric miaoc01655042008-01-28 23:00:02 +000024#include <linux/sysdev.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
Russell Kinga09e64f2008-08-05 16:14:15 +010026#include <mach/hardware.h>
27#include <mach/irqs.h>
28#include <mach/pxa-regs.h>
29#include <mach/pxa2xx-regs.h>
30#include <mach/mfp-pxa25x.h>
Russell Kingafd2fc02008-08-07 11:05:25 +010031#include <mach/reset.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010032#include <mach/pm.h>
33#include <mach/dma.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
35#include "generic.h"
Russell King46c41e62007-05-15 15:39:36 +010036#include "devices.h"
Russell Kinga6dba202007-08-20 10:18:02 +010037#include "clock.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Eric Miaoda1a3dc2008-09-11 10:43:02 +080039int cpu_is_pxa26x(void)
40{
41 return cpu_is_pxa250() && ((BOOT_DEF & 0x8) == 0);
42}
43EXPORT_SYMBOL_GPL(cpu_is_pxa26x);
44
Linus Torvalds1da177e2005-04-16 15:20:36 -070045/*
46 * Various clock factors driven by the CCCR register.
47 */
48
49/* Crystal Frequency to Memory Frequency Multiplier (L) */
50static unsigned char L_clk_mult[32] = { 0, 27, 32, 36, 40, 45, 0, };
51
52/* Memory Frequency to Run Mode Frequency Multiplier (M) */
53static unsigned char M_clk_mult[4] = { 0, 1, 2, 4 };
54
55/* Run Mode Frequency to Turbo Mode Frequency Multiplier (N) */
56/* Note: we store the value N * 2 here. */
57static unsigned char N2_clk_mult[8] = { 0, 0, 2, 3, 4, 0, 6, 0 };
58
59/* Crystal clock */
60#define BASE_CLK 3686400
61
62/*
63 * Get the clock frequency as reflected by CCCR and the turbo flag.
64 * We assume these values have been applied via a fcs.
65 * If info is not 0 we also display the current settings.
66 */
Russell King15a40332007-08-20 10:07:44 +010067unsigned int pxa25x_get_clk_frequency_khz(int info)
Linus Torvalds1da177e2005-04-16 15:20:36 -070068{
69 unsigned long cccr, turbo;
70 unsigned int l, L, m, M, n2, N;
71
72 cccr = CCCR;
73 asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (turbo) );
74
75 l = L_clk_mult[(cccr >> 0) & 0x1f];
76 m = M_clk_mult[(cccr >> 5) & 0x03];
77 n2 = N2_clk_mult[(cccr >> 7) & 0x07];
78
79 L = l * BASE_CLK;
80 M = m * L;
81 N = n2 * M / 2;
82
83 if(info)
84 {
85 L += 5000;
86 printk( KERN_INFO "Memory clock: %d.%02dMHz (*%d)\n",
87 L / 1000000, (L % 1000000) / 10000, l );
88 M += 5000;
89 printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n",
90 M / 1000000, (M % 1000000) / 10000, m );
91 N += 5000;
92 printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n",
93 N / 1000000, (N % 1000000) / 10000, n2 / 2, (n2 % 2) * 5,
94 (turbo & 1) ? "" : "in" );
95 }
96
97 return (turbo & 1) ? (N/1000) : (M/1000);
98}
99
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100/*
101 * Return the current memory clock frequency in units of 10kHz
102 */
Russell King15a40332007-08-20 10:07:44 +0100103unsigned int pxa25x_get_memclk_frequency_10khz(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104{
105 return L_clk_mult[(CCCR >> 0) & 0x1f] * BASE_CLK / 10000;
106}
107
Russell Kinga6dba202007-08-20 10:18:02 +0100108static unsigned long clk_pxa25x_lcd_getrate(struct clk *clk)
109{
110 return pxa25x_get_memclk_frequency_10khz() * 10000;
111}
112
113static const struct clkops clk_pxa25x_lcd_ops = {
114 .enable = clk_cken_enable,
115 .disable = clk_cken_disable,
116 .getrate = clk_pxa25x_lcd_getrate,
117};
118
Ian Moltoned847782008-07-08 10:32:08 +0100119static unsigned long gpio12_config_32k[] = {
120 GPIO12_32KHz,
121};
122
123static unsigned long gpio12_config_gpio[] = {
124 GPIO12_GPIO,
125};
126
127static void clk_gpio12_enable(struct clk *clk)
128{
129 pxa2xx_mfp_config(gpio12_config_32k, 1);
130}
131
132static void clk_gpio12_disable(struct clk *clk)
133{
134 pxa2xx_mfp_config(gpio12_config_gpio, 1);
135}
136
137static const struct clkops clk_pxa25x_gpio12_ops = {
138 .enable = clk_gpio12_enable,
139 .disable = clk_gpio12_disable,
140};
141
Ian Molton13f75582008-07-08 10:32:50 +0100142static unsigned long gpio11_config_3m6[] = {
143 GPIO11_3_6MHz,
144};
145
146static unsigned long gpio11_config_gpio[] = {
147 GPIO11_GPIO,
148};
149
150static void clk_gpio11_enable(struct clk *clk)
151{
152 pxa2xx_mfp_config(gpio11_config_3m6, 1);
153}
154
155static void clk_gpio11_disable(struct clk *clk)
156{
157 pxa2xx_mfp_config(gpio11_config_gpio, 1);
158}
159
160static const struct clkops clk_pxa25x_gpio11_ops = {
161 .enable = clk_gpio11_enable,
162 .disable = clk_gpio11_disable,
163};
164
Russell Kinga6dba202007-08-20 10:18:02 +0100165/*
166 * 3.6864MHz -> OST, GPIO, SSP, PWM, PLLs (95.842MHz, 147.456MHz)
167 * 95.842MHz -> MMC 19.169MHz, I2C 31.949MHz, FICP 47.923MHz, USB 47.923MHz
168 * 147.456MHz -> UART 14.7456MHz, AC97 12.288MHz, I2S 5.672MHz (allegedly)
169 */
Dmitry Baryshkove01dbdb2008-01-27 23:11:48 +0100170static struct clk pxa25x_hwuart_clk =
171 INIT_CKEN("UARTCLK", HWUART, 14745600, 1, &pxa_device_hwuart.dev)
172;
173
Russell Kingbdb08cb2008-06-30 19:47:59 +0100174/*
Ian Moltonc1ed4062008-07-26 00:52:36 +0100175 * PXA 2xx clock declarations.
Russell Kingbdb08cb2008-06-30 19:47:59 +0100176 */
Russell Kinga6dba202007-08-20 10:18:02 +0100177static struct clk pxa25x_clks[] = {
178 INIT_CK("LCDCLK", LCD, &clk_pxa25x_lcd_ops, &pxa_device_fb.dev),
179 INIT_CKEN("UARTCLK", FFUART, 14745600, 1, &pxa_device_ffuart.dev),
180 INIT_CKEN("UARTCLK", BTUART, 14745600, 1, &pxa_device_btuart.dev),
Russell King435b6e92007-09-02 17:08:42 +0100181 INIT_CKEN("UARTCLK", STUART, 14745600, 1, NULL),
Philipp Zabel7a857622008-06-22 23:36:39 +0100182 INIT_CKEN("UDCCLK", USB, 47923000, 5, &pxa25x_device_udc.dev),
Ian Molton13f75582008-07-08 10:32:50 +0100183 INIT_CLK("GPIO11_CLK", &clk_pxa25x_gpio11_ops, 3686400, 0, NULL),
Ian Moltoned847782008-07-08 10:32:08 +0100184 INIT_CLK("GPIO12_CLK", &clk_pxa25x_gpio12_ops, 32768, 0, NULL),
Russell Kinga6dba202007-08-20 10:18:02 +0100185 INIT_CKEN("MMCCLK", MMC, 19169000, 0, &pxa_device_mci.dev),
186 INIT_CKEN("I2CCLK", I2C, 31949000, 0, &pxa_device_i2c.dev),
eric miaod8e0db12007-12-10 17:54:36 +0800187
188 INIT_CKEN("SSPCLK", SSP, 3686400, 0, &pxa25x_device_ssp.dev),
189 INIT_CKEN("SSPCLK", NSSP, 3686400, 0, &pxa25x_device_nssp.dev),
190 INIT_CKEN("SSPCLK", ASSP, 3686400, 0, &pxa25x_device_assp.dev),
eric miao75540c12008-04-13 21:44:04 +0100191 INIT_CKEN("PWMCLK", PWM0, 3686400, 0, &pxa25x_device_pwm0.dev),
192 INIT_CKEN("PWMCLK", PWM1, 3686400, 0, &pxa25x_device_pwm1.dev),
eric miaod8e0db12007-12-10 17:54:36 +0800193
Mark Brown27b98a62008-03-04 11:14:22 +0100194 INIT_CKEN("AC97CLK", AC97, 24576000, 0, NULL),
195
Russell Kinga6dba202007-08-20 10:18:02 +0100196 /*
Russell Kinga6dba202007-08-20 10:18:02 +0100197 INIT_CKEN("I2SCLK", I2S, 14745600, 0, NULL),
Russell Kinga6dba202007-08-20 10:18:02 +0100198 */
Russell King435b6e92007-09-02 17:08:42 +0100199 INIT_CKEN("FICPCLK", FICP, 47923000, 0, NULL),
Russell Kinga6dba202007-08-20 10:18:02 +0100200};
201
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100202#ifdef CONFIG_PM
Todd Poynor87754202005-06-03 20:52:27 +0100203
Eric Miao711be5c2007-07-18 11:38:45 +0100204#define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
205#define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
206
Eric Miao711be5c2007-07-18 11:38:45 +0100207/*
208 * List of global PXA peripheral registers to preserve.
209 * More ones like CP and general purpose register values are preserved
210 * with the stack pointer in sleep.S.
211 */
Robert Jarzmik649de512008-05-02 21:17:06 +0100212enum { SLEEP_SAVE_PGSR0, SLEEP_SAVE_PGSR1, SLEEP_SAVE_PGSR2,
Eric Miao711be5c2007-07-18 11:38:45 +0100213
214 SLEEP_SAVE_GAFR0_L, SLEEP_SAVE_GAFR0_U,
215 SLEEP_SAVE_GAFR1_L, SLEEP_SAVE_GAFR1_U,
216 SLEEP_SAVE_GAFR2_L, SLEEP_SAVE_GAFR2_U,
217
218 SLEEP_SAVE_PSTR,
219
Eric Miao711be5c2007-07-18 11:38:45 +0100220 SLEEP_SAVE_CKEN,
221
Robert Jarzmik649de512008-05-02 21:17:06 +0100222 SLEEP_SAVE_COUNT
Eric Miao711be5c2007-07-18 11:38:45 +0100223};
224
225
226static void pxa25x_cpu_pm_save(unsigned long *sleep_save)
227{
Eric Miao711be5c2007-07-18 11:38:45 +0100228 SAVE(PGSR0); SAVE(PGSR1); SAVE(PGSR2);
229
230 SAVE(GAFR0_L); SAVE(GAFR0_U);
231 SAVE(GAFR1_L); SAVE(GAFR1_U);
232 SAVE(GAFR2_L); SAVE(GAFR2_U);
233
Eric Miao711be5c2007-07-18 11:38:45 +0100234 SAVE(CKEN);
235 SAVE(PSTR);
Richard Purdie56b11282008-01-02 00:54:49 +0100236
237 /* Clear GPIO transition detect bits */
238 GEDR0 = GEDR0; GEDR1 = GEDR1; GEDR2 = GEDR2;
Eric Miao711be5c2007-07-18 11:38:45 +0100239}
240
241static void pxa25x_cpu_pm_restore(unsigned long *sleep_save)
242{
243 /* restore registers */
Eric Miao711be5c2007-07-18 11:38:45 +0100244 RESTORE(GAFR0_L); RESTORE(GAFR0_U);
245 RESTORE(GAFR1_L); RESTORE(GAFR1_U);
246 RESTORE(GAFR2_L); RESTORE(GAFR2_U);
Eric Miao711be5c2007-07-18 11:38:45 +0100247 RESTORE(PGSR0); RESTORE(PGSR1); RESTORE(PGSR2);
248
Richard Purdie56b11282008-01-02 00:54:49 +0100249 PSSR = PSSR_RDH | PSSR_PH;
250
Eric Miao711be5c2007-07-18 11:38:45 +0100251 RESTORE(CKEN);
Eric Miao711be5c2007-07-18 11:38:45 +0100252 RESTORE(PSTR);
253}
254
255static void pxa25x_cpu_pm_enter(suspend_state_t state)
Todd Poynor87754202005-06-03 20:52:27 +0100256{
Russell Kingdc38e2a2008-05-08 16:50:39 +0100257 /* Clear reset status */
258 RCSR = RCSR_HWR | RCSR_WDR | RCSR_SMR | RCSR_GPR;
259
Todd Poynor87754202005-06-03 20:52:27 +0100260 switch (state) {
261 case PM_SUSPEND_MEM:
Eric Miaob750a092007-07-18 11:40:13 +0100262 pxa25x_cpu_suspend(PWRMODE_SLEEP);
Todd Poynor87754202005-06-03 20:52:27 +0100263 break;
264 }
265}
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100266
Russell King41049802008-08-27 12:55:04 +0100267static int pxa25x_cpu_pm_prepare(void)
268{
269 /* set resume return address */
270 PSPR = virt_to_phys(pxa_cpu_resume);
271 return 0;
272}
273
274static void pxa25x_cpu_pm_finish(void)
275{
276 /* ensure not to come back here if it wasn't intended */
277 PSPR = 0;
278}
279
Eric Miao711be5c2007-07-18 11:38:45 +0100280static struct pxa_cpu_pm_fns pxa25x_cpu_pm_fns = {
Robert Jarzmik649de512008-05-02 21:17:06 +0100281 .save_count = SLEEP_SAVE_COUNT,
Rafael J. Wysocki26398a72007-10-18 03:04:40 -0700282 .valid = suspend_valid_only_mem,
Eric Miao711be5c2007-07-18 11:38:45 +0100283 .save = pxa25x_cpu_pm_save,
284 .restore = pxa25x_cpu_pm_restore,
285 .enter = pxa25x_cpu_pm_enter,
Russell King41049802008-08-27 12:55:04 +0100286 .prepare = pxa25x_cpu_pm_prepare,
287 .finish = pxa25x_cpu_pm_finish,
Russell Kinge176bb02007-05-15 11:16:10 +0100288};
Eric Miao711be5c2007-07-18 11:38:45 +0100289
290static void __init pxa25x_init_pm(void)
291{
292 pxa_cpu_pm_fns = &pxa25x_cpu_pm_fns;
293}
eric miaof79299c2008-01-02 08:24:49 +0800294#else
295static inline void pxa25x_init_pm(void) {}
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100296#endif
Russell Kinge176bb02007-05-15 11:16:10 +0100297
eric miaoc95530c2007-08-29 10:22:17 +0100298/* PXA25x: supports wakeup from GPIO0..GPIO15 and RTC alarm
299 */
300
301static int pxa25x_set_wake(unsigned int irq, unsigned int on)
302{
303 int gpio = IRQ_TO_GPIO(irq);
eric miaoc0a596d2008-03-11 09:46:28 +0800304 uint32_t mask = 0;
eric miaoc95530c2007-08-29 10:22:17 +0100305
eric miaoc0a596d2008-03-11 09:46:28 +0800306 if (gpio >= 0 && gpio < 85)
307 return gpio_set_wake(gpio, on);
eric miaoc95530c2007-08-29 10:22:17 +0100308
309 if (irq == IRQ_RTCAlrm) {
310 mask = PWER_RTC;
311 goto set_pwer;
312 }
313
314 return -EINVAL;
315
316set_pwer:
317 if (on)
318 PWER |= mask;
319 else
320 PWER &=~mask;
321
322 return 0;
323}
324
Eric Miaocd491042007-06-22 04:14:09 +0100325void __init pxa25x_init_irq(void)
326{
eric miaob9e25ac2008-03-04 14:19:58 +0800327 pxa_init_irq(32, pxa25x_set_wake);
328 pxa_init_gpio(85, pxa25x_set_wake);
Eric Miaocd491042007-06-22 04:14:09 +0100329}
330
Russell King34f32312007-05-15 10:39:49 +0100331static struct platform_device *pxa25x_devices[] __initdata = {
Philipp Zabel7a857622008-06-22 23:36:39 +0100332 &pxa25x_device_udc,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100333 &pxa_device_ffuart,
334 &pxa_device_btuart,
335 &pxa_device_stuart,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100336 &pxa_device_i2s,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100337 &pxa_device_rtc,
eric miaod8e0db12007-12-10 17:54:36 +0800338 &pxa25x_device_ssp,
339 &pxa25x_device_nssp,
340 &pxa25x_device_assp,
eric miao75540c12008-04-13 21:44:04 +0100341 &pxa25x_device_pwm0,
342 &pxa25x_device_pwm1,
Russell King34f32312007-05-15 10:39:49 +0100343};
344
eric miaoc01655042008-01-28 23:00:02 +0000345static struct sys_device pxa25x_sysdev[] = {
346 {
347 .cls = &pxa_irq_sysclass,
eric miao16dfdbf2008-01-28 23:00:02 +0000348 }, {
349 .cls = &pxa_gpio_sysclass,
eric miaoc01655042008-01-28 23:00:02 +0000350 },
351};
352
Russell Kinge176bb02007-05-15 11:16:10 +0100353static int __init pxa25x_init(void)
354{
eric miaoc01655042008-01-28 23:00:02 +0000355 int i, ret = 0;
Eric Miaof53f0662007-06-22 05:40:17 +0100356
Eric Miao0ffcbfd2008-09-11 10:27:30 +0800357 if (cpu_is_pxa25x()) {
Eric Miao04fef222008-07-29 14:26:00 +0800358
359 reset_status = RCSR;
360
Russell Kinga6dba202007-08-20 10:18:02 +0100361 clks_register(pxa25x_clks, ARRAY_SIZE(pxa25x_clks));
362
Eric Miaof53f0662007-06-22 05:40:17 +0100363 if ((ret = pxa_init_dma(16)))
364 return ret;
eric miaof79299c2008-01-02 08:24:49 +0800365
Eric Miao711be5c2007-07-18 11:38:45 +0100366 pxa25x_init_pm();
eric miaof79299c2008-01-02 08:24:49 +0800367
eric miaoc01655042008-01-28 23:00:02 +0000368 for (i = 0; i < ARRAY_SIZE(pxa25x_sysdev); i++) {
369 ret = sysdev_register(&pxa25x_sysdev[i]);
370 if (ret)
371 pr_err("failed to register sysdev[%d]\n", i);
372 }
373
Russell King34f32312007-05-15 10:39:49 +0100374 ret = platform_add_devices(pxa25x_devices,
375 ARRAY_SIZE(pxa25x_devices));
eric miaoc01655042008-01-28 23:00:02 +0000376 if (ret)
377 return ret;
Russell Kinge176bb02007-05-15 11:16:10 +0100378 }
eric miaoc01655042008-01-28 23:00:02 +0000379
Eric Miao2b127972008-09-11 10:25:59 +0800380 /* Only add HWUART for PXA255/26x; PXA210/250 do not have it. */
Eric Miaoda1a3dc2008-09-11 10:43:02 +0800381 if (cpu_is_pxa255() || cpu_is_pxa26x()) {
Eric Miao2b127972008-09-11 10:25:59 +0800382 clks_register(&pxa25x_hwuart_clk, 1);
Eric Miaoe09d02e2007-07-17 10:45:58 +0100383 ret = platform_device_register(&pxa_device_hwuart);
Eric Miao2b127972008-09-11 10:25:59 +0800384 }
Russell King34f32312007-05-15 10:39:49 +0100385
386 return ret;
Russell Kinge176bb02007-05-15 11:16:10 +0100387}
388
Russell King1c104e02008-04-19 10:59:24 +0100389postcore_initcall(pxa25x_init);