blob: 56b8a3ff12865041af813ca0bcfa49db143e5169 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04002 * ata_piix.c - Intel PATA/SATA controllers
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 *
9 * Copyright 2003-2005 Red Hat Inc
10 * Copyright 2003-2005 Jeff Garzik
11 *
12 *
13 * Copyright header from piix.c:
14 *
15 * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
16 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
Alan Coxab771632008-10-27 15:09:10 +000017 * Copyright (C) 2003 Red Hat Inc
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040018 *
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2, or (at your option)
23 * any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; see the file COPYING. If not, write to
32 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
33 *
34 *
35 * libata documentation is available via 'make {ps|pdf}docs',
36 * as Documentation/DocBook/libata.*
37 *
38 * Hardware documentation available at http://developer.intel.com/
39 *
Alan Coxd96212e2005-12-08 19:19:50 +000040 * Documentation
41 * Publically available from Intel web site. Errata documentation
42 * is also publically available. As an aide to anyone hacking on this
Alan2c5ff672006-12-04 16:33:20 +000043 * driver the list of errata that are relevant is below, going back to
Alan Coxd96212e2005-12-08 19:19:50 +000044 * PIIX4. Older device documentation is now a bit tricky to find.
45 *
46 * The chipsets all follow very much the same design. The orginal Triton
47 * series chipsets do _not_ support independant device timings, but this
48 * is fixed in Triton II. With the odd mobile exception the chips then
49 * change little except in gaining more modes until SATA arrives. This
50 * driver supports only the chips with independant timing (that is those
51 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
52 * for the early chip drivers.
53 *
54 * Errata of note:
55 *
56 * Unfixable
57 * PIIX4 errata #9 - Only on ultra obscure hw
58 * ICH3 errata #13 - Not observed to affect real hw
59 * by Intel
60 *
61 * Things we must deal with
62 * PIIX4 errata #10 - BM IDE hang with non UDMA
63 * (must stop/start dma to recover)
64 * 440MX errata #15 - As PIIX4 errata #10
65 * PIIX4 errata #15 - Must not read control registers
66 * during a PIO transfer
67 * 440MX errata #13 - As PIIX4 errata #15
68 * ICH2 errata #21 - DMA mode 0 doesn't work right
69 * ICH0/1 errata #55 - As ICH2 errata #21
70 * ICH2 spec c #9 - Extra operations needed to handle
71 * drive hotswap [NOT YET SUPPORTED]
72 * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
73 * and must be dword aligned
74 * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
Alan Coxc611bed2009-05-06 17:08:44 +010075 * ICH7 errata #16 - MWDMA1 timings are incorrect
Alan Coxd96212e2005-12-08 19:19:50 +000076 *
77 * Should have been BIOS fixed:
78 * 450NX: errata #19 - DMA hangs on old 450NX
79 * 450NX: errata #20 - DMA hangs on old 450NX
80 * 450NX: errata #25 - Corruption with DMA on old 450NX
81 * ICH3 errata #15 - IDE deadlock under high load
82 * (BIOS must set dev 31 fn 0 bit 23)
83 * ICH3 errata #18 - Don't use native mode
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 */
85
86#include <linux/kernel.h>
87#include <linux/module.h>
88#include <linux/pci.h>
89#include <linux/init.h>
90#include <linux/blkdev.h>
91#include <linux/delay.h>
Jeff Garzik6248e642005-10-30 06:42:18 -050092#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070093#include <scsi/scsi_host.h>
94#include <linux/libata.h>
Tejun Heob8b275e2007-07-10 15:55:43 +090095#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
97#define DRV_NAME "ata_piix"
Alan Coxc611bed2009-05-06 17:08:44 +010098#define DRV_VERSION "2.13"
Linus Torvalds1da177e2005-04-16 15:20:36 -070099
100enum {
101 PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
102 ICH5_PMR = 0x90, /* port mapping register */
103 ICH5_PCS = 0x92, /* port control and status */
Tejun Heoc7290722008-01-18 18:36:30 +0900104 PIIX_SIDPR_BAR = 5,
105 PIIX_SIDPR_LEN = 16,
106 PIIX_SIDPR_IDX = 0,
107 PIIX_SIDPR_DATA = 4,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108
Tejun Heoff0fc142005-12-18 17:17:07 +0900109 PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
Tejun Heoc7290722008-01-18 18:36:30 +0900110 PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111
Tejun Heo800b3992006-12-03 21:34:13 +0900112 PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
113 PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
Tejun Heob3362f82006-11-10 18:08:10 +0900114
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115 PIIX_80C_PRI = (1 << 5) | (1 << 4),
116 PIIX_80C_SEC = (1 << 7) | (1 << 6),
117
Tejun Heod33f58b2006-03-01 01:25:39 +0900118 /* constants for mapping table */
119 P0 = 0, /* port 0 */
120 P1 = 1, /* port 1 */
121 P2 = 2, /* port 2 */
122 P3 = 3, /* port 3 */
123 IDE = -1, /* IDE */
124 NA = -2, /* not avaliable */
125 RV = -3, /* reserved */
126
Greg Felix7b6dbd62005-07-28 15:54:15 -0400127 PIIX_AHCI_DEVICE = 6,
Tejun Heob8b275e2007-07-10 15:55:43 +0900128
129 /* host->flags bits */
130 PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131};
132
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900133enum piix_controller_ids {
134 /* controller IDs */
135 piix_pata_mwdma, /* PIIX3 MWDMA only */
136 piix_pata_33, /* PIIX4 at 33Mhz */
137 ich_pata_33, /* ICH up to UDMA 33 only */
138 ich_pata_66, /* ICH up to 66 Mhz */
139 ich_pata_100, /* ICH up to UDMA 100 */
Alan Coxc611bed2009-05-06 17:08:44 +0100140 ich_pata_100_nomwdma1, /* ICH up to UDMA 100 but with no MWDMA1*/
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900141 ich5_sata,
142 ich6_sata,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900143 ich6m_sata,
144 ich8_sata,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900145 ich8_2port_sata,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900146 ich8m_apple_sata, /* locks up on second port enable */
147 tolapai_sata,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900148 piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
149};
150
Tejun Heod33f58b2006-03-01 01:25:39 +0900151struct piix_map_db {
152 const u32 mask;
Jeff Garzik73291a12006-07-11 13:11:17 -0400153 const u16 port_enable;
Tejun Heod33f58b2006-03-01 01:25:39 +0900154 const int map[][4];
155};
156
Tejun Heod96715c2006-06-29 01:58:28 +0900157struct piix_host_priv {
158 const int *map;
Tejun Heo2852bcf2009-01-02 12:04:48 +0900159 u32 saved_iocfg;
Tejun Heoc7290722008-01-18 18:36:30 +0900160 void __iomem *sidpr;
Tejun Heod96715c2006-06-29 01:58:28 +0900161};
162
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400163static int piix_init_one(struct pci_dev *pdev,
164 const struct pci_device_id *ent);
Tejun Heo2852bcf2009-01-02 12:04:48 +0900165static void piix_remove_one(struct pci_dev *pdev);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900166static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400167static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
168static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
169static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
Alan Coxeb4a2c72007-04-11 00:04:20 +0100170static int ich_pata_cable_detect(struct ata_port *ap);
Tejun Heo25f98132008-01-07 19:38:53 +0900171static u8 piix_vmw_bmdma_status(struct ata_port *ap);
Tejun Heo82ef04f2008-07-31 17:02:40 +0900172static int piix_sidpr_scr_read(struct ata_link *link,
173 unsigned int reg, u32 *val);
174static int piix_sidpr_scr_write(struct ata_link *link,
175 unsigned int reg, u32 val);
Tejun Heob8b275e2007-07-10 15:55:43 +0900176#ifdef CONFIG_PM
177static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
178static int piix_pci_device_resume(struct pci_dev *pdev);
179#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180
181static unsigned int in_module_init = 1;
182
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500183static const struct pci_device_id piix_pci_tbl[] = {
Aland2cdfc02007-01-10 17:13:38 +0000184 /* Intel PIIX3 for the 430HX etc */
185 { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
Tejun Heo25f98132008-01-07 19:38:53 +0900186 /* VMware ICH4 */
187 { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400188 /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
189 /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
190 { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400191 /* Intel PIIX4 */
192 { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
193 /* Intel PIIX4 */
194 { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
195 /* Intel PIIX */
196 { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
197 /* Intel ICH (i810, i815, i840) UDMA 66*/
198 { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
199 /* Intel ICH0 : UDMA 33*/
200 { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
201 /* Intel ICH2M */
202 { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
203 /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
204 { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
205 /* Intel ICH3M */
206 { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
207 /* Intel ICH3 (E7500/1) UDMA 100 */
208 { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
209 /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
210 { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
211 { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
212 /* Intel ICH5 */
Christian Lamparter2eb829e2007-08-10 13:59:51 -0700213 { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400214 /* C-ICH (i810E2) */
215 { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400216 /* ESB (855GME/875P + 6300ESB) UDMA 100 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400217 { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
218 /* ICH6 (and 6) (i915) UDMA 100 */
219 { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
220 /* ICH7/7-R (i945, i975) UDMA 100*/
Alan Coxc611bed2009-05-06 17:08:44 +0100221 { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
222 { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
Christian Lamparterc1e6f282007-07-03 10:19:20 -0400223 /* ICH8 Mobile PATA Controller */
224 { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225
Alan Cox7654db12009-05-06 17:10:17 +0100226 /* SATA ports */
227
Tejun Heo1d076e52006-03-01 01:25:39 +0900228 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900230 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231 { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900232 /* 6300ESB (ICH5 variant with broken PCS present bits) */
Tejun Heo5e56a372006-11-10 18:08:10 +0900233 { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900234 /* 6300ESB pretending RAID */
Tejun Heo5e56a372006-11-10 18:08:10 +0900235 { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900236 /* 82801FB/FW (ICH6/ICH6W) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237 { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900238 /* 82801FR/FRW (ICH6R/ICH6RW) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900239 { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo5016d7d2008-03-26 15:46:58 +0900240 /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
241 * Attach iff the controller is in IDE mode. */
242 { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900243 PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900244 /* 82801GB/GR/GH (ICH7, identical to ICH6) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900245 { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900246 /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900247 { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800248 /* Enterprise Southbridge 2 (631xESB/632xESB) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900249 { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800250 /* SATA Controller 1 IDE (ICH8) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900251 { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800252 /* SATA Controller 2 IDE (ICH8) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900253 { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900254 /* Mobile SATA Controller IDE (ICH8M), Apple */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900255 { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
Tejun Heo23cf2962008-05-29 22:04:22 +0900256 { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
Tejun Heo487eff62008-07-29 15:06:26 +0900257 { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
Tejun Heo23cf2962008-05-29 22:04:22 +0900258 /* Mobile SATA Controller IDE (ICH8M) */
259 { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800260 /* SATA Controller IDE (ICH9) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900261 { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800262 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900263 { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800264 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900265 { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800266 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900267 { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800268 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900269 { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800270 /* SATA Controller IDE (ICH9M) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900271 { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700272 /* SATA Controller IDE (Tolapai) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900273 { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800274 /* SATA Controller IDE (ICH10) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900275 { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800276 /* SATA Controller IDE (ICH10) */
277 { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
278 /* SATA Controller IDE (ICH10) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900279 { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800280 /* SATA Controller IDE (ICH10) */
281 { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700282 /* SATA Controller IDE (PCH) */
283 { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
284 /* SATA Controller IDE (PCH) */
Seth Heasley0395e612008-08-27 16:40:06 -0700285 { 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
286 /* SATA Controller IDE (PCH) */
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700287 { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
288 /* SATA Controller IDE (PCH) */
Seth Heasley0395e612008-08-27 16:40:06 -0700289 { 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
290 /* SATA Controller IDE (PCH) */
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700291 { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
292 /* SATA Controller IDE (PCH) */
293 { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 { } /* terminate list */
295};
296
297static struct pci_driver piix_pci_driver = {
298 .name = DRV_NAME,
299 .id_table = piix_pci_tbl,
300 .probe = piix_init_one,
Tejun Heo2852bcf2009-01-02 12:04:48 +0900301 .remove = piix_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900302#ifdef CONFIG_PM
Tejun Heob8b275e2007-07-10 15:55:43 +0900303 .suspend = piix_pci_device_suspend,
304 .resume = piix_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900305#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306};
307
Jeff Garzik193515d2005-11-07 00:59:37 -0500308static struct scsi_host_template piix_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900309 ATA_BMDMA_SHT(DRV_NAME),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310};
311
Tejun Heo029cfd62008-03-25 12:22:49 +0900312static struct ata_port_operations piix_pata_ops = {
Alan Cox871af122009-01-05 14:16:39 +0000313 .inherits = &ata_bmdma32_port_ops,
Alan Coxeb4a2c72007-04-11 00:04:20 +0100314 .cable_detect = ata_cable_40wire,
Tejun Heo25f98132008-01-07 19:38:53 +0900315 .set_piomode = piix_set_piomode,
316 .set_dmamode = piix_set_dmamode,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900317 .prereset = piix_pata_prereset,
Tejun Heo029cfd62008-03-25 12:22:49 +0900318};
Tejun Heo25f98132008-01-07 19:38:53 +0900319
Tejun Heo029cfd62008-03-25 12:22:49 +0900320static struct ata_port_operations piix_vmw_ops = {
321 .inherits = &piix_pata_ops,
Tejun Heo25f98132008-01-07 19:38:53 +0900322 .bmdma_status = piix_vmw_bmdma_status,
Tejun Heo25f98132008-01-07 19:38:53 +0900323};
324
Tejun Heo029cfd62008-03-25 12:22:49 +0900325static struct ata_port_operations ich_pata_ops = {
326 .inherits = &piix_pata_ops,
327 .cable_detect = ich_pata_cable_detect,
328 .set_dmamode = ich_set_dmamode,
329};
Tejun Heoc7290722008-01-18 18:36:30 +0900330
Tejun Heo029cfd62008-03-25 12:22:49 +0900331static struct ata_port_operations piix_sata_ops = {
332 .inherits = &ata_bmdma_port_ops,
333};
Tejun Heoc7290722008-01-18 18:36:30 +0900334
Tejun Heo029cfd62008-03-25 12:22:49 +0900335static struct ata_port_operations piix_sidpr_sata_ops = {
336 .inherits = &piix_sata_ops,
Tejun Heo57c9efd2008-04-07 22:47:19 +0900337 .hardreset = sata_std_hardreset,
Tejun Heoc7290722008-01-18 18:36:30 +0900338 .scr_read = piix_sidpr_scr_read,
339 .scr_write = piix_sidpr_scr_write,
Tejun Heoc7290722008-01-18 18:36:30 +0900340};
341
Tejun Heod96715c2006-06-29 01:58:28 +0900342static const struct piix_map_db ich5_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900343 .mask = 0x7,
Jeff Garzikea35d292006-07-11 11:48:50 -0400344 .port_enable = 0x3,
Tejun Heod33f58b2006-03-01 01:25:39 +0900345 .map = {
346 /* PM PS SM SS MAP */
347 { P0, NA, P1, NA }, /* 000b */
348 { P1, NA, P0, NA }, /* 001b */
349 { RV, RV, RV, RV },
350 { RV, RV, RV, RV },
351 { P0, P1, IDE, IDE }, /* 100b */
352 { P1, P0, IDE, IDE }, /* 101b */
353 { IDE, IDE, P0, P1 }, /* 110b */
354 { IDE, IDE, P1, P0 }, /* 111b */
355 },
356};
357
Tejun Heod96715c2006-06-29 01:58:28 +0900358static const struct piix_map_db ich6_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900359 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400360 .port_enable = 0xf,
Tejun Heod33f58b2006-03-01 01:25:39 +0900361 .map = {
362 /* PM PS SM SS MAP */
Tejun Heo79ea24e2006-03-31 20:01:50 +0900363 { P0, P2, P1, P3 }, /* 00b */
Tejun Heod33f58b2006-03-01 01:25:39 +0900364 { IDE, IDE, P1, P3 }, /* 01b */
365 { P0, P2, IDE, IDE }, /* 10b */
366 { RV, RV, RV, RV },
367 },
368};
369
Tejun Heod96715c2006-06-29 01:58:28 +0900370static const struct piix_map_db ich6m_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900371 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400372 .port_enable = 0x5,
Tejun Heo67083742006-09-11 06:29:03 +0900373
374 /* Map 01b isn't specified in the doc but some notebooks use
Tejun Heoc6446a42006-10-09 13:23:58 +0900375 * it anyway. MAP 01b have been spotted on both ICH6M and
376 * ICH7M.
Tejun Heo67083742006-09-11 06:29:03 +0900377 */
378 .map = {
379 /* PM PS SM SS MAP */
Tejun Heoe04b3b92007-07-10 17:58:21 +0900380 { P0, P2, NA, NA }, /* 00b */
Tejun Heo67083742006-09-11 06:29:03 +0900381 { IDE, IDE, P1, P3 }, /* 01b */
382 { P0, P2, IDE, IDE }, /* 10b */
383 { RV, RV, RV, RV },
384 },
385};
386
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400387static const struct piix_map_db ich8_map_db = {
388 .mask = 0x3,
Tejun Heoa0ce9ac2007-11-19 12:06:37 +0900389 .port_enable = 0xf,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400390 .map = {
391 /* PM PS SM SS MAP */
Kristen Carlson Accardi158f30c82006-10-19 13:27:39 -0700392 { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400393 { RV, RV, RV, RV },
Tejun Heoac2b0432007-08-07 02:43:27 +0900394 { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400395 { RV, RV, RV, RV },
396 },
397};
398
Tejun Heo00242ec2007-11-19 11:24:25 +0900399static const struct piix_map_db ich8_2port_map_db = {
Jason Gastone2d352a2007-09-07 17:21:03 -0700400 .mask = 0x3,
401 .port_enable = 0x3,
402 .map = {
403 /* PM PS SM SS MAP */
404 { P0, NA, P1, NA }, /* 00b */
405 { RV, RV, RV, RV }, /* 01b */
406 { RV, RV, RV, RV }, /* 10b */
407 { RV, RV, RV, RV },
408 },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700409};
410
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900411static const struct piix_map_db ich8m_apple_map_db = {
412 .mask = 0x3,
413 .port_enable = 0x1,
414 .map = {
415 /* PM PS SM SS MAP */
416 { P0, NA, NA, NA }, /* 00b */
417 { RV, RV, RV, RV },
418 { P0, P2, IDE, IDE }, /* 10b */
419 { RV, RV, RV, RV },
420 },
421};
422
Tejun Heo00242ec2007-11-19 11:24:25 +0900423static const struct piix_map_db tolapai_map_db = {
Jason Gaston8f73a682007-10-11 16:05:15 -0700424 .mask = 0x3,
425 .port_enable = 0x3,
426 .map = {
427 /* PM PS SM SS MAP */
428 { P0, NA, P1, NA }, /* 00b */
429 { RV, RV, RV, RV }, /* 01b */
430 { RV, RV, RV, RV }, /* 10b */
431 { RV, RV, RV, RV },
432 },
433};
434
Tejun Heod96715c2006-06-29 01:58:28 +0900435static const struct piix_map_db *piix_map_db_table[] = {
436 [ich5_sata] = &ich5_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900437 [ich6_sata] = &ich6_map_db,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900438 [ich6m_sata] = &ich6m_map_db,
439 [ich8_sata] = &ich8_map_db,
Tejun Heo00242ec2007-11-19 11:24:25 +0900440 [ich8_2port_sata] = &ich8_2port_map_db,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900441 [ich8m_apple_sata] = &ich8m_apple_map_db,
442 [tolapai_sata] = &tolapai_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900443};
444
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445static struct ata_port_info piix_port_info[] = {
Tejun Heo00242ec2007-11-19 11:24:25 +0900446 [piix_pata_mwdma] = /* PIIX3 MWDMA only */
447 {
Tejun Heo00242ec2007-11-19 11:24:25 +0900448 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100449 .pio_mask = ATA_PIO4,
450 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
Tejun Heo00242ec2007-11-19 11:24:25 +0900451 .port_ops = &piix_pata_ops,
452 },
453
Jeff Garzikec300d92007-09-01 07:17:36 -0400454 [piix_pata_33] = /* PIIX4 at 33MHz */
Tejun Heo1d076e52006-03-01 01:25:39 +0900455 {
Tejun Heob3362f82006-11-10 18:08:10 +0900456 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100457 .pio_mask = ATA_PIO4,
458 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
459 .udma_mask = ATA_UDMA2,
Tejun Heo1d076e52006-03-01 01:25:39 +0900460 .port_ops = &piix_pata_ops,
461 },
462
Jeff Garzikec300d92007-09-01 07:17:36 -0400463 [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464 {
Tejun Heob3362f82006-11-10 18:08:10 +0900465 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100466 .pio_mask = ATA_PIO4,
467 .mwdma_mask = ATA_MWDMA12_ONLY, /* Check: maybe MWDMA0 is ok */
468 .udma_mask = ATA_UDMA2,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400469 .port_ops = &ich_pata_ops,
470 },
Jeff Garzikec300d92007-09-01 07:17:36 -0400471
472 [ich_pata_66] = /* ICH controllers up to 66MHz */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400473 {
Tejun Heob3362f82006-11-10 18:08:10 +0900474 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100475 .pio_mask = ATA_PIO4,
476 .mwdma_mask = ATA_MWDMA12_ONLY, /* MWDMA0 is broken on chip */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400477 .udma_mask = ATA_UDMA4,
478 .port_ops = &ich_pata_ops,
479 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400480
Jeff Garzikec300d92007-09-01 07:17:36 -0400481 [ich_pata_100] =
Jeff Garzik669a5db2006-08-29 18:12:40 -0400482 {
Tejun Heob3362f82006-11-10 18:08:10 +0900483 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100484 .pio_mask = ATA_PIO4,
485 .mwdma_mask = ATA_MWDMA12_ONLY,
486 .udma_mask = ATA_UDMA5,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400487 .port_ops = &ich_pata_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 },
489
Alan Coxc611bed2009-05-06 17:08:44 +0100490 [ich_pata_100_nomwdma1] =
491 {
492 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
493 .pio_mask = ATA_PIO4,
494 .mwdma_mask = ATA_MWDMA2_ONLY,
495 .udma_mask = ATA_UDMA5,
496 .port_ops = &ich_pata_ops,
497 },
498
Jeff Garzikec300d92007-09-01 07:17:36 -0400499 [ich5_sata] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 {
Tejun Heo228c1592006-11-10 18:08:10 +0900501 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100502 .pio_mask = ATA_PIO4,
503 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400504 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505 .port_ops = &piix_sata_ops,
506 },
507
Jeff Garzikec300d92007-09-01 07:17:36 -0400508 [ich6_sata] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 {
Tejun Heo723159c2008-01-04 18:42:20 +0900510 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100511 .pio_mask = ATA_PIO4,
512 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400513 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514 .port_ops = &piix_sata_ops,
515 },
516
Tejun Heo9c0bf672008-03-26 16:00:58 +0900517 [ich6m_sata] =
Jason Gastonc368ca42005-04-16 15:24:44 -0700518 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900519 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100520 .pio_mask = ATA_PIO4,
521 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400522 .udma_mask = ATA_UDMA6,
Jason Gastonc368ca42005-04-16 15:24:44 -0700523 .port_ops = &piix_sata_ops,
524 },
Tejun Heo1d076e52006-03-01 01:25:39 +0900525
Tejun Heo9c0bf672008-03-26 16:00:58 +0900526 [ich8_sata] =
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400527 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900528 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100529 .pio_mask = ATA_PIO4,
530 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400531 .udma_mask = ATA_UDMA6,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400532 .port_ops = &piix_sata_ops,
533 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400534
Tejun Heo00242ec2007-11-19 11:24:25 +0900535 [ich8_2port_sata] =
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700536 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900537 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100538 .pio_mask = ATA_PIO4,
539 .mwdma_mask = ATA_MWDMA2,
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700540 .udma_mask = ATA_UDMA6,
541 .port_ops = &piix_sata_ops,
542 },
Jason Gaston8f73a682007-10-11 16:05:15 -0700543
Tejun Heo9c0bf672008-03-26 16:00:58 +0900544 [tolapai_sata] =
Jason Gaston8f73a682007-10-11 16:05:15 -0700545 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900546 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100547 .pio_mask = ATA_PIO4,
548 .mwdma_mask = ATA_MWDMA2,
Jason Gaston8f73a682007-10-11 16:05:15 -0700549 .udma_mask = ATA_UDMA6,
550 .port_ops = &piix_sata_ops,
551 },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900552
Tejun Heo9c0bf672008-03-26 16:00:58 +0900553 [ich8m_apple_sata] =
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900554 {
Tejun Heo23cf2962008-05-29 22:04:22 +0900555 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100556 .pio_mask = ATA_PIO4,
557 .mwdma_mask = ATA_MWDMA2,
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900558 .udma_mask = ATA_UDMA6,
559 .port_ops = &piix_sata_ops,
560 },
561
Tejun Heo25f98132008-01-07 19:38:53 +0900562 [piix_pata_vmw] =
563 {
Tejun Heo25f98132008-01-07 19:38:53 +0900564 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100565 .pio_mask = ATA_PIO4,
566 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
567 .udma_mask = ATA_UDMA2,
Tejun Heo25f98132008-01-07 19:38:53 +0900568 .port_ops = &piix_vmw_ops,
569 },
570
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571};
572
573static struct pci_bits piix_enable_bits[] = {
574 { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
575 { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
576};
577
578MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
579MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
580MODULE_LICENSE("GPL");
581MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
582MODULE_VERSION(DRV_VERSION);
583
Alan Coxfc085152006-10-10 14:28:11 -0700584struct ich_laptop {
585 u16 device;
586 u16 subvendor;
587 u16 subdevice;
588};
589
590/*
591 * List of laptops that use short cables rather than 80 wire
592 */
593
594static const struct ich_laptop ich_laptop[] = {
595 /* devid, subvendor, subdev */
596 { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
Alan Cox2655e2c2007-11-05 22:51:09 +0000597 { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
J Jbabfb682007-01-09 02:26:30 +0900598 { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
Steve Conklin60347342009-07-16 16:27:56 -0500599 { 0x27DF, 0x1028, 0x02b0 }, /* ICH7 on unknown Dell */
Robin H\. Johnson12340102007-03-28 18:02:07 -0700600 { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
Jeff Garzik54174db2007-09-29 04:01:43 -0400601 { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
Steve Conklin760cdb72009-07-16 16:31:10 -0500602 { 0x27DF, 0x103C, 0x361a }, /* ICH7 on unkown HP */
Herton Ronaldo Krzesinskid09addf2008-09-17 14:29:05 -0300603 { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
Steve Conklin60347342009-07-16 16:27:56 -0500604 { 0x27DF, 0x152D, 0x0778 }, /* ICH7 on unknown Intel */
Tejun Heob33620f2007-05-22 11:34:22 +0200605 { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
Colin Ian Kinge1fefea2008-06-03 18:59:02 +0200606 { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
607 { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
Dan McGee01ce2602008-04-20 22:03:27 -0500608 { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
Alan Cox124a6ee2009-05-06 17:09:41 +0100609 { 0x27df, 0x104d, 0x900e }, /* ICH7 on Sony TZ-90 */
Alan Coxfc085152006-10-10 14:28:11 -0700610 /* end marker */
611 { 0, }
612};
613
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614/**
Alan Coxeb4a2c72007-04-11 00:04:20 +0100615 * ich_pata_cable_detect - Probe host controller cable detect info
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616 * @ap: Port for which cable detect info is desired
617 *
618 * Read 80c cable indicator from ATA PCI device's PCI config
619 * register. This register is normally set by firmware (BIOS).
620 *
621 * LOCKING:
622 * None (inherited from caller).
623 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400624
Alan Coxeb4a2c72007-04-11 00:04:20 +0100625static int ich_pata_cable_detect(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626{
Jeff Garzikcca39742006-08-24 03:19:22 -0400627 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Tejun Heo2852bcf2009-01-02 12:04:48 +0900628 struct piix_host_priv *hpriv = ap->host->private_data;
Alan Coxfc085152006-10-10 14:28:11 -0700629 const struct ich_laptop *lap = &ich_laptop[0];
Tejun Heo2852bcf2009-01-02 12:04:48 +0900630 u8 mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631
Alan Coxfc085152006-10-10 14:28:11 -0700632 /* Check for specials - Acer Aspire 5602WLMi */
633 while (lap->device) {
634 if (lap->device == pdev->device &&
635 lap->subvendor == pdev->subsystem_vendor &&
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400636 lap->subdevice == pdev->subsystem_device)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100637 return ATA_CBL_PATA40_SHORT;
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400638
Alan Coxfc085152006-10-10 14:28:11 -0700639 lap++;
640 }
641
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 /* check BIOS cable detect results */
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900643 mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
Tejun Heo2852bcf2009-01-02 12:04:48 +0900644 if ((hpriv->saved_iocfg & mask) == 0)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100645 return ATA_CBL_PATA40;
646 return ATA_CBL_PATA80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647}
648
649/**
Tejun Heoccc46722006-05-31 18:28:14 +0900650 * piix_pata_prereset - prereset for PATA host controller
Tejun Heocc0680a2007-08-06 18:36:23 +0900651 * @link: Target link
Tejun Heod4b2bab2007-02-02 16:50:52 +0900652 * @deadline: deadline jiffies for the operation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 * LOCKING:
655 * None (inherited from caller).
656 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900657static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658{
Tejun Heocc0680a2007-08-06 18:36:23 +0900659 struct ata_port *ap = link->ap;
Jeff Garzikcca39742006-08-24 03:19:22 -0400660 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661
Alan Coxc9619222006-09-26 17:53:38 +0100662 if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
663 return -ENOENT;
Tejun Heo9363c382008-04-07 22:47:16 +0900664 return ata_sff_prereset(link, deadline);
Tejun Heoccc46722006-05-31 18:28:14 +0900665}
666
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667/**
668 * piix_set_piomode - Initialize host controller PATA PIO timings
669 * @ap: Port whose timings we are configuring
670 * @adev: um
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 *
672 * Set PIO mode for device, in host controller PCI config space.
673 *
674 * LOCKING:
675 * None (inherited from caller).
676 */
677
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400678static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679{
680 unsigned int pio = adev->pio_mode - XFER_PIO_0;
Jeff Garzikcca39742006-08-24 03:19:22 -0400681 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 unsigned int is_slave = (adev->devno != 0);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900683 unsigned int master_port= ap->port_no ? 0x42 : 0x40;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 unsigned int slave_port = 0x44;
685 u16 master_data;
686 u8 slave_data;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400687 u8 udma_enable;
688 int control = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400689
Jeff Garzik669a5db2006-08-29 18:12:40 -0400690 /*
691 * See Intel Document 298600-004 for the timing programing rules
692 * for ICH controllers.
693 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694
695 static const /* ISP RTC */
696 u8 timings[][2] = { { 0, 0 },
697 { 0, 0 },
698 { 1, 0 },
699 { 2, 1 },
700 { 2, 3 }, };
701
Jeff Garzik669a5db2006-08-29 18:12:40 -0400702 if (pio >= 2)
703 control |= 1; /* TIME1 enable */
704 if (ata_pio_need_iordy(adev))
705 control |= 2; /* IE enable */
706
Jeff Garzik85cd7252006-08-31 00:03:49 -0400707 /* Intel specifies that the PPE functionality is for disk only */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400708 if (adev->class == ATA_DEV_ATA)
709 control |= 4; /* PPE enable */
710
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200711 /* PIO configuration clears DTE unconditionally. It will be
712 * programmed in set_dmamode which is guaranteed to be called
713 * after set_piomode if any DMA mode is available.
714 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715 pci_read_config_word(dev, master_port, &master_data);
716 if (is_slave) {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200717 /* clear TIME1|IE1|PPE1|DTE1 */
718 master_data &= 0xff0f;
Joe Perches1967b7f2008-02-03 17:08:11 +0200719 /* Enable SITRE (separate slave timing register) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720 master_data |= 0x4000;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400721 /* enable PPE1, IE1 and TIME1 as needed */
722 master_data |= (control << 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 pci_read_config_byte(dev, slave_port, &slave_data);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900724 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400725 /* Load the timing nibble for this slave */
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200726 slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
727 << (ap->port_no ? 4 : 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 } else {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200729 /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
730 master_data &= 0xccf0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400731 /* Enable PPE, IE and TIME as appropriate */
732 master_data |= control;
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200733 /* load ISP and RCT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 master_data |=
735 (timings[pio][0] << 12) |
736 (timings[pio][1] << 8);
737 }
738 pci_write_config_word(dev, master_port, master_data);
739 if (is_slave)
740 pci_write_config_byte(dev, slave_port, slave_data);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400741
742 /* Ensure the UDMA bit is off - it will be turned back on if
743 UDMA is selected */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400744
Jeff Garzik669a5db2006-08-29 18:12:40 -0400745 if (ap->udma_mask) {
746 pci_read_config_byte(dev, 0x48, &udma_enable);
747 udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
748 pci_write_config_byte(dev, 0x48, udma_enable);
749 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750}
751
752/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400753 * do_pata_set_dmamode - Initialize host controller PATA PIO timings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 * @ap: Port whose timings we are configuring
Jeff Garzik669a5db2006-08-29 18:12:40 -0400755 * @adev: Drive in question
Hennec32a8fd2006-09-25 22:00:46 +0200756 * @isich: set if the chip is an ICH device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 *
758 * Set UDMA mode for device, in host controller PCI config space.
759 *
760 * LOCKING:
761 * None (inherited from caller).
762 */
763
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400764static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765{
Jeff Garzikcca39742006-08-24 03:19:22 -0400766 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400767 u8 master_port = ap->port_no ? 0x42 : 0x40;
768 u16 master_data;
769 u8 speed = adev->dma_mode;
770 int devid = adev->devno + 2 * ap->port_no;
Andrew Mortondedf61d2007-01-10 17:20:34 -0800771 u8 udma_enable = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400772
Jeff Garzik669a5db2006-08-29 18:12:40 -0400773 static const /* ISP RTC */
774 u8 timings[][2] = { { 0, 0 },
775 { 0, 0 },
776 { 1, 0 },
777 { 2, 1 },
778 { 2, 3 }, };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779
Jeff Garzik669a5db2006-08-29 18:12:40 -0400780 pci_read_config_word(dev, master_port, &master_data);
Aland2cdfc02007-01-10 17:13:38 +0000781 if (ap->udma_mask)
782 pci_read_config_byte(dev, 0x48, &udma_enable);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783
784 if (speed >= XFER_UDMA_0) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400785 unsigned int udma = adev->dma_mode - XFER_UDMA_0;
786 u16 udma_timing;
787 u16 ideconf;
788 int u_clock, u_speed;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400789
Jeff Garzik669a5db2006-08-29 18:12:40 -0400790 /*
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400791 * UDMA is handled by a combination of clock switching and
Jeff Garzik85cd7252006-08-31 00:03:49 -0400792 * selection of dividers
793 *
Jeff Garzik669a5db2006-08-29 18:12:40 -0400794 * Handy rule: Odd modes are UDMATIMx 01, even are 02
Jeff Garzik85cd7252006-08-31 00:03:49 -0400795 * except UDMA0 which is 00
Jeff Garzik669a5db2006-08-29 18:12:40 -0400796 */
797 u_speed = min(2 - (udma & 1), udma);
798 if (udma == 5)
799 u_clock = 0x1000; /* 100Mhz */
800 else if (udma > 2)
801 u_clock = 1; /* 66Mhz */
802 else
803 u_clock = 0; /* 33Mhz */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400804
Jeff Garzik669a5db2006-08-29 18:12:40 -0400805 udma_enable |= (1 << devid);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400806
Jeff Garzik669a5db2006-08-29 18:12:40 -0400807 /* Load the CT/RP selection */
808 pci_read_config_word(dev, 0x4A, &udma_timing);
809 udma_timing &= ~(3 << (4 * devid));
810 udma_timing |= u_speed << (4 * devid);
811 pci_write_config_word(dev, 0x4A, udma_timing);
812
Jeff Garzik85cd7252006-08-31 00:03:49 -0400813 if (isich) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400814 /* Select a 33/66/100Mhz clock */
815 pci_read_config_word(dev, 0x54, &ideconf);
816 ideconf &= ~(0x1001 << devid);
817 ideconf |= u_clock << devid;
818 /* For ICH or later we should set bit 10 for better
819 performance (WR_PingPong_En) */
820 pci_write_config_word(dev, 0x54, ideconf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 } else {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400823 /*
824 * MWDMA is driven by the PIO timings. We must also enable
825 * IORDY unconditionally along with TIME1. PPE has already
826 * been set when the PIO timing was set.
827 */
828 unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
829 unsigned int control;
830 u8 slave_data;
831 const unsigned int needed_pio[3] = {
832 XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
833 };
834 int pio = needed_pio[mwdma] - XFER_PIO_0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400835
Jeff Garzik669a5db2006-08-29 18:12:40 -0400836 control = 3; /* IORDY|TIME1 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400837
Jeff Garzik669a5db2006-08-29 18:12:40 -0400838 /* If the drive MWDMA is faster than it can do PIO then
839 we must force PIO into PIO0 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400840
Jeff Garzik669a5db2006-08-29 18:12:40 -0400841 if (adev->pio_mode < needed_pio[mwdma])
842 /* Enable DMA timing only */
843 control |= 8; /* PIO cycles in PIO0 */
844
845 if (adev->devno) { /* Slave */
846 master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
847 master_data |= control << 4;
848 pci_read_config_byte(dev, 0x44, &slave_data);
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200849 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400850 /* Load the matching timing */
851 slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
852 pci_write_config_byte(dev, 0x44, slave_data);
853 } else { /* Master */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400854 master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
Jeff Garzik669a5db2006-08-29 18:12:40 -0400855 and master timing bits */
856 master_data |= control;
857 master_data |=
858 (timings[pio][0] << 12) |
859 (timings[pio][1] << 8);
860 }
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200861
862 if (ap->udma_mask) {
863 udma_enable &= ~(1 << devid);
864 pci_write_config_word(dev, master_port, master_data);
865 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866 }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400867 /* Don't scribble on 0x48 if the controller does not support UDMA */
868 if (ap->udma_mask)
869 pci_write_config_byte(dev, 0x48, udma_enable);
870}
871
872/**
873 * piix_set_dmamode - Initialize host controller PATA DMA timings
874 * @ap: Port whose timings we are configuring
875 * @adev: um
876 *
877 * Set MW/UDMA mode for device, in host controller PCI config space.
878 *
879 * LOCKING:
880 * None (inherited from caller).
881 */
882
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400883static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400884{
885 do_pata_set_dmamode(ap, adev, 0);
886}
887
888/**
889 * ich_set_dmamode - Initialize host controller PATA DMA timings
890 * @ap: Port whose timings we are configuring
891 * @adev: um
892 *
893 * Set MW/UDMA mode for device, in host controller PCI config space.
894 *
895 * LOCKING:
896 * None (inherited from caller).
897 */
898
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400899static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400900{
901 do_pata_set_dmamode(ap, adev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902}
903
Tejun Heoc7290722008-01-18 18:36:30 +0900904/*
905 * Serial ATA Index/Data Pair Superset Registers access
906 *
907 * Beginning from ICH8, there's a sane way to access SCRs using index
Tejun Heobe77e432008-07-31 17:02:44 +0900908 * and data register pair located at BAR5 which means that we have
909 * separate SCRs for master and slave. This is handled using libata
910 * slave_link facility.
Tejun Heoc7290722008-01-18 18:36:30 +0900911 */
912static const int piix_sidx_map[] = {
913 [SCR_STATUS] = 0,
914 [SCR_ERROR] = 2,
915 [SCR_CONTROL] = 1,
916};
917
Tejun Heobe77e432008-07-31 17:02:44 +0900918static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
Tejun Heoc7290722008-01-18 18:36:30 +0900919{
Tejun Heobe77e432008-07-31 17:02:44 +0900920 struct ata_port *ap = link->ap;
Tejun Heoc7290722008-01-18 18:36:30 +0900921 struct piix_host_priv *hpriv = ap->host->private_data;
922
Tejun Heobe77e432008-07-31 17:02:44 +0900923 iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
Tejun Heoc7290722008-01-18 18:36:30 +0900924 hpriv->sidpr + PIIX_SIDPR_IDX);
925}
926
Tejun Heo82ef04f2008-07-31 17:02:40 +0900927static int piix_sidpr_scr_read(struct ata_link *link,
928 unsigned int reg, u32 *val)
Tejun Heoc7290722008-01-18 18:36:30 +0900929{
Tejun Heobe77e432008-07-31 17:02:44 +0900930 struct piix_host_priv *hpriv = link->ap->host->private_data;
Tejun Heoc7290722008-01-18 18:36:30 +0900931
932 if (reg >= ARRAY_SIZE(piix_sidx_map))
933 return -EINVAL;
934
Tejun Heobe77e432008-07-31 17:02:44 +0900935 piix_sidpr_sel(link, reg);
936 *val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
Tejun Heoc7290722008-01-18 18:36:30 +0900937 return 0;
938}
939
Tejun Heo82ef04f2008-07-31 17:02:40 +0900940static int piix_sidpr_scr_write(struct ata_link *link,
941 unsigned int reg, u32 val)
Tejun Heoc7290722008-01-18 18:36:30 +0900942{
Tejun Heobe77e432008-07-31 17:02:44 +0900943 struct piix_host_priv *hpriv = link->ap->host->private_data;
Tejun Heo82ef04f2008-07-31 17:02:40 +0900944
Tejun Heoc7290722008-01-18 18:36:30 +0900945 if (reg >= ARRAY_SIZE(piix_sidx_map))
946 return -EINVAL;
947
Tejun Heobe77e432008-07-31 17:02:44 +0900948 piix_sidpr_sel(link, reg);
949 iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
Tejun Heoc7290722008-01-18 18:36:30 +0900950 return 0;
951}
952
Tejun Heob8b275e2007-07-10 15:55:43 +0900953#ifdef CONFIG_PM
Tejun Heo8c3832e2007-07-27 14:53:28 +0900954static int piix_broken_suspend(void)
955{
Jeff Garzik18552562007-10-03 15:15:40 -0400956 static const struct dmi_system_id sysids[] = {
Tejun Heo8c3832e2007-07-27 14:53:28 +0900957 {
Tejun Heo4c74d4e2007-09-30 01:11:20 -0700958 .ident = "TECRA M3",
959 .matches = {
960 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
961 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
962 },
963 },
964 {
Peter Schwenke04d86d62007-11-30 15:28:29 +0900965 .ident = "TECRA M3",
966 .matches = {
967 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
968 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
969 },
970 },
971 {
Peter Schwenked1aa6902007-12-05 10:39:49 +0900972 .ident = "TECRA M4",
973 .matches = {
974 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
975 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
976 },
977 },
978 {
Tejun Heo040dee52008-06-13 18:05:02 +0900979 .ident = "TECRA M4",
980 .matches = {
981 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
982 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
983 },
984 },
985 {
Tejun Heo8c3832e2007-07-27 14:53:28 +0900986 .ident = "TECRA M5",
987 .matches = {
988 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
989 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
990 },
Tejun Heob8b275e2007-07-10 15:55:43 +0900991 },
Tejun Heo8c3832e2007-07-27 14:53:28 +0900992 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +1000993 .ident = "TECRA M6",
994 .matches = {
995 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
996 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
997 },
998 },
999 {
Tejun Heo5c08ea02007-08-14 19:56:04 +09001000 .ident = "TECRA M7",
1001 .matches = {
1002 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1003 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
1004 },
1005 },
1006 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001007 .ident = "TECRA A8",
1008 .matches = {
1009 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1010 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
1011 },
1012 },
1013 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +10001014 .ident = "Satellite R20",
1015 .matches = {
1016 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1017 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
1018 },
1019 },
1020 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001021 .ident = "Satellite R25",
1022 .matches = {
1023 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1024 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
1025 },
1026 },
1027 {
Tejun Heo3cc0b9d2007-08-25 08:31:02 +09001028 .ident = "Satellite U200",
1029 .matches = {
1030 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1031 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
1032 },
1033 },
1034 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001035 .ident = "Satellite U200",
1036 .matches = {
1037 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1038 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
1039 },
1040 },
1041 {
Yann Chachkoff62320e22007-11-07 12:02:27 +09001042 .ident = "Satellite Pro U200",
1043 .matches = {
1044 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1045 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
1046 },
1047 },
1048 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001049 .ident = "Satellite U205",
1050 .matches = {
1051 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1052 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
1053 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001054 },
Tejun Heo8c3832e2007-07-27 14:53:28 +09001055 {
Tejun Heode753e52007-11-12 17:56:24 +09001056 .ident = "SATELLITE U205",
1057 .matches = {
1058 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1059 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
1060 },
1061 },
1062 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001063 .ident = "Portege M500",
1064 .matches = {
1065 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1066 DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
1067 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001068 },
Tejun Heoc3f93b82009-03-31 10:44:34 +09001069 {
1070 .ident = "VGN-BX297XP",
1071 .matches = {
1072 DMI_MATCH(DMI_SYS_VENDOR, "Sony Corporation"),
1073 DMI_MATCH(DMI_PRODUCT_NAME, "VGN-BX297XP"),
1074 },
1075 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001076
1077 { } /* terminate list */
Tejun Heo8c3832e2007-07-27 14:53:28 +09001078 };
Tejun Heo7abe79c2007-07-27 14:55:07 +09001079 static const char *oemstrs[] = {
1080 "Tecra M3,",
1081 };
1082 int i;
Tejun Heo8c3832e2007-07-27 14:53:28 +09001083
1084 if (dmi_check_system(sysids))
1085 return 1;
1086
Tejun Heo7abe79c2007-07-27 14:55:07 +09001087 for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
1088 if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
1089 return 1;
1090
Tejun Heo1eedb4a2008-11-29 22:37:21 +09001091 /* TECRA M4 sometimes forgets its identify and reports bogus
1092 * DMI information. As the bogus information is a bit
1093 * generic, match as many entries as possible. This manual
1094 * matching is necessary because dmi_system_id.matches is
1095 * limited to four entries.
1096 */
Jiri Slaby3c387732008-12-10 14:07:22 +01001097 if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
1098 dmi_match(DMI_PRODUCT_NAME, "000000") &&
1099 dmi_match(DMI_PRODUCT_VERSION, "000000") &&
1100 dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
1101 dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
1102 dmi_match(DMI_BOARD_NAME, "Portable PC") &&
1103 dmi_match(DMI_BOARD_VERSION, "Version A0"))
Tejun Heo1eedb4a2008-11-29 22:37:21 +09001104 return 1;
1105
Tejun Heo8c3832e2007-07-27 14:53:28 +09001106 return 0;
1107}
Tejun Heob8b275e2007-07-10 15:55:43 +09001108
1109static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1110{
1111 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1112 unsigned long flags;
1113 int rc = 0;
1114
1115 rc = ata_host_suspend(host, mesg);
1116 if (rc)
1117 return rc;
1118
1119 /* Some braindamaged ACPI suspend implementations expect the
1120 * controller to be awake on entry; otherwise, it burns cpu
1121 * cycles and power trying to do something to the sleeping
1122 * beauty.
1123 */
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01001124 if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
Tejun Heob8b275e2007-07-10 15:55:43 +09001125 pci_save_state(pdev);
1126
1127 /* mark its power state as "unknown", since we don't
1128 * know if e.g. the BIOS will change its device state
1129 * when we suspend.
1130 */
1131 if (pdev->current_state == PCI_D0)
1132 pdev->current_state = PCI_UNKNOWN;
1133
1134 /* tell resume that it's waking up from broken suspend */
1135 spin_lock_irqsave(&host->lock, flags);
1136 host->flags |= PIIX_HOST_BROKEN_SUSPEND;
1137 spin_unlock_irqrestore(&host->lock, flags);
1138 } else
1139 ata_pci_device_do_suspend(pdev, mesg);
1140
1141 return 0;
1142}
1143
1144static int piix_pci_device_resume(struct pci_dev *pdev)
1145{
1146 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1147 unsigned long flags;
1148 int rc;
1149
1150 if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
1151 spin_lock_irqsave(&host->lock, flags);
1152 host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
1153 spin_unlock_irqrestore(&host->lock, flags);
1154
1155 pci_set_power_state(pdev, PCI_D0);
1156 pci_restore_state(pdev);
1157
1158 /* PCI device wasn't disabled during suspend. Use
Tejun Heo0b62e132007-07-27 14:43:35 +09001159 * pci_reenable_device() to avoid affecting the enable
1160 * count.
Tejun Heob8b275e2007-07-10 15:55:43 +09001161 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001162 rc = pci_reenable_device(pdev);
Tejun Heob8b275e2007-07-10 15:55:43 +09001163 if (rc)
1164 dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
1165 "device after resume (%d)\n", rc);
1166 } else
1167 rc = ata_pci_device_do_resume(pdev);
1168
1169 if (rc == 0)
1170 ata_host_resume(host);
1171
1172 return rc;
1173}
1174#endif
1175
Tejun Heo25f98132008-01-07 19:38:53 +09001176static u8 piix_vmw_bmdma_status(struct ata_port *ap)
1177{
1178 return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
1179}
1180
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181#define AHCI_PCI_BAR 5
1182#define AHCI_GLOBAL_CTL 0x04
1183#define AHCI_ENABLE (1 << 31)
1184static int piix_disable_ahci(struct pci_dev *pdev)
1185{
Jeff Garzikea6ba102005-08-30 05:18:18 -04001186 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187 u32 tmp;
1188 int rc = 0;
1189
1190 /* BUG: pci_enable_device has not yet been called. This
1191 * works because this device is usually set up by BIOS.
1192 */
1193
Jeff Garzik374b1872005-08-30 05:42:52 -04001194 if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
1195 !pci_resource_len(pdev, AHCI_PCI_BAR))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196 return 0;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001197
Jeff Garzik374b1872005-08-30 05:42:52 -04001198 mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199 if (!mmio)
1200 return -ENOMEM;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001201
Alan Coxc47a6312007-11-19 14:28:28 +00001202 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203 if (tmp & AHCI_ENABLE) {
1204 tmp &= ~AHCI_ENABLE;
Alan Coxc47a6312007-11-19 14:28:28 +00001205 iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206
Alan Coxc47a6312007-11-19 14:28:28 +00001207 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208 if (tmp & AHCI_ENABLE)
1209 rc = -EIO;
1210 }
Greg Felix7b6dbd62005-07-28 15:54:15 -04001211
Jeff Garzik374b1872005-08-30 05:42:52 -04001212 pci_iounmap(pdev, mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213 return rc;
1214}
1215
1216/**
Alan Coxc621b142005-12-08 19:22:28 +00001217 * piix_check_450nx_errata - Check for problem 450NX setup
Randy Dunlapc893a3a2006-01-28 13:15:32 -05001218 * @ata_dev: the PCI device to check
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001219 *
Alan Coxc621b142005-12-08 19:22:28 +00001220 * Check for the present of 450NX errata #19 and errata #25. If
1221 * they are found return an error code so we can turn off DMA
1222 */
1223
1224static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
1225{
1226 struct pci_dev *pdev = NULL;
1227 u16 cfg;
Alan Coxc621b142005-12-08 19:22:28 +00001228 int no_piix_dma = 0;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001229
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001230 while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
Alan Coxc621b142005-12-08 19:22:28 +00001231 /* Look for 450NX PXB. Check for problem configurations
1232 A PCI quirk checks bit 6 already */
Alan Coxc621b142005-12-08 19:22:28 +00001233 pci_read_config_word(pdev, 0x41, &cfg);
1234 /* Only on the original revision: IDE DMA can hang */
Auke Kok44c10132007-06-08 15:46:36 -07001235 if (pdev->revision == 0x00)
Alan Coxc621b142005-12-08 19:22:28 +00001236 no_piix_dma = 1;
1237 /* On all revisions below 5 PXB bus lock must be disabled for IDE */
Auke Kok44c10132007-06-08 15:46:36 -07001238 else if (cfg & (1<<14) && pdev->revision < 5)
Alan Coxc621b142005-12-08 19:22:28 +00001239 no_piix_dma = 2;
1240 }
Alan Cox31a34fe2006-05-22 22:58:14 +01001241 if (no_piix_dma)
Alan Coxc621b142005-12-08 19:22:28 +00001242 dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
Alan Cox31a34fe2006-05-22 22:58:14 +01001243 if (no_piix_dma == 2)
Alan Coxc621b142005-12-08 19:22:28 +00001244 dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
1245 return no_piix_dma;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001246}
Alan Coxc621b142005-12-08 19:22:28 +00001247
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001248static void __devinit piix_init_pcs(struct ata_host *host,
Jeff Garzikea35d292006-07-11 11:48:50 -04001249 const struct piix_map_db *map_db)
1250{
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001251 struct pci_dev *pdev = to_pci_dev(host->dev);
Jeff Garzikea35d292006-07-11 11:48:50 -04001252 u16 pcs, new_pcs;
1253
1254 pci_read_config_word(pdev, ICH5_PCS, &pcs);
1255
1256 new_pcs = pcs | map_db->port_enable;
1257
1258 if (new_pcs != pcs) {
1259 DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
1260 pci_write_config_word(pdev, ICH5_PCS, new_pcs);
1261 msleep(150);
1262 }
1263}
1264
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001265static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
1266 struct ata_port_info *pinfo,
1267 const struct piix_map_db *map_db)
Tejun Heod33f58b2006-03-01 01:25:39 +09001268{
Al Virob4482a42007-10-14 19:35:40 +01001269 const int *map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001270 int i, invalid_map = 0;
1271 u8 map_value;
1272
1273 pci_read_config_byte(pdev, ICH5_PMR, &map_value);
1274
1275 map = map_db->map[map_value & map_db->mask];
1276
1277 dev_printk(KERN_INFO, &pdev->dev, "MAP [");
1278 for (i = 0; i < 4; i++) {
1279 switch (map[i]) {
1280 case RV:
1281 invalid_map = 1;
1282 printk(" XX");
1283 break;
1284
1285 case NA:
1286 printk(" --");
1287 break;
1288
1289 case IDE:
1290 WARN_ON((i & 1) || map[i + 1] != IDE);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001291 pinfo[i / 2] = piix_port_info[ich_pata_100];
Tejun Heod33f58b2006-03-01 01:25:39 +09001292 i++;
1293 printk(" IDE IDE");
1294 break;
1295
1296 default:
1297 printk(" P%d", map[i]);
1298 if (i & 1)
Jeff Garzikcca39742006-08-24 03:19:22 -04001299 pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
Tejun Heod33f58b2006-03-01 01:25:39 +09001300 break;
1301 }
1302 }
1303 printk(" ]\n");
1304
1305 if (invalid_map)
1306 dev_printk(KERN_ERR, &pdev->dev,
1307 "invalid MAP value %u\n", map_value);
1308
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001309 return map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001310}
1311
Tejun Heoe9c16702009-03-03 13:52:16 +09001312static bool piix_no_sidpr(struct ata_host *host)
1313{
1314 struct pci_dev *pdev = to_pci_dev(host->dev);
1315
1316 /*
1317 * Samsung DB-P70 only has three ATA ports exposed and
1318 * curiously the unconnected first port reports link online
1319 * while not responding to SRST protocol causing excessive
1320 * detection delay.
1321 *
1322 * Unfortunately, the system doesn't carry enough DMI
1323 * information to identify the machine but does have subsystem
1324 * vendor and device set. As it's unclear whether the
1325 * subsystem vendor/device is used only for this specific
1326 * board, the port can't be disabled solely with the
1327 * information; however, turning off SIDPR access works around
1328 * the problem. Turn it off.
1329 *
1330 * This problem is reported in bnc#441240.
1331 *
1332 * https://bugzilla.novell.com/show_bug.cgi?id=441420
1333 */
1334 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2920 &&
1335 pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG &&
1336 pdev->subsystem_device == 0xb049) {
1337 dev_printk(KERN_WARNING, host->dev,
1338 "Samsung DB-P70 detected, disabling SIDPR\n");
1339 return true;
1340 }
1341
1342 return false;
1343}
1344
Tejun Heobe77e432008-07-31 17:02:44 +09001345static int __devinit piix_init_sidpr(struct ata_host *host)
Tejun Heoc7290722008-01-18 18:36:30 +09001346{
1347 struct pci_dev *pdev = to_pci_dev(host->dev);
1348 struct piix_host_priv *hpriv = host->private_data;
Tejun Heobe77e432008-07-31 17:02:44 +09001349 struct ata_link *link0 = &host->ports[0]->link;
Tejun Heocb6716c2008-05-01 10:03:08 +09001350 u32 scontrol;
Tejun Heobe77e432008-07-31 17:02:44 +09001351 int i, rc;
Tejun Heoc7290722008-01-18 18:36:30 +09001352
1353 /* check for availability */
1354 for (i = 0; i < 4; i++)
1355 if (hpriv->map[i] == IDE)
Tejun Heobe77e432008-07-31 17:02:44 +09001356 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001357
Tejun Heoe9c16702009-03-03 13:52:16 +09001358 /* is it blacklisted? */
1359 if (piix_no_sidpr(host))
1360 return 0;
1361
Tejun Heoc7290722008-01-18 18:36:30 +09001362 if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
Tejun Heobe77e432008-07-31 17:02:44 +09001363 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001364
1365 if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
1366 pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
Tejun Heobe77e432008-07-31 17:02:44 +09001367 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001368
1369 if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
Tejun Heobe77e432008-07-31 17:02:44 +09001370 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001371
1372 hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
Tejun Heocb6716c2008-05-01 10:03:08 +09001373
1374 /* SCR access via SIDPR doesn't work on some configurations.
1375 * Give it a test drive by inhibiting power save modes which
1376 * we'll do anyway.
1377 */
Tejun Heobe77e432008-07-31 17:02:44 +09001378 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
Tejun Heocb6716c2008-05-01 10:03:08 +09001379
1380 /* if IPM is already 3, SCR access is probably working. Don't
1381 * un-inhibit power save modes as BIOS might have inhibited
1382 * them for a reason.
1383 */
1384 if ((scontrol & 0xf00) != 0x300) {
1385 scontrol |= 0x300;
Tejun Heobe77e432008-07-31 17:02:44 +09001386 piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
1387 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
Tejun Heocb6716c2008-05-01 10:03:08 +09001388
1389 if ((scontrol & 0xf00) != 0x300) {
1390 dev_printk(KERN_INFO, host->dev, "SCR access via "
1391 "SIDPR is available but doesn't work\n");
Tejun Heobe77e432008-07-31 17:02:44 +09001392 return 0;
Tejun Heocb6716c2008-05-01 10:03:08 +09001393 }
1394 }
1395
Tejun Heobe77e432008-07-31 17:02:44 +09001396 /* okay, SCRs available, set ops and ask libata for slave_link */
1397 for (i = 0; i < 2; i++) {
1398 struct ata_port *ap = host->ports[i];
1399
1400 ap->ops = &piix_sidpr_sata_ops;
1401
1402 if (ap->flags & ATA_FLAG_SLAVE_POSS) {
1403 rc = ata_slave_link_init(ap);
1404 if (rc)
1405 return rc;
1406 }
1407 }
1408
1409 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001410}
1411
Tejun Heo2852bcf2009-01-02 12:04:48 +09001412static void piix_iocfg_bit18_quirk(struct ata_host *host)
Tejun Heo43a98f02007-08-23 10:15:18 +09001413{
Jeff Garzik18552562007-10-03 15:15:40 -04001414 static const struct dmi_system_id sysids[] = {
Tejun Heo43a98f02007-08-23 10:15:18 +09001415 {
1416 /* Clevo M570U sets IOCFG bit 18 if the cdrom
1417 * isn't used to boot the system which
1418 * disables the channel.
1419 */
1420 .ident = "M570U",
1421 .matches = {
1422 DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
1423 DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
1424 },
1425 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001426
1427 { } /* terminate list */
Tejun Heo43a98f02007-08-23 10:15:18 +09001428 };
Tejun Heo2852bcf2009-01-02 12:04:48 +09001429 struct pci_dev *pdev = to_pci_dev(host->dev);
1430 struct piix_host_priv *hpriv = host->private_data;
Tejun Heo43a98f02007-08-23 10:15:18 +09001431
1432 if (!dmi_check_system(sysids))
1433 return;
1434
1435 /* The datasheet says that bit 18 is NOOP but certain systems
1436 * seem to use it to disable a channel. Clear the bit on the
1437 * affected systems.
1438 */
Tejun Heo2852bcf2009-01-02 12:04:48 +09001439 if (hpriv->saved_iocfg & (1 << 18)) {
Tejun Heo43a98f02007-08-23 10:15:18 +09001440 dev_printk(KERN_INFO, &pdev->dev,
1441 "applying IOCFG bit18 quirk\n");
Tejun Heo2852bcf2009-01-02 12:04:48 +09001442 pci_write_config_dword(pdev, PIIX_IOCFG,
1443 hpriv->saved_iocfg & ~(1 << 18));
Tejun Heo43a98f02007-08-23 10:15:18 +09001444 }
1445}
1446
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001447static bool piix_broken_system_poweroff(struct pci_dev *pdev)
1448{
1449 static const struct dmi_system_id broken_systems[] = {
1450 {
1451 .ident = "HP Compaq 2510p",
1452 .matches = {
1453 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1454 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
1455 },
1456 /* PCI slot number of the controller */
1457 .driver_data = (void *)0x1FUL,
1458 },
Ville Syrjala65e31642009-05-19 01:37:44 +03001459 {
1460 .ident = "HP Compaq nc6000",
1461 .matches = {
1462 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1463 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nc6000"),
1464 },
1465 /* PCI slot number of the controller */
1466 .driver_data = (void *)0x1FUL,
1467 },
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001468
1469 { } /* terminate list */
1470 };
1471 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1472
1473 if (dmi) {
1474 unsigned long slot = (unsigned long)dmi->driver_data;
1475 /* apply the quirk only to on-board controllers */
1476 return slot == PCI_SLOT(pdev->devfn);
1477 }
1478
1479 return false;
1480}
1481
Alan Coxc621b142005-12-08 19:22:28 +00001482/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001483 * piix_init_one - Register PIIX ATA PCI device with kernel services
1484 * @pdev: PCI device to register
1485 * @ent: Entry in piix_pci_tbl matching with @pdev
1486 *
1487 * Called from kernel PCI layer. We probe for combined mode (sigh),
1488 * and then hand over control to libata, for it to do the rest.
1489 *
1490 * LOCKING:
1491 * Inherited from PCI layer (may sleep).
1492 *
1493 * RETURNS:
1494 * Zero on success, or -ERRNO value.
1495 */
1496
Adrian Bunkbc5468f2008-01-30 22:02:02 +02001497static int __devinit piix_init_one(struct pci_dev *pdev,
1498 const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499{
1500 static int printed_version;
Tejun Heo24dc5f32007-01-20 16:00:28 +09001501 struct device *dev = &pdev->dev;
Tejun Heod33f58b2006-03-01 01:25:39 +09001502 struct ata_port_info port_info[2];
Tejun Heo1626aeb2007-05-04 12:43:58 +02001503 const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
Jeff Garzikcca39742006-08-24 03:19:22 -04001504 unsigned long port_flags;
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001505 struct ata_host *host;
1506 struct piix_host_priv *hpriv;
1507 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508
1509 if (!printed_version++)
Jeff Garzik6248e642005-10-30 06:42:18 -05001510 dev_printk(KERN_DEBUG, &pdev->dev,
1511 "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512
Alan Cox347979a2009-05-06 17:10:08 +01001513 /* no hotplugging support for later devices (FIXME) */
1514 if (!in_module_init && ent->driver_data >= ich5_sata)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515 return -ENODEV;
1516
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001517 if (piix_broken_system_poweroff(pdev)) {
1518 piix_port_info[ent->driver_data].flags |=
1519 ATA_FLAG_NO_POWEROFF_SPINDOWN |
1520 ATA_FLAG_NO_HIBERNATE_SPINDOWN;
1521 dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
1522 "on poweroff and hibernation\n");
1523 }
1524
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001525 port_info[0] = piix_port_info[ent->driver_data];
1526 port_info[1] = piix_port_info[ent->driver_data];
1527
1528 port_flags = port_info[0].flags;
1529
1530 /* enable device and prepare host */
1531 rc = pcim_enable_device(pdev);
1532 if (rc)
1533 return rc;
1534
Tejun Heo2852bcf2009-01-02 12:04:48 +09001535 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1536 if (!hpriv)
1537 return -ENOMEM;
1538
1539 /* Save IOCFG, this will be used for cable detection, quirk
1540 * detection and restoration on detach. This is necessary
1541 * because some ACPI implementations mess up cable related
1542 * bits on _STM. Reported on kernel bz#11879.
1543 */
1544 pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);
1545
Tejun Heo5016d7d2008-03-26 15:46:58 +09001546 /* ICH6R may be driven by either ata_piix or ahci driver
1547 * regardless of BIOS configuration. Make sure AHCI mode is
1548 * off.
1549 */
1550 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
Stephen Hemmingerda3ceb22008-09-08 09:31:39 -07001551 rc = piix_disable_ahci(pdev);
Tejun Heo5016d7d2008-03-26 15:46:58 +09001552 if (rc)
1553 return rc;
1554 }
1555
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001556 /* SATA map init can change port_info, do it before prepping host */
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001557 if (port_flags & ATA_FLAG_SATA)
1558 hpriv->map = piix_init_sata_map(pdev, port_info,
1559 piix_map_db_table[ent->driver_data]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560
Tejun Heo9363c382008-04-07 22:47:16 +09001561 rc = ata_pci_sff_prepare_host(pdev, ppi, &host);
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001562 if (rc)
1563 return rc;
1564 host->private_data = hpriv;
Tejun Heoff0fc142005-12-18 17:17:07 +09001565
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001566 /* initialize controller */
Tejun Heoc7290722008-01-18 18:36:30 +09001567 if (port_flags & ATA_FLAG_SATA) {
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001568 piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
Tejun Heobe77e432008-07-31 17:02:44 +09001569 rc = piix_init_sidpr(host);
1570 if (rc)
1571 return rc;
Tejun Heoc7290722008-01-18 18:36:30 +09001572 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573
Tejun Heo43a98f02007-08-23 10:15:18 +09001574 /* apply IOCFG bit18 quirk */
Tejun Heo2852bcf2009-01-02 12:04:48 +09001575 piix_iocfg_bit18_quirk(host);
Tejun Heo43a98f02007-08-23 10:15:18 +09001576
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577 /* On ICH5, some BIOSen disable the interrupt using the
1578 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
1579 * On ICH6, this bit has the same effect, but only when
1580 * MSI is disabled (and it is disabled, as we don't use
1581 * message-signalled interrupts currently).
1582 */
Jeff Garzikcca39742006-08-24 03:19:22 -04001583 if (port_flags & PIIX_FLAG_CHECKINTR)
Brett M Russa04ce0f2005-08-15 15:23:41 -04001584 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585
Alan Coxc621b142005-12-08 19:22:28 +00001586 if (piix_check_450nx_errata(pdev)) {
1587 /* This writes into the master table but it does not
1588 really matter for this errata as we will apply it to
1589 all the PIIX devices on the board */
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001590 host->ports[0]->mwdma_mask = 0;
1591 host->ports[0]->udma_mask = 0;
1592 host->ports[1]->mwdma_mask = 0;
1593 host->ports[1]->udma_mask = 0;
Alan Coxc621b142005-12-08 19:22:28 +00001594 }
Arjan van de Ven517d3cc2009-05-13 15:02:42 +01001595 host->flags |= ATA_HOST_PARALLEL_SCAN;
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001596
1597 pci_set_master(pdev);
Tejun Heo9363c382008-04-07 22:47:16 +09001598 return ata_pci_sff_activate_host(host, ata_sff_interrupt, &piix_sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001599}
1600
Tejun Heo2852bcf2009-01-02 12:04:48 +09001601static void piix_remove_one(struct pci_dev *pdev)
1602{
1603 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1604 struct piix_host_priv *hpriv = host->private_data;
1605
1606 pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);
1607
1608 ata_pci_remove_one(pdev);
1609}
1610
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611static int __init piix_init(void)
1612{
1613 int rc;
1614
Pavel Roskinb7887192006-08-10 18:13:18 +09001615 DPRINTK("pci_register_driver\n");
1616 rc = pci_register_driver(&piix_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001617 if (rc)
1618 return rc;
1619
1620 in_module_init = 0;
1621
1622 DPRINTK("done\n");
1623 return 0;
1624}
1625
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626static void __exit piix_exit(void)
1627{
1628 pci_unregister_driver(&piix_pci_driver);
1629}
1630
1631module_init(piix_init);
1632module_exit(piix_exit);