blob: 66b3b6055cefb33b34e33dbf687274bf63cbd107 [file] [log] [blame]
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001/* bnx2x.h: Broadcom Everest network driver.
2 *
Vladislav Zolotarov3359fce2010-02-17 13:35:01 -08003 * Copyright (c) 2007-2010 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 */
13
14#ifndef BNX2X_H
15#define BNX2X_H
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000016#include <linux/netdevice.h>
17#include <linux/types.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020018
Eilon Greenstein34f80b02008-06-23 20:33:01 -070019/* compilation time flags */
20
21/* define this to make the driver freeze on error to allow getting debug info
22 * (you will need to reboot afterwards) */
23/* #define BNX2X_STOP_ON_ERROR */
24
Vladislav Zolotarovf404c2f2010-12-08 01:43:37 +000025#define DRV_MODULE_VERSION "1.60.00-7"
26#define DRV_MODULE_RELDATE "2010/12/08"
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000027#define BNX2X_BC_VER 0x040200
28
Eilon Greenstein555f6c72009-02-12 08:36:11 +000029#define BNX2X_MULTI_QUEUE
30
31#define BNX2X_NEW_NAPI
32
Eilon Greenstein359d8b12009-02-12 08:38:25 +000033
Vladislav Zolotarov1ac218c2010-04-19 01:14:18 +000034#if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE)
35#define BCM_CNIC 1
Dmitry Kravkov5d1e8592010-07-27 12:31:10 +000036#include "../cnic_if.h"
Vladislav Zolotarov1ac218c2010-04-19 01:14:18 +000037#endif
38
Vladislav Zolotarov1ac218c2010-04-19 01:14:18 +000039#ifdef BCM_CNIC
40#define BNX2X_MIN_MSIX_VEC_CNT 3
41#define BNX2X_MSIX_VEC_FP_START 2
42#else
43#define BNX2X_MIN_MSIX_VEC_CNT 2
44#define BNX2X_MSIX_VEC_FP_START 1
45#endif
46
Eilon Greenstein01cd4522009-08-12 08:23:08 +000047#include <linux/mdio.h>
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000048#include <linux/pci.h>
Eilon Greenstein359d8b12009-02-12 08:38:25 +000049#include "bnx2x_reg.h"
50#include "bnx2x_fw_defs.h"
51#include "bnx2x_hsi.h"
52#include "bnx2x_link.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000053#include "bnx2x_dcb.h"
Dmitry Kravkov6c719d02010-07-27 12:36:15 +000054#include "bnx2x_stats.h"
Eilon Greenstein359d8b12009-02-12 08:38:25 +000055
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020056/* error/debug prints */
57
Eilon Greenstein34f80b02008-06-23 20:33:01 -070058#define DRV_MODULE_NAME "bnx2x"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020059
60/* for messages that are currently off */
Eilon Greenstein34f80b02008-06-23 20:33:01 -070061#define BNX2X_MSG_OFF 0
62#define BNX2X_MSG_MCP 0x010000 /* was: NETIF_MSG_HW */
63#define BNX2X_MSG_STATS 0x020000 /* was: NETIF_MSG_TIMER */
64#define BNX2X_MSG_NVM 0x040000 /* was: NETIF_MSG_HW */
65#define BNX2X_MSG_DMAE 0x080000 /* was: NETIF_MSG_HW */
Eliezer Tamirf1410642008-02-28 11:51:50 -080066#define BNX2X_MSG_SP 0x100000 /* was: NETIF_MSG_INTR */
67#define BNX2X_MSG_FP 0x200000 /* was: NETIF_MSG_INTR */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020068
Eilon Greenstein34f80b02008-06-23 20:33:01 -070069#define DP_LEVEL KERN_NOTICE /* was: KERN_DEBUG */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020070
71/* regular debug print */
Joe Perches7995c642010-02-17 15:01:52 +000072#define DP(__mask, __fmt, __args...) \
73do { \
74 if (bp->msg_enable & (__mask)) \
75 printk(DP_LEVEL "[%s:%d(%s)]" __fmt, \
76 __func__, __LINE__, \
77 bp->dev ? (bp->dev->name) : "?", \
78 ##__args); \
79} while (0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070080
81/* errors debug print */
Joe Perches7995c642010-02-17 15:01:52 +000082#define BNX2X_DBG_ERR(__fmt, __args...) \
83do { \
84 if (netif_msg_probe(bp)) \
85 pr_err("[%s:%d(%s)]" __fmt, \
86 __func__, __LINE__, \
87 bp->dev ? (bp->dev->name) : "?", \
88 ##__args); \
89} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020090
91/* for errors (never masked) */
Joe Perches7995c642010-02-17 15:01:52 +000092#define BNX2X_ERR(__fmt, __args...) \
93do { \
94 pr_err("[%s:%d(%s)]" __fmt, \
95 __func__, __LINE__, \
96 bp->dev ? (bp->dev->name) : "?", \
97 ##__args); \
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000098 } while (0)
99
100#define BNX2X_ERROR(__fmt, __args...) do { \
101 pr_err("[%s:%d]" __fmt, __func__, __LINE__, ##__args); \
102 } while (0)
103
Eliezer Tamirf1410642008-02-28 11:51:50 -0800104
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200105/* before we have a dev->name use dev_info() */
Joe Perches7995c642010-02-17 15:01:52 +0000106#define BNX2X_DEV_INFO(__fmt, __args...) \
107do { \
108 if (netif_msg_probe(bp)) \
109 dev_info(&bp->pdev->dev, __fmt, ##__args); \
110} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200111
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000112void bnx2x_panic_dump(struct bnx2x *bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200113
114#ifdef BNX2X_STOP_ON_ERROR
115#define bnx2x_panic() do { \
116 bp->panic = 1; \
117 BNX2X_ERR("driver assert\n"); \
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700118 bnx2x_int_disable(bp); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200119 bnx2x_panic_dump(bp); \
120 } while (0)
121#else
122#define bnx2x_panic() do { \
Eilon Greensteine3553b22009-08-12 08:23:31 +0000123 bp->panic = 1; \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200124 BNX2X_ERR("driver assert\n"); \
125 bnx2x_panic_dump(bp); \
126 } while (0)
127#endif
128
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000129#define bnx2x_mc_addr(ha) ((ha)->addr)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200130
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700131#define U64_LO(x) (u32)(((u64)(x)) & 0xffffffff)
132#define U64_HI(x) (u32)(((u64)(x)) >> 32)
133#define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200134
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200135
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000136#define REG_ADDR(bp, offset) ((bp->regview) + (offset))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700137
138#define REG_RD(bp, offset) readl(REG_ADDR(bp, offset))
139#define REG_RD8(bp, offset) readb(REG_ADDR(bp, offset))
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000140#define REG_RD16(bp, offset) readw(REG_ADDR(bp, offset))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700141
142#define REG_WR(bp, offset, val) writel((u32)val, REG_ADDR(bp, offset))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200143#define REG_WR8(bp, offset, val) writeb((u8)val, REG_ADDR(bp, offset))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700144#define REG_WR16(bp, offset, val) writew((u16)val, REG_ADDR(bp, offset))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200145
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700146#define REG_RD_IND(bp, offset) bnx2x_reg_rd_ind(bp, offset)
147#define REG_WR_IND(bp, offset, val) bnx2x_reg_wr_ind(bp, offset, val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200148
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700149#define REG_RD_DMAE(bp, offset, valp, len32) \
150 do { \
151 bnx2x_read_dmae(bp, offset, len32);\
Eilon Greenstein573f2032009-08-12 08:24:14 +0000152 memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700153 } while (0)
154
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700155#define REG_WR_DMAE(bp, offset, valp, len32) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200156 do { \
Eilon Greenstein573f2032009-08-12 08:24:14 +0000157 memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200158 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
159 offset, len32); \
160 } while (0)
161
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000162#define REG_WR_DMAE_LEN(bp, offset, valp, len32) \
163 REG_WR_DMAE(bp, offset, valp, len32)
164
Vladislav Zolotarov3359fce2010-02-17 13:35:01 -0800165#define VIRT_WR_DMAE_LEN(bp, data, addr, len32, le32_swap) \
Eilon Greenstein573f2032009-08-12 08:24:14 +0000166 do { \
167 memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \
168 bnx2x_write_big_buf_wb(bp, addr, len32); \
169 } while (0)
170
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700171#define SHMEM_ADDR(bp, field) (bp->common.shmem_base + \
172 offsetof(struct shmem_region, field))
173#define SHMEM_RD(bp, field) REG_RD(bp, SHMEM_ADDR(bp, field))
174#define SHMEM_WR(bp, field, val) REG_WR(bp, SHMEM_ADDR(bp, field), val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200175
Eilon Greenstein2691d512009-08-12 08:22:08 +0000176#define SHMEM2_ADDR(bp, field) (bp->common.shmem2_base + \
177 offsetof(struct shmem2_region, field))
178#define SHMEM2_RD(bp, field) REG_RD(bp, SHMEM2_ADDR(bp, field))
179#define SHMEM2_WR(bp, field, val) REG_WR(bp, SHMEM2_ADDR(bp, field), val)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000180#define MF_CFG_ADDR(bp, field) (bp->common.mf_cfg_base + \
181 offsetof(struct mf_cfg, field))
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000182#define MF2_CFG_ADDR(bp, field) (bp->common.mf2_cfg_base + \
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000183 offsetof(struct mf2_cfg, field))
Eilon Greenstein2691d512009-08-12 08:22:08 +0000184
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000185#define MF_CFG_RD(bp, field) REG_RD(bp, MF_CFG_ADDR(bp, field))
186#define MF_CFG_WR(bp, field, val) REG_WR(bp,\
187 MF_CFG_ADDR(bp, field), (val))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000188#define MF2_CFG_RD(bp, field) REG_RD(bp, MF2_CFG_ADDR(bp, field))
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000189
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000190#define SHMEM2_HAS(bp, field) ((bp)->common.shmem2_base && \
191 (SHMEM2_RD((bp), size) > \
192 offsetof(struct shmem2_region, field)))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000193
Eilon Greenstein345b5d52008-08-13 15:58:12 -0700194#define EMAC_RD(bp, reg) REG_RD(bp, emac_base + reg)
Eilon Greenstein3196a882008-08-13 15:58:49 -0700195#define EMAC_WR(bp, reg, val) REG_WR(bp, emac_base + reg, val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200196
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000197/* SP SB indices */
198
199/* General SP events - stats query, cfc delete, etc */
200#define HC_SP_INDEX_ETH_DEF_CONS 3
201
202/* EQ completions */
203#define HC_SP_INDEX_EQ_CONS 7
204
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000205/* FCoE L2 connection completions */
206#define HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS 6
207#define HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS 4
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000208/* iSCSI L2 */
209#define HC_SP_INDEX_ETH_ISCSI_CQ_CONS 5
210#define HC_SP_INDEX_ETH_ISCSI_RX_CQ_CONS 1
211
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000212/* Special clients parameters */
213
214/* SB indices */
215/* FCoE L2 */
216#define BNX2X_FCOE_L2_RX_INDEX \
217 (&bp->def_status_blk->sp_sb.\
218 index_values[HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS])
219
220#define BNX2X_FCOE_L2_TX_INDEX \
221 (&bp->def_status_blk->sp_sb.\
222 index_values[HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS])
223
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000224/**
225 * CIDs and CLIDs:
226 * CLIDs below is a CLID for func 0, then the CLID for other
227 * functions will be calculated by the formula:
228 *
229 * FUNC_N_CLID_X = N * NUM_SPECIAL_CLIENTS + FUNC_0_CLID_X
230 *
231 */
232/* iSCSI L2 */
233#define BNX2X_ISCSI_ETH_CL_ID 17
234#define BNX2X_ISCSI_ETH_CID 17
235
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000236/* FCoE L2 */
237#define BNX2X_FCOE_ETH_CL_ID 18
238#define BNX2X_FCOE_ETH_CID 18
239
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000240/** Additional rings budgeting */
241#ifdef BCM_CNIC
242#define CNIC_CONTEXT_USE 1
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000243#define FCOE_CONTEXT_USE 1
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000244#else
245#define CNIC_CONTEXT_USE 0
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000246#define FCOE_CONTEXT_USE 0
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000247#endif /* BCM_CNIC */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000248#define NONE_ETH_CONTEXT_USE (FCOE_CONTEXT_USE)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000249
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000250#define AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR \
251 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR
252
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000253#define SM_RX_ID 0
254#define SM_TX_ID 1
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200255
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700256/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200257
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200258struct sw_rx_bd {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700259 struct sk_buff *skb;
FUJITA Tomonori1a983142010-04-04 01:51:03 +0000260 DEFINE_DMA_UNMAP_ADDR(mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200261};
262
263struct sw_tx_bd {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700264 struct sk_buff *skb;
265 u16 first_bd;
Eilon Greensteinca003922009-08-12 22:53:28 -0700266 u8 flags;
267/* Set on the first BD descriptor when there is a split BD */
268#define BNX2X_TSO_SPLIT_BD (1<<0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200269};
270
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700271struct sw_rx_page {
272 struct page *page;
FUJITA Tomonori1a983142010-04-04 01:51:03 +0000273 DEFINE_DMA_UNMAP_ADDR(mapping);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700274};
275
Eilon Greensteinca003922009-08-12 22:53:28 -0700276union db_prod {
277 struct doorbell_set_prod data;
278 u32 raw;
279};
280
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700281
282/* MC hsi */
283#define BCM_PAGE_SHIFT 12
284#define BCM_PAGE_SIZE (1 << BCM_PAGE_SHIFT)
285#define BCM_PAGE_MASK (~(BCM_PAGE_SIZE - 1))
286#define BCM_PAGE_ALIGN(addr) (((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK)
287
288#define PAGES_PER_SGE_SHIFT 0
289#define PAGES_PER_SGE (1 << PAGES_PER_SGE_SHIFT)
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -0800290#define SGE_PAGE_SIZE PAGE_SIZE
291#define SGE_PAGE_SHIFT PAGE_SHIFT
Eilon Greenstein5b6402d2009-07-21 05:47:51 +0000292#define SGE_PAGE_ALIGN(addr) PAGE_ALIGN((typeof(PAGE_SIZE))(addr))
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700293
294/* SGE ring related macros */
295#define NUM_RX_SGE_PAGES 2
296#define RX_SGE_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_sge))
297#define MAX_RX_SGE_CNT (RX_SGE_CNT - 2)
Eilon Greenstein33471622008-08-13 15:59:08 -0700298/* RX_SGE_CNT is promised to be a power of 2 */
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700299#define RX_SGE_MASK (RX_SGE_CNT - 1)
300#define NUM_RX_SGE (RX_SGE_CNT * NUM_RX_SGE_PAGES)
301#define MAX_RX_SGE (NUM_RX_SGE - 1)
302#define NEXT_SGE_IDX(x) ((((x) & RX_SGE_MASK) == \
303 (MAX_RX_SGE_CNT - 1)) ? (x) + 3 : (x) + 1)
304#define RX_SGE(x) ((x) & MAX_RX_SGE)
305
306/* SGE producer mask related macros */
307/* Number of bits in one sge_mask array element */
308#define RX_SGE_MASK_ELEM_SZ 64
309#define RX_SGE_MASK_ELEM_SHIFT 6
310#define RX_SGE_MASK_ELEM_MASK ((u64)RX_SGE_MASK_ELEM_SZ - 1)
311
312/* Creates a bitmask of all ones in less significant bits.
313 idx - index of the most significant bit in the created mask */
314#define RX_SGE_ONES_MASK(idx) \
315 (((u64)0x1 << (((idx) & RX_SGE_MASK_ELEM_MASK) + 1)) - 1)
316#define RX_SGE_MASK_ELEM_ONE_MASK ((u64)(~0))
317
318/* Number of u64 elements in SGE mask array */
319#define RX_SGE_MASK_LEN ((NUM_RX_SGE_PAGES * RX_SGE_CNT) / \
320 RX_SGE_MASK_ELEM_SZ)
321#define RX_SGE_MASK_LEN_MASK (RX_SGE_MASK_LEN - 1)
322#define NEXT_SGE_MASK_ELEM(el) (((el) + 1) & RX_SGE_MASK_LEN_MASK)
323
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000324union host_hc_status_block {
325 /* pointer to fp status block e1x */
326 struct host_hc_status_block_e1x *e1x_sb;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000327 /* pointer to fp status block e2 */
328 struct host_hc_status_block_e2 *e2_sb;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000329};
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700330
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200331struct bnx2x_fastpath {
332
Dmitry Kravkovd6214d72010-10-06 03:32:10 +0000333#define BNX2X_NAPI_WEIGHT 128
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700334 struct napi_struct napi;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000335 union host_hc_status_block status_blk;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000336 /* chip independed shortcuts into sb structure */
337 __le16 *sb_index_values;
338 __le16 *sb_running_index;
339 /* chip independed shortcut into rx_prods_offset memory */
340 u32 ustorm_rx_prods_offset;
341
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700342 dma_addr_t status_blk_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200343
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700344 struct sw_tx_bd *tx_buf_ring;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200345
Eilon Greensteinca003922009-08-12 22:53:28 -0700346 union eth_tx_bd_types *tx_desc_ring;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700347 dma_addr_t tx_desc_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200348
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700349 struct sw_rx_bd *rx_buf_ring; /* BDs mappings ring */
350 struct sw_rx_page *rx_page_ring; /* SGE pages mappings ring */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200351
352 struct eth_rx_bd *rx_desc_ring;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700353 dma_addr_t rx_desc_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200354
355 union eth_rx_cqe *rx_comp_ring;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700356 dma_addr_t rx_comp_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200357
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700358 /* SGE ring */
359 struct eth_rx_sge *rx_sge_ring;
360 dma_addr_t rx_sge_mapping;
361
362 u64 sge_mask[RX_SGE_MASK_LEN];
363
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700364 int state;
365#define BNX2X_FP_STATE_CLOSED 0
366#define BNX2X_FP_STATE_IRQ 0x80000
367#define BNX2X_FP_STATE_OPENING 0x90000
368#define BNX2X_FP_STATE_OPEN 0xa0000
369#define BNX2X_FP_STATE_HALTING 0xb0000
370#define BNX2X_FP_STATE_HALTED 0xc0000
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000371#define BNX2X_FP_STATE_TERMINATING 0xd0000
372#define BNX2X_FP_STATE_TERMINATED 0xe0000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200373
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000374 u8 index; /* number in fp array */
375 u8 cl_id; /* eth client id */
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000376 u8 cl_qzone_id;
377 u8 fw_sb_id; /* status block number in FW */
378 u8 igu_sb_id; /* status block number in HW */
379 u32 cid;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200380
Eilon Greensteinca003922009-08-12 22:53:28 -0700381 union db_prod tx_db;
382
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700383 u16 tx_pkt_prod;
384 u16 tx_pkt_cons;
385 u16 tx_bd_prod;
386 u16 tx_bd_cons;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000387 __le16 *tx_cons_sb;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200388
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000389 __le16 fp_hc_idx;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200390
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700391 u16 rx_bd_prod;
392 u16 rx_bd_cons;
393 u16 rx_comp_prod;
394 u16 rx_comp_cons;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700395 u16 rx_sge_prod;
396 /* The last maximal completed SGE */
397 u16 last_max_sge;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000398 __le16 *rx_cons_sb;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000399
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700400 unsigned long tx_pkt,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200401 rx_pkt,
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700402 rx_calls;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +0000403
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700404 /* TPA related */
405 struct sw_rx_bd tpa_pool[ETH_MAX_AGGREGATION_QUEUES_E1H];
406 u8 tpa_state[ETH_MAX_AGGREGATION_QUEUES_E1H];
407#define BNX2X_TPA_START 1
408#define BNX2X_TPA_STOP 2
409 u8 disable_tpa;
410#ifdef BNX2X_STOP_ON_ERROR
411 u64 tpa_queue_used;
412#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200413
Eilon Greensteinde832a52009-02-12 08:36:33 +0000414 struct tstorm_per_client_stats old_tclient;
415 struct ustorm_per_client_stats old_uclient;
416 struct xstorm_per_client_stats old_xclient;
417 struct bnx2x_eth_q_stats eth_q_stats;
418
Eilon Greensteinca003922009-08-12 22:53:28 -0700419 /* The size is calculated using the following:
420 sizeof name field from netdev structure +
421 4 ('-Xx-' string) +
422 4 (for the digits and to make it DWORD aligned) */
423#define FP_NAME_SIZE (sizeof(((struct net_device *)0)->name) + 8)
424 char name[FP_NAME_SIZE];
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700425 struct bnx2x *bp; /* parent */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200426};
427
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700428#define bnx2x_fp(bp, nr, var) (bp->fp[nr].var)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000429#ifdef BCM_CNIC
430/* FCoE L2 `fastpath' is right after the eth entries */
431#define FCOE_IDX BNX2X_NUM_ETH_QUEUES(bp)
432#define bnx2x_fcoe_fp(bp) (&bp->fp[FCOE_IDX])
433#define bnx2x_fcoe(bp, var) (bnx2x_fcoe_fp(bp)->var)
434#define IS_FCOE_FP(fp) (fp->index == FCOE_IDX)
435#define IS_FCOE_IDX(idx) ((idx) == FCOE_IDX)
436#else
437#define IS_FCOE_FP(fp) false
438#define IS_FCOE_IDX(idx) false
439#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700440
441
442/* MC hsi */
443#define MAX_FETCH_BD 13 /* HW max BDs per packet */
444#define RX_COPY_THRESH 92
445
446#define NUM_TX_RINGS 16
Eilon Greensteinca003922009-08-12 22:53:28 -0700447#define TX_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types))
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700448#define MAX_TX_DESC_CNT (TX_DESC_CNT - 1)
449#define NUM_TX_BD (TX_DESC_CNT * NUM_TX_RINGS)
450#define MAX_TX_BD (NUM_TX_BD - 1)
451#define MAX_TX_AVAIL (MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000452#define INIT_JUMBO_TX_RING_SIZE MAX_TX_AVAIL
453#define INIT_TX_RING_SIZE MAX_TX_AVAIL
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700454#define NEXT_TX_IDX(x) ((((x) & MAX_TX_DESC_CNT) == \
455 (MAX_TX_DESC_CNT - 1)) ? (x) + 2 : (x) + 1)
456#define TX_BD(x) ((x) & MAX_TX_BD)
457#define TX_BD_POFF(x) ((x) & MAX_TX_DESC_CNT)
458
459/* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
460#define NUM_RX_RINGS 8
461#define RX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
462#define MAX_RX_DESC_CNT (RX_DESC_CNT - 2)
463#define RX_DESC_MASK (RX_DESC_CNT - 1)
464#define NUM_RX_BD (RX_DESC_CNT * NUM_RX_RINGS)
465#define MAX_RX_BD (NUM_RX_BD - 1)
466#define MAX_RX_AVAIL (MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
Dmitry Kravkov25141582010-09-12 05:48:28 +0000467#define MIN_RX_AVAIL 128
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000468#define INIT_JUMBO_RX_RING_SIZE MAX_RX_AVAIL
469#define INIT_RX_RING_SIZE MAX_RX_AVAIL
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700470#define NEXT_RX_IDX(x) ((((x) & RX_DESC_MASK) == \
471 (MAX_RX_DESC_CNT - 1)) ? (x) + 3 : (x) + 1)
472#define RX_BD(x) ((x) & MAX_RX_BD)
473
474/* As long as CQE is 4 times bigger than BD entry we have to allocate
475 4 times more pages for CQ ring in order to keep it balanced with
476 BD ring */
477#define NUM_RCQ_RINGS (NUM_RX_RINGS * 4)
478#define RCQ_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
479#define MAX_RCQ_DESC_CNT (RCQ_DESC_CNT - 1)
480#define NUM_RCQ_BD (RCQ_DESC_CNT * NUM_RCQ_RINGS)
481#define MAX_RCQ_BD (NUM_RCQ_BD - 1)
482#define MAX_RCQ_AVAIL (MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
483#define NEXT_RCQ_IDX(x) ((((x) & MAX_RCQ_DESC_CNT) == \
484 (MAX_RCQ_DESC_CNT - 1)) ? (x) + 2 : (x) + 1)
485#define RCQ_BD(x) ((x) & MAX_RCQ_BD)
486
487
Eilon Greenstein33471622008-08-13 15:59:08 -0700488/* This is needed for determining of last_max */
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700489#define SUB_S16(a, b) (s16)((s16)(a) - (s16)(b))
490
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700491#define __SGE_MASK_SET_BIT(el, bit) \
492 do { \
493 el = ((el) | ((u64)0x1 << (bit))); \
494 } while (0)
495
496#define __SGE_MASK_CLEAR_BIT(el, bit) \
497 do { \
498 el = ((el) & (~((u64)0x1 << (bit)))); \
499 } while (0)
500
501#define SGE_MASK_SET_BIT(fp, idx) \
502 __SGE_MASK_SET_BIT(fp->sge_mask[(idx) >> RX_SGE_MASK_ELEM_SHIFT], \
503 ((idx) & RX_SGE_MASK_ELEM_MASK))
504
505#define SGE_MASK_CLEAR_BIT(fp, idx) \
506 __SGE_MASK_CLEAR_BIT(fp->sge_mask[(idx) >> RX_SGE_MASK_ELEM_SHIFT], \
507 ((idx) & RX_SGE_MASK_ELEM_MASK))
508
509
510/* used on a CID received from the HW */
511#define SW_CID(x) (le32_to_cpu(x) & \
512 (COMMON_RAMROD_ETH_RX_CQE_CID >> 7))
513#define CQE_CMD(x) (le32_to_cpu(x) >> \
514 COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)
515
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700516#define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr_hi), \
517 le32_to_cpu((bd)->addr_lo))
518#define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes))
519
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000520#define BNX2X_DB_MIN_SHIFT 3 /* 8 bytes */
521#define BNX2X_DB_SHIFT 7 /* 128 bytes*/
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700522#define DPM_TRIGER_TYPE 0x40
523#define DOORBELL(bp, cid, val) \
524 do { \
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000525 writel((u32)(val), bp->doorbells + (bp->db_size * (cid)) + \
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700526 DPM_TRIGER_TYPE); \
527 } while (0)
528
529
530/* TX CSUM helpers */
531#define SKB_CS_OFF(skb) (offsetof(struct tcphdr, check) - \
532 skb->csum_offset)
533#define SKB_CS(skb) (*(u16 *)(skb_transport_header(skb) + \
534 skb->csum_offset))
535
536#define pbd_tcp_flags(skb) (ntohl(tcp_flag_word(tcp_hdr(skb)))>>16 & 0xff)
537
538#define XMIT_PLAIN 0
539#define XMIT_CSUM_V4 0x1
540#define XMIT_CSUM_V6 0x2
541#define XMIT_CSUM_TCP 0x4
542#define XMIT_GSO_V4 0x8
543#define XMIT_GSO_V6 0x10
544
545#define XMIT_CSUM (XMIT_CSUM_V4 | XMIT_CSUM_V6)
546#define XMIT_GSO (XMIT_GSO_V4 | XMIT_GSO_V6)
547
548
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700549/* stuff added to make the code fit 80Col */
550
551#define CQE_TYPE(cqe_fp_flags) ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE)
552
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700553#define TPA_TYPE_START ETH_FAST_PATH_RX_CQE_START_FLG
554#define TPA_TYPE_END ETH_FAST_PATH_RX_CQE_END_FLG
555#define TPA_TYPE(cqe_fp_flags) ((cqe_fp_flags) & \
556 (TPA_TYPE_START | TPA_TYPE_END))
557
Eilon Greenstein1adcd8b2008-08-13 15:48:29 -0700558#define ETH_RX_ERROR_FALGS ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG
559
560#define BNX2X_IP_CSUM_ERR(cqe) \
561 (!((cqe)->fast_path_cqe.status_flags & \
562 ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG) && \
563 ((cqe)->fast_path_cqe.type_error_flags & \
564 ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG))
565
566#define BNX2X_L4_CSUM_ERR(cqe) \
567 (!((cqe)->fast_path_cqe.status_flags & \
568 ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG) && \
569 ((cqe)->fast_path_cqe.type_error_flags & \
570 ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG))
571
572#define BNX2X_RX_CSUM_OK(cqe) \
573 (!(BNX2X_L4_CSUM_ERR(cqe) || BNX2X_IP_CSUM_ERR(cqe)))
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700574
Eilon Greenstein052a38e2009-02-12 08:37:16 +0000575#define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \
576 (((le16_to_cpu(flags) & \
577 PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \
578 PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \
579 == PRS_FLAG_OVERETH_IPV4)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700580#define BNX2X_RX_SUM_FIX(cqe) \
Eilon Greenstein052a38e2009-02-12 08:37:16 +0000581 BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700582
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000583#define U_SB_ETH_RX_CQ_INDEX 1
584#define U_SB_ETH_RX_BD_INDEX 2
585#define C_SB_ETH_TX_CQ_INDEX 5
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200586
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700587#define BNX2X_RX_SB_INDEX \
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000588 (&fp->sb_index_values[U_SB_ETH_RX_CQ_INDEX])
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200589
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700590#define BNX2X_TX_SB_INDEX \
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000591 (&fp->sb_index_values[C_SB_ETH_TX_CQ_INDEX])
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700592
593/* end of fast path */
594
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700595/* common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200596
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700597struct bnx2x_common {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200598
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700599 u32 chip_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200600/* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700601#define CHIP_ID(bp) (bp->common.chip_id & 0xfffffff0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200602
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700603#define CHIP_NUM(bp) (bp->common.chip_id >> 16)
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700604#define CHIP_NUM_57710 0x164e
605#define CHIP_NUM_57711 0x164f
606#define CHIP_NUM_57711E 0x1650
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000607#define CHIP_NUM_57712 0x1662
608#define CHIP_NUM_57712E 0x1663
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700609#define CHIP_IS_E1(bp) (CHIP_NUM(bp) == CHIP_NUM_57710)
610#define CHIP_IS_57711(bp) (CHIP_NUM(bp) == CHIP_NUM_57711)
611#define CHIP_IS_57711E(bp) (CHIP_NUM(bp) == CHIP_NUM_57711E)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000612#define CHIP_IS_57712(bp) (CHIP_NUM(bp) == CHIP_NUM_57712)
613#define CHIP_IS_57712E(bp) (CHIP_NUM(bp) == CHIP_NUM_57712E)
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700614#define CHIP_IS_E1H(bp) (CHIP_IS_57711(bp) || \
615 CHIP_IS_57711E(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000616#define CHIP_IS_E2(bp) (CHIP_IS_57712(bp) || \
617 CHIP_IS_57712E(bp))
618#define CHIP_IS_E1x(bp) (CHIP_IS_E1((bp)) || CHIP_IS_E1H((bp)))
619#define IS_E1H_OFFSET (CHIP_IS_E1H(bp) || CHIP_IS_E2(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200620
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700621#define CHIP_REV(bp) (bp->common.chip_id & 0x0000f000)
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700622#define CHIP_REV_Ax 0x00000000
623/* assume maximum 5 revisions */
624#define CHIP_REV_IS_SLOW(bp) (CHIP_REV(bp) > 0x00005000)
625/* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
626#define CHIP_REV_IS_EMUL(bp) ((CHIP_REV_IS_SLOW(bp)) && \
627 !(CHIP_REV(bp) & 0x00001000))
628/* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
629#define CHIP_REV_IS_FPGA(bp) ((CHIP_REV_IS_SLOW(bp)) && \
630 (CHIP_REV(bp) & 0x00001000))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200631
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700632#define CHIP_TIME(bp) ((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
633 ((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))
634
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700635#define CHIP_METAL(bp) (bp->common.chip_id & 0x00000ff0)
636#define CHIP_BOND_ID(bp) (bp->common.chip_id & 0x0000000f)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200637
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700638 int flash_size;
639#define NVRAM_1MB_SIZE 0x20000 /* 1M bit in bytes */
640#define NVRAM_TIMEOUT_COUNT 30000
641#define NVRAM_PAGE_SIZE 256
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200642
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700643 u32 shmem_base;
Eilon Greenstein2691d512009-08-12 08:22:08 +0000644 u32 shmem2_base;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000645 u32 mf_cfg_base;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000646 u32 mf2_cfg_base;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700647
648 u32 hw_config;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200649
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700650 u32 bc_ver;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000651
652 u8 int_block;
653#define INT_BLOCK_HC 0
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000654#define INT_BLOCK_IGU 1
655#define INT_BLOCK_MODE_NORMAL 0
656#define INT_BLOCK_MODE_BW_COMP 2
657#define CHIP_INT_MODE_IS_NBC(bp) \
658 (CHIP_IS_E2(bp) && \
659 !((bp)->common.int_block & INT_BLOCK_MODE_BW_COMP))
660#define CHIP_INT_MODE_IS_BC(bp) (!CHIP_INT_MODE_IS_NBC(bp))
661
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000662 u8 chip_port_mode;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000663#define CHIP_4_PORT_MODE 0x0
664#define CHIP_2_PORT_MODE 0x1
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000665#define CHIP_PORT_MODE_NONE 0x2
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000666#define CHIP_MODE(bp) (bp->common.chip_port_mode)
667#define CHIP_MODE_IS_4_PORT(bp) (CHIP_MODE(bp) == CHIP_4_PORT_MODE)
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700668};
669
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000670/* IGU MSIX STATISTICS on 57712: 64 for VFs; 4 for PFs; 4 for Attentions */
671#define BNX2X_IGU_STAS_MSG_VF_CNT 64
672#define BNX2X_IGU_STAS_MSG_PF_CNT 4
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700673
674/* end of common */
675
676/* port */
677
678struct bnx2x_port {
679 u32 pmf;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200680
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000681 u32 link_config[LINK_CONFIG_SIZE];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200682
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000683 u32 supported[LINK_CONFIG_SIZE];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200684/* link settings - missing defines */
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700685#define SUPPORTED_2500baseX_Full (1 << 15)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200686
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000687 u32 advertising[LINK_CONFIG_SIZE];
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700688/* link settings - missing defines */
689#define ADVERTISED_2500baseX_Full (1 << 15)
690
691 u32 phy_addr;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700692
693 /* used to synchronize phy accesses */
694 struct mutex phy_mutex;
Eilon Greenstein46c6a672009-02-12 08:36:58 +0000695 int need_hw_lock;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700696
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700697 u32 port_stx;
698
699 struct nig_stats old_nig_stats;
700};
701
702/* end of port */
703
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000704/* e1h Classification CAM line allocations */
705enum {
706 CAM_ETH_LINE = 0,
707 CAM_ISCSI_ETH_LINE,
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000708 CAM_FIP_ETH_LINE,
709 CAM_FIP_MCAST_LINE,
710 CAM_MAX_PF_LINE = CAM_FIP_MCAST_LINE
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000711};
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800712/* number of MACs per function in NIG memory - used for SI mode */
713#define NIG_LLH_FUNC_MEM_SIZE 16
714/* number of entries in NIG_REG_LLHX_FUNC_MEM */
715#define NIG_LLH_FUNC_MEM_MAX_OFFSET 8
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700716
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000717#define BNX2X_VF_ID_INVALID 0xFF
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700718
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000719/*
720 * The total number of L2 queues, MSIX vectors and HW contexts (CIDs) is
721 * control by the number of fast-path status blocks supported by the
722 * device (HW/FW). Each fast-path status block (FP-SB) aka non-default
723 * status block represents an independent interrupts context that can
724 * serve a regular L2 networking queue. However special L2 queues such
725 * as the FCoE queue do not require a FP-SB and other components like
726 * the CNIC may consume FP-SB reducing the number of possible L2 queues
727 *
728 * If the maximum number of FP-SB available is X then:
729 * a. If CNIC is supported it consumes 1 FP-SB thus the max number of
730 * regular L2 queues is Y=X-1
731 * b. in MF mode the actual number of L2 queues is Y= (X-1/MF_factor)
732 * c. If the FCoE L2 queue is supported the actual number of L2 queues
733 * is Y+1
734 * d. The number of irqs (MSIX vectors) is either Y+1 (one extra for
735 * slow-path interrupts) or Y+2 if CNIC is supported (one additional
736 * FP interrupt context for the CNIC).
737 * e. The number of HW context (CID count) is always X or X+1 if FCoE
738 * L2 queue is supported. the cid for the FCoE L2 queue is always X.
739 */
740
741#define FP_SB_MAX_E1x 16 /* fast-path interrupt contexts E1x */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000742#define FP_SB_MAX_E2 16 /* fast-path interrupt contexts E2 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000743
744/*
745 * cid_cnt paramter below refers to the value returned by
746 * 'bnx2x_get_l2_cid_count()' routine
747 */
748
749/*
750 * The number of FP context allocated by the driver == max number of regular
751 * L2 queues + 1 for the FCoE L2 queue
752 */
753#define L2_FP_COUNT(cid_cnt) ((cid_cnt) - CNIC_CONTEXT_USE)
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700754
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000755/*
756 * The number of FP-SB allocated by the driver == max number of regular L2
757 * queues + 1 for the CNIC which also consumes an FP-SB
758 */
759#define FP_SB_COUNT(cid_cnt) ((cid_cnt) - FCOE_CONTEXT_USE)
760#define NUM_IGU_SB_REQUIRED(cid_cnt) \
761 (FP_SB_COUNT(cid_cnt) - NONE_ETH_CONTEXT_USE)
762
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700763union cdu_context {
764 struct eth_context eth;
765 char pad[1024];
766};
767
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000768/* CDU host DB constants */
769#define CDU_ILT_PAGE_SZ_HW 3
770#define CDU_ILT_PAGE_SZ (4096 << CDU_ILT_PAGE_SZ_HW) /* 32K */
771#define ILT_PAGE_CIDS (CDU_ILT_PAGE_SZ / sizeof(union cdu_context))
772
773#ifdef BCM_CNIC
774#define CNIC_ISCSI_CID_MAX 256
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000775#define CNIC_FCOE_CID_MAX 2048
776#define CNIC_CID_MAX (CNIC_ISCSI_CID_MAX + CNIC_FCOE_CID_MAX)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000777#define CNIC_ILT_LINES DIV_ROUND_UP(CNIC_CID_MAX, ILT_PAGE_CIDS)
778#endif
779
780#define QM_ILT_PAGE_SZ_HW 3
781#define QM_ILT_PAGE_SZ (4096 << QM_ILT_PAGE_SZ_HW) /* 32K */
782#define QM_CID_ROUND 1024
783
784#ifdef BCM_CNIC
785/* TM (timers) host DB constants */
786#define TM_ILT_PAGE_SZ_HW 2
787#define TM_ILT_PAGE_SZ (4096 << TM_ILT_PAGE_SZ_HW) /* 16K */
788/* #define TM_CONN_NUM (CNIC_STARTING_CID+CNIC_ISCSI_CXT_MAX) */
789#define TM_CONN_NUM 1024
790#define TM_ILT_SZ (8 * TM_CONN_NUM)
791#define TM_ILT_LINES DIV_ROUND_UP(TM_ILT_SZ, TM_ILT_PAGE_SZ)
792
793/* SRC (Searcher) host DB constants */
794#define SRC_ILT_PAGE_SZ_HW 3
795#define SRC_ILT_PAGE_SZ (4096 << SRC_ILT_PAGE_SZ_HW) /* 32K */
796#define SRC_HASH_BITS 10
797#define SRC_CONN_NUM (1 << SRC_HASH_BITS) /* 1024 */
798#define SRC_ILT_SZ (sizeof(struct src_ent) * SRC_CONN_NUM)
799#define SRC_T2_SZ SRC_ILT_SZ
800#define SRC_ILT_LINES DIV_ROUND_UP(SRC_ILT_SZ, SRC_ILT_PAGE_SZ)
801#endif
802
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700803#define MAX_DMAE_C 8
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700804
805/* DMA memory not used in fastpath */
806struct bnx2x_slowpath {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700807 struct eth_stats_query fw_stats;
808 struct mac_configuration_cmd mac_config;
809 struct mac_configuration_cmd mcast_config;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000810 struct client_init_ramrod_data client_init_data;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700811
812 /* used by dmae command executer */
813 struct dmae_command dmae[MAX_DMAE_C];
814
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700815 u32 stats_comp;
816 union mac_stats mac_stats;
817 struct nig_stats nig_stats;
818 struct host_port_stats port_stats;
819 struct host_func_stats func_stats;
Eilon Greenstein6fe49bb2009-08-12 08:23:17 +0000820 struct host_func_stats func_stats_base;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700821
822 u32 wb_comp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700823 u32 wb_data[4];
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +0000824 /* pfc configuration for DCBX ramrod */
825 struct flow_control_configuration pfc_config;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700826};
827
828#define bnx2x_sp(bp, var) (&bp->slowpath->var)
829#define bnx2x_sp_mapping(bp, var) \
830 (bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200831
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200832
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700833/* attn group wiring */
834#define MAX_DYNAMIC_ATTN_GRPS 8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200835
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700836struct attn_route {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000837 u32 sig[5];
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700838};
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200839
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000840struct iro {
841 u32 base;
842 u16 m1;
843 u16 m2;
844 u16 m3;
845 u16 size;
846};
847
848struct hw_context {
849 union cdu_context *vcxt;
850 dma_addr_t cxt_mapping;
851 size_t size;
852};
853
854/* forward */
855struct bnx2x_ilt;
856
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000857typedef enum {
858 BNX2X_RECOVERY_DONE,
859 BNX2X_RECOVERY_INIT,
860 BNX2X_RECOVERY_WAIT,
861} bnx2x_recovery_state_t;
862
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000863/**
864 * Event queue (EQ or event ring) MC hsi
865 * NUM_EQ_PAGES and EQ_DESC_CNT_PAGE must be power of 2
866 */
867#define NUM_EQ_PAGES 1
868#define EQ_DESC_CNT_PAGE (BCM_PAGE_SIZE / sizeof(union event_ring_elem))
869#define EQ_DESC_MAX_PAGE (EQ_DESC_CNT_PAGE - 1)
870#define NUM_EQ_DESC (EQ_DESC_CNT_PAGE * NUM_EQ_PAGES)
871#define EQ_DESC_MASK (NUM_EQ_DESC - 1)
872#define MAX_EQ_AVAIL (EQ_DESC_MAX_PAGE * NUM_EQ_PAGES - 2)
873
874/* depends on EQ_DESC_CNT_PAGE being a power of 2 */
875#define NEXT_EQ_IDX(x) ((((x) & EQ_DESC_MAX_PAGE) == \
876 (EQ_DESC_MAX_PAGE - 1)) ? (x) + 2 : (x) + 1)
877
878/* depends on the above and on NUM_EQ_PAGES being a power of 2 */
879#define EQ_DESC(x) ((x) & EQ_DESC_MASK)
880
881#define BNX2X_EQ_INDEX \
882 (&bp->def_status_blk->sp_sb.\
883 index_values[HC_SP_INDEX_EQ_CONS])
884
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700885struct bnx2x {
886 /* Fields used in the tx and intr/napi performance paths
887 * are grouped together in the beginning of the structure
888 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000889 struct bnx2x_fastpath *fp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700890 void __iomem *regview;
891 void __iomem *doorbells;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000892 u16 db_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200893
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700894 struct net_device *dev;
895 struct pci_dev *pdev;
896
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000897 struct iro *iro_arr;
898#define IRO (bp->iro_arr)
899
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700900 atomic_t intr_sem;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000901
902 bnx2x_recovery_state_t recovery_state;
903 int is_leader;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000904 struct msix_entry *msix_table;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000905#define INT_MODE_INTx 1
906#define INT_MODE_MSI 2
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700907
908 int tx_ring_size;
909
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700910 u32 rx_csum;
Eilon Greenstein437cf2f2008-09-03 14:38:00 -0700911 u32 rx_buf_size;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000912/* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
913#define ETH_OVREHEAD (ETH_HLEN + 8 + 8)
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700914#define ETH_MIN_PACKET_SIZE 60
915#define ETH_MAX_PACKET_SIZE 1500
916#define ETH_MAX_JUMBO_PACKET_SIZE 9600
917
Eilon Greenstein0f008462009-02-12 08:36:18 +0000918 /* Max supported alignment is 256 (8 shift) */
919#define BNX2X_RX_ALIGN_SHIFT ((L1_CACHE_SHIFT < 8) ? \
920 L1_CACHE_SHIFT : 8)
921#define BNX2X_RX_ALIGN (1 << BNX2X_RX_ALIGN_SHIFT)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000922#define BNX2X_PXP_DRAM_ALIGN (BNX2X_RX_ALIGN_SHIFT - 5)
Eilon Greenstein0f008462009-02-12 08:36:18 +0000923
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000924 struct host_sp_status_block *def_status_blk;
925#define DEF_SB_IGU_ID 16
926#define DEF_SB_ID HC_SP_SB_ID
927 __le16 def_idx;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000928 __le16 def_att_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700929 u32 attn_state;
930 struct attn_route attn_group[MAX_DYNAMIC_ATTN_GRPS];
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700931
932 /* slow path ring */
933 struct eth_spe *spq;
934 dma_addr_t spq_mapping;
935 u16 spq_prod_idx;
936 struct eth_spe *spq_prod_bd;
937 struct eth_spe *spq_last_bd;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000938 __le16 *dsb_sp_prod;
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +0000939 atomic_t spq_left; /* serialize spq */
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700940 /* used to synchronize spq accesses */
941 spinlock_t spq_lock;
942
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000943 /* event queue */
944 union event_ring_elem *eq_ring;
945 dma_addr_t eq_mapping;
946 u16 eq_prod;
947 u16 eq_cons;
948 __le16 *eq_cons_sb;
949
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700950 /* Flags for marking that there is a STAT_QUERY or
951 SET_MAC ramrod pending */
Michael Chane665bfd2009-10-10 13:46:54 +0000952 int stats_pending;
953 int set_mac_pending;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700954
Eilon Greenstein33471622008-08-13 15:59:08 -0700955 /* End of fields used in the performance code paths */
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700956
957 int panic;
Joe Perches7995c642010-02-17 15:01:52 +0000958 int msg_enable;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700959
960 u32 flags;
961#define PCIX_FLAG 1
962#define PCI_32BIT_FLAG 2
Eilon Greenstein1c063282009-02-12 08:36:43 +0000963#define ONE_PORT_FLAG 4
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700964#define NO_WOL_FLAG 8
965#define USING_DAC_FLAG 0x10
966#define USING_MSIX_FLAG 0x20
Eilon Greenstein8badd272009-02-12 08:36:15 +0000967#define USING_MSI_FLAG 0x40
Dmitry Kravkovd6214d72010-10-06 03:32:10 +0000968
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700969#define TPA_ENABLE_FLAG 0x80
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700970#define NO_MCP_FLAG 0x100
Dmitry Kravkovd6214d72010-10-06 03:32:10 +0000971#define DISABLE_MSI_FLAG 0x200
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700972#define BP_NOMCP(bp) (bp->flags & NO_MCP_FLAG)
Eilon Greensteinf34d28e2009-10-15 00:18:08 -0700973#define MF_FUNC_DIS 0x1000
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000974#define FCOE_MACS_SET 0x2000
975#define NO_FCOE_FLAG 0x4000
976
977#define NO_FCOE(bp) ((bp)->flags & NO_FCOE_FLAG)
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700978
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000979 int pf_num; /* absolute PF number */
980 int pfid; /* per-path PF number */
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000981 int base_fw_ndsb;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000982#define BP_PATH(bp) (!CHIP_IS_E2(bp) ? \
983 0 : (bp->pf_num & 1))
984#define BP_PORT(bp) (bp->pfid & 1)
985#define BP_FUNC(bp) (bp->pfid)
986#define BP_ABS_FUNC(bp) (bp->pf_num)
987#define BP_E1HVN(bp) (bp->pfid >> 1)
988#define BP_VN(bp) (CHIP_MODE_IS_4_PORT(bp) ? \
989 0 : BP_E1HVN(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700990#define BP_L_ID(bp) (BP_E1HVN(bp) << 2)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000991#define BP_FW_MB_IDX(bp) (BP_PORT(bp) +\
992 BP_VN(bp) * (CHIP_IS_E1x(bp) ? 2 : 1))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700993
Michael Chan37b091b2009-10-10 13:46:55 +0000994#ifdef BCM_CNIC
995#define BCM_CNIC_CID_START 16
996#define BCM_ISCSI_ETH_CL_ID 17
997#endif
998
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700999 int pm_cap;
1000 int pcie_cap;
Eilon Greenstein8d5726c2009-02-12 08:37:19 +00001001 int mrrs;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001002
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001003 struct delayed_work sp_task;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001004 struct delayed_work reset_task;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001005 struct timer_list timer;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001006 int current_interval;
1007
1008 u16 fw_seq;
1009 u16 fw_drv_pulse_wr_seq;
1010 u32 func_stx;
1011
1012 struct link_params link_params;
1013 struct link_vars link_vars;
Eilon Greenstein01cd4522009-08-12 08:23:08 +00001014 struct mdio_if_info mdio;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001015
1016 struct bnx2x_common common;
1017 struct bnx2x_port port;
1018
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001019 struct cmng_struct_per_port cmng;
1020 u32 vn_weight_sum;
1021
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001022 u32 mf_config[E1HVN_MAX];
1023 u32 mf2_config[E2_FUNC_MAX];
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001024 u16 mf_ov;
1025 u8 mf_mode;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001026#define IS_MF(bp) (bp->mf_mode != 0)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08001027#define IS_MF_SI(bp) (bp->mf_mode == MULTI_FUNCTION_SI)
1028#define IS_MF_SD(bp) (bp->mf_mode == MULTI_FUNCTION_SD)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001029
Eliezer Tamirf1410642008-02-28 11:51:50 -08001030 u8 wol;
1031
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001032 int rx_ring_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001033
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001034 u16 tx_quick_cons_trip_int;
1035 u16 tx_quick_cons_trip;
1036 u16 tx_ticks_int;
1037 u16 tx_ticks;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001038
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001039 u16 rx_quick_cons_trip_int;
1040 u16 rx_quick_cons_trip;
1041 u16 rx_ticks_int;
1042 u16 rx_ticks;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001043/* Maximal coalescing timeout in us */
1044#define BNX2X_MAX_COALESCE_TOUT (0xf0*12)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001045
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001046 u32 lin_cnt;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001047
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001048 int state;
Eilon Greenstein356e2382009-02-12 08:38:32 +00001049#define BNX2X_STATE_CLOSED 0
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001050#define BNX2X_STATE_OPENING_WAIT4_LOAD 0x1000
1051#define BNX2X_STATE_OPENING_WAIT4_PORT 0x2000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001052#define BNX2X_STATE_OPEN 0x3000
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001053#define BNX2X_STATE_CLOSING_WAIT4_HALT 0x4000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001054#define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
1055#define BNX2X_STATE_CLOSING_WAIT4_UNLOAD 0x6000
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001056#define BNX2X_STATE_FUNC_STARTED 0x7000
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001057#define BNX2X_STATE_DIAG 0xe000
1058#define BNX2X_STATE_ERROR 0xf000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001059
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001060 int multi_mode;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001061 int num_queues;
Dmitry Kravkov5d7cd492010-07-27 12:32:19 +00001062 int disable_tpa;
1063 int int_mode;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001064
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001065 struct tstorm_eth_mac_filter_config mac_filters;
1066#define BNX2X_ACCEPT_NONE 0x0000
1067#define BNX2X_ACCEPT_UNICAST 0x0001
1068#define BNX2X_ACCEPT_MULTICAST 0x0002
1069#define BNX2X_ACCEPT_ALL_UNICAST 0x0004
1070#define BNX2X_ACCEPT_ALL_MULTICAST 0x0008
1071#define BNX2X_ACCEPT_BROADCAST 0x0010
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08001072#define BNX2X_ACCEPT_UNMATCHED_UCAST 0x0020
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001073#define BNX2X_PROMISCUOUS_MODE 0x10000
1074
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001075 u32 rx_mode;
1076#define BNX2X_RX_MODE_NONE 0
1077#define BNX2X_RX_MODE_NORMAL 1
1078#define BNX2X_RX_MODE_ALLMULTI 2
1079#define BNX2X_RX_MODE_PROMISC 3
1080#define BNX2X_MAX_MULTICAST 64
1081#define BNX2X_MAX_EMUL_MULTI 16
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001082
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001083 u8 igu_dsb_id;
1084 u8 igu_base_sb;
1085 u8 igu_sb_cnt;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001086 dma_addr_t def_status_blk_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001087
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001088 struct bnx2x_slowpath *slowpath;
1089 dma_addr_t slowpath_mapping;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001090 struct hw_context context;
1091
1092 struct bnx2x_ilt *ilt;
1093#define BP_ILT(bp) ((bp)->ilt)
1094#define ILT_MAX_LINES 128
1095
1096 int l2_cid_count;
1097#define L2_ILT_LINES(bp) (DIV_ROUND_UP((bp)->l2_cid_count, \
1098 ILT_PAGE_CIDS))
1099#define BNX2X_DB_SIZE(bp) ((bp)->l2_cid_count * (1 << BNX2X_DB_SHIFT))
1100
1101 int qm_cid_count;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001102
Eilon Greensteina18f5122009-08-12 08:23:26 +00001103 int dropless_fc;
1104
Michael Chan37b091b2009-10-10 13:46:55 +00001105#ifdef BCM_CNIC
1106 u32 cnic_flags;
1107#define BNX2X_CNIC_FLAG_MAC_SET 1
Michael Chan37b091b2009-10-10 13:46:55 +00001108 void *t2;
1109 dma_addr_t t2_mapping;
Michael Chan37b091b2009-10-10 13:46:55 +00001110 struct cnic_ops *cnic_ops;
1111 void *cnic_data;
1112 u32 cnic_tag;
1113 struct cnic_eth_dev cnic_eth_dev;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001114 union host_hc_status_block cnic_sb;
Michael Chan37b091b2009-10-10 13:46:55 +00001115 dma_addr_t cnic_sb_mapping;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001116#define CNIC_SB_ID(bp) ((bp)->base_fw_ndsb + BP_L_ID(bp))
1117#define CNIC_IGU_SB_ID(bp) ((bp)->igu_base_sb)
Michael Chan37b091b2009-10-10 13:46:55 +00001118 struct eth_spe *cnic_kwq;
1119 struct eth_spe *cnic_kwq_prod;
1120 struct eth_spe *cnic_kwq_cons;
1121 struct eth_spe *cnic_kwq_last;
1122 u16 cnic_kwq_pending;
1123 u16 cnic_spq_pending;
1124 struct mutex cnic_mutex;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001125 u8 iscsi_mac[ETH_ALEN];
1126 u8 fip_mac[ETH_ALEN];
Michael Chan37b091b2009-10-10 13:46:55 +00001127#endif
1128
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001129 int dmae_ready;
1130 /* used to synchronize dmae accesses */
1131 struct mutex dmae_mutex;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001132
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07001133 /* used to protect the FW mail box */
1134 struct mutex fw_mb_mutex;
1135
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001136 /* used to synchronize stats collecting */
1137 int stats_state;
Vladislav Zolotarova13773a2010-07-21 05:59:01 +00001138
1139 /* used for synchronization of concurrent threads statistics handling */
1140 spinlock_t stats_lock;
1141
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001142 /* used by dmae command loader */
1143 struct dmae_command stats_dmae;
1144 int executer_idx;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001145
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001146 u16 stats_counter;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001147 struct bnx2x_eth_stats eth_stats;
1148
1149 struct z_stream_s *strm;
1150 void *gunzip_buf;
1151 dma_addr_t gunzip_mapping;
1152 int gunzip_outlen;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001153#define FW_BUF_SIZE 0x8000
Eilon Greenstein573f2032009-08-12 08:24:14 +00001154#define GUNZIP_BUF(bp) (bp->gunzip_buf)
1155#define GUNZIP_PHYS(bp) (bp->gunzip_mapping)
1156#define GUNZIP_OUTLEN(bp) (bp->gunzip_outlen)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001157
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001158 struct raw_op *init_ops;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07001159 /* Init blocks offsets inside init_ops */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001160 u16 *init_ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07001161 /* Data blob - has 32 bit granularity */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001162 u32 *init_data;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07001163 /* Zipped PRAM blobs - raw data */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001164 const u8 *tsem_int_table_data;
1165 const u8 *tsem_pram_data;
1166 const u8 *usem_int_table_data;
1167 const u8 *usem_pram_data;
1168 const u8 *xsem_int_table_data;
1169 const u8 *xsem_pram_data;
1170 const u8 *csem_int_table_data;
1171 const u8 *csem_pram_data;
Eilon Greenstein573f2032009-08-12 08:24:14 +00001172#define INIT_OPS(bp) (bp->init_ops)
1173#define INIT_OPS_OFFSETS(bp) (bp->init_ops_offsets)
1174#define INIT_DATA(bp) (bp->init_data)
1175#define INIT_TSEM_INT_TABLE_DATA(bp) (bp->tsem_int_table_data)
1176#define INIT_TSEM_PRAM_DATA(bp) (bp->tsem_pram_data)
1177#define INIT_USEM_INT_TABLE_DATA(bp) (bp->usem_int_table_data)
1178#define INIT_USEM_PRAM_DATA(bp) (bp->usem_pram_data)
1179#define INIT_XSEM_INT_TABLE_DATA(bp) (bp->xsem_int_table_data)
1180#define INIT_XSEM_PRAM_DATA(bp) (bp->xsem_pram_data)
1181#define INIT_CSEM_INT_TABLE_DATA(bp) (bp->csem_int_table_data)
1182#define INIT_CSEM_PRAM_DATA(bp) (bp->csem_pram_data)
1183
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00001184 char fw_ver[32];
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001185 const struct firmware *firmware;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001186 /* LLDP params */
1187 struct bnx2x_config_lldp_params lldp_config_params;
1188
1189 /* DCBX params */
1190 struct bnx2x_config_dcbx_params dcbx_config_params;
1191
1192 struct bnx2x_dcbx_port_params dcbx_port_params;
1193 int dcb_version;
1194
1195 /* DCBX Negotation results */
1196 struct dcbx_features dcbx_local_feat;
1197 u32 dcbx_error;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001198};
1199
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001200/**
1201 * Init queue/func interface
1202 */
1203/* queue init flags */
1204#define QUEUE_FLG_TPA 0x0001
1205#define QUEUE_FLG_CACHE_ALIGN 0x0002
1206#define QUEUE_FLG_STATS 0x0004
1207#define QUEUE_FLG_OV 0x0008
1208#define QUEUE_FLG_VLAN 0x0010
1209#define QUEUE_FLG_COS 0x0020
1210#define QUEUE_FLG_HC 0x0040
1211#define QUEUE_FLG_DHC 0x0080
1212#define QUEUE_FLG_OOO 0x0100
1213
1214#define QUEUE_DROP_IP_CS_ERR TSTORM_ETH_CLIENT_CONFIG_DROP_IP_CS_ERR
1215#define QUEUE_DROP_TCP_CS_ERR TSTORM_ETH_CLIENT_CONFIG_DROP_TCP_CS_ERR
1216#define QUEUE_DROP_TTL0 TSTORM_ETH_CLIENT_CONFIG_DROP_TTL0
1217#define QUEUE_DROP_UDP_CS_ERR TSTORM_ETH_CLIENT_CONFIG_DROP_UDP_CS_ERR
1218
1219
1220
1221/* rss capabilities */
1222#define RSS_IPV4_CAP 0x0001
1223#define RSS_IPV4_TCP_CAP 0x0002
1224#define RSS_IPV6_CAP 0x0004
1225#define RSS_IPV6_TCP_CAP 0x0008
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001226
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001227#define BNX2X_NUM_QUEUES(bp) (bp->num_queues)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001228#define BNX2X_NUM_ETH_QUEUES(bp) (BNX2X_NUM_QUEUES(bp) - NONE_ETH_CONTEXT_USE)
1229
1230/* ethtool statistics are displayed for all regular ethernet queues and the
1231 * fcoe L2 queue if not disabled
1232 */
1233#define BNX2X_NUM_STAT_QUEUES(bp) (NO_FCOE(bp) ? BNX2X_NUM_ETH_QUEUES(bp) : \
1234 (BNX2X_NUM_ETH_QUEUES(bp) + FCOE_CONTEXT_USE))
1235
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001236#define is_multi(bp) (BNX2X_NUM_QUEUES(bp) > 1)
Eilon Greenstein3196a882008-08-13 15:58:49 -07001237
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001238#define BNX2X_MAX_QUEUES(bp) (bp->igu_sb_cnt - CNIC_CONTEXT_USE)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001239
1240#define RSS_IPV4_CAP_MASK \
1241 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY
1242
1243#define RSS_IPV4_TCP_CAP_MASK \
1244 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY
1245
1246#define RSS_IPV6_CAP_MASK \
1247 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY
1248
1249#define RSS_IPV6_TCP_CAP_MASK \
1250 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY
1251
1252/* func init flags */
Dmitry Kravkov030f3352010-10-17 23:08:53 +00001253#define FUNC_FLG_STATS 0x0001
1254#define FUNC_FLG_TPA 0x0002
1255#define FUNC_FLG_SPQ 0x0004
1256#define FUNC_FLG_LEADING 0x0008 /* PF only */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001257
1258struct rxq_pause_params {
1259 u16 bd_th_lo;
1260 u16 bd_th_hi;
1261 u16 rcq_th_lo;
1262 u16 rcq_th_hi;
1263 u16 sge_th_lo; /* valid iff QUEUE_FLG_TPA */
1264 u16 sge_th_hi; /* valid iff QUEUE_FLG_TPA */
1265 u16 pri_map;
1266};
1267
1268struct bnx2x_rxq_init_params {
1269 /* cxt*/
1270 struct eth_context *cxt;
1271
1272 /* dma */
1273 dma_addr_t dscr_map;
1274 dma_addr_t sge_map;
1275 dma_addr_t rcq_map;
1276 dma_addr_t rcq_np_map;
1277
1278 u16 flags;
1279 u16 drop_flags;
1280 u16 mtu;
1281 u16 buf_sz;
1282 u16 fw_sb_id;
1283 u16 cl_id;
1284 u16 spcl_id;
1285 u16 cl_qzone_id;
1286
1287 /* valid iff QUEUE_FLG_STATS */
1288 u16 stat_id;
1289
1290 /* valid iff QUEUE_FLG_TPA */
1291 u16 tpa_agg_sz;
1292 u16 sge_buf_sz;
1293 u16 max_sges_pkt;
1294
1295 /* valid iff QUEUE_FLG_CACHE_ALIGN */
1296 u8 cache_line_log;
1297
1298 u8 sb_cq_index;
1299 u32 cid;
1300
1301 /* desired interrupts per sec. valid iff QUEUE_FLG_HC */
1302 u32 hc_rate;
1303};
1304
1305struct bnx2x_txq_init_params {
1306 /* cxt*/
1307 struct eth_context *cxt;
1308
1309 /* dma */
1310 dma_addr_t dscr_map;
1311
1312 u16 flags;
1313 u16 fw_sb_id;
1314 u8 sb_cq_index;
1315 u8 cos; /* valid iff QUEUE_FLG_COS */
1316 u16 stat_id; /* valid iff QUEUE_FLG_STATS */
1317 u16 traffic_type;
1318 u32 cid;
1319 u16 hc_rate; /* desired interrupts per sec.*/
1320 /* valid iff QUEUE_FLG_HC */
1321
1322};
1323
1324struct bnx2x_client_ramrod_params {
1325 int *pstate;
1326 int state;
1327 u16 index;
1328 u16 cl_id;
1329 u32 cid;
1330 u8 poll;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001331#define CLIENT_IS_FCOE 0x01
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001332#define CLIENT_IS_LEADING_RSS 0x02
1333 u8 flags;
1334};
1335
1336struct bnx2x_client_init_params {
1337 struct rxq_pause_params pause;
1338 struct bnx2x_rxq_init_params rxq_params;
1339 struct bnx2x_txq_init_params txq_params;
1340 struct bnx2x_client_ramrod_params ramrod_params;
1341};
1342
1343struct bnx2x_rss_params {
1344 int mode;
1345 u16 cap;
1346 u16 result_mask;
1347};
1348
1349struct bnx2x_func_init_params {
1350
1351 /* rss */
1352 struct bnx2x_rss_params *rss; /* valid iff FUNC_FLG_RSS */
1353
1354 /* dma */
1355 dma_addr_t fw_stat_map; /* valid iff FUNC_FLG_STATS */
1356 dma_addr_t spq_map; /* valid iff FUNC_FLG_SPQ */
1357
1358 u16 func_flgs;
1359 u16 func_id; /* abs fid */
1360 u16 pf_id;
1361 u16 spq_prod; /* valid iff FUNC_FLG_SPQ */
1362};
1363
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001364#define for_each_eth_queue(bp, var) \
1365 for (var = 0; var < BNX2X_NUM_ETH_QUEUES(bp); var++)
Eilon Greenstein3196a882008-08-13 15:58:49 -07001366
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001367#define for_each_nondefault_eth_queue(bp, var) \
1368 for (var = 1; var < BNX2X_NUM_ETH_QUEUES(bp); var++)
1369
1370#define for_each_napi_queue(bp, var) \
1371 for (var = 0; \
1372 var < BNX2X_NUM_ETH_QUEUES(bp) + FCOE_CONTEXT_USE; var++) \
1373 if (skip_queue(bp, var)) \
1374 continue; \
1375 else
1376
1377#define for_each_queue(bp, var) \
1378 for (var = 0; var < BNX2X_NUM_QUEUES(bp); var++) \
1379 if (skip_queue(bp, var)) \
1380 continue; \
1381 else
1382
1383#define for_each_rx_queue(bp, var) \
1384 for (var = 0; var < BNX2X_NUM_QUEUES(bp); var++) \
1385 if (skip_rx_queue(bp, var)) \
1386 continue; \
1387 else
1388
1389#define for_each_tx_queue(bp, var) \
1390 for (var = 0; var < BNX2X_NUM_QUEUES(bp); var++) \
1391 if (skip_tx_queue(bp, var)) \
1392 continue; \
1393 else
1394
1395#define for_each_nondefault_queue(bp, var) \
1396 for (var = 1; var < BNX2X_NUM_QUEUES(bp); var++) \
1397 if (skip_queue(bp, var)) \
1398 continue; \
1399 else
1400
1401/* skip rx queue
1402 * if FCOE l2 support is diabled and this is the fcoe L2 queue
1403 */
1404#define skip_rx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
1405
1406/* skip tx queue
1407 * if FCOE l2 support is diabled and this is the fcoe L2 queue
1408 */
1409#define skip_tx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
1410
1411#define skip_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
Eilon Greenstein3196a882008-08-13 15:58:49 -07001412
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001413#define WAIT_RAMROD_POLL 0x01
1414#define WAIT_RAMROD_COMMON 0x02
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001415
1416/* dmae */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001417void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
1418void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
1419 u32 len32);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001420void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx);
1421u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type);
1422u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode);
1423u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
1424 bool with_comp, u8 comp_type);
1425
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001426int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port);
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001427int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001428int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001429u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001430
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001431void bnx2x_calc_fc_adv(struct bnx2x *bp);
1432int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
1433 u32 data_hi, u32 data_lo, int common);
1434void bnx2x_update_coalesce(struct bnx2x *bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001435int bnx2x_get_link_cfg_idx(struct bnx2x *bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001436
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001437static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms,
1438 int wait)
1439{
1440 u32 val;
1441
1442 do {
1443 val = REG_RD(bp, reg);
1444 if (val == expected)
1445 break;
1446 ms -= wait;
1447 msleep(wait);
1448
1449 } while (ms > 0);
1450
1451 return val;
1452}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001453
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001454#define BNX2X_ILT_ZALLOC(x, y, size) \
1455 do { \
Vladislav Zolotarovd245a112010-12-08 01:43:17 +00001456 x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001457 if (x) \
1458 memset(x, 0, size); \
1459 } while (0)
1460
1461#define BNX2X_ILT_FREE(x, y, size) \
1462 do { \
1463 if (x) { \
Vladislav Zolotarovd245a112010-12-08 01:43:17 +00001464 dma_free_coherent(&bp->pdev->dev, size, x, y); \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001465 x = NULL; \
1466 y = 0; \
1467 } \
1468 } while (0)
1469
1470#define ILOG2(x) (ilog2((x)))
1471
1472#define ILT_NUM_PAGE_ENTRIES (3072)
1473/* In 57710/11 we use whole table since we have 8 func
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001474 * In 57712 we have only 4 func, but use same size per func, then only half of
1475 * the table in use
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001476 */
1477#define ILT_PER_FUNC (ILT_NUM_PAGE_ENTRIES/8)
1478
1479#define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC)
1480/*
1481 * the phys address is shifted right 12 bits and has an added
1482 * 1=valid bit added to the 53rd bit
1483 * then since this is a wide register(TM)
1484 * we split it into two 32 bit writes
1485 */
1486#define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF))
1487#define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44)))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001488
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001489/* load/unload mode */
1490#define LOAD_NORMAL 0
1491#define LOAD_OPEN 1
1492#define LOAD_DIAG 2
1493#define UNLOAD_NORMAL 0
1494#define UNLOAD_CLOSE 1
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001495#define UNLOAD_RECOVERY 2
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001496
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001497
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001498/* DMAE command defines */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001499#define DMAE_TIMEOUT -1
1500#define DMAE_PCI_ERROR -2 /* E2 and onward */
1501#define DMAE_NOT_RDY -3
1502#define DMAE_PCI_ERR_FLAG 0x80000000
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001503
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001504#define DMAE_SRC_PCI 0
1505#define DMAE_SRC_GRC 1
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001506
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001507#define DMAE_DST_NONE 0
1508#define DMAE_DST_PCI 1
1509#define DMAE_DST_GRC 2
1510
1511#define DMAE_COMP_PCI 0
1512#define DMAE_COMP_GRC 1
1513
1514/* E2 and onward - PCI error handling in the completion */
1515
1516#define DMAE_COMP_REGULAR 0
1517#define DMAE_COM_SET_ERR 1
1518
1519#define DMAE_CMD_SRC_PCI (DMAE_SRC_PCI << \
1520 DMAE_COMMAND_SRC_SHIFT)
1521#define DMAE_CMD_SRC_GRC (DMAE_SRC_GRC << \
1522 DMAE_COMMAND_SRC_SHIFT)
1523
1524#define DMAE_CMD_DST_PCI (DMAE_DST_PCI << \
1525 DMAE_COMMAND_DST_SHIFT)
1526#define DMAE_CMD_DST_GRC (DMAE_DST_GRC << \
1527 DMAE_COMMAND_DST_SHIFT)
1528
1529#define DMAE_CMD_C_DST_PCI (DMAE_COMP_PCI << \
1530 DMAE_COMMAND_C_DST_SHIFT)
1531#define DMAE_CMD_C_DST_GRC (DMAE_COMP_GRC << \
1532 DMAE_COMMAND_C_DST_SHIFT)
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001533
1534#define DMAE_CMD_C_ENABLE DMAE_COMMAND_C_TYPE_ENABLE
1535
1536#define DMAE_CMD_ENDIANITY_NO_SWAP (0 << DMAE_COMMAND_ENDIANITY_SHIFT)
1537#define DMAE_CMD_ENDIANITY_B_SWAP (1 << DMAE_COMMAND_ENDIANITY_SHIFT)
1538#define DMAE_CMD_ENDIANITY_DW_SWAP (2 << DMAE_COMMAND_ENDIANITY_SHIFT)
1539#define DMAE_CMD_ENDIANITY_B_DW_SWAP (3 << DMAE_COMMAND_ENDIANITY_SHIFT)
1540
1541#define DMAE_CMD_PORT_0 0
1542#define DMAE_CMD_PORT_1 DMAE_COMMAND_PORT
1543
1544#define DMAE_CMD_SRC_RESET DMAE_COMMAND_SRC_RESET
1545#define DMAE_CMD_DST_RESET DMAE_COMMAND_DST_RESET
1546#define DMAE_CMD_E1HVN_SHIFT DMAE_COMMAND_E1HVN_SHIFT
1547
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001548#define DMAE_SRC_PF 0
1549#define DMAE_SRC_VF 1
1550
1551#define DMAE_DST_PF 0
1552#define DMAE_DST_VF 1
1553
1554#define DMAE_C_SRC 0
1555#define DMAE_C_DST 1
1556
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001557#define DMAE_LEN32_RD_MAX 0x80
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +00001558#define DMAE_LEN32_WR_MAX(bp) (CHIP_IS_E1(bp) ? 0x400 : 0x2000)
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001559
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001560#define DMAE_COMP_VAL 0x60d0d0ae /* E2 and on - upper bit
1561 indicates eror */
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001562
1563#define MAX_DMAE_C_PER_PORT 8
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001564#define INIT_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001565 BP_E1HVN(bp))
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001566#define PMF_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001567 E1HVN_MAX)
1568
Eliezer Tamir25047952008-02-28 11:50:16 -08001569/* PCIE link and speed */
1570#define PCICFG_LINK_WIDTH 0x1f00000
1571#define PCICFG_LINK_WIDTH_SHIFT 20
1572#define PCICFG_LINK_SPEED 0xf0000
1573#define PCICFG_LINK_SPEED_SHIFT 16
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001574
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001575
Eilon Greensteind3d4f492009-02-12 08:36:27 +00001576#define BNX2X_NUM_TESTS 7
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001577
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00001578#define BNX2X_PHY_LOOPBACK 0
1579#define BNX2X_MAC_LOOPBACK 1
1580#define BNX2X_PHY_LOOPBACK_FAILED 1
1581#define BNX2X_MAC_LOOPBACK_FAILED 2
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001582#define BNX2X_LOOPBACK_FAILED (BNX2X_MAC_LOOPBACK_FAILED | \
1583 BNX2X_PHY_LOOPBACK_FAILED)
Eliezer Tamir96fc1782008-02-28 11:57:55 -08001584
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001585
1586#define STROM_ASSERT_ARRAY_SIZE 50
1587
Eliezer Tamir96fc1782008-02-28 11:57:55 -08001588
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001589/* must be used on a CID before placing it on a HW ring */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001590#define HW_CID(bp, x) ((BP_PORT(bp) << 23) | \
1591 (BP_E1HVN(bp) << 17) | (x))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001592
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001593#define SP_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_spe))
1594#define MAX_SP_DESC_CNT (SP_DESC_CNT - 1)
1595
1596
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001597#define BNX2X_BTR 4
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001598#define MAX_SPQ_PENDING 8
1599
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001600
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001601/* CMNG constants
1602 derived from lab experiments, and not from system spec calculations !!! */
1603#define DEF_MIN_RATE 100
1604/* resolution of the rate shaping timer - 100 usec */
1605#define RS_PERIODIC_TIMEOUT_USEC 100
1606/* resolution of fairness algorithm in usecs -
Eilon Greenstein33471622008-08-13 15:59:08 -07001607 coefficient for calculating the actual t fair */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001608#define T_FAIR_COEF 10000000
1609/* number of bytes in single QM arbitration cycle -
Eilon Greenstein33471622008-08-13 15:59:08 -07001610 coefficient for calculating the fairness timer */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001611#define QM_ARB_BYTES 40000
1612#define FAIR_MEM 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001613
1614
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001615#define ATTN_NIG_FOR_FUNC (1L << 8)
1616#define ATTN_SW_TIMER_4_FUNC (1L << 9)
1617#define GPIO_2_FUNC (1L << 10)
1618#define GPIO_3_FUNC (1L << 11)
1619#define GPIO_4_FUNC (1L << 12)
1620#define ATTN_GENERAL_ATTN_1 (1L << 13)
1621#define ATTN_GENERAL_ATTN_2 (1L << 14)
1622#define ATTN_GENERAL_ATTN_3 (1L << 15)
1623#define ATTN_GENERAL_ATTN_4 (1L << 13)
1624#define ATTN_GENERAL_ATTN_5 (1L << 14)
1625#define ATTN_GENERAL_ATTN_6 (1L << 15)
1626
1627#define ATTN_HARD_WIRED_MASK 0xff00
1628#define ATTENTION_ID 4
1629
1630
1631/* stuff added to make the code fit 80Col */
1632
1633#define BNX2X_PMF_LINK_ASSERT \
1634 GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp))
1635
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001636#define BNX2X_MC_ASSERT_BITS \
1637 (GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
1638 GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
1639 GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
1640 GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))
1641
1642#define BNX2X_MCP_ASSERT \
1643 GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)
1644
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001645#define BNX2X_GRC_TIMEOUT GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC)
1646#define BNX2X_GRC_RSV (GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \
1647 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \
1648 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \
1649 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \
1650 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \
1651 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC))
1652
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001653#define HW_INTERRUT_ASSERT_SET_0 \
1654 (AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
1655 AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
1656 AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
1657 AEU_INPUTS_ATTN_BITS_PBF_HW_INTERRUPT)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001658#define HW_PRTY_ASSERT_SET_0 (AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001659 AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
1660 AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
1661 AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
1662 AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR)
1663#define HW_INTERRUT_ASSERT_SET_1 \
1664 (AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
1665 AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
1666 AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
1667 AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
1668 AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
1669 AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
1670 AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
1671 AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
1672 AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
1673 AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
1674 AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001675#define HW_PRTY_ASSERT_SET_1 (AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001676 AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
1677 AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
1678 AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001679 AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
1680 AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001681 AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
1682 AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
1683 AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
1684 AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
1685 AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR)
1686#define HW_INTERRUT_ASSERT_SET_2 \
1687 (AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
1688 AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
1689 AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
1690 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
1691 AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001692#define HW_PRTY_ASSERT_SET_2 (AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001693 AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
1694 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
1695 AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
1696 AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
1697 AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
1698 AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)
1699
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001700#define HW_PRTY_ASSERT_SET_3 (AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY | \
1701 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY | \
1702 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY | \
1703 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001704
Tom Herbertc68ed252010-04-23 00:10:52 -07001705#define RSS_FLAGS(bp) \
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001706 (TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY | \
1707 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY | \
1708 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY | \
1709 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY | \
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001710 (bp->multi_mode << \
1711 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001712#define MULTI_MASK 0x7f
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001713
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001714#define BNX2X_SP_DSB_INDEX \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001715 (&bp->def_status_blk->sp_sb.\
1716 index_values[HC_SP_INDEX_ETH_DEF_CONS])
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001717
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001718#define SET_FLAG(value, mask, flag) \
1719 do {\
1720 (value) &= ~(mask);\
1721 (value) |= ((flag) << (mask##_SHIFT));\
1722 } while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001723
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001724#define GET_FLAG(value, mask) \
1725 (((value) &= (mask)) >> (mask##_SHIFT))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001726
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001727#define GET_FIELD(value, fname) \
1728 (((value) & (fname##_MASK)) >> (fname##_SHIFT))
1729
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001730#define CAM_IS_INVALID(x) \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001731 (GET_FLAG(x.flags, \
1732 MAC_CONFIGURATION_ENTRY_ACTION_TYPE) == \
1733 (T_ETH_MAC_COMMAND_INVALIDATE))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001734
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001735/* Number of u32 elements in MC hash array */
1736#define MC_HASH_SIZE 8
1737#define MC_HASH_OFFSET(bp, i) (BAR_TSTRORM_INTMEM + \
1738 TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4)
1739
1740
1741#ifndef PXP2_REG_PXP2_INT_STS
1742#define PXP2_REG_PXP2_INT_STS PXP2_REG_PXP2_INT_STS_0
1743#endif
1744
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001745#ifndef ETH_MAX_RX_CLIENTS_E2
1746#define ETH_MAX_RX_CLIENTS_E2 ETH_MAX_RX_CLIENTS_E1H
1747#endif
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001748
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00001749#define BNX2X_VPD_LEN 128
1750#define VENDOR_ID_LEN 4
1751
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001752/* Congestion management fairness mode */
1753#define CMNG_FNS_NONE 0
1754#define CMNG_FNS_MINMAX 1
1755
1756#define HC_SEG_ACCESS_DEF 0 /*Driver decision 0-3*/
1757#define HC_SEG_ACCESS_ATTN 4
1758#define HC_SEG_ACCESS_NORM 0 /*Driver decision 0-1*/
1759
Dmitry Kravkovb0efbb92010-07-27 12:33:43 +00001760#ifdef BNX2X_MAIN
1761#define BNX2X_EXTERN
1762#else
1763#define BNX2X_EXTERN extern
1764#endif
1765
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001766BNX2X_EXTERN int load_count[2][3]; /* per path: 0-common, 1-port0, 2-port1 */
Dmitry Kravkovb0efbb92010-07-27 12:33:43 +00001767
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001768extern void bnx2x_set_ethtool_ops(struct net_device *netdev);
1769
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001770#endif /* bnx2x.h */