blob: 9b434461c4f1b615f840c349e114b22fe6854042 [file] [log] [blame]
Divy Le Ray4d22de32007-01-18 22:04:14 -05001/*
Divy Le Raya02d44a2008-10-13 18:47:30 -07002 * Copyright (c) 2005-2008 Chelsio, Inc. All rights reserved.
Divy Le Ray4d22de32007-01-18 22:04:14 -05003 *
Divy Le Ray1d68e932007-01-30 19:44:35 -08004 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
Divy Le Ray4d22de32007-01-18 22:04:14 -05009 *
Divy Le Ray1d68e932007-01-30 19:44:35 -080010 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
Divy Le Ray4d22de32007-01-18 22:04:14 -050031 */
Divy Le Ray4d22de32007-01-18 22:04:14 -050032#include <linux/skbuff.h>
33#include <linux/netdevice.h>
34#include <linux/etherdevice.h>
35#include <linux/if_vlan.h>
36#include <linux/ip.h>
37#include <linux/tcp.h>
38#include <linux/dma-mapping.h>
Karen Xiea109a5b2008-12-18 22:56:20 -080039#include <net/arp.h>
Divy Le Ray4d22de32007-01-18 22:04:14 -050040#include "common.h"
41#include "regs.h"
42#include "sge_defs.h"
43#include "t3_cpl.h"
44#include "firmware_exports.h"
Steve Wisee998f242010-01-27 17:03:34 +000045#include "cxgb3_offload.h"
Divy Le Ray4d22de32007-01-18 22:04:14 -050046
47#define USE_GTS 0
48
49#define SGE_RX_SM_BUF_SIZE 1536
Divy Le Raye0994eb2007-02-24 16:44:17 -080050
Divy Le Ray4d22de32007-01-18 22:04:14 -050051#define SGE_RX_COPY_THRES 256
Divy Le Raycf992af2007-05-30 21:10:47 -070052#define SGE_RX_PULL_LEN 128
Divy Le Ray4d22de32007-01-18 22:04:14 -050053
Divy Le Ray5e68b772009-03-26 16:39:29 +000054#define SGE_PG_RSVD SMP_CACHE_BYTES
Divy Le Raye0994eb2007-02-24 16:44:17 -080055/*
Divy Le Raycf992af2007-05-30 21:10:47 -070056 * Page chunk size for FL0 buffers if FL0 is to be populated with page chunks.
57 * It must be a divisor of PAGE_SIZE. If set to 0 FL0 will use sk_buffs
58 * directly.
Divy Le Raye0994eb2007-02-24 16:44:17 -080059 */
Divy Le Raycf992af2007-05-30 21:10:47 -070060#define FL0_PG_CHUNK_SIZE 2048
Divy Le Ray7385ecf2008-05-21 18:56:21 -070061#define FL0_PG_ORDER 0
Divy Le Ray5e68b772009-03-26 16:39:29 +000062#define FL0_PG_ALLOC_SIZE (PAGE_SIZE << FL0_PG_ORDER)
Divy Le Ray7385ecf2008-05-21 18:56:21 -070063#define FL1_PG_CHUNK_SIZE (PAGE_SIZE > 8192 ? 16384 : 8192)
64#define FL1_PG_ORDER (PAGE_SIZE > 8192 ? 0 : 1)
Divy Le Ray5e68b772009-03-26 16:39:29 +000065#define FL1_PG_ALLOC_SIZE (PAGE_SIZE << FL1_PG_ORDER)
Divy Le Raycf992af2007-05-30 21:10:47 -070066
Divy Le Raye0994eb2007-02-24 16:44:17 -080067#define SGE_RX_DROP_THRES 16
Divy Le Ray42c8ea12009-03-12 21:14:04 +000068#define RX_RECLAIM_PERIOD (HZ/4)
Divy Le Ray4d22de32007-01-18 22:04:14 -050069
70/*
Divy Le Ray26b38712009-03-12 21:13:43 +000071 * Max number of Rx buffers we replenish at a time.
72 */
73#define MAX_RX_REFILL 16U
74/*
Divy Le Ray4d22de32007-01-18 22:04:14 -050075 * Period of the Tx buffer reclaim timer. This timer does not need to run
76 * frequently as Tx buffers are usually reclaimed by new Tx packets.
77 */
78#define TX_RECLAIM_PERIOD (HZ / 4)
Divy Le Ray42c8ea12009-03-12 21:14:04 +000079#define TX_RECLAIM_TIMER_CHUNK 64U
80#define TX_RECLAIM_CHUNK 16U
Divy Le Ray4d22de32007-01-18 22:04:14 -050081
82/* WR size in bytes */
83#define WR_LEN (WR_FLITS * 8)
84
85/*
86 * Types of Tx queues in each queue set. Order here matters, do not change.
87 */
88enum { TXQ_ETH, TXQ_OFLD, TXQ_CTRL };
89
90/* Values for sge_txq.flags */
91enum {
92 TXQ_RUNNING = 1 << 0, /* fetch engine is running */
93 TXQ_LAST_PKT_DB = 1 << 1, /* last packet rang the doorbell */
94};
95
96struct tx_desc {
Al Virofb8e4442007-08-23 03:04:12 -040097 __be64 flit[TX_DESC_FLITS];
Divy Le Ray4d22de32007-01-18 22:04:14 -050098};
99
100struct rx_desc {
101 __be32 addr_lo;
102 __be32 len_gen;
103 __be32 gen2;
104 __be32 addr_hi;
105};
106
107struct tx_sw_desc { /* SW state per Tx descriptor */
108 struct sk_buff *skb;
Divy Le Ray23561c92007-11-16 11:22:05 -0800109 u8 eop; /* set if last descriptor for packet */
110 u8 addr_idx; /* buffer index of first SGL entry in descriptor */
111 u8 fragidx; /* first page fragment associated with descriptor */
112 s8 sflit; /* start flit of first SGL entry in descriptor */
Divy Le Ray4d22de32007-01-18 22:04:14 -0500113};
114
Divy Le Raycf992af2007-05-30 21:10:47 -0700115struct rx_sw_desc { /* SW state per Rx descriptor */
Divy Le Raye0994eb2007-02-24 16:44:17 -0800116 union {
117 struct sk_buff *skb;
Divy Le Raycf992af2007-05-30 21:10:47 -0700118 struct fl_pg_chunk pg_chunk;
119 };
120 DECLARE_PCI_UNMAP_ADDR(dma_addr);
Divy Le Ray4d22de32007-01-18 22:04:14 -0500121};
122
123struct rsp_desc { /* response queue descriptor */
124 struct rss_header rss_hdr;
125 __be32 flags;
126 __be32 len_cq;
127 u8 imm_data[47];
128 u8 intr_gen;
129};
130
Divy Le Ray4d22de32007-01-18 22:04:14 -0500131/*
Divy Le Ray99d7cf32007-02-24 16:44:06 -0800132 * Holds unmapping information for Tx packets that need deferred unmapping.
133 * This structure lives at skb->head and must be allocated by callers.
134 */
135struct deferred_unmap_info {
136 struct pci_dev *pdev;
137 dma_addr_t addr[MAX_SKB_FRAGS + 1];
138};
139
140/*
Divy Le Ray4d22de32007-01-18 22:04:14 -0500141 * Maps a number of flits to the number of Tx descriptors that can hold them.
142 * The formula is
143 *
144 * desc = 1 + (flits - 2) / (WR_FLITS - 1).
145 *
146 * HW allows up to 4 descriptors to be combined into a WR.
147 */
148static u8 flit_desc_map[] = {
149 0,
150#if SGE_NUM_GENBITS == 1
151 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
152 2, 2, 2, 2, 2, 2, 2, 2, 2, 2, 2, 2, 2, 2, 2,
153 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3,
154 4, 4, 4, 4, 4, 4, 4, 4, 4, 4, 4, 4, 4, 4, 4
155#elif SGE_NUM_GENBITS == 2
156 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
157 2, 2, 2, 2, 2, 2, 2, 2, 2, 2, 2, 2, 2, 2,
158 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3,
159 4, 4, 4, 4, 4, 4, 4, 4, 4, 4, 4, 4, 4, 4,
160#else
161# error "SGE_NUM_GENBITS must be 1 or 2"
162#endif
163};
164
165static inline struct sge_qset *fl_to_qset(const struct sge_fl *q, int qidx)
166{
167 return container_of(q, struct sge_qset, fl[qidx]);
168}
169
170static inline struct sge_qset *rspq_to_qset(const struct sge_rspq *q)
171{
172 return container_of(q, struct sge_qset, rspq);
173}
174
175static inline struct sge_qset *txq_to_qset(const struct sge_txq *q, int qidx)
176{
177 return container_of(q, struct sge_qset, txq[qidx]);
178}
179
180/**
181 * refill_rspq - replenish an SGE response queue
182 * @adapter: the adapter
183 * @q: the response queue to replenish
184 * @credits: how many new responses to make available
185 *
186 * Replenishes a response queue by making the supplied number of responses
187 * available to HW.
188 */
189static inline void refill_rspq(struct adapter *adapter,
190 const struct sge_rspq *q, unsigned int credits)
191{
Divy Le Rayafefce62007-11-16 11:22:21 -0800192 rmb();
Divy Le Ray4d22de32007-01-18 22:04:14 -0500193 t3_write_reg(adapter, A_SG_RSPQ_CREDIT_RETURN,
194 V_RSPQ(q->cntxt_id) | V_CREDITS(credits));
195}
196
197/**
198 * need_skb_unmap - does the platform need unmapping of sk_buffs?
199 *
200 * Returns true if the platfrom needs sk_buff unmapping. The compiler
201 * optimizes away unecessary code if this returns true.
202 */
203static inline int need_skb_unmap(void)
204{
205 /*
206 * This structure is used to tell if the platfrom needs buffer
207 * unmapping by checking if DECLARE_PCI_UNMAP_ADDR defines anything.
208 */
209 struct dummy {
210 DECLARE_PCI_UNMAP_ADDR(addr);
211 };
212
213 return sizeof(struct dummy) != 0;
214}
215
216/**
217 * unmap_skb - unmap a packet main body and its page fragments
218 * @skb: the packet
219 * @q: the Tx queue containing Tx descriptors for the packet
220 * @cidx: index of Tx descriptor
221 * @pdev: the PCI device
222 *
223 * Unmap the main body of an sk_buff and its page fragments, if any.
224 * Because of the fairly complicated structure of our SGLs and the desire
Divy Le Ray23561c92007-11-16 11:22:05 -0800225 * to conserve space for metadata, the information necessary to unmap an
226 * sk_buff is spread across the sk_buff itself (buffer lengths), the HW Tx
227 * descriptors (the physical addresses of the various data buffers), and
228 * the SW descriptor state (assorted indices). The send functions
229 * initialize the indices for the first packet descriptor so we can unmap
230 * the buffers held in the first Tx descriptor here, and we have enough
231 * information at this point to set the state for the next Tx descriptor.
232 *
233 * Note that it is possible to clean up the first descriptor of a packet
234 * before the send routines have written the next descriptors, but this
235 * race does not cause any problem. We just end up writing the unmapping
236 * info for the descriptor first.
Divy Le Ray4d22de32007-01-18 22:04:14 -0500237 */
238static inline void unmap_skb(struct sk_buff *skb, struct sge_txq *q,
239 unsigned int cidx, struct pci_dev *pdev)
240{
241 const struct sg_ent *sgp;
Divy Le Ray23561c92007-11-16 11:22:05 -0800242 struct tx_sw_desc *d = &q->sdesc[cidx];
243 int nfrags, frag_idx, curflit, j = d->addr_idx;
Divy Le Ray4d22de32007-01-18 22:04:14 -0500244
Divy Le Ray23561c92007-11-16 11:22:05 -0800245 sgp = (struct sg_ent *)&q->desc[cidx].flit[d->sflit];
246 frag_idx = d->fragidx;
Divy Le Ray4d22de32007-01-18 22:04:14 -0500247
Divy Le Ray23561c92007-11-16 11:22:05 -0800248 if (frag_idx == 0 && skb_headlen(skb)) {
249 pci_unmap_single(pdev, be64_to_cpu(sgp->addr[0]),
250 skb_headlen(skb), PCI_DMA_TODEVICE);
Divy Le Ray4d22de32007-01-18 22:04:14 -0500251 j = 1;
252 }
253
Divy Le Ray23561c92007-11-16 11:22:05 -0800254 curflit = d->sflit + 1 + j;
Divy Le Ray4d22de32007-01-18 22:04:14 -0500255 nfrags = skb_shinfo(skb)->nr_frags;
256
257 while (frag_idx < nfrags && curflit < WR_FLITS) {
258 pci_unmap_page(pdev, be64_to_cpu(sgp->addr[j]),
259 skb_shinfo(skb)->frags[frag_idx].size,
260 PCI_DMA_TODEVICE);
261 j ^= 1;
262 if (j == 0) {
263 sgp++;
264 curflit++;
265 }
266 curflit++;
267 frag_idx++;
268 }
269
Divy Le Ray23561c92007-11-16 11:22:05 -0800270 if (frag_idx < nfrags) { /* SGL continues into next Tx descriptor */
271 d = cidx + 1 == q->size ? q->sdesc : d + 1;
272 d->fragidx = frag_idx;
273 d->addr_idx = j;
274 d->sflit = curflit - WR_FLITS - j; /* sflit can be -1 */
Divy Le Ray4d22de32007-01-18 22:04:14 -0500275 }
276}
277
278/**
279 * free_tx_desc - reclaims Tx descriptors and their buffers
280 * @adapter: the adapter
281 * @q: the Tx queue to reclaim descriptors from
282 * @n: the number of descriptors to reclaim
283 *
284 * Reclaims Tx descriptors from an SGE Tx queue and frees the associated
285 * Tx buffers. Called with the Tx queue lock held.
286 */
287static void free_tx_desc(struct adapter *adapter, struct sge_txq *q,
288 unsigned int n)
289{
290 struct tx_sw_desc *d;
291 struct pci_dev *pdev = adapter->pdev;
292 unsigned int cidx = q->cidx;
293
Divy Le Ray99d7cf32007-02-24 16:44:06 -0800294 const int need_unmap = need_skb_unmap() &&
295 q->cntxt_id >= FW_TUNNEL_SGEEC_START;
296
Divy Le Ray4d22de32007-01-18 22:04:14 -0500297 d = &q->sdesc[cidx];
298 while (n--) {
299 if (d->skb) { /* an SGL is present */
Divy Le Ray99d7cf32007-02-24 16:44:06 -0800300 if (need_unmap)
Divy Le Ray4d22de32007-01-18 22:04:14 -0500301 unmap_skb(d->skb, q, cidx, pdev);
Divy Le Ray23561c92007-11-16 11:22:05 -0800302 if (d->eop)
Divy Le Ray4d22de32007-01-18 22:04:14 -0500303 kfree_skb(d->skb);
304 }
305 ++d;
306 if (++cidx == q->size) {
307 cidx = 0;
308 d = q->sdesc;
309 }
310 }
311 q->cidx = cidx;
312}
313
314/**
315 * reclaim_completed_tx - reclaims completed Tx descriptors
316 * @adapter: the adapter
317 * @q: the Tx queue to reclaim completed descriptors from
Divy Le Ray42c8ea12009-03-12 21:14:04 +0000318 * @chunk: maximum number of descriptors to reclaim
Divy Le Ray4d22de32007-01-18 22:04:14 -0500319 *
320 * Reclaims Tx descriptors that the SGE has indicated it has processed,
321 * and frees the associated buffers if possible. Called with the Tx
322 * queue's lock held.
323 */
Divy Le Ray42c8ea12009-03-12 21:14:04 +0000324static inline unsigned int reclaim_completed_tx(struct adapter *adapter,
325 struct sge_txq *q,
326 unsigned int chunk)
Divy Le Ray4d22de32007-01-18 22:04:14 -0500327{
328 unsigned int reclaim = q->processed - q->cleaned;
329
Divy Le Ray42c8ea12009-03-12 21:14:04 +0000330 reclaim = min(chunk, reclaim);
Divy Le Ray4d22de32007-01-18 22:04:14 -0500331 if (reclaim) {
332 free_tx_desc(adapter, q, reclaim);
333 q->cleaned += reclaim;
334 q->in_use -= reclaim;
335 }
Divy Le Ray42c8ea12009-03-12 21:14:04 +0000336 return q->processed - q->cleaned;
Divy Le Ray4d22de32007-01-18 22:04:14 -0500337}
338
339/**
340 * should_restart_tx - are there enough resources to restart a Tx queue?
341 * @q: the Tx queue
342 *
343 * Checks if there are enough descriptors to restart a suspended Tx queue.
344 */
345static inline int should_restart_tx(const struct sge_txq *q)
346{
347 unsigned int r = q->processed - q->cleaned;
348
349 return q->in_use - r < (q->size >> 1);
350}
351
Divy Le Ray5e68b772009-03-26 16:39:29 +0000352static void clear_rx_desc(struct pci_dev *pdev, const struct sge_fl *q,
353 struct rx_sw_desc *d)
Divy Le Ray9bb2b312009-03-12 21:13:49 +0000354{
Divy Le Ray5e68b772009-03-26 16:39:29 +0000355 if (q->use_pages && d->pg_chunk.page) {
356 (*d->pg_chunk.p_cnt)--;
357 if (!*d->pg_chunk.p_cnt)
358 pci_unmap_page(pdev,
Divy Le Ray10b6d952009-05-28 11:23:02 +0000359 d->pg_chunk.mapping,
Divy Le Ray5e68b772009-03-26 16:39:29 +0000360 q->alloc_size, PCI_DMA_FROMDEVICE);
361
362 put_page(d->pg_chunk.page);
Divy Le Ray9bb2b312009-03-12 21:13:49 +0000363 d->pg_chunk.page = NULL;
364 } else {
Divy Le Ray5e68b772009-03-26 16:39:29 +0000365 pci_unmap_single(pdev, pci_unmap_addr(d, dma_addr),
366 q->buf_size, PCI_DMA_FROMDEVICE);
Divy Le Ray9bb2b312009-03-12 21:13:49 +0000367 kfree_skb(d->skb);
368 d->skb = NULL;
369 }
370}
371
Divy Le Ray4d22de32007-01-18 22:04:14 -0500372/**
373 * free_rx_bufs - free the Rx buffers on an SGE free list
374 * @pdev: the PCI device associated with the adapter
375 * @rxq: the SGE free list to clean up
376 *
377 * Release the buffers on an SGE free-buffer Rx queue. HW fetching from
378 * this queue should be stopped before calling this function.
379 */
380static void free_rx_bufs(struct pci_dev *pdev, struct sge_fl *q)
381{
382 unsigned int cidx = q->cidx;
383
384 while (q->credits--) {
385 struct rx_sw_desc *d = &q->sdesc[cidx];
386
Divy Le Ray5e68b772009-03-26 16:39:29 +0000387
388 clear_rx_desc(pdev, q, d);
Divy Le Ray4d22de32007-01-18 22:04:14 -0500389 if (++cidx == q->size)
390 cidx = 0;
391 }
Divy Le Raye0994eb2007-02-24 16:44:17 -0800392
Divy Le Raycf992af2007-05-30 21:10:47 -0700393 if (q->pg_chunk.page) {
Divy Le Ray7385ecf2008-05-21 18:56:21 -0700394 __free_pages(q->pg_chunk.page, q->order);
Divy Le Raycf992af2007-05-30 21:10:47 -0700395 q->pg_chunk.page = NULL;
396 }
Divy Le Ray4d22de32007-01-18 22:04:14 -0500397}
398
399/**
400 * add_one_rx_buf - add a packet buffer to a free-buffer list
Divy Le Raycf992af2007-05-30 21:10:47 -0700401 * @va: buffer start VA
Divy Le Ray4d22de32007-01-18 22:04:14 -0500402 * @len: the buffer length
403 * @d: the HW Rx descriptor to write
404 * @sd: the SW Rx descriptor to write
405 * @gen: the generation bit value
406 * @pdev: the PCI device associated with the adapter
407 *
408 * Add a buffer of the given length to the supplied HW and SW Rx
409 * descriptors.
410 */
Divy Le Rayb1fb1f22008-05-21 18:56:16 -0700411static inline int add_one_rx_buf(void *va, unsigned int len,
412 struct rx_desc *d, struct rx_sw_desc *sd,
413 unsigned int gen, struct pci_dev *pdev)
Divy Le Ray4d22de32007-01-18 22:04:14 -0500414{
415 dma_addr_t mapping;
416
Divy Le Raye0994eb2007-02-24 16:44:17 -0800417 mapping = pci_map_single(pdev, va, len, PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -0700418 if (unlikely(pci_dma_mapping_error(pdev, mapping)))
Divy Le Rayb1fb1f22008-05-21 18:56:16 -0700419 return -ENOMEM;
420
Divy Le Ray4d22de32007-01-18 22:04:14 -0500421 pci_unmap_addr_set(sd, dma_addr, mapping);
422
423 d->addr_lo = cpu_to_be32(mapping);
424 d->addr_hi = cpu_to_be32((u64) mapping >> 32);
425 wmb();
426 d->len_gen = cpu_to_be32(V_FLD_GEN1(gen));
427 d->gen2 = cpu_to_be32(V_FLD_GEN2(gen));
Divy Le Rayb1fb1f22008-05-21 18:56:16 -0700428 return 0;
Divy Le Ray4d22de32007-01-18 22:04:14 -0500429}
430
Divy Le Ray5e68b772009-03-26 16:39:29 +0000431static inline int add_one_rx_chunk(dma_addr_t mapping, struct rx_desc *d,
432 unsigned int gen)
433{
434 d->addr_lo = cpu_to_be32(mapping);
435 d->addr_hi = cpu_to_be32((u64) mapping >> 32);
436 wmb();
437 d->len_gen = cpu_to_be32(V_FLD_GEN1(gen));
438 d->gen2 = cpu_to_be32(V_FLD_GEN2(gen));
439 return 0;
440}
441
442static int alloc_pg_chunk(struct adapter *adapter, struct sge_fl *q,
443 struct rx_sw_desc *sd, gfp_t gfp,
Divy Le Ray7385ecf2008-05-21 18:56:21 -0700444 unsigned int order)
Divy Le Raycf992af2007-05-30 21:10:47 -0700445{
446 if (!q->pg_chunk.page) {
Divy Le Ray5e68b772009-03-26 16:39:29 +0000447 dma_addr_t mapping;
448
Divy Le Ray7385ecf2008-05-21 18:56:21 -0700449 q->pg_chunk.page = alloc_pages(gfp, order);
Divy Le Raycf992af2007-05-30 21:10:47 -0700450 if (unlikely(!q->pg_chunk.page))
451 return -ENOMEM;
452 q->pg_chunk.va = page_address(q->pg_chunk.page);
Divy Le Ray5e68b772009-03-26 16:39:29 +0000453 q->pg_chunk.p_cnt = q->pg_chunk.va + (PAGE_SIZE << order) -
454 SGE_PG_RSVD;
Divy Le Raycf992af2007-05-30 21:10:47 -0700455 q->pg_chunk.offset = 0;
Divy Le Ray5e68b772009-03-26 16:39:29 +0000456 mapping = pci_map_page(adapter->pdev, q->pg_chunk.page,
457 0, q->alloc_size, PCI_DMA_FROMDEVICE);
Divy Le Ray10b6d952009-05-28 11:23:02 +0000458 q->pg_chunk.mapping = mapping;
Divy Le Raycf992af2007-05-30 21:10:47 -0700459 }
460 sd->pg_chunk = q->pg_chunk;
461
Divy Le Ray5e68b772009-03-26 16:39:29 +0000462 prefetch(sd->pg_chunk.p_cnt);
463
Divy Le Raycf992af2007-05-30 21:10:47 -0700464 q->pg_chunk.offset += q->buf_size;
Divy Le Ray7385ecf2008-05-21 18:56:21 -0700465 if (q->pg_chunk.offset == (PAGE_SIZE << order))
Divy Le Raycf992af2007-05-30 21:10:47 -0700466 q->pg_chunk.page = NULL;
467 else {
468 q->pg_chunk.va += q->buf_size;
469 get_page(q->pg_chunk.page);
470 }
Divy Le Ray5e68b772009-03-26 16:39:29 +0000471
472 if (sd->pg_chunk.offset == 0)
473 *sd->pg_chunk.p_cnt = 1;
474 else
475 *sd->pg_chunk.p_cnt += 1;
476
Divy Le Raycf992af2007-05-30 21:10:47 -0700477 return 0;
478}
479
Divy Le Ray26b38712009-03-12 21:13:43 +0000480static inline void ring_fl_db(struct adapter *adap, struct sge_fl *q)
481{
482 if (q->pend_cred >= q->credits / 4) {
483 q->pend_cred = 0;
484 t3_write_reg(adap, A_SG_KDOORBELL, V_EGRCNTX(q->cntxt_id));
485 }
486}
487
Divy Le Ray4d22de32007-01-18 22:04:14 -0500488/**
489 * refill_fl - refill an SGE free-buffer list
490 * @adapter: the adapter
491 * @q: the free-list to refill
492 * @n: the number of new buffers to allocate
493 * @gfp: the gfp flags for allocating new buffers
494 *
495 * (Re)populate an SGE free-buffer list with up to @n new packet buffers,
496 * allocated with the supplied gfp flags. The caller must assure that
497 * @n does not exceed the queue's capacity.
498 */
Divy Le Rayb1fb1f22008-05-21 18:56:16 -0700499static int refill_fl(struct adapter *adap, struct sge_fl *q, int n, gfp_t gfp)
Divy Le Ray4d22de32007-01-18 22:04:14 -0500500{
501 struct rx_sw_desc *sd = &q->sdesc[q->pidx];
502 struct rx_desc *d = &q->desc[q->pidx];
Divy Le Rayb1fb1f22008-05-21 18:56:16 -0700503 unsigned int count = 0;
Divy Le Ray4d22de32007-01-18 22:04:14 -0500504
505 while (n--) {
Divy Le Ray5e68b772009-03-26 16:39:29 +0000506 dma_addr_t mapping;
Divy Le Rayb1fb1f22008-05-21 18:56:16 -0700507 int err;
508
Divy Le Raycf992af2007-05-30 21:10:47 -0700509 if (q->use_pages) {
Divy Le Ray5e68b772009-03-26 16:39:29 +0000510 if (unlikely(alloc_pg_chunk(adap, q, sd, gfp,
511 q->order))) {
Divy Le Raycf992af2007-05-30 21:10:47 -0700512nomem: q->alloc_failed++;
Divy Le Raye0994eb2007-02-24 16:44:17 -0800513 break;
514 }
Divy Le Ray10b6d952009-05-28 11:23:02 +0000515 mapping = sd->pg_chunk.mapping + sd->pg_chunk.offset;
Divy Le Ray5e68b772009-03-26 16:39:29 +0000516 pci_unmap_addr_set(sd, dma_addr, mapping);
Divy Le Raye0994eb2007-02-24 16:44:17 -0800517
Divy Le Ray5e68b772009-03-26 16:39:29 +0000518 add_one_rx_chunk(mapping, d, q->gen);
519 pci_dma_sync_single_for_device(adap->pdev, mapping,
520 q->buf_size - SGE_PG_RSVD,
521 PCI_DMA_FROMDEVICE);
522 } else {
523 void *buf_start;
524
525 struct sk_buff *skb = alloc_skb(q->buf_size, gfp);
Divy Le Raycf992af2007-05-30 21:10:47 -0700526 if (!skb)
527 goto nomem;
Divy Le Raye0994eb2007-02-24 16:44:17 -0800528
Divy Le Raycf992af2007-05-30 21:10:47 -0700529 sd->skb = skb;
530 buf_start = skb->data;
Divy Le Ray5e68b772009-03-26 16:39:29 +0000531 err = add_one_rx_buf(buf_start, q->buf_size, d, sd,
532 q->gen, adap->pdev);
533 if (unlikely(err)) {
534 clear_rx_desc(adap->pdev, q, sd);
535 break;
536 }
Divy Le Rayb1fb1f22008-05-21 18:56:16 -0700537 }
538
Divy Le Ray4d22de32007-01-18 22:04:14 -0500539 d++;
540 sd++;
541 if (++q->pidx == q->size) {
542 q->pidx = 0;
543 q->gen ^= 1;
544 sd = q->sdesc;
545 d = q->desc;
546 }
Divy Le Rayb1fb1f22008-05-21 18:56:16 -0700547 count++;
Divy Le Ray4d22de32007-01-18 22:04:14 -0500548 }
Divy Le Ray26b38712009-03-12 21:13:43 +0000549
550 q->credits += count;
551 q->pend_cred += count;
552 ring_fl_db(adap, q);
Divy Le Rayb1fb1f22008-05-21 18:56:16 -0700553
554 return count;
Divy Le Ray4d22de32007-01-18 22:04:14 -0500555}
556
557static inline void __refill_fl(struct adapter *adap, struct sge_fl *fl)
558{
Divy Le Ray26b38712009-03-12 21:13:43 +0000559 refill_fl(adap, fl, min(MAX_RX_REFILL, fl->size - fl->credits),
Divy Le Ray7385ecf2008-05-21 18:56:21 -0700560 GFP_ATOMIC | __GFP_COMP);
Divy Le Ray4d22de32007-01-18 22:04:14 -0500561}
562
563/**
564 * recycle_rx_buf - recycle a receive buffer
565 * @adapter: the adapter
566 * @q: the SGE free list
567 * @idx: index of buffer to recycle
568 *
569 * Recycles the specified buffer on the given free list by adding it at
570 * the next available slot on the list.
571 */
572static void recycle_rx_buf(struct adapter *adap, struct sge_fl *q,
573 unsigned int idx)
574{
575 struct rx_desc *from = &q->desc[idx];
576 struct rx_desc *to = &q->desc[q->pidx];
577
Divy Le Raycf992af2007-05-30 21:10:47 -0700578 q->sdesc[q->pidx] = q->sdesc[idx];
Divy Le Ray4d22de32007-01-18 22:04:14 -0500579 to->addr_lo = from->addr_lo; /* already big endian */
580 to->addr_hi = from->addr_hi; /* likewise */
581 wmb();
582 to->len_gen = cpu_to_be32(V_FLD_GEN1(q->gen));
583 to->gen2 = cpu_to_be32(V_FLD_GEN2(q->gen));
Divy Le Ray4d22de32007-01-18 22:04:14 -0500584
585 if (++q->pidx == q->size) {
586 q->pidx = 0;
587 q->gen ^= 1;
588 }
Divy Le Ray26b38712009-03-12 21:13:43 +0000589
590 q->credits++;
591 q->pend_cred++;
592 ring_fl_db(adap, q);
Divy Le Ray4d22de32007-01-18 22:04:14 -0500593}
594
595/**
596 * alloc_ring - allocate resources for an SGE descriptor ring
597 * @pdev: the PCI device
598 * @nelem: the number of descriptors
599 * @elem_size: the size of each descriptor
600 * @sw_size: the size of the SW state associated with each ring element
601 * @phys: the physical address of the allocated ring
602 * @metadata: address of the array holding the SW state for the ring
603 *
604 * Allocates resources for an SGE descriptor ring, such as Tx queues,
605 * free buffer lists, or response queues. Each SGE ring requires
606 * space for its HW descriptors plus, optionally, space for the SW state
607 * associated with each HW entry (the metadata). The function returns
608 * three values: the virtual address for the HW ring (the return value
609 * of the function), the physical address of the HW ring, and the address
610 * of the SW ring.
611 */
612static void *alloc_ring(struct pci_dev *pdev, size_t nelem, size_t elem_size,
Divy Le Raye0994eb2007-02-24 16:44:17 -0800613 size_t sw_size, dma_addr_t * phys, void *metadata)
Divy Le Ray4d22de32007-01-18 22:04:14 -0500614{
615 size_t len = nelem * elem_size;
616 void *s = NULL;
617 void *p = dma_alloc_coherent(&pdev->dev, len, phys, GFP_KERNEL);
618
619 if (!p)
620 return NULL;
Divy Le Ray52565542008-11-26 15:35:59 -0800621 if (sw_size && metadata) {
Divy Le Ray4d22de32007-01-18 22:04:14 -0500622 s = kcalloc(nelem, sw_size, GFP_KERNEL);
623
624 if (!s) {
625 dma_free_coherent(&pdev->dev, len, p, *phys);
626 return NULL;
627 }
Divy Le Ray4d22de32007-01-18 22:04:14 -0500628 *(void **)metadata = s;
Divy Le Ray52565542008-11-26 15:35:59 -0800629 }
Divy Le Ray4d22de32007-01-18 22:04:14 -0500630 memset(p, 0, len);
631 return p;
632}
633
634/**
Divy Le Ray204e2f92008-05-06 19:26:01 -0700635 * t3_reset_qset - reset a sge qset
636 * @q: the queue set
637 *
638 * Reset the qset structure.
639 * the NAPI structure is preserved in the event of
640 * the qset's reincarnation, for example during EEH recovery.
641 */
642static void t3_reset_qset(struct sge_qset *q)
643{
644 if (q->adap &&
645 !(q->adap->flags & NAPI_INIT)) {
646 memset(q, 0, sizeof(*q));
647 return;
648 }
649
650 q->adap = NULL;
651 memset(&q->rspq, 0, sizeof(q->rspq));
652 memset(q->fl, 0, sizeof(struct sge_fl) * SGE_RXQ_PER_SET);
653 memset(q->txq, 0, sizeof(struct sge_txq) * SGE_TXQ_PER_SET);
654 q->txq_stopped = 0;
Divy Le Ray20d3fc12008-10-08 17:36:03 -0700655 q->tx_reclaim_timer.function = NULL; /* for t3_stop_sge_timers() */
Divy Le Ray42c8ea12009-03-12 21:14:04 +0000656 q->rx_reclaim_timer.function = NULL;
Herbert Xu76620aa2009-04-16 02:02:07 -0700657 q->nomem = 0;
658 napi_free_frags(&q->napi);
Divy Le Ray204e2f92008-05-06 19:26:01 -0700659}
660
661
662/**
Divy Le Ray4d22de32007-01-18 22:04:14 -0500663 * free_qset - free the resources of an SGE queue set
664 * @adapter: the adapter owning the queue set
665 * @q: the queue set
666 *
667 * Release the HW and SW resources associated with an SGE queue set, such
668 * as HW contexts, packet buffers, and descriptor rings. Traffic to the
669 * queue set must be quiesced prior to calling this.
670 */
Stephen Hemminger9265fab2007-10-08 16:22:29 -0700671static void t3_free_qset(struct adapter *adapter, struct sge_qset *q)
Divy Le Ray4d22de32007-01-18 22:04:14 -0500672{
673 int i;
674 struct pci_dev *pdev = adapter->pdev;
675
Divy Le Ray4d22de32007-01-18 22:04:14 -0500676 for (i = 0; i < SGE_RXQ_PER_SET; ++i)
677 if (q->fl[i].desc) {
Roland Dreierb1186de2008-03-20 13:30:48 -0700678 spin_lock_irq(&adapter->sge.reg_lock);
Divy Le Ray4d22de32007-01-18 22:04:14 -0500679 t3_sge_disable_fl(adapter, q->fl[i].cntxt_id);
Roland Dreierb1186de2008-03-20 13:30:48 -0700680 spin_unlock_irq(&adapter->sge.reg_lock);
Divy Le Ray4d22de32007-01-18 22:04:14 -0500681 free_rx_bufs(pdev, &q->fl[i]);
682 kfree(q->fl[i].sdesc);
683 dma_free_coherent(&pdev->dev,
684 q->fl[i].size *
685 sizeof(struct rx_desc), q->fl[i].desc,
686 q->fl[i].phys_addr);
687 }
688
689 for (i = 0; i < SGE_TXQ_PER_SET; ++i)
690 if (q->txq[i].desc) {
Roland Dreierb1186de2008-03-20 13:30:48 -0700691 spin_lock_irq(&adapter->sge.reg_lock);
Divy Le Ray4d22de32007-01-18 22:04:14 -0500692 t3_sge_enable_ecntxt(adapter, q->txq[i].cntxt_id, 0);
Roland Dreierb1186de2008-03-20 13:30:48 -0700693 spin_unlock_irq(&adapter->sge.reg_lock);
Divy Le Ray4d22de32007-01-18 22:04:14 -0500694 if (q->txq[i].sdesc) {
695 free_tx_desc(adapter, &q->txq[i],
696 q->txq[i].in_use);
697 kfree(q->txq[i].sdesc);
698 }
699 dma_free_coherent(&pdev->dev,
700 q->txq[i].size *
701 sizeof(struct tx_desc),
702 q->txq[i].desc, q->txq[i].phys_addr);
703 __skb_queue_purge(&q->txq[i].sendq);
704 }
705
706 if (q->rspq.desc) {
Roland Dreierb1186de2008-03-20 13:30:48 -0700707 spin_lock_irq(&adapter->sge.reg_lock);
Divy Le Ray4d22de32007-01-18 22:04:14 -0500708 t3_sge_disable_rspcntxt(adapter, q->rspq.cntxt_id);
Roland Dreierb1186de2008-03-20 13:30:48 -0700709 spin_unlock_irq(&adapter->sge.reg_lock);
Divy Le Ray4d22de32007-01-18 22:04:14 -0500710 dma_free_coherent(&pdev->dev,
711 q->rspq.size * sizeof(struct rsp_desc),
712 q->rspq.desc, q->rspq.phys_addr);
713 }
714
Divy Le Ray204e2f92008-05-06 19:26:01 -0700715 t3_reset_qset(q);
Divy Le Ray4d22de32007-01-18 22:04:14 -0500716}
717
718/**
719 * init_qset_cntxt - initialize an SGE queue set context info
720 * @qs: the queue set
721 * @id: the queue set id
722 *
723 * Initializes the TIDs and context ids for the queues of a queue set.
724 */
725static void init_qset_cntxt(struct sge_qset *qs, unsigned int id)
726{
727 qs->rspq.cntxt_id = id;
728 qs->fl[0].cntxt_id = 2 * id;
729 qs->fl[1].cntxt_id = 2 * id + 1;
730 qs->txq[TXQ_ETH].cntxt_id = FW_TUNNEL_SGEEC_START + id;
731 qs->txq[TXQ_ETH].token = FW_TUNNEL_TID_START + id;
732 qs->txq[TXQ_OFLD].cntxt_id = FW_OFLD_SGEEC_START + id;
733 qs->txq[TXQ_CTRL].cntxt_id = FW_CTRL_SGEEC_START + id;
734 qs->txq[TXQ_CTRL].token = FW_CTRL_TID_START + id;
735}
736
737/**
738 * sgl_len - calculates the size of an SGL of the given capacity
739 * @n: the number of SGL entries
740 *
741 * Calculates the number of flits needed for a scatter/gather list that
742 * can hold the given number of entries.
743 */
744static inline unsigned int sgl_len(unsigned int n)
745{
746 /* alternatively: 3 * (n / 2) + 2 * (n & 1) */
747 return (3 * n) / 2 + (n & 1);
748}
749
750/**
751 * flits_to_desc - returns the num of Tx descriptors for the given flits
752 * @n: the number of flits
753 *
754 * Calculates the number of Tx descriptors needed for the supplied number
755 * of flits.
756 */
757static inline unsigned int flits_to_desc(unsigned int n)
758{
759 BUG_ON(n >= ARRAY_SIZE(flit_desc_map));
760 return flit_desc_map[n];
761}
762
763/**
Divy Le Raycf992af2007-05-30 21:10:47 -0700764 * get_packet - return the next ingress packet buffer from a free list
765 * @adap: the adapter that received the packet
766 * @fl: the SGE free list holding the packet
767 * @len: the packet length including any SGE padding
768 * @drop_thres: # of remaining buffers before we start dropping packets
769 *
770 * Get the next packet from a free list and complete setup of the
771 * sk_buff. If the packet is small we make a copy and recycle the
772 * original buffer, otherwise we use the original buffer itself. If a
773 * positive drop threshold is supplied packets are dropped and their
774 * buffers recycled if (a) the number of remaining buffers is under the
775 * threshold and the packet is too big to copy, or (b) the packet should
776 * be copied but there is no memory for the copy.
777 */
778static struct sk_buff *get_packet(struct adapter *adap, struct sge_fl *fl,
779 unsigned int len, unsigned int drop_thres)
780{
781 struct sk_buff *skb = NULL;
782 struct rx_sw_desc *sd = &fl->sdesc[fl->cidx];
783
784 prefetch(sd->skb->data);
785 fl->credits--;
786
787 if (len <= SGE_RX_COPY_THRES) {
788 skb = alloc_skb(len, GFP_ATOMIC);
789 if (likely(skb != NULL)) {
790 __skb_put(skb, len);
791 pci_dma_sync_single_for_cpu(adap->pdev,
792 pci_unmap_addr(sd, dma_addr), len,
793 PCI_DMA_FROMDEVICE);
794 memcpy(skb->data, sd->skb->data, len);
795 pci_dma_sync_single_for_device(adap->pdev,
796 pci_unmap_addr(sd, dma_addr), len,
797 PCI_DMA_FROMDEVICE);
798 } else if (!drop_thres)
799 goto use_orig_buf;
800recycle:
801 recycle_rx_buf(adap, fl, fl->cidx);
802 return skb;
803 }
804
Divy Le Ray26b38712009-03-12 21:13:43 +0000805 if (unlikely(fl->credits < drop_thres) &&
806 refill_fl(adap, fl, min(MAX_RX_REFILL, fl->size - fl->credits - 1),
807 GFP_ATOMIC | __GFP_COMP) == 0)
Divy Le Raycf992af2007-05-30 21:10:47 -0700808 goto recycle;
809
810use_orig_buf:
811 pci_unmap_single(adap->pdev, pci_unmap_addr(sd, dma_addr),
812 fl->buf_size, PCI_DMA_FROMDEVICE);
813 skb = sd->skb;
814 skb_put(skb, len);
815 __refill_fl(adap, fl);
816 return skb;
817}
818
819/**
820 * get_packet_pg - return the next ingress packet buffer from a free list
821 * @adap: the adapter that received the packet
822 * @fl: the SGE free list holding the packet
823 * @len: the packet length including any SGE padding
824 * @drop_thres: # of remaining buffers before we start dropping packets
825 *
826 * Get the next packet from a free list populated with page chunks.
827 * If the packet is small we make a copy and recycle the original buffer,
828 * otherwise we attach the original buffer as a page fragment to a fresh
829 * sk_buff. If a positive drop threshold is supplied packets are dropped
830 * and their buffers recycled if (a) the number of remaining buffers is
831 * under the threshold and the packet is too big to copy, or (b) there's
832 * no system memory.
833 *
834 * Note: this function is similar to @get_packet but deals with Rx buffers
835 * that are page chunks rather than sk_buffs.
836 */
837static struct sk_buff *get_packet_pg(struct adapter *adap, struct sge_fl *fl,
Divy Le Ray7385ecf2008-05-21 18:56:21 -0700838 struct sge_rspq *q, unsigned int len,
839 unsigned int drop_thres)
Divy Le Raycf992af2007-05-30 21:10:47 -0700840{
Divy Le Ray7385ecf2008-05-21 18:56:21 -0700841 struct sk_buff *newskb, *skb;
Divy Le Raycf992af2007-05-30 21:10:47 -0700842 struct rx_sw_desc *sd = &fl->sdesc[fl->cidx];
843
Divy Le Ray5e68b772009-03-26 16:39:29 +0000844 dma_addr_t dma_addr = pci_unmap_addr(sd, dma_addr);
Divy Le Ray7385ecf2008-05-21 18:56:21 -0700845
Divy Le Ray5e68b772009-03-26 16:39:29 +0000846 newskb = skb = q->pg_skb;
Divy Le Ray7385ecf2008-05-21 18:56:21 -0700847 if (!skb && (len <= SGE_RX_COPY_THRES)) {
848 newskb = alloc_skb(len, GFP_ATOMIC);
849 if (likely(newskb != NULL)) {
850 __skb_put(newskb, len);
Divy Le Ray5e68b772009-03-26 16:39:29 +0000851 pci_dma_sync_single_for_cpu(adap->pdev, dma_addr, len,
Divy Le Raycf992af2007-05-30 21:10:47 -0700852 PCI_DMA_FROMDEVICE);
Divy Le Ray7385ecf2008-05-21 18:56:21 -0700853 memcpy(newskb->data, sd->pg_chunk.va, len);
Divy Le Ray5e68b772009-03-26 16:39:29 +0000854 pci_dma_sync_single_for_device(adap->pdev, dma_addr,
855 len,
856 PCI_DMA_FROMDEVICE);
Divy Le Raycf992af2007-05-30 21:10:47 -0700857 } else if (!drop_thres)
858 return NULL;
859recycle:
860 fl->credits--;
861 recycle_rx_buf(adap, fl, fl->cidx);
Divy Le Ray7385ecf2008-05-21 18:56:21 -0700862 q->rx_recycle_buf++;
863 return newskb;
Divy Le Raycf992af2007-05-30 21:10:47 -0700864 }
865
Divy Le Ray7385ecf2008-05-21 18:56:21 -0700866 if (unlikely(q->rx_recycle_buf || (!skb && fl->credits <= drop_thres)))
Divy Le Raycf992af2007-05-30 21:10:47 -0700867 goto recycle;
868
Divy Le Ray5e68b772009-03-26 16:39:29 +0000869 prefetch(sd->pg_chunk.p_cnt);
870
Divy Le Ray7385ecf2008-05-21 18:56:21 -0700871 if (!skb)
Divy Le Rayb47385b2008-05-21 18:56:26 -0700872 newskb = alloc_skb(SGE_RX_PULL_LEN, GFP_ATOMIC);
Divy Le Ray5e68b772009-03-26 16:39:29 +0000873
Divy Le Ray7385ecf2008-05-21 18:56:21 -0700874 if (unlikely(!newskb)) {
Divy Le Raycf992af2007-05-30 21:10:47 -0700875 if (!drop_thres)
876 return NULL;
877 goto recycle;
878 }
879
Divy Le Ray5e68b772009-03-26 16:39:29 +0000880 pci_dma_sync_single_for_cpu(adap->pdev, dma_addr, len,
881 PCI_DMA_FROMDEVICE);
882 (*sd->pg_chunk.p_cnt)--;
Divy Le Ray70e3bb52009-11-17 16:38:28 +0000883 if (!*sd->pg_chunk.p_cnt && sd->pg_chunk.page != fl->pg_chunk.page)
Divy Le Ray5e68b772009-03-26 16:39:29 +0000884 pci_unmap_page(adap->pdev,
Divy Le Ray10b6d952009-05-28 11:23:02 +0000885 sd->pg_chunk.mapping,
Divy Le Ray5e68b772009-03-26 16:39:29 +0000886 fl->alloc_size,
887 PCI_DMA_FROMDEVICE);
Divy Le Ray7385ecf2008-05-21 18:56:21 -0700888 if (!skb) {
889 __skb_put(newskb, SGE_RX_PULL_LEN);
890 memcpy(newskb->data, sd->pg_chunk.va, SGE_RX_PULL_LEN);
891 skb_fill_page_desc(newskb, 0, sd->pg_chunk.page,
892 sd->pg_chunk.offset + SGE_RX_PULL_LEN,
893 len - SGE_RX_PULL_LEN);
894 newskb->len = len;
895 newskb->data_len = len - SGE_RX_PULL_LEN;
Divy Le Ray8f435802009-03-12 21:13:54 +0000896 newskb->truesize += newskb->data_len;
Divy Le Ray7385ecf2008-05-21 18:56:21 -0700897 } else {
898 skb_fill_page_desc(newskb, skb_shinfo(newskb)->nr_frags,
899 sd->pg_chunk.page,
900 sd->pg_chunk.offset, len);
901 newskb->len += len;
902 newskb->data_len += len;
Divy Le Ray8f435802009-03-12 21:13:54 +0000903 newskb->truesize += len;
Divy Le Ray7385ecf2008-05-21 18:56:21 -0700904 }
Divy Le Raycf992af2007-05-30 21:10:47 -0700905
906 fl->credits--;
907 /*
908 * We do not refill FLs here, we let the caller do it to overlap a
909 * prefetch.
910 */
Divy Le Ray7385ecf2008-05-21 18:56:21 -0700911 return newskb;
Divy Le Raycf992af2007-05-30 21:10:47 -0700912}
913
914/**
Divy Le Ray4d22de32007-01-18 22:04:14 -0500915 * get_imm_packet - return the next ingress packet buffer from a response
916 * @resp: the response descriptor containing the packet data
917 *
918 * Return a packet containing the immediate data of the given response.
919 */
920static inline struct sk_buff *get_imm_packet(const struct rsp_desc *resp)
921{
922 struct sk_buff *skb = alloc_skb(IMMED_PKT_SIZE, GFP_ATOMIC);
923
924 if (skb) {
925 __skb_put(skb, IMMED_PKT_SIZE);
Arnaldo Carvalho de Melo27d7ff42007-03-31 11:55:19 -0300926 skb_copy_to_linear_data(skb, resp->imm_data, IMMED_PKT_SIZE);
Divy Le Ray4d22de32007-01-18 22:04:14 -0500927 }
928 return skb;
929}
930
931/**
932 * calc_tx_descs - calculate the number of Tx descriptors for a packet
933 * @skb: the packet
934 *
935 * Returns the number of Tx descriptors needed for the given Ethernet
936 * packet. Ethernet packets require addition of WR and CPL headers.
937 */
938static inline unsigned int calc_tx_descs(const struct sk_buff *skb)
939{
940 unsigned int flits;
941
942 if (skb->len <= WR_LEN - sizeof(struct cpl_tx_pkt))
943 return 1;
944
945 flits = sgl_len(skb_shinfo(skb)->nr_frags + 1) + 2;
946 if (skb_shinfo(skb)->gso_size)
947 flits++;
948 return flits_to_desc(flits);
949}
950
951/**
952 * make_sgl - populate a scatter/gather list for a packet
953 * @skb: the packet
954 * @sgp: the SGL to populate
955 * @start: start address of skb main body data to include in the SGL
956 * @len: length of skb main body data to include in the SGL
957 * @pdev: the PCI device
958 *
959 * Generates a scatter/gather list for the buffers that make up a packet
960 * and returns the SGL size in 8-byte words. The caller must size the SGL
961 * appropriately.
962 */
963static inline unsigned int make_sgl(const struct sk_buff *skb,
964 struct sg_ent *sgp, unsigned char *start,
965 unsigned int len, struct pci_dev *pdev)
966{
967 dma_addr_t mapping;
968 unsigned int i, j = 0, nfrags;
969
970 if (len) {
971 mapping = pci_map_single(pdev, start, len, PCI_DMA_TODEVICE);
972 sgp->len[0] = cpu_to_be32(len);
973 sgp->addr[0] = cpu_to_be64(mapping);
974 j = 1;
975 }
976
977 nfrags = skb_shinfo(skb)->nr_frags;
978 for (i = 0; i < nfrags; i++) {
979 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
980
981 mapping = pci_map_page(pdev, frag->page, frag->page_offset,
982 frag->size, PCI_DMA_TODEVICE);
983 sgp->len[j] = cpu_to_be32(frag->size);
984 sgp->addr[j] = cpu_to_be64(mapping);
985 j ^= 1;
986 if (j == 0)
987 ++sgp;
988 }
989 if (j)
990 sgp->len[j] = 0;
991 return ((nfrags + (len != 0)) * 3) / 2 + j;
992}
993
994/**
995 * check_ring_tx_db - check and potentially ring a Tx queue's doorbell
996 * @adap: the adapter
997 * @q: the Tx queue
998 *
999 * Ring the doorbel if a Tx queue is asleep. There is a natural race,
1000 * where the HW is going to sleep just after we checked, however,
1001 * then the interrupt handler will detect the outstanding TX packet
1002 * and ring the doorbell for us.
1003 *
1004 * When GTS is disabled we unconditionally ring the doorbell.
1005 */
1006static inline void check_ring_tx_db(struct adapter *adap, struct sge_txq *q)
1007{
1008#if USE_GTS
1009 clear_bit(TXQ_LAST_PKT_DB, &q->flags);
1010 if (test_and_set_bit(TXQ_RUNNING, &q->flags) == 0) {
1011 set_bit(TXQ_LAST_PKT_DB, &q->flags);
1012 t3_write_reg(adap, A_SG_KDOORBELL,
1013 F_SELEGRCNTX | V_EGRCNTX(q->cntxt_id));
1014 }
1015#else
1016 wmb(); /* write descriptors before telling HW */
1017 t3_write_reg(adap, A_SG_KDOORBELL,
1018 F_SELEGRCNTX | V_EGRCNTX(q->cntxt_id));
1019#endif
1020}
1021
1022static inline void wr_gen2(struct tx_desc *d, unsigned int gen)
1023{
1024#if SGE_NUM_GENBITS == 2
1025 d->flit[TX_DESC_FLITS - 1] = cpu_to_be64(gen);
1026#endif
1027}
1028
1029/**
1030 * write_wr_hdr_sgl - write a WR header and, optionally, SGL
1031 * @ndesc: number of Tx descriptors spanned by the SGL
1032 * @skb: the packet corresponding to the WR
1033 * @d: first Tx descriptor to be written
1034 * @pidx: index of above descriptors
1035 * @q: the SGE Tx queue
1036 * @sgl: the SGL
1037 * @flits: number of flits to the start of the SGL in the first descriptor
1038 * @sgl_flits: the SGL size in flits
1039 * @gen: the Tx descriptor generation
1040 * @wr_hi: top 32 bits of WR header based on WR type (big endian)
1041 * @wr_lo: low 32 bits of WR header based on WR type (big endian)
1042 *
1043 * Write a work request header and an associated SGL. If the SGL is
1044 * small enough to fit into one Tx descriptor it has already been written
1045 * and we just need to write the WR header. Otherwise we distribute the
1046 * SGL across the number of descriptors it spans.
1047 */
1048static void write_wr_hdr_sgl(unsigned int ndesc, struct sk_buff *skb,
1049 struct tx_desc *d, unsigned int pidx,
1050 const struct sge_txq *q,
1051 const struct sg_ent *sgl,
1052 unsigned int flits, unsigned int sgl_flits,
Al Virofb8e4442007-08-23 03:04:12 -04001053 unsigned int gen, __be32 wr_hi,
1054 __be32 wr_lo)
Divy Le Ray4d22de32007-01-18 22:04:14 -05001055{
1056 struct work_request_hdr *wrp = (struct work_request_hdr *)d;
1057 struct tx_sw_desc *sd = &q->sdesc[pidx];
1058
1059 sd->skb = skb;
1060 if (need_skb_unmap()) {
Divy Le Ray23561c92007-11-16 11:22:05 -08001061 sd->fragidx = 0;
1062 sd->addr_idx = 0;
1063 sd->sflit = flits;
Divy Le Ray4d22de32007-01-18 22:04:14 -05001064 }
1065
1066 if (likely(ndesc == 1)) {
Divy Le Ray23561c92007-11-16 11:22:05 -08001067 sd->eop = 1;
Divy Le Ray4d22de32007-01-18 22:04:14 -05001068 wrp->wr_hi = htonl(F_WR_SOP | F_WR_EOP | V_WR_DATATYPE(1) |
1069 V_WR_SGLSFLT(flits)) | wr_hi;
1070 wmb();
1071 wrp->wr_lo = htonl(V_WR_LEN(flits + sgl_flits) |
1072 V_WR_GEN(gen)) | wr_lo;
1073 wr_gen2(d, gen);
1074 } else {
1075 unsigned int ogen = gen;
1076 const u64 *fp = (const u64 *)sgl;
1077 struct work_request_hdr *wp = wrp;
1078
1079 wrp->wr_hi = htonl(F_WR_SOP | V_WR_DATATYPE(1) |
1080 V_WR_SGLSFLT(flits)) | wr_hi;
1081
1082 while (sgl_flits) {
1083 unsigned int avail = WR_FLITS - flits;
1084
1085 if (avail > sgl_flits)
1086 avail = sgl_flits;
1087 memcpy(&d->flit[flits], fp, avail * sizeof(*fp));
1088 sgl_flits -= avail;
1089 ndesc--;
1090 if (!sgl_flits)
1091 break;
1092
1093 fp += avail;
1094 d++;
Divy Le Ray23561c92007-11-16 11:22:05 -08001095 sd->eop = 0;
Divy Le Ray4d22de32007-01-18 22:04:14 -05001096 sd++;
1097 if (++pidx == q->size) {
1098 pidx = 0;
1099 gen ^= 1;
1100 d = q->desc;
1101 sd = q->sdesc;
1102 }
1103
1104 sd->skb = skb;
1105 wrp = (struct work_request_hdr *)d;
1106 wrp->wr_hi = htonl(V_WR_DATATYPE(1) |
1107 V_WR_SGLSFLT(1)) | wr_hi;
1108 wrp->wr_lo = htonl(V_WR_LEN(min(WR_FLITS,
1109 sgl_flits + 1)) |
1110 V_WR_GEN(gen)) | wr_lo;
1111 wr_gen2(d, gen);
1112 flits = 1;
1113 }
Divy Le Ray23561c92007-11-16 11:22:05 -08001114 sd->eop = 1;
Divy Le Ray4d22de32007-01-18 22:04:14 -05001115 wrp->wr_hi |= htonl(F_WR_EOP);
1116 wmb();
1117 wp->wr_lo = htonl(V_WR_LEN(WR_FLITS) | V_WR_GEN(ogen)) | wr_lo;
1118 wr_gen2((struct tx_desc *)wp, ogen);
1119 WARN_ON(ndesc != 0);
1120 }
1121}
1122
1123/**
1124 * write_tx_pkt_wr - write a TX_PKT work request
1125 * @adap: the adapter
1126 * @skb: the packet to send
1127 * @pi: the egress interface
1128 * @pidx: index of the first Tx descriptor to write
1129 * @gen: the generation value to use
1130 * @q: the Tx queue
1131 * @ndesc: number of descriptors the packet will occupy
1132 * @compl: the value of the COMPL bit to use
1133 *
1134 * Generate a TX_PKT work request to send the supplied packet.
1135 */
1136static void write_tx_pkt_wr(struct adapter *adap, struct sk_buff *skb,
1137 const struct port_info *pi,
1138 unsigned int pidx, unsigned int gen,
1139 struct sge_txq *q, unsigned int ndesc,
1140 unsigned int compl)
1141{
1142 unsigned int flits, sgl_flits, cntrl, tso_info;
1143 struct sg_ent *sgp, sgl[MAX_SKB_FRAGS / 2 + 1];
1144 struct tx_desc *d = &q->desc[pidx];
1145 struct cpl_tx_pkt *cpl = (struct cpl_tx_pkt *)d;
1146
Divy Le Ray3fa58c82009-03-26 16:39:14 +00001147 cpl->len = htonl(skb->len);
Divy Le Ray4d22de32007-01-18 22:04:14 -05001148 cntrl = V_TXPKT_INTF(pi->port_id);
1149
1150 if (vlan_tx_tag_present(skb) && pi->vlan_grp)
1151 cntrl |= F_TXPKT_VLAN_VLD | V_TXPKT_VLAN(vlan_tx_tag_get(skb));
1152
1153 tso_info = V_LSO_MSS(skb_shinfo(skb)->gso_size);
1154 if (tso_info) {
1155 int eth_type;
1156 struct cpl_tx_pkt_lso *hdr = (struct cpl_tx_pkt_lso *)cpl;
1157
1158 d->flit[2] = 0;
1159 cntrl |= V_TXPKT_OPCODE(CPL_TX_PKT_LSO);
1160 hdr->cntrl = htonl(cntrl);
Arnaldo Carvalho de Melobbe735e2007-03-10 22:16:10 -03001161 eth_type = skb_network_offset(skb) == ETH_HLEN ?
Divy Le Ray4d22de32007-01-18 22:04:14 -05001162 CPL_ETH_II : CPL_ETH_II_VLAN;
1163 tso_info |= V_LSO_ETH_TYPE(eth_type) |
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07001164 V_LSO_IPHDR_WORDS(ip_hdr(skb)->ihl) |
Arnaldo Carvalho de Meloaa8223c2007-04-10 21:04:22 -07001165 V_LSO_TCPHDR_WORDS(tcp_hdr(skb)->doff);
Divy Le Ray4d22de32007-01-18 22:04:14 -05001166 hdr->lso_info = htonl(tso_info);
1167 flits = 3;
1168 } else {
1169 cntrl |= V_TXPKT_OPCODE(CPL_TX_PKT);
1170 cntrl |= F_TXPKT_IPCSUM_DIS; /* SW calculates IP csum */
1171 cntrl |= V_TXPKT_L4CSUM_DIS(skb->ip_summed != CHECKSUM_PARTIAL);
1172 cpl->cntrl = htonl(cntrl);
1173
1174 if (skb->len <= WR_LEN - sizeof(*cpl)) {
1175 q->sdesc[pidx].skb = NULL;
1176 if (!skb->data_len)
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03001177 skb_copy_from_linear_data(skb, &d->flit[2],
1178 skb->len);
Divy Le Ray4d22de32007-01-18 22:04:14 -05001179 else
1180 skb_copy_bits(skb, 0, &d->flit[2], skb->len);
1181
1182 flits = (skb->len + 7) / 8 + 2;
1183 cpl->wr.wr_hi = htonl(V_WR_BCNTLFLT(skb->len & 7) |
1184 V_WR_OP(FW_WROPCODE_TUNNEL_TX_PKT)
1185 | F_WR_SOP | F_WR_EOP | compl);
1186 wmb();
1187 cpl->wr.wr_lo = htonl(V_WR_LEN(flits) | V_WR_GEN(gen) |
1188 V_WR_TID(q->token));
1189 wr_gen2(d, gen);
1190 kfree_skb(skb);
1191 return;
1192 }
1193
1194 flits = 2;
1195 }
1196
1197 sgp = ndesc == 1 ? (struct sg_ent *)&d->flit[flits] : sgl;
1198 sgl_flits = make_sgl(skb, sgp, skb->data, skb_headlen(skb), adap->pdev);
Divy Le Ray4d22de32007-01-18 22:04:14 -05001199
1200 write_wr_hdr_sgl(ndesc, skb, d, pidx, q, sgl, flits, sgl_flits, gen,
1201 htonl(V_WR_OP(FW_WROPCODE_TUNNEL_TX_PKT) | compl),
1202 htonl(V_WR_TID(q->token)));
1203}
1204
Divy Le Ray82ad3322008-12-16 01:09:39 -08001205static inline void t3_stop_tx_queue(struct netdev_queue *txq,
1206 struct sge_qset *qs, struct sge_txq *q)
Krishna Kumara8cc21f2008-01-30 12:30:16 +05301207{
Divy Le Ray82ad3322008-12-16 01:09:39 -08001208 netif_tx_stop_queue(txq);
Krishna Kumara8cc21f2008-01-30 12:30:16 +05301209 set_bit(TXQ_ETH, &qs->txq_stopped);
1210 q->stops++;
1211}
1212
Divy Le Ray4d22de32007-01-18 22:04:14 -05001213/**
1214 * eth_xmit - add a packet to the Ethernet Tx queue
1215 * @skb: the packet
1216 * @dev: the egress net device
1217 *
1218 * Add a packet to an SGE Tx queue. Runs with softirqs disabled.
1219 */
Stephen Hemminger613573252009-08-31 19:50:58 +00001220netdev_tx_t t3_eth_xmit(struct sk_buff *skb, struct net_device *dev)
Divy Le Ray4d22de32007-01-18 22:04:14 -05001221{
Divy Le Ray82ad3322008-12-16 01:09:39 -08001222 int qidx;
Divy Le Ray4d22de32007-01-18 22:04:14 -05001223 unsigned int ndesc, pidx, credits, gen, compl;
1224 const struct port_info *pi = netdev_priv(dev);
Divy Le Ray5fbf8162007-08-29 19:15:47 -07001225 struct adapter *adap = pi->adapter;
Divy Le Ray82ad3322008-12-16 01:09:39 -08001226 struct netdev_queue *txq;
1227 struct sge_qset *qs;
1228 struct sge_txq *q;
Divy Le Ray4d22de32007-01-18 22:04:14 -05001229
1230 /*
1231 * The chip min packet length is 9 octets but play safe and reject
1232 * anything shorter than an Ethernet header.
1233 */
1234 if (unlikely(skb->len < ETH_HLEN)) {
1235 dev_kfree_skb(skb);
1236 return NETDEV_TX_OK;
1237 }
1238
Divy Le Ray82ad3322008-12-16 01:09:39 -08001239 qidx = skb_get_queue_mapping(skb);
1240 qs = &pi->qs[qidx];
1241 q = &qs->txq[TXQ_ETH];
1242 txq = netdev_get_tx_queue(dev, qidx);
1243
Divy Le Ray42c8ea12009-03-12 21:14:04 +00001244 reclaim_completed_tx(adap, q, TX_RECLAIM_CHUNK);
Divy Le Ray4d22de32007-01-18 22:04:14 -05001245
1246 credits = q->size - q->in_use;
1247 ndesc = calc_tx_descs(skb);
1248
1249 if (unlikely(credits < ndesc)) {
Divy Le Ray82ad3322008-12-16 01:09:39 -08001250 t3_stop_tx_queue(txq, qs, q);
Krishna Kumara8cc21f2008-01-30 12:30:16 +05301251 dev_err(&adap->pdev->dev,
1252 "%s: Tx ring %u full while queue awake!\n",
1253 dev->name, q->cntxt_id & 7);
Divy Le Ray4d22de32007-01-18 22:04:14 -05001254 return NETDEV_TX_BUSY;
1255 }
1256
1257 q->in_use += ndesc;
Divy Le Raycd7e9032008-03-13 00:13:30 -07001258 if (unlikely(credits - ndesc < q->stop_thres)) {
Divy Le Ray82ad3322008-12-16 01:09:39 -08001259 t3_stop_tx_queue(txq, qs, q);
Divy Le Raycd7e9032008-03-13 00:13:30 -07001260
1261 if (should_restart_tx(q) &&
1262 test_and_clear_bit(TXQ_ETH, &qs->txq_stopped)) {
1263 q->restarts++;
Krishna Kumar0d9a40d2009-10-14 19:54:19 +00001264 netif_tx_start_queue(txq);
Divy Le Raycd7e9032008-03-13 00:13:30 -07001265 }
1266 }
Divy Le Ray4d22de32007-01-18 22:04:14 -05001267
1268 gen = q->gen;
1269 q->unacked += ndesc;
1270 compl = (q->unacked & 8) << (S_WR_COMPL - 3);
1271 q->unacked &= 7;
1272 pidx = q->pidx;
1273 q->pidx += ndesc;
1274 if (q->pidx >= q->size) {
1275 q->pidx -= q->size;
1276 q->gen ^= 1;
1277 }
1278
1279 /* update port statistics */
1280 if (skb->ip_summed == CHECKSUM_COMPLETE)
1281 qs->port_stats[SGE_PSTAT_TX_CSUM]++;
1282 if (skb_shinfo(skb)->gso_size)
1283 qs->port_stats[SGE_PSTAT_TSO]++;
1284 if (vlan_tx_tag_present(skb) && pi->vlan_grp)
1285 qs->port_stats[SGE_PSTAT_VLANINS]++;
1286
Divy Le Ray4d22de32007-01-18 22:04:14 -05001287 /*
1288 * We do not use Tx completion interrupts to free DMAd Tx packets.
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001289 * This is good for performance but means that we rely on new Tx
Divy Le Ray4d22de32007-01-18 22:04:14 -05001290 * packets arriving to run the destructors of completed packets,
1291 * which open up space in their sockets' send queues. Sometimes
1292 * we do not get such new packets causing Tx to stall. A single
1293 * UDP transmitter is a good example of this situation. We have
1294 * a clean up timer that periodically reclaims completed packets
1295 * but it doesn't run often enough (nor do we want it to) to prevent
1296 * lengthy stalls. A solution to this problem is to run the
1297 * destructor early, after the packet is queued but before it's DMAd.
1298 * A cons is that we lie to socket memory accounting, but the amount
1299 * of extra memory is reasonable (limited by the number of Tx
1300 * descriptors), the packets do actually get freed quickly by new
1301 * packets almost always, and for protocols like TCP that wait for
1302 * acks to really free up the data the extra memory is even less.
1303 * On the positive side we run the destructors on the sending CPU
1304 * rather than on a potentially different completing CPU, usually a
1305 * good thing. We also run them without holding our Tx queue lock,
1306 * unlike what reclaim_completed_tx() would otherwise do.
1307 *
1308 * Run the destructor before telling the DMA engine about the packet
1309 * to make sure it doesn't complete and get freed prematurely.
1310 */
1311 if (likely(!skb_shared(skb)))
1312 skb_orphan(skb);
1313
1314 write_tx_pkt_wr(adap, skb, pi, pidx, gen, q, ndesc, compl);
1315 check_ring_tx_db(adap, q);
1316 return NETDEV_TX_OK;
1317}
1318
1319/**
1320 * write_imm - write a packet into a Tx descriptor as immediate data
1321 * @d: the Tx descriptor to write
1322 * @skb: the packet
1323 * @len: the length of packet data to write as immediate data
1324 * @gen: the generation bit value to write
1325 *
1326 * Writes a packet as immediate data into a Tx descriptor. The packet
1327 * contains a work request at its beginning. We must write the packet
Divy Le Ray27186dc2007-08-21 20:49:15 -07001328 * carefully so the SGE doesn't read it accidentally before it's written
1329 * in its entirety.
Divy Le Ray4d22de32007-01-18 22:04:14 -05001330 */
1331static inline void write_imm(struct tx_desc *d, struct sk_buff *skb,
1332 unsigned int len, unsigned int gen)
1333{
1334 struct work_request_hdr *from = (struct work_request_hdr *)skb->data;
1335 struct work_request_hdr *to = (struct work_request_hdr *)d;
1336
Divy Le Ray27186dc2007-08-21 20:49:15 -07001337 if (likely(!skb->data_len))
1338 memcpy(&to[1], &from[1], len - sizeof(*from));
1339 else
1340 skb_copy_bits(skb, sizeof(*from), &to[1], len - sizeof(*from));
1341
Divy Le Ray4d22de32007-01-18 22:04:14 -05001342 to->wr_hi = from->wr_hi | htonl(F_WR_SOP | F_WR_EOP |
1343 V_WR_BCNTLFLT(len & 7));
1344 wmb();
1345 to->wr_lo = from->wr_lo | htonl(V_WR_GEN(gen) |
1346 V_WR_LEN((len + 7) / 8));
1347 wr_gen2(d, gen);
1348 kfree_skb(skb);
1349}
1350
1351/**
1352 * check_desc_avail - check descriptor availability on a send queue
1353 * @adap: the adapter
1354 * @q: the send queue
1355 * @skb: the packet needing the descriptors
1356 * @ndesc: the number of Tx descriptors needed
1357 * @qid: the Tx queue number in its queue set (TXQ_OFLD or TXQ_CTRL)
1358 *
1359 * Checks if the requested number of Tx descriptors is available on an
1360 * SGE send queue. If the queue is already suspended or not enough
1361 * descriptors are available the packet is queued for later transmission.
1362 * Must be called with the Tx queue locked.
1363 *
1364 * Returns 0 if enough descriptors are available, 1 if there aren't
1365 * enough descriptors and the packet has been queued, and 2 if the caller
1366 * needs to retry because there weren't enough descriptors at the
1367 * beginning of the call but some freed up in the mean time.
1368 */
1369static inline int check_desc_avail(struct adapter *adap, struct sge_txq *q,
1370 struct sk_buff *skb, unsigned int ndesc,
1371 unsigned int qid)
1372{
1373 if (unlikely(!skb_queue_empty(&q->sendq))) {
1374 addq_exit:__skb_queue_tail(&q->sendq, skb);
1375 return 1;
1376 }
1377 if (unlikely(q->size - q->in_use < ndesc)) {
1378 struct sge_qset *qs = txq_to_qset(q, qid);
1379
1380 set_bit(qid, &qs->txq_stopped);
1381 smp_mb__after_clear_bit();
1382
1383 if (should_restart_tx(q) &&
1384 test_and_clear_bit(qid, &qs->txq_stopped))
1385 return 2;
1386
1387 q->stops++;
1388 goto addq_exit;
1389 }
1390 return 0;
1391}
1392
1393/**
1394 * reclaim_completed_tx_imm - reclaim completed control-queue Tx descs
1395 * @q: the SGE control Tx queue
1396 *
1397 * This is a variant of reclaim_completed_tx() that is used for Tx queues
1398 * that send only immediate data (presently just the control queues) and
1399 * thus do not have any sk_buffs to release.
1400 */
1401static inline void reclaim_completed_tx_imm(struct sge_txq *q)
1402{
1403 unsigned int reclaim = q->processed - q->cleaned;
1404
1405 q->in_use -= reclaim;
1406 q->cleaned += reclaim;
1407}
1408
1409static inline int immediate(const struct sk_buff *skb)
1410{
Divy Le Ray27186dc2007-08-21 20:49:15 -07001411 return skb->len <= WR_LEN;
Divy Le Ray4d22de32007-01-18 22:04:14 -05001412}
1413
1414/**
1415 * ctrl_xmit - send a packet through an SGE control Tx queue
1416 * @adap: the adapter
1417 * @q: the control queue
1418 * @skb: the packet
1419 *
1420 * Send a packet through an SGE control Tx queue. Packets sent through
1421 * a control queue must fit entirely as immediate data in a single Tx
1422 * descriptor and have no page fragments.
1423 */
1424static int ctrl_xmit(struct adapter *adap, struct sge_txq *q,
1425 struct sk_buff *skb)
1426{
1427 int ret;
1428 struct work_request_hdr *wrp = (struct work_request_hdr *)skb->data;
1429
1430 if (unlikely(!immediate(skb))) {
1431 WARN_ON(1);
1432 dev_kfree_skb(skb);
1433 return NET_XMIT_SUCCESS;
1434 }
1435
1436 wrp->wr_hi |= htonl(F_WR_SOP | F_WR_EOP);
1437 wrp->wr_lo = htonl(V_WR_TID(q->token));
1438
1439 spin_lock(&q->lock);
1440 again:reclaim_completed_tx_imm(q);
1441
1442 ret = check_desc_avail(adap, q, skb, 1, TXQ_CTRL);
1443 if (unlikely(ret)) {
1444 if (ret == 1) {
1445 spin_unlock(&q->lock);
1446 return NET_XMIT_CN;
1447 }
1448 goto again;
1449 }
1450
1451 write_imm(&q->desc[q->pidx], skb, skb->len, q->gen);
1452
1453 q->in_use++;
1454 if (++q->pidx >= q->size) {
1455 q->pidx = 0;
1456 q->gen ^= 1;
1457 }
1458 spin_unlock(&q->lock);
1459 wmb();
1460 t3_write_reg(adap, A_SG_KDOORBELL,
1461 F_SELEGRCNTX | V_EGRCNTX(q->cntxt_id));
1462 return NET_XMIT_SUCCESS;
1463}
1464
1465/**
1466 * restart_ctrlq - restart a suspended control queue
1467 * @qs: the queue set cotaining the control queue
1468 *
1469 * Resumes transmission on a suspended Tx control queue.
1470 */
1471static void restart_ctrlq(unsigned long data)
1472{
1473 struct sk_buff *skb;
1474 struct sge_qset *qs = (struct sge_qset *)data;
1475 struct sge_txq *q = &qs->txq[TXQ_CTRL];
Divy Le Ray4d22de32007-01-18 22:04:14 -05001476
1477 spin_lock(&q->lock);
1478 again:reclaim_completed_tx_imm(q);
1479
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001480 while (q->in_use < q->size &&
1481 (skb = __skb_dequeue(&q->sendq)) != NULL) {
Divy Le Ray4d22de32007-01-18 22:04:14 -05001482
1483 write_imm(&q->desc[q->pidx], skb, skb->len, q->gen);
1484
1485 if (++q->pidx >= q->size) {
1486 q->pidx = 0;
1487 q->gen ^= 1;
1488 }
1489 q->in_use++;
1490 }
1491
1492 if (!skb_queue_empty(&q->sendq)) {
1493 set_bit(TXQ_CTRL, &qs->txq_stopped);
1494 smp_mb__after_clear_bit();
1495
1496 if (should_restart_tx(q) &&
1497 test_and_clear_bit(TXQ_CTRL, &qs->txq_stopped))
1498 goto again;
1499 q->stops++;
1500 }
1501
1502 spin_unlock(&q->lock);
Divy Le Rayafefce62007-11-16 11:22:21 -08001503 wmb();
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001504 t3_write_reg(qs->adap, A_SG_KDOORBELL,
Divy Le Ray4d22de32007-01-18 22:04:14 -05001505 F_SELEGRCNTX | V_EGRCNTX(q->cntxt_id));
1506}
1507
Divy Le Ray14ab9892007-01-30 19:43:50 -08001508/*
1509 * Send a management message through control queue 0
1510 */
1511int t3_mgmt_tx(struct adapter *adap, struct sk_buff *skb)
1512{
Divy Le Ray204e2f92008-05-06 19:26:01 -07001513 int ret;
Divy Le Raybc4b6b52007-12-17 18:47:41 -08001514 local_bh_disable();
1515 ret = ctrl_xmit(adap, &adap->sge.qs[0].txq[TXQ_CTRL], skb);
1516 local_bh_enable();
1517
1518 return ret;
Divy Le Ray14ab9892007-01-30 19:43:50 -08001519}
1520
Divy Le Ray4d22de32007-01-18 22:04:14 -05001521/**
Divy Le Ray99d7cf32007-02-24 16:44:06 -08001522 * deferred_unmap_destructor - unmap a packet when it is freed
1523 * @skb: the packet
1524 *
1525 * This is the packet destructor used for Tx packets that need to remain
1526 * mapped until they are freed rather than until their Tx descriptors are
1527 * freed.
1528 */
1529static void deferred_unmap_destructor(struct sk_buff *skb)
1530{
1531 int i;
1532 const dma_addr_t *p;
1533 const struct skb_shared_info *si;
1534 const struct deferred_unmap_info *dui;
Divy Le Ray99d7cf32007-02-24 16:44:06 -08001535
1536 dui = (struct deferred_unmap_info *)skb->head;
1537 p = dui->addr;
1538
Divy Le Ray23561c92007-11-16 11:22:05 -08001539 if (skb->tail - skb->transport_header)
1540 pci_unmap_single(dui->pdev, *p++,
1541 skb->tail - skb->transport_header,
1542 PCI_DMA_TODEVICE);
Divy Le Ray99d7cf32007-02-24 16:44:06 -08001543
1544 si = skb_shinfo(skb);
1545 for (i = 0; i < si->nr_frags; i++)
1546 pci_unmap_page(dui->pdev, *p++, si->frags[i].size,
1547 PCI_DMA_TODEVICE);
1548}
1549
1550static void setup_deferred_unmapping(struct sk_buff *skb, struct pci_dev *pdev,
1551 const struct sg_ent *sgl, int sgl_flits)
1552{
1553 dma_addr_t *p;
1554 struct deferred_unmap_info *dui;
1555
1556 dui = (struct deferred_unmap_info *)skb->head;
1557 dui->pdev = pdev;
1558 for (p = dui->addr; sgl_flits >= 3; sgl++, sgl_flits -= 3) {
1559 *p++ = be64_to_cpu(sgl->addr[0]);
1560 *p++ = be64_to_cpu(sgl->addr[1]);
1561 }
1562 if (sgl_flits)
1563 *p = be64_to_cpu(sgl->addr[0]);
1564}
1565
1566/**
Divy Le Ray4d22de32007-01-18 22:04:14 -05001567 * write_ofld_wr - write an offload work request
1568 * @adap: the adapter
1569 * @skb: the packet to send
1570 * @q: the Tx queue
1571 * @pidx: index of the first Tx descriptor to write
1572 * @gen: the generation value to use
1573 * @ndesc: number of descriptors the packet will occupy
1574 *
1575 * Write an offload work request to send the supplied packet. The packet
1576 * data already carry the work request with most fields populated.
1577 */
1578static void write_ofld_wr(struct adapter *adap, struct sk_buff *skb,
1579 struct sge_txq *q, unsigned int pidx,
1580 unsigned int gen, unsigned int ndesc)
1581{
1582 unsigned int sgl_flits, flits;
1583 struct work_request_hdr *from;
1584 struct sg_ent *sgp, sgl[MAX_SKB_FRAGS / 2 + 1];
1585 struct tx_desc *d = &q->desc[pidx];
1586
1587 if (immediate(skb)) {
1588 q->sdesc[pidx].skb = NULL;
1589 write_imm(d, skb, skb->len, gen);
1590 return;
1591 }
1592
1593 /* Only TX_DATA builds SGLs */
1594
1595 from = (struct work_request_hdr *)skb->data;
Arnaldo Carvalho de Meloea2ae172007-04-25 17:55:53 -07001596 memcpy(&d->flit[1], &from[1],
1597 skb_transport_offset(skb) - sizeof(*from));
Divy Le Ray4d22de32007-01-18 22:04:14 -05001598
Arnaldo Carvalho de Meloea2ae172007-04-25 17:55:53 -07001599 flits = skb_transport_offset(skb) / 8;
Divy Le Ray4d22de32007-01-18 22:04:14 -05001600 sgp = ndesc == 1 ? (struct sg_ent *)&d->flit[flits] : sgl;
Arnaldo Carvalho de Melo9c702202007-04-25 18:04:18 -07001601 sgl_flits = make_sgl(skb, sgp, skb_transport_header(skb),
Arnaldo Carvalho de Melo27a884d2007-04-19 20:29:13 -07001602 skb->tail - skb->transport_header,
Divy Le Ray4d22de32007-01-18 22:04:14 -05001603 adap->pdev);
Divy Le Ray99d7cf32007-02-24 16:44:06 -08001604 if (need_skb_unmap()) {
1605 setup_deferred_unmapping(skb, adap->pdev, sgp, sgl_flits);
1606 skb->destructor = deferred_unmap_destructor;
Divy Le Ray99d7cf32007-02-24 16:44:06 -08001607 }
Divy Le Ray4d22de32007-01-18 22:04:14 -05001608
1609 write_wr_hdr_sgl(ndesc, skb, d, pidx, q, sgl, flits, sgl_flits,
1610 gen, from->wr_hi, from->wr_lo);
1611}
1612
1613/**
1614 * calc_tx_descs_ofld - calculate # of Tx descriptors for an offload packet
1615 * @skb: the packet
1616 *
1617 * Returns the number of Tx descriptors needed for the given offload
1618 * packet. These packets are already fully constructed.
1619 */
1620static inline unsigned int calc_tx_descs_ofld(const struct sk_buff *skb)
1621{
Divy Le Ray27186dc2007-08-21 20:49:15 -07001622 unsigned int flits, cnt;
Divy Le Ray4d22de32007-01-18 22:04:14 -05001623
Divy Le Ray27186dc2007-08-21 20:49:15 -07001624 if (skb->len <= WR_LEN)
Divy Le Ray4d22de32007-01-18 22:04:14 -05001625 return 1; /* packet fits as immediate data */
1626
Arnaldo Carvalho de Meloea2ae172007-04-25 17:55:53 -07001627 flits = skb_transport_offset(skb) / 8; /* headers */
Divy Le Ray27186dc2007-08-21 20:49:15 -07001628 cnt = skb_shinfo(skb)->nr_frags;
Arnaldo Carvalho de Melo27a884d2007-04-19 20:29:13 -07001629 if (skb->tail != skb->transport_header)
Divy Le Ray4d22de32007-01-18 22:04:14 -05001630 cnt++;
1631 return flits_to_desc(flits + sgl_len(cnt));
1632}
1633
1634/**
1635 * ofld_xmit - send a packet through an offload queue
1636 * @adap: the adapter
1637 * @q: the Tx offload queue
1638 * @skb: the packet
1639 *
1640 * Send an offload packet through an SGE offload queue.
1641 */
1642static int ofld_xmit(struct adapter *adap, struct sge_txq *q,
1643 struct sk_buff *skb)
1644{
1645 int ret;
1646 unsigned int ndesc = calc_tx_descs_ofld(skb), pidx, gen;
1647
1648 spin_lock(&q->lock);
Divy Le Ray42c8ea12009-03-12 21:14:04 +00001649again: reclaim_completed_tx(adap, q, TX_RECLAIM_CHUNK);
Divy Le Ray4d22de32007-01-18 22:04:14 -05001650
1651 ret = check_desc_avail(adap, q, skb, ndesc, TXQ_OFLD);
1652 if (unlikely(ret)) {
1653 if (ret == 1) {
1654 skb->priority = ndesc; /* save for restart */
1655 spin_unlock(&q->lock);
1656 return NET_XMIT_CN;
1657 }
1658 goto again;
1659 }
1660
1661 gen = q->gen;
1662 q->in_use += ndesc;
1663 pidx = q->pidx;
1664 q->pidx += ndesc;
1665 if (q->pidx >= q->size) {
1666 q->pidx -= q->size;
1667 q->gen ^= 1;
1668 }
1669 spin_unlock(&q->lock);
1670
1671 write_ofld_wr(adap, skb, q, pidx, gen, ndesc);
1672 check_ring_tx_db(adap, q);
1673 return NET_XMIT_SUCCESS;
1674}
1675
1676/**
1677 * restart_offloadq - restart a suspended offload queue
1678 * @qs: the queue set cotaining the offload queue
1679 *
1680 * Resumes transmission on a suspended Tx offload queue.
1681 */
1682static void restart_offloadq(unsigned long data)
1683{
1684 struct sk_buff *skb;
1685 struct sge_qset *qs = (struct sge_qset *)data;
1686 struct sge_txq *q = &qs->txq[TXQ_OFLD];
Divy Le Ray5fbf8162007-08-29 19:15:47 -07001687 const struct port_info *pi = netdev_priv(qs->netdev);
1688 struct adapter *adap = pi->adapter;
Divy Le Ray4d22de32007-01-18 22:04:14 -05001689
1690 spin_lock(&q->lock);
Divy Le Ray42c8ea12009-03-12 21:14:04 +00001691again: reclaim_completed_tx(adap, q, TX_RECLAIM_CHUNK);
Divy Le Ray4d22de32007-01-18 22:04:14 -05001692
1693 while ((skb = skb_peek(&q->sendq)) != NULL) {
1694 unsigned int gen, pidx;
1695 unsigned int ndesc = skb->priority;
1696
1697 if (unlikely(q->size - q->in_use < ndesc)) {
1698 set_bit(TXQ_OFLD, &qs->txq_stopped);
1699 smp_mb__after_clear_bit();
1700
1701 if (should_restart_tx(q) &&
1702 test_and_clear_bit(TXQ_OFLD, &qs->txq_stopped))
1703 goto again;
1704 q->stops++;
1705 break;
1706 }
1707
1708 gen = q->gen;
1709 q->in_use += ndesc;
1710 pidx = q->pidx;
1711 q->pidx += ndesc;
1712 if (q->pidx >= q->size) {
1713 q->pidx -= q->size;
1714 q->gen ^= 1;
1715 }
1716 __skb_unlink(skb, &q->sendq);
1717 spin_unlock(&q->lock);
1718
1719 write_ofld_wr(adap, skb, q, pidx, gen, ndesc);
1720 spin_lock(&q->lock);
1721 }
1722 spin_unlock(&q->lock);
1723
1724#if USE_GTS
1725 set_bit(TXQ_RUNNING, &q->flags);
1726 set_bit(TXQ_LAST_PKT_DB, &q->flags);
1727#endif
Divy Le Rayafefce62007-11-16 11:22:21 -08001728 wmb();
Divy Le Ray4d22de32007-01-18 22:04:14 -05001729 t3_write_reg(adap, A_SG_KDOORBELL,
1730 F_SELEGRCNTX | V_EGRCNTX(q->cntxt_id));
1731}
1732
1733/**
1734 * queue_set - return the queue set a packet should use
1735 * @skb: the packet
1736 *
1737 * Maps a packet to the SGE queue set it should use. The desired queue
1738 * set is carried in bits 1-3 in the packet's priority.
1739 */
1740static inline int queue_set(const struct sk_buff *skb)
1741{
1742 return skb->priority >> 1;
1743}
1744
1745/**
1746 * is_ctrl_pkt - return whether an offload packet is a control packet
1747 * @skb: the packet
1748 *
1749 * Determines whether an offload packet should use an OFLD or a CTRL
1750 * Tx queue. This is indicated by bit 0 in the packet's priority.
1751 */
1752static inline int is_ctrl_pkt(const struct sk_buff *skb)
1753{
1754 return skb->priority & 1;
1755}
1756
1757/**
1758 * t3_offload_tx - send an offload packet
1759 * @tdev: the offload device to send to
1760 * @skb: the packet
1761 *
1762 * Sends an offload packet. We use the packet priority to select the
1763 * appropriate Tx queue as follows: bit 0 indicates whether the packet
1764 * should be sent as regular or control, bits 1-3 select the queue set.
1765 */
1766int t3_offload_tx(struct t3cdev *tdev, struct sk_buff *skb)
1767{
1768 struct adapter *adap = tdev2adap(tdev);
1769 struct sge_qset *qs = &adap->sge.qs[queue_set(skb)];
1770
1771 if (unlikely(is_ctrl_pkt(skb)))
1772 return ctrl_xmit(adap, &qs->txq[TXQ_CTRL], skb);
1773
1774 return ofld_xmit(adap, &qs->txq[TXQ_OFLD], skb);
1775}
1776
1777/**
1778 * offload_enqueue - add an offload packet to an SGE offload receive queue
1779 * @q: the SGE response queue
1780 * @skb: the packet
1781 *
1782 * Add a new offload packet to an SGE response queue's offload packet
1783 * queue. If the packet is the first on the queue it schedules the RX
1784 * softirq to process the queue.
1785 */
1786static inline void offload_enqueue(struct sge_rspq *q, struct sk_buff *skb)
1787{
David S. Miller147e70e2008-09-22 01:29:52 -07001788 int was_empty = skb_queue_empty(&q->rx_queue);
1789
1790 __skb_queue_tail(&q->rx_queue, skb);
1791
1792 if (was_empty) {
Divy Le Ray4d22de32007-01-18 22:04:14 -05001793 struct sge_qset *qs = rspq_to_qset(q);
1794
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001795 napi_schedule(&qs->napi);
Divy Le Ray4d22de32007-01-18 22:04:14 -05001796 }
Divy Le Ray4d22de32007-01-18 22:04:14 -05001797}
1798
1799/**
1800 * deliver_partial_bundle - deliver a (partial) bundle of Rx offload pkts
1801 * @tdev: the offload device that will be receiving the packets
1802 * @q: the SGE response queue that assembled the bundle
1803 * @skbs: the partial bundle
1804 * @n: the number of packets in the bundle
1805 *
1806 * Delivers a (partial) bundle of Rx offload packets to an offload device.
1807 */
1808static inline void deliver_partial_bundle(struct t3cdev *tdev,
1809 struct sge_rspq *q,
1810 struct sk_buff *skbs[], int n)
1811{
1812 if (n) {
1813 q->offload_bundles++;
1814 tdev->recv(tdev, skbs, n);
1815 }
1816}
1817
1818/**
1819 * ofld_poll - NAPI handler for offload packets in interrupt mode
1820 * @dev: the network device doing the polling
1821 * @budget: polling budget
1822 *
1823 * The NAPI handler for offload packets when a response queue is serviced
1824 * by the hard interrupt handler, i.e., when it's operating in non-polling
1825 * mode. Creates small packet batches and sends them through the offload
1826 * receive handler. Batches need to be of modest size as we do prefetches
1827 * on the packets in each.
1828 */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001829static int ofld_poll(struct napi_struct *napi, int budget)
Divy Le Ray4d22de32007-01-18 22:04:14 -05001830{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001831 struct sge_qset *qs = container_of(napi, struct sge_qset, napi);
Divy Le Ray4d22de32007-01-18 22:04:14 -05001832 struct sge_rspq *q = &qs->rspq;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001833 struct adapter *adapter = qs->adap;
1834 int work_done = 0;
Divy Le Ray4d22de32007-01-18 22:04:14 -05001835
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001836 while (work_done < budget) {
David S. Miller147e70e2008-09-22 01:29:52 -07001837 struct sk_buff *skb, *tmp, *skbs[RX_BUNDLE_SIZE];
1838 struct sk_buff_head queue;
Divy Le Ray4d22de32007-01-18 22:04:14 -05001839 int ngathered;
1840
1841 spin_lock_irq(&q->lock);
David S. Miller147e70e2008-09-22 01:29:52 -07001842 __skb_queue_head_init(&queue);
1843 skb_queue_splice_init(&q->rx_queue, &queue);
1844 if (skb_queue_empty(&queue)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001845 napi_complete(napi);
Divy Le Ray4d22de32007-01-18 22:04:14 -05001846 spin_unlock_irq(&q->lock);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001847 return work_done;
Divy Le Ray4d22de32007-01-18 22:04:14 -05001848 }
Divy Le Ray4d22de32007-01-18 22:04:14 -05001849 spin_unlock_irq(&q->lock);
1850
David S. Miller147e70e2008-09-22 01:29:52 -07001851 ngathered = 0;
1852 skb_queue_walk_safe(&queue, skb, tmp) {
1853 if (work_done >= budget)
1854 break;
1855 work_done++;
1856
1857 __skb_unlink(skb, &queue);
1858 prefetch(skb->data);
1859 skbs[ngathered] = skb;
Divy Le Ray4d22de32007-01-18 22:04:14 -05001860 if (++ngathered == RX_BUNDLE_SIZE) {
1861 q->offload_bundles++;
1862 adapter->tdev.recv(&adapter->tdev, skbs,
1863 ngathered);
1864 ngathered = 0;
1865 }
1866 }
David S. Miller147e70e2008-09-22 01:29:52 -07001867 if (!skb_queue_empty(&queue)) {
1868 /* splice remaining packets back onto Rx queue */
Divy Le Ray4d22de32007-01-18 22:04:14 -05001869 spin_lock_irq(&q->lock);
David S. Miller147e70e2008-09-22 01:29:52 -07001870 skb_queue_splice(&queue, &q->rx_queue);
Divy Le Ray4d22de32007-01-18 22:04:14 -05001871 spin_unlock_irq(&q->lock);
1872 }
1873 deliver_partial_bundle(&adapter->tdev, q, skbs, ngathered);
1874 }
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001875
1876 return work_done;
Divy Le Ray4d22de32007-01-18 22:04:14 -05001877}
1878
1879/**
1880 * rx_offload - process a received offload packet
1881 * @tdev: the offload device receiving the packet
1882 * @rq: the response queue that received the packet
1883 * @skb: the packet
1884 * @rx_gather: a gather list of packets if we are building a bundle
1885 * @gather_idx: index of the next available slot in the bundle
1886 *
1887 * Process an ingress offload pakcet and add it to the offload ingress
1888 * queue. Returns the index of the next available slot in the bundle.
1889 */
1890static inline int rx_offload(struct t3cdev *tdev, struct sge_rspq *rq,
1891 struct sk_buff *skb, struct sk_buff *rx_gather[],
1892 unsigned int gather_idx)
1893{
Arnaldo Carvalho de Melo459a98e2007-03-19 15:30:44 -07001894 skb_reset_mac_header(skb);
Arnaldo Carvalho de Meloc1d2bbe2007-04-10 20:45:18 -07001895 skb_reset_network_header(skb);
Arnaldo Carvalho de Melobadff6d2007-03-13 13:06:52 -03001896 skb_reset_transport_header(skb);
Divy Le Ray4d22de32007-01-18 22:04:14 -05001897
1898 if (rq->polling) {
1899 rx_gather[gather_idx++] = skb;
1900 if (gather_idx == RX_BUNDLE_SIZE) {
1901 tdev->recv(tdev, rx_gather, RX_BUNDLE_SIZE);
1902 gather_idx = 0;
1903 rq->offload_bundles++;
1904 }
1905 } else
1906 offload_enqueue(rq, skb);
1907
1908 return gather_idx;
1909}
1910
1911/**
Divy Le Ray4d22de32007-01-18 22:04:14 -05001912 * restart_tx - check whether to restart suspended Tx queues
1913 * @qs: the queue set to resume
1914 *
1915 * Restarts suspended Tx queues of an SGE queue set if they have enough
1916 * free resources to resume operation.
1917 */
1918static void restart_tx(struct sge_qset *qs)
1919{
1920 if (test_bit(TXQ_ETH, &qs->txq_stopped) &&
1921 should_restart_tx(&qs->txq[TXQ_ETH]) &&
1922 test_and_clear_bit(TXQ_ETH, &qs->txq_stopped)) {
1923 qs->txq[TXQ_ETH].restarts++;
1924 if (netif_running(qs->netdev))
Divy Le Ray82ad3322008-12-16 01:09:39 -08001925 netif_tx_wake_queue(qs->tx_q);
Divy Le Ray4d22de32007-01-18 22:04:14 -05001926 }
1927
1928 if (test_bit(TXQ_OFLD, &qs->txq_stopped) &&
1929 should_restart_tx(&qs->txq[TXQ_OFLD]) &&
1930 test_and_clear_bit(TXQ_OFLD, &qs->txq_stopped)) {
1931 qs->txq[TXQ_OFLD].restarts++;
1932 tasklet_schedule(&qs->txq[TXQ_OFLD].qresume_tsk);
1933 }
1934 if (test_bit(TXQ_CTRL, &qs->txq_stopped) &&
1935 should_restart_tx(&qs->txq[TXQ_CTRL]) &&
1936 test_and_clear_bit(TXQ_CTRL, &qs->txq_stopped)) {
1937 qs->txq[TXQ_CTRL].restarts++;
1938 tasklet_schedule(&qs->txq[TXQ_CTRL].qresume_tsk);
1939 }
1940}
1941
1942/**
Karen Xiea109a5b2008-12-18 22:56:20 -08001943 * cxgb3_arp_process - process an ARP request probing a private IP address
1944 * @adapter: the adapter
1945 * @skb: the skbuff containing the ARP request
1946 *
1947 * Check if the ARP request is probing the private IP address
1948 * dedicated to iSCSI, generate an ARP reply if so.
1949 */
Karen Xief14d42f2009-10-08 09:11:05 +00001950static void cxgb3_arp_process(struct port_info *pi, struct sk_buff *skb)
Karen Xiea109a5b2008-12-18 22:56:20 -08001951{
1952 struct net_device *dev = skb->dev;
Karen Xiea109a5b2008-12-18 22:56:20 -08001953 struct arphdr *arp;
1954 unsigned char *arp_ptr;
1955 unsigned char *sha;
1956 __be32 sip, tip;
1957
1958 if (!dev)
1959 return;
1960
1961 skb_reset_network_header(skb);
1962 arp = arp_hdr(skb);
1963
1964 if (arp->ar_op != htons(ARPOP_REQUEST))
1965 return;
1966
1967 arp_ptr = (unsigned char *)(arp + 1);
1968 sha = arp_ptr;
1969 arp_ptr += dev->addr_len;
1970 memcpy(&sip, arp_ptr, sizeof(sip));
1971 arp_ptr += sizeof(sip);
1972 arp_ptr += dev->addr_len;
1973 memcpy(&tip, arp_ptr, sizeof(tip));
1974
Karen Xiea109a5b2008-12-18 22:56:20 -08001975 if (tip != pi->iscsi_ipv4addr)
1976 return;
1977
1978 arp_send(ARPOP_REPLY, ETH_P_ARP, sip, dev, tip, sha,
Karen Xief14d42f2009-10-08 09:11:05 +00001979 pi->iscsic.mac_addr, sha);
Karen Xiea109a5b2008-12-18 22:56:20 -08001980
1981}
1982
1983static inline int is_arp(struct sk_buff *skb)
1984{
1985 return skb->protocol == htons(ETH_P_ARP);
1986}
1987
Karen Xief14d42f2009-10-08 09:11:05 +00001988static void cxgb3_process_iscsi_prov_pack(struct port_info *pi,
1989 struct sk_buff *skb)
1990{
1991 if (is_arp(skb)) {
1992 cxgb3_arp_process(pi, skb);
1993 return;
1994 }
1995
1996 if (pi->iscsic.recv)
1997 pi->iscsic.recv(pi, skb);
1998
1999}
2000
Karen Xiea109a5b2008-12-18 22:56:20 -08002001/**
Divy Le Ray4d22de32007-01-18 22:04:14 -05002002 * rx_eth - process an ingress ethernet packet
2003 * @adap: the adapter
2004 * @rq: the response queue that received the packet
2005 * @skb: the packet
2006 * @pad: amount of padding at the start of the buffer
2007 *
2008 * Process an ingress ethernet pakcet and deliver it to the stack.
2009 * The padding is 2 if the packet was delivered in an Rx buffer and 0
2010 * if it was immediate data in a response.
2011 */
2012static void rx_eth(struct adapter *adap, struct sge_rspq *rq,
Divy Le Rayb47385b2008-05-21 18:56:26 -07002013 struct sk_buff *skb, int pad, int lro)
Divy Le Ray4d22de32007-01-18 22:04:14 -05002014{
2015 struct cpl_rx_pkt *p = (struct cpl_rx_pkt *)(skb->data + pad);
Divy Le Rayb47385b2008-05-21 18:56:26 -07002016 struct sge_qset *qs = rspq_to_qset(rq);
Divy Le Ray4d22de32007-01-18 22:04:14 -05002017 struct port_info *pi;
2018
Divy Le Ray4d22de32007-01-18 22:04:14 -05002019 skb_pull(skb, sizeof(*p) + pad);
Arnaldo Carvalho de Melo4c13eb62007-04-25 17:40:23 -07002020 skb->protocol = eth_type_trans(skb, adap->port[p->iff]);
Divy Le Ray4d22de32007-01-18 22:04:14 -05002021 pi = netdev_priv(skb->dev);
Divy Le Ray5e68b772009-03-26 16:39:29 +00002022 if ((pi->rx_offload & T3_RX_CSUM) && p->csum_valid &&
2023 p->csum == htons(0xffff) && !p->fragment) {
Karen Xiea109a5b2008-12-18 22:56:20 -08002024 qs->port_stats[SGE_PSTAT_RX_CSUM_GOOD]++;
Divy Le Ray4d22de32007-01-18 22:04:14 -05002025 skb->ip_summed = CHECKSUM_UNNECESSARY;
2026 } else
2027 skb->ip_summed = CHECKSUM_NONE;
David S. Miller0c8dfc82009-01-27 16:22:32 -08002028 skb_record_rx_queue(skb, qs - &adap->sge.qs[0]);
Divy Le Ray4d22de32007-01-18 22:04:14 -05002029
2030 if (unlikely(p->vlan_valid)) {
2031 struct vlan_group *grp = pi->vlan_grp;
2032
Divy Le Rayb47385b2008-05-21 18:56:26 -07002033 qs->port_stats[SGE_PSTAT_VLANEX]++;
Divy Le Ray4d22de32007-01-18 22:04:14 -05002034 if (likely(grp))
Divy Le Rayb47385b2008-05-21 18:56:26 -07002035 if (lro)
Herbert Xu7be2df42009-01-21 14:39:13 -08002036 vlan_gro_receive(&qs->napi, grp,
2037 ntohs(p->vlan), skb);
Karen Xiea109a5b2008-12-18 22:56:20 -08002038 else {
Karen Xief14d42f2009-10-08 09:11:05 +00002039 if (unlikely(pi->iscsic.flags)) {
Karen Xiea109a5b2008-12-18 22:56:20 -08002040 unsigned short vtag = ntohs(p->vlan) &
2041 VLAN_VID_MASK;
2042 skb->dev = vlan_group_get_device(grp,
2043 vtag);
Karen Xief14d42f2009-10-08 09:11:05 +00002044 cxgb3_process_iscsi_prov_pack(pi, skb);
Karen Xiea109a5b2008-12-18 22:56:20 -08002045 }
Divy Le Rayb47385b2008-05-21 18:56:26 -07002046 __vlan_hwaccel_rx(skb, grp, ntohs(p->vlan),
2047 rq->polling);
Karen Xiea109a5b2008-12-18 22:56:20 -08002048 }
Divy Le Ray4d22de32007-01-18 22:04:14 -05002049 else
2050 dev_kfree_skb_any(skb);
Divy Le Rayb47385b2008-05-21 18:56:26 -07002051 } else if (rq->polling) {
2052 if (lro)
Herbert Xu7be2df42009-01-21 14:39:13 -08002053 napi_gro_receive(&qs->napi, skb);
Karen Xiea109a5b2008-12-18 22:56:20 -08002054 else {
Karen Xief14d42f2009-10-08 09:11:05 +00002055 if (unlikely(pi->iscsic.flags))
2056 cxgb3_process_iscsi_prov_pack(pi, skb);
Divy Le Rayb47385b2008-05-21 18:56:26 -07002057 netif_receive_skb(skb);
Karen Xiea109a5b2008-12-18 22:56:20 -08002058 }
Divy Le Rayb47385b2008-05-21 18:56:26 -07002059 } else
Divy Le Ray4d22de32007-01-18 22:04:14 -05002060 netif_rx(skb);
2061}
2062
Divy Le Rayb47385b2008-05-21 18:56:26 -07002063static inline int is_eth_tcp(u32 rss)
2064{
2065 return G_HASHTYPE(ntohl(rss)) == RSS_HASH_4_TUPLE;
2066}
2067
2068/**
Divy Le Rayb47385b2008-05-21 18:56:26 -07002069 * lro_add_page - add a page chunk to an LRO session
2070 * @adap: the adapter
2071 * @qs: the associated queue set
2072 * @fl: the free list containing the page chunk to add
2073 * @len: packet length
2074 * @complete: Indicates the last fragment of a frame
2075 *
2076 * Add a received packet contained in a page chunk to an existing LRO
2077 * session.
2078 */
2079static void lro_add_page(struct adapter *adap, struct sge_qset *qs,
2080 struct sge_fl *fl, int len, int complete)
2081{
2082 struct rx_sw_desc *sd = &fl->sdesc[fl->cidx];
Divy Le Ray2d171882010-02-08 22:37:24 -08002083 struct port_info *pi = netdev_priv(qs->netdev);
Herbert Xu76620aa2009-04-16 02:02:07 -07002084 struct sk_buff *skb = NULL;
Divy Le Rayb47385b2008-05-21 18:56:26 -07002085 struct cpl_rx_pkt *cpl;
Herbert Xu76620aa2009-04-16 02:02:07 -07002086 struct skb_frag_struct *rx_frag;
2087 int nr_frags;
Divy Le Rayb47385b2008-05-21 18:56:26 -07002088 int offset = 0;
2089
Herbert Xu76620aa2009-04-16 02:02:07 -07002090 if (!qs->nomem) {
2091 skb = napi_get_frags(&qs->napi);
2092 qs->nomem = !skb;
Divy Le Rayb47385b2008-05-21 18:56:26 -07002093 }
2094
2095 fl->credits--;
2096
Divy Le Ray5e68b772009-03-26 16:39:29 +00002097 pci_dma_sync_single_for_cpu(adap->pdev,
2098 pci_unmap_addr(sd, dma_addr),
2099 fl->buf_size - SGE_PG_RSVD,
2100 PCI_DMA_FROMDEVICE);
Divy Le Rayb47385b2008-05-21 18:56:26 -07002101
Divy Le Ray5e68b772009-03-26 16:39:29 +00002102 (*sd->pg_chunk.p_cnt)--;
Divy Le Ray70e3bb52009-11-17 16:38:28 +00002103 if (!*sd->pg_chunk.p_cnt && sd->pg_chunk.page != fl->pg_chunk.page)
Divy Le Ray5e68b772009-03-26 16:39:29 +00002104 pci_unmap_page(adap->pdev,
Divy Le Ray10b6d952009-05-28 11:23:02 +00002105 sd->pg_chunk.mapping,
Divy Le Ray5e68b772009-03-26 16:39:29 +00002106 fl->alloc_size,
2107 PCI_DMA_FROMDEVICE);
2108
Herbert Xu76620aa2009-04-16 02:02:07 -07002109 if (!skb) {
2110 put_page(sd->pg_chunk.page);
2111 if (complete)
2112 qs->nomem = 0;
2113 return;
2114 }
2115
2116 rx_frag = skb_shinfo(skb)->frags;
2117 nr_frags = skb_shinfo(skb)->nr_frags;
2118
2119 if (!nr_frags) {
2120 offset = 2 + sizeof(struct cpl_rx_pkt);
Divy Le Ray2d171882010-02-08 22:37:24 -08002121 cpl = qs->lro_va = sd->pg_chunk.va + 2;
Herbert Xu76620aa2009-04-16 02:02:07 -07002122
Divy Le Ray2d171882010-02-08 22:37:24 -08002123 if ((pi->rx_offload & T3_RX_CSUM) &&
2124 cpl->csum_valid && cpl->csum == htons(0xffff)) {
2125 skb->ip_summed = CHECKSUM_UNNECESSARY;
2126 qs->port_stats[SGE_PSTAT_RX_CSUM_GOOD]++;
2127 } else
2128 skb->ip_summed = CHECKSUM_NONE;
2129 } else
2130 cpl = qs->lro_va;
2131
2132 len -= offset;
Divy Le Rayb2b964f2009-03-12 21:13:59 +00002133
Divy Le Rayb47385b2008-05-21 18:56:26 -07002134 rx_frag += nr_frags;
2135 rx_frag->page = sd->pg_chunk.page;
2136 rx_frag->page_offset = sd->pg_chunk.offset + offset;
2137 rx_frag->size = len;
Divy Le Rayb47385b2008-05-21 18:56:26 -07002138
Herbert Xu76620aa2009-04-16 02:02:07 -07002139 skb->len += len;
2140 skb->data_len += len;
2141 skb->truesize += len;
2142 skb_shinfo(skb)->nr_frags++;
Divy Le Ray5e68b772009-03-26 16:39:29 +00002143
Divy Le Rayb47385b2008-05-21 18:56:26 -07002144 if (!complete)
2145 return;
2146
Krishna Kumar10e85f72009-10-23 01:13:21 +00002147 skb_record_rx_queue(skb, qs - &adap->sge.qs[0]);
Divy Le Rayb47385b2008-05-21 18:56:26 -07002148
2149 if (unlikely(cpl->vlan_valid)) {
Divy Le Rayb47385b2008-05-21 18:56:26 -07002150 struct vlan_group *grp = pi->vlan_grp;
2151
2152 if (likely(grp != NULL)) {
Herbert Xu76620aa2009-04-16 02:02:07 -07002153 vlan_gro_frags(&qs->napi, grp, ntohs(cpl->vlan));
2154 return;
Divy Le Rayb47385b2008-05-21 18:56:26 -07002155 }
2156 }
Herbert Xu76620aa2009-04-16 02:02:07 -07002157 napi_gro_frags(&qs->napi);
Divy Le Rayb47385b2008-05-21 18:56:26 -07002158}
2159
Divy Le Ray4d22de32007-01-18 22:04:14 -05002160/**
2161 * handle_rsp_cntrl_info - handles control information in a response
2162 * @qs: the queue set corresponding to the response
2163 * @flags: the response control flags
Divy Le Ray4d22de32007-01-18 22:04:14 -05002164 *
2165 * Handles the control information of an SGE response, such as GTS
2166 * indications and completion credits for the queue set's Tx queues.
Divy Le Ray6195c712007-01-30 19:43:56 -08002167 * HW coalesces credits, we don't do any extra SW coalescing.
Divy Le Ray4d22de32007-01-18 22:04:14 -05002168 */
Divy Le Ray6195c712007-01-30 19:43:56 -08002169static inline void handle_rsp_cntrl_info(struct sge_qset *qs, u32 flags)
Divy Le Ray4d22de32007-01-18 22:04:14 -05002170{
2171 unsigned int credits;
2172
2173#if USE_GTS
2174 if (flags & F_RSPD_TXQ0_GTS)
2175 clear_bit(TXQ_RUNNING, &qs->txq[TXQ_ETH].flags);
2176#endif
2177
Divy Le Ray4d22de32007-01-18 22:04:14 -05002178 credits = G_RSPD_TXQ0_CR(flags);
2179 if (credits)
2180 qs->txq[TXQ_ETH].processed += credits;
2181
Divy Le Ray6195c712007-01-30 19:43:56 -08002182 credits = G_RSPD_TXQ2_CR(flags);
2183 if (credits)
2184 qs->txq[TXQ_CTRL].processed += credits;
2185
Divy Le Ray4d22de32007-01-18 22:04:14 -05002186# if USE_GTS
2187 if (flags & F_RSPD_TXQ1_GTS)
2188 clear_bit(TXQ_RUNNING, &qs->txq[TXQ_OFLD].flags);
2189# endif
Divy Le Ray6195c712007-01-30 19:43:56 -08002190 credits = G_RSPD_TXQ1_CR(flags);
2191 if (credits)
2192 qs->txq[TXQ_OFLD].processed += credits;
Divy Le Ray4d22de32007-01-18 22:04:14 -05002193}
2194
2195/**
2196 * check_ring_db - check if we need to ring any doorbells
2197 * @adapter: the adapter
2198 * @qs: the queue set whose Tx queues are to be examined
2199 * @sleeping: indicates which Tx queue sent GTS
2200 *
2201 * Checks if some of a queue set's Tx queues need to ring their doorbells
2202 * to resume transmission after idling while they still have unprocessed
2203 * descriptors.
2204 */
2205static void check_ring_db(struct adapter *adap, struct sge_qset *qs,
2206 unsigned int sleeping)
2207{
2208 if (sleeping & F_RSPD_TXQ0_GTS) {
2209 struct sge_txq *txq = &qs->txq[TXQ_ETH];
2210
2211 if (txq->cleaned + txq->in_use != txq->processed &&
2212 !test_and_set_bit(TXQ_LAST_PKT_DB, &txq->flags)) {
2213 set_bit(TXQ_RUNNING, &txq->flags);
2214 t3_write_reg(adap, A_SG_KDOORBELL, F_SELEGRCNTX |
2215 V_EGRCNTX(txq->cntxt_id));
2216 }
2217 }
2218
2219 if (sleeping & F_RSPD_TXQ1_GTS) {
2220 struct sge_txq *txq = &qs->txq[TXQ_OFLD];
2221
2222 if (txq->cleaned + txq->in_use != txq->processed &&
2223 !test_and_set_bit(TXQ_LAST_PKT_DB, &txq->flags)) {
2224 set_bit(TXQ_RUNNING, &txq->flags);
2225 t3_write_reg(adap, A_SG_KDOORBELL, F_SELEGRCNTX |
2226 V_EGRCNTX(txq->cntxt_id));
2227 }
2228 }
2229}
2230
2231/**
2232 * is_new_response - check if a response is newly written
2233 * @r: the response descriptor
2234 * @q: the response queue
2235 *
2236 * Returns true if a response descriptor contains a yet unprocessed
2237 * response.
2238 */
2239static inline int is_new_response(const struct rsp_desc *r,
2240 const struct sge_rspq *q)
2241{
2242 return (r->intr_gen & F_RSPD_GEN2) == q->gen;
2243}
2244
Divy Le Ray7385ecf2008-05-21 18:56:21 -07002245static inline void clear_rspq_bufstate(struct sge_rspq * const q)
2246{
2247 q->pg_skb = NULL;
2248 q->rx_recycle_buf = 0;
2249}
2250
Divy Le Ray4d22de32007-01-18 22:04:14 -05002251#define RSPD_GTS_MASK (F_RSPD_TXQ0_GTS | F_RSPD_TXQ1_GTS)
2252#define RSPD_CTRL_MASK (RSPD_GTS_MASK | \
2253 V_RSPD_TXQ0_CR(M_RSPD_TXQ0_CR) | \
2254 V_RSPD_TXQ1_CR(M_RSPD_TXQ1_CR) | \
2255 V_RSPD_TXQ2_CR(M_RSPD_TXQ2_CR))
2256
2257/* How long to delay the next interrupt in case of memory shortage, in 0.1us. */
2258#define NOMEM_INTR_DELAY 2500
2259
2260/**
2261 * process_responses - process responses from an SGE response queue
2262 * @adap: the adapter
2263 * @qs: the queue set to which the response queue belongs
2264 * @budget: how many responses can be processed in this round
2265 *
2266 * Process responses from an SGE response queue up to the supplied budget.
2267 * Responses include received packets as well as credits and other events
2268 * for the queues that belong to the response queue's queue set.
2269 * A negative budget is effectively unlimited.
2270 *
2271 * Additionally choose the interrupt holdoff time for the next interrupt
2272 * on this queue. If the system is under memory shortage use a fairly
2273 * long delay to help recovery.
2274 */
2275static int process_responses(struct adapter *adap, struct sge_qset *qs,
2276 int budget)
2277{
2278 struct sge_rspq *q = &qs->rspq;
2279 struct rsp_desc *r = &q->desc[q->cidx];
2280 int budget_left = budget;
Divy Le Ray6195c712007-01-30 19:43:56 -08002281 unsigned int sleeping = 0;
Divy Le Ray4d22de32007-01-18 22:04:14 -05002282 struct sk_buff *offload_skbs[RX_BUNDLE_SIZE];
2283 int ngathered = 0;
2284
2285 q->next_holdoff = q->holdoff_tmr;
2286
2287 while (likely(budget_left && is_new_response(r, q))) {
Divy Le Rayb47385b2008-05-21 18:56:26 -07002288 int packet_complete, eth, ethpad = 2, lro = qs->lro_enabled;
Divy Le Ray4d22de32007-01-18 22:04:14 -05002289 struct sk_buff *skb = NULL;
2290 u32 len, flags = ntohl(r->flags);
Divy Le Ray7385ecf2008-05-21 18:56:21 -07002291 __be32 rss_hi = *(const __be32 *)r,
2292 rss_lo = r->rss_hdr.rss_hash_val;
Divy Le Ray4d22de32007-01-18 22:04:14 -05002293
2294 eth = r->rss_hdr.opcode == CPL_RX_PKT;
2295
2296 if (unlikely(flags & F_RSPD_ASYNC_NOTIF)) {
2297 skb = alloc_skb(AN_PKT_SIZE, GFP_ATOMIC);
2298 if (!skb)
2299 goto no_mem;
2300
2301 memcpy(__skb_put(skb, AN_PKT_SIZE), r, AN_PKT_SIZE);
2302 skb->data[0] = CPL_ASYNC_NOTIF;
2303 rss_hi = htonl(CPL_ASYNC_NOTIF << 24);
2304 q->async_notif++;
2305 } else if (flags & F_RSPD_IMM_DATA_VALID) {
2306 skb = get_imm_packet(r);
2307 if (unlikely(!skb)) {
Divy Le Raycf992af2007-05-30 21:10:47 -07002308no_mem:
Divy Le Ray4d22de32007-01-18 22:04:14 -05002309 q->next_holdoff = NOMEM_INTR_DELAY;
2310 q->nomem++;
2311 /* consume one credit since we tried */
2312 budget_left--;
2313 break;
2314 }
2315 q->imm_data++;
Divy Le Raye0994eb2007-02-24 16:44:17 -08002316 ethpad = 0;
Divy Le Ray4d22de32007-01-18 22:04:14 -05002317 } else if ((len = ntohl(r->len_cq)) != 0) {
Divy Le Raycf992af2007-05-30 21:10:47 -07002318 struct sge_fl *fl;
Divy Le Ray4d22de32007-01-18 22:04:14 -05002319
Divy Le Ray65ab8382009-02-04 16:31:39 -08002320 lro &= eth && is_eth_tcp(rss_hi);
Divy Le Rayb47385b2008-05-21 18:56:26 -07002321
Divy Le Raycf992af2007-05-30 21:10:47 -07002322 fl = (len & F_RSPD_FLQ) ? &qs->fl[1] : &qs->fl[0];
2323 if (fl->use_pages) {
2324 void *addr = fl->sdesc[fl->cidx].pg_chunk.va;
Divy Le Raye0994eb2007-02-24 16:44:17 -08002325
Divy Le Raycf992af2007-05-30 21:10:47 -07002326 prefetch(addr);
2327#if L1_CACHE_BYTES < 128
2328 prefetch(addr + L1_CACHE_BYTES);
2329#endif
Divy Le Raye0994eb2007-02-24 16:44:17 -08002330 __refill_fl(adap, fl);
Divy Le Rayb47385b2008-05-21 18:56:26 -07002331 if (lro > 0) {
2332 lro_add_page(adap, qs, fl,
2333 G_RSPD_LEN(len),
2334 flags & F_RSPD_EOP);
2335 goto next_fl;
2336 }
Divy Le Raye0994eb2007-02-24 16:44:17 -08002337
Divy Le Ray7385ecf2008-05-21 18:56:21 -07002338 skb = get_packet_pg(adap, fl, q,
2339 G_RSPD_LEN(len),
2340 eth ?
2341 SGE_RX_DROP_THRES : 0);
2342 q->pg_skb = skb;
Divy Le Raycf992af2007-05-30 21:10:47 -07002343 } else
Divy Le Raye0994eb2007-02-24 16:44:17 -08002344 skb = get_packet(adap, fl, G_RSPD_LEN(len),
2345 eth ? SGE_RX_DROP_THRES : 0);
Divy Le Raycf992af2007-05-30 21:10:47 -07002346 if (unlikely(!skb)) {
2347 if (!eth)
2348 goto no_mem;
2349 q->rx_drops++;
2350 } else if (unlikely(r->rss_hdr.opcode == CPL_TRACE_PKT))
2351 __skb_pull(skb, 2);
Divy Le Rayb47385b2008-05-21 18:56:26 -07002352next_fl:
Divy Le Ray4d22de32007-01-18 22:04:14 -05002353 if (++fl->cidx == fl->size)
2354 fl->cidx = 0;
2355 } else
2356 q->pure_rsps++;
2357
2358 if (flags & RSPD_CTRL_MASK) {
2359 sleeping |= flags & RSPD_GTS_MASK;
Divy Le Ray6195c712007-01-30 19:43:56 -08002360 handle_rsp_cntrl_info(qs, flags);
Divy Le Ray4d22de32007-01-18 22:04:14 -05002361 }
2362
2363 r++;
2364 if (unlikely(++q->cidx == q->size)) {
2365 q->cidx = 0;
2366 q->gen ^= 1;
2367 r = q->desc;
2368 }
2369 prefetch(r);
2370
2371 if (++q->credits >= (q->size / 4)) {
2372 refill_rspq(adap, q, q->credits);
2373 q->credits = 0;
2374 }
2375
Divy Le Ray7385ecf2008-05-21 18:56:21 -07002376 packet_complete = flags &
2377 (F_RSPD_EOP | F_RSPD_IMM_DATA_VALID |
2378 F_RSPD_ASYNC_NOTIF);
2379
2380 if (skb != NULL && packet_complete) {
Divy Le Ray4d22de32007-01-18 22:04:14 -05002381 if (eth)
Divy Le Rayb47385b2008-05-21 18:56:26 -07002382 rx_eth(adap, q, skb, ethpad, lro);
Divy Le Ray4d22de32007-01-18 22:04:14 -05002383 else {
Divy Le Rayafefce62007-11-16 11:22:21 -08002384 q->offload_pkts++;
Divy Le Raycf992af2007-05-30 21:10:47 -07002385 /* Preserve the RSS info in csum & priority */
2386 skb->csum = rss_hi;
2387 skb->priority = rss_lo;
2388 ngathered = rx_offload(&adap->tdev, q, skb,
2389 offload_skbs,
Divy Le Raye0994eb2007-02-24 16:44:17 -08002390 ngathered);
Divy Le Ray4d22de32007-01-18 22:04:14 -05002391 }
Divy Le Ray7385ecf2008-05-21 18:56:21 -07002392
2393 if (flags & F_RSPD_EOP)
Divy Le Rayb47385b2008-05-21 18:56:26 -07002394 clear_rspq_bufstate(q);
Divy Le Ray4d22de32007-01-18 22:04:14 -05002395 }
Divy Le Ray4d22de32007-01-18 22:04:14 -05002396 --budget_left;
2397 }
2398
Divy Le Ray4d22de32007-01-18 22:04:14 -05002399 deliver_partial_bundle(&adap->tdev, q, offload_skbs, ngathered);
Divy Le Rayb47385b2008-05-21 18:56:26 -07002400
Divy Le Ray4d22de32007-01-18 22:04:14 -05002401 if (sleeping)
2402 check_ring_db(adap, qs, sleeping);
2403
2404 smp_mb(); /* commit Tx queue .processed updates */
2405 if (unlikely(qs->txq_stopped != 0))
2406 restart_tx(qs);
2407
2408 budget -= budget_left;
2409 return budget;
2410}
2411
2412static inline int is_pure_response(const struct rsp_desc *r)
2413{
Roland Dreierc5419e62008-11-28 21:55:42 -08002414 __be32 n = r->flags & htonl(F_RSPD_ASYNC_NOTIF | F_RSPD_IMM_DATA_VALID);
Divy Le Ray4d22de32007-01-18 22:04:14 -05002415
2416 return (n | r->len_cq) == 0;
2417}
2418
2419/**
2420 * napi_rx_handler - the NAPI handler for Rx processing
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002421 * @napi: the napi instance
Divy Le Ray4d22de32007-01-18 22:04:14 -05002422 * @budget: how many packets we can process in this round
2423 *
2424 * Handler for new data events when using NAPI.
2425 */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002426static int napi_rx_handler(struct napi_struct *napi, int budget)
Divy Le Ray4d22de32007-01-18 22:04:14 -05002427{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002428 struct sge_qset *qs = container_of(napi, struct sge_qset, napi);
2429 struct adapter *adap = qs->adap;
2430 int work_done = process_responses(adap, qs, budget);
Divy Le Ray4d22de32007-01-18 22:04:14 -05002431
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002432 if (likely(work_done < budget)) {
2433 napi_complete(napi);
Divy Le Ray4d22de32007-01-18 22:04:14 -05002434
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002435 /*
2436 * Because we don't atomically flush the following
2437 * write it is possible that in very rare cases it can
2438 * reach the device in a way that races with a new
2439 * response being written plus an error interrupt
2440 * causing the NAPI interrupt handler below to return
2441 * unhandled status to the OS. To protect against
2442 * this would require flushing the write and doing
2443 * both the write and the flush with interrupts off.
2444 * Way too expensive and unjustifiable given the
2445 * rarity of the race.
2446 *
2447 * The race cannot happen at all with MSI-X.
2448 */
2449 t3_write_reg(adap, A_SG_GTS, V_RSPQ(qs->rspq.cntxt_id) |
2450 V_NEWTIMER(qs->rspq.next_holdoff) |
2451 V_NEWINDEX(qs->rspq.cidx));
2452 }
2453 return work_done;
Divy Le Ray4d22de32007-01-18 22:04:14 -05002454}
2455
2456/*
2457 * Returns true if the device is already scheduled for polling.
2458 */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002459static inline int napi_is_scheduled(struct napi_struct *napi)
Divy Le Ray4d22de32007-01-18 22:04:14 -05002460{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002461 return test_bit(NAPI_STATE_SCHED, &napi->state);
Divy Le Ray4d22de32007-01-18 22:04:14 -05002462}
2463
2464/**
2465 * process_pure_responses - process pure responses from a response queue
2466 * @adap: the adapter
2467 * @qs: the queue set owning the response queue
2468 * @r: the first pure response to process
2469 *
2470 * A simpler version of process_responses() that handles only pure (i.e.,
2471 * non data-carrying) responses. Such respones are too light-weight to
2472 * justify calling a softirq under NAPI, so we handle them specially in
2473 * the interrupt handler. The function is called with a pointer to a
2474 * response, which the caller must ensure is a valid pure response.
2475 *
2476 * Returns 1 if it encounters a valid data-carrying response, 0 otherwise.
2477 */
2478static int process_pure_responses(struct adapter *adap, struct sge_qset *qs,
2479 struct rsp_desc *r)
2480{
2481 struct sge_rspq *q = &qs->rspq;
Divy Le Ray6195c712007-01-30 19:43:56 -08002482 unsigned int sleeping = 0;
Divy Le Ray4d22de32007-01-18 22:04:14 -05002483
2484 do {
2485 u32 flags = ntohl(r->flags);
2486
2487 r++;
2488 if (unlikely(++q->cidx == q->size)) {
2489 q->cidx = 0;
2490 q->gen ^= 1;
2491 r = q->desc;
2492 }
2493 prefetch(r);
2494
2495 if (flags & RSPD_CTRL_MASK) {
2496 sleeping |= flags & RSPD_GTS_MASK;
Divy Le Ray6195c712007-01-30 19:43:56 -08002497 handle_rsp_cntrl_info(qs, flags);
Divy Le Ray4d22de32007-01-18 22:04:14 -05002498 }
2499
2500 q->pure_rsps++;
2501 if (++q->credits >= (q->size / 4)) {
2502 refill_rspq(adap, q, q->credits);
2503 q->credits = 0;
2504 }
2505 } while (is_new_response(r, q) && is_pure_response(r));
2506
Divy Le Ray4d22de32007-01-18 22:04:14 -05002507 if (sleeping)
2508 check_ring_db(adap, qs, sleeping);
2509
2510 smp_mb(); /* commit Tx queue .processed updates */
2511 if (unlikely(qs->txq_stopped != 0))
2512 restart_tx(qs);
2513
2514 return is_new_response(r, q);
2515}
2516
2517/**
2518 * handle_responses - decide what to do with new responses in NAPI mode
2519 * @adap: the adapter
2520 * @q: the response queue
2521 *
2522 * This is used by the NAPI interrupt handlers to decide what to do with
2523 * new SGE responses. If there are no new responses it returns -1. If
2524 * there are new responses and they are pure (i.e., non-data carrying)
2525 * it handles them straight in hard interrupt context as they are very
2526 * cheap and don't deliver any packets. Finally, if there are any data
2527 * signaling responses it schedules the NAPI handler. Returns 1 if it
2528 * schedules NAPI, 0 if all new responses were pure.
2529 *
2530 * The caller must ascertain NAPI is not already running.
2531 */
2532static inline int handle_responses(struct adapter *adap, struct sge_rspq *q)
2533{
2534 struct sge_qset *qs = rspq_to_qset(q);
2535 struct rsp_desc *r = &q->desc[q->cidx];
2536
2537 if (!is_new_response(r, q))
2538 return -1;
2539 if (is_pure_response(r) && process_pure_responses(adap, qs, r) == 0) {
2540 t3_write_reg(adap, A_SG_GTS, V_RSPQ(q->cntxt_id) |
2541 V_NEWTIMER(q->holdoff_tmr) | V_NEWINDEX(q->cidx));
2542 return 0;
2543 }
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002544 napi_schedule(&qs->napi);
Divy Le Ray4d22de32007-01-18 22:04:14 -05002545 return 1;
2546}
2547
2548/*
2549 * The MSI-X interrupt handler for an SGE response queue for the non-NAPI case
2550 * (i.e., response queue serviced in hard interrupt).
2551 */
2552irqreturn_t t3_sge_intr_msix(int irq, void *cookie)
2553{
2554 struct sge_qset *qs = cookie;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002555 struct adapter *adap = qs->adap;
Divy Le Ray4d22de32007-01-18 22:04:14 -05002556 struct sge_rspq *q = &qs->rspq;
2557
2558 spin_lock(&q->lock);
2559 if (process_responses(adap, qs, -1) == 0)
2560 q->unhandled_irqs++;
2561 t3_write_reg(adap, A_SG_GTS, V_RSPQ(q->cntxt_id) |
2562 V_NEWTIMER(q->next_holdoff) | V_NEWINDEX(q->cidx));
2563 spin_unlock(&q->lock);
2564 return IRQ_HANDLED;
2565}
2566
2567/*
2568 * The MSI-X interrupt handler for an SGE response queue for the NAPI case
2569 * (i.e., response queue serviced by NAPI polling).
2570 */
Stephen Hemminger9265fab2007-10-08 16:22:29 -07002571static irqreturn_t t3_sge_intr_msix_napi(int irq, void *cookie)
Divy Le Ray4d22de32007-01-18 22:04:14 -05002572{
2573 struct sge_qset *qs = cookie;
Divy Le Ray4d22de32007-01-18 22:04:14 -05002574 struct sge_rspq *q = &qs->rspq;
2575
2576 spin_lock(&q->lock);
Divy Le Ray4d22de32007-01-18 22:04:14 -05002577
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002578 if (handle_responses(qs->adap, q) < 0)
Divy Le Ray4d22de32007-01-18 22:04:14 -05002579 q->unhandled_irqs++;
2580 spin_unlock(&q->lock);
2581 return IRQ_HANDLED;
2582}
2583
2584/*
2585 * The non-NAPI MSI interrupt handler. This needs to handle data events from
2586 * SGE response queues as well as error and other async events as they all use
2587 * the same MSI vector. We use one SGE response queue per port in this mode
2588 * and protect all response queues with queue 0's lock.
2589 */
2590static irqreturn_t t3_intr_msi(int irq, void *cookie)
2591{
2592 int new_packets = 0;
2593 struct adapter *adap = cookie;
2594 struct sge_rspq *q = &adap->sge.qs[0].rspq;
2595
2596 spin_lock(&q->lock);
2597
2598 if (process_responses(adap, &adap->sge.qs[0], -1)) {
2599 t3_write_reg(adap, A_SG_GTS, V_RSPQ(q->cntxt_id) |
2600 V_NEWTIMER(q->next_holdoff) | V_NEWINDEX(q->cidx));
2601 new_packets = 1;
2602 }
2603
2604 if (adap->params.nports == 2 &&
2605 process_responses(adap, &adap->sge.qs[1], -1)) {
2606 struct sge_rspq *q1 = &adap->sge.qs[1].rspq;
2607
2608 t3_write_reg(adap, A_SG_GTS, V_RSPQ(q1->cntxt_id) |
2609 V_NEWTIMER(q1->next_holdoff) |
2610 V_NEWINDEX(q1->cidx));
2611 new_packets = 1;
2612 }
2613
2614 if (!new_packets && t3_slow_intr_handler(adap) == 0)
2615 q->unhandled_irqs++;
2616
2617 spin_unlock(&q->lock);
2618 return IRQ_HANDLED;
2619}
2620
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002621static int rspq_check_napi(struct sge_qset *qs)
Divy Le Ray4d22de32007-01-18 22:04:14 -05002622{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002623 struct sge_rspq *q = &qs->rspq;
2624
2625 if (!napi_is_scheduled(&qs->napi) &&
2626 is_new_response(&q->desc[q->cidx], q)) {
2627 napi_schedule(&qs->napi);
Divy Le Ray4d22de32007-01-18 22:04:14 -05002628 return 1;
2629 }
2630 return 0;
2631}
2632
2633/*
2634 * The MSI interrupt handler for the NAPI case (i.e., response queues serviced
2635 * by NAPI polling). Handles data events from SGE response queues as well as
2636 * error and other async events as they all use the same MSI vector. We use
2637 * one SGE response queue per port in this mode and protect all response
2638 * queues with queue 0's lock.
2639 */
Stephen Hemminger9265fab2007-10-08 16:22:29 -07002640static irqreturn_t t3_intr_msi_napi(int irq, void *cookie)
Divy Le Ray4d22de32007-01-18 22:04:14 -05002641{
2642 int new_packets;
2643 struct adapter *adap = cookie;
2644 struct sge_rspq *q = &adap->sge.qs[0].rspq;
2645
2646 spin_lock(&q->lock);
2647
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002648 new_packets = rspq_check_napi(&adap->sge.qs[0]);
Divy Le Ray4d22de32007-01-18 22:04:14 -05002649 if (adap->params.nports == 2)
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002650 new_packets += rspq_check_napi(&adap->sge.qs[1]);
Divy Le Ray4d22de32007-01-18 22:04:14 -05002651 if (!new_packets && t3_slow_intr_handler(adap) == 0)
2652 q->unhandled_irqs++;
2653
2654 spin_unlock(&q->lock);
2655 return IRQ_HANDLED;
2656}
2657
2658/*
2659 * A helper function that processes responses and issues GTS.
2660 */
2661static inline int process_responses_gts(struct adapter *adap,
2662 struct sge_rspq *rq)
2663{
2664 int work;
2665
2666 work = process_responses(adap, rspq_to_qset(rq), -1);
2667 t3_write_reg(adap, A_SG_GTS, V_RSPQ(rq->cntxt_id) |
2668 V_NEWTIMER(rq->next_holdoff) | V_NEWINDEX(rq->cidx));
2669 return work;
2670}
2671
2672/*
2673 * The legacy INTx interrupt handler. This needs to handle data events from
2674 * SGE response queues as well as error and other async events as they all use
2675 * the same interrupt pin. We use one SGE response queue per port in this mode
2676 * and protect all response queues with queue 0's lock.
2677 */
2678static irqreturn_t t3_intr(int irq, void *cookie)
2679{
2680 int work_done, w0, w1;
2681 struct adapter *adap = cookie;
2682 struct sge_rspq *q0 = &adap->sge.qs[0].rspq;
2683 struct sge_rspq *q1 = &adap->sge.qs[1].rspq;
2684
2685 spin_lock(&q0->lock);
2686
2687 w0 = is_new_response(&q0->desc[q0->cidx], q0);
2688 w1 = adap->params.nports == 2 &&
2689 is_new_response(&q1->desc[q1->cidx], q1);
2690
2691 if (likely(w0 | w1)) {
2692 t3_write_reg(adap, A_PL_CLI, 0);
2693 t3_read_reg(adap, A_PL_CLI); /* flush */
2694
2695 if (likely(w0))
2696 process_responses_gts(adap, q0);
2697
2698 if (w1)
2699 process_responses_gts(adap, q1);
2700
2701 work_done = w0 | w1;
2702 } else
2703 work_done = t3_slow_intr_handler(adap);
2704
2705 spin_unlock(&q0->lock);
2706 return IRQ_RETVAL(work_done != 0);
2707}
2708
2709/*
2710 * Interrupt handler for legacy INTx interrupts for T3B-based cards.
2711 * Handles data events from SGE response queues as well as error and other
2712 * async events as they all use the same interrupt pin. We use one SGE
2713 * response queue per port in this mode and protect all response queues with
2714 * queue 0's lock.
2715 */
2716static irqreturn_t t3b_intr(int irq, void *cookie)
2717{
2718 u32 map;
2719 struct adapter *adap = cookie;
2720 struct sge_rspq *q0 = &adap->sge.qs[0].rspq;
2721
2722 t3_write_reg(adap, A_PL_CLI, 0);
2723 map = t3_read_reg(adap, A_SG_DATA_INTR);
2724
2725 if (unlikely(!map)) /* shared interrupt, most likely */
2726 return IRQ_NONE;
2727
2728 spin_lock(&q0->lock);
2729
2730 if (unlikely(map & F_ERRINTR))
2731 t3_slow_intr_handler(adap);
2732
2733 if (likely(map & 1))
2734 process_responses_gts(adap, q0);
2735
2736 if (map & 2)
2737 process_responses_gts(adap, &adap->sge.qs[1].rspq);
2738
2739 spin_unlock(&q0->lock);
2740 return IRQ_HANDLED;
2741}
2742
2743/*
2744 * NAPI interrupt handler for legacy INTx interrupts for T3B-based cards.
2745 * Handles data events from SGE response queues as well as error and other
2746 * async events as they all use the same interrupt pin. We use one SGE
2747 * response queue per port in this mode and protect all response queues with
2748 * queue 0's lock.
2749 */
2750static irqreturn_t t3b_intr_napi(int irq, void *cookie)
2751{
2752 u32 map;
Divy Le Ray4d22de32007-01-18 22:04:14 -05002753 struct adapter *adap = cookie;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002754 struct sge_qset *qs0 = &adap->sge.qs[0];
2755 struct sge_rspq *q0 = &qs0->rspq;
Divy Le Ray4d22de32007-01-18 22:04:14 -05002756
2757 t3_write_reg(adap, A_PL_CLI, 0);
2758 map = t3_read_reg(adap, A_SG_DATA_INTR);
2759
2760 if (unlikely(!map)) /* shared interrupt, most likely */
2761 return IRQ_NONE;
2762
2763 spin_lock(&q0->lock);
2764
2765 if (unlikely(map & F_ERRINTR))
2766 t3_slow_intr_handler(adap);
2767
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002768 if (likely(map & 1))
2769 napi_schedule(&qs0->napi);
Divy Le Ray4d22de32007-01-18 22:04:14 -05002770
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002771 if (map & 2)
2772 napi_schedule(&adap->sge.qs[1].napi);
Divy Le Ray4d22de32007-01-18 22:04:14 -05002773
2774 spin_unlock(&q0->lock);
2775 return IRQ_HANDLED;
2776}
2777
2778/**
2779 * t3_intr_handler - select the top-level interrupt handler
2780 * @adap: the adapter
2781 * @polling: whether using NAPI to service response queues
2782 *
2783 * Selects the top-level interrupt handler based on the type of interrupts
2784 * (MSI-X, MSI, or legacy) and whether NAPI will be used to service the
2785 * response queues.
2786 */
Jeff Garzik7c239972007-10-19 03:12:20 -04002787irq_handler_t t3_intr_handler(struct adapter *adap, int polling)
Divy Le Ray4d22de32007-01-18 22:04:14 -05002788{
2789 if (adap->flags & USING_MSIX)
2790 return polling ? t3_sge_intr_msix_napi : t3_sge_intr_msix;
2791 if (adap->flags & USING_MSI)
2792 return polling ? t3_intr_msi_napi : t3_intr_msi;
2793 if (adap->params.rev > 0)
2794 return polling ? t3b_intr_napi : t3b_intr;
2795 return t3_intr;
2796}
2797
Divy Le Rayb8819552007-12-17 18:47:31 -08002798#define SGE_PARERR (F_CPPARITYERROR | F_OCPARITYERROR | F_RCPARITYERROR | \
2799 F_IRPARITYERROR | V_ITPARITYERROR(M_ITPARITYERROR) | \
2800 V_FLPARITYERROR(M_FLPARITYERROR) | F_LODRBPARITYERROR | \
2801 F_HIDRBPARITYERROR | F_LORCQPARITYERROR | \
2802 F_HIRCQPARITYERROR)
2803#define SGE_FRAMINGERR (F_UC_REQ_FRAMINGERROR | F_R_REQ_FRAMINGERROR)
2804#define SGE_FATALERR (SGE_PARERR | SGE_FRAMINGERR | F_RSPQCREDITOVERFOW | \
2805 F_RSPQDISABLED)
2806
Divy Le Ray4d22de32007-01-18 22:04:14 -05002807/**
2808 * t3_sge_err_intr_handler - SGE async event interrupt handler
2809 * @adapter: the adapter
2810 *
2811 * Interrupt handler for SGE asynchronous (non-data) events.
2812 */
2813void t3_sge_err_intr_handler(struct adapter *adapter)
2814{
Divy Le Rayfc882192009-03-12 21:14:09 +00002815 unsigned int v, status = t3_read_reg(adapter, A_SG_INT_CAUSE) &
2816 ~F_FLEMPTY;
Divy Le Ray4d22de32007-01-18 22:04:14 -05002817
Divy Le Rayb8819552007-12-17 18:47:31 -08002818 if (status & SGE_PARERR)
2819 CH_ALERT(adapter, "SGE parity error (0x%x)\n",
2820 status & SGE_PARERR);
2821 if (status & SGE_FRAMINGERR)
2822 CH_ALERT(adapter, "SGE framing error (0x%x)\n",
2823 status & SGE_FRAMINGERR);
2824
Divy Le Ray4d22de32007-01-18 22:04:14 -05002825 if (status & F_RSPQCREDITOVERFOW)
2826 CH_ALERT(adapter, "SGE response queue credit overflow\n");
2827
2828 if (status & F_RSPQDISABLED) {
2829 v = t3_read_reg(adapter, A_SG_RSPQ_FL_STATUS);
2830
2831 CH_ALERT(adapter,
2832 "packet delivered to disabled response queue "
2833 "(0x%x)\n", (v >> S_RSPQ0DISABLED) & 0xff);
2834 }
2835
Divy Le Ray6e3f03b2007-08-21 20:49:10 -07002836 if (status & (F_HIPIODRBDROPERR | F_LOPIODRBDROPERR))
Steve Wisee998f242010-01-27 17:03:34 +00002837 queue_work(cxgb3_wq, &adapter->db_drop_task);
2838
2839 if (status & (F_HIPRIORITYDBFULL | F_LOPRIORITYDBFULL))
2840 queue_work(cxgb3_wq, &adapter->db_full_task);
2841
2842 if (status & (F_HIPRIORITYDBEMPTY | F_LOPRIORITYDBEMPTY))
2843 queue_work(cxgb3_wq, &adapter->db_empty_task);
Divy Le Ray6e3f03b2007-08-21 20:49:10 -07002844
Divy Le Ray4d22de32007-01-18 22:04:14 -05002845 t3_write_reg(adapter, A_SG_INT_CAUSE, status);
Divy Le Rayb8819552007-12-17 18:47:31 -08002846 if (status & SGE_FATALERR)
Divy Le Ray4d22de32007-01-18 22:04:14 -05002847 t3_fatal_err(adapter);
2848}
2849
2850/**
Divy Le Ray42c8ea12009-03-12 21:14:04 +00002851 * sge_timer_tx - perform periodic maintenance of an SGE qset
Divy Le Ray4d22de32007-01-18 22:04:14 -05002852 * @data: the SGE queue set to maintain
2853 *
2854 * Runs periodically from a timer to perform maintenance of an SGE queue
2855 * set. It performs two tasks:
2856 *
Divy Le Ray42c8ea12009-03-12 21:14:04 +00002857 * Cleans up any completed Tx descriptors that may still be pending.
Divy Le Ray4d22de32007-01-18 22:04:14 -05002858 * Normal descriptor cleanup happens when new packets are added to a Tx
2859 * queue so this timer is relatively infrequent and does any cleanup only
2860 * if the Tx queue has not seen any new packets in a while. We make a
2861 * best effort attempt to reclaim descriptors, in that we don't wait
2862 * around if we cannot get a queue's lock (which most likely is because
2863 * someone else is queueing new packets and so will also handle the clean
2864 * up). Since control queues use immediate data exclusively we don't
2865 * bother cleaning them up here.
2866 *
Divy Le Ray42c8ea12009-03-12 21:14:04 +00002867 */
2868static void sge_timer_tx(unsigned long data)
2869{
2870 struct sge_qset *qs = (struct sge_qset *)data;
2871 struct port_info *pi = netdev_priv(qs->netdev);
2872 struct adapter *adap = pi->adapter;
2873 unsigned int tbd[SGE_TXQ_PER_SET] = {0, 0};
2874 unsigned long next_period;
2875
Divy Le Rayc3a8c5b2009-05-29 12:52:38 +00002876 if (__netif_tx_trylock(qs->tx_q)) {
2877 tbd[TXQ_ETH] = reclaim_completed_tx(adap, &qs->txq[TXQ_ETH],
2878 TX_RECLAIM_TIMER_CHUNK);
2879 __netif_tx_unlock(qs->tx_q);
Divy Le Ray42c8ea12009-03-12 21:14:04 +00002880 }
Divy Le Rayc3a8c5b2009-05-29 12:52:38 +00002881
Divy Le Ray42c8ea12009-03-12 21:14:04 +00002882 if (spin_trylock(&qs->txq[TXQ_OFLD].lock)) {
2883 tbd[TXQ_OFLD] = reclaim_completed_tx(adap, &qs->txq[TXQ_OFLD],
2884 TX_RECLAIM_TIMER_CHUNK);
2885 spin_unlock(&qs->txq[TXQ_OFLD].lock);
2886 }
2887
2888 next_period = TX_RECLAIM_PERIOD >>
Divy Le Rayc3a8c5b2009-05-29 12:52:38 +00002889 (max(tbd[TXQ_ETH], tbd[TXQ_OFLD]) /
2890 TX_RECLAIM_TIMER_CHUNK);
Divy Le Ray42c8ea12009-03-12 21:14:04 +00002891 mod_timer(&qs->tx_reclaim_timer, jiffies + next_period);
2892}
2893
2894/*
2895 * sge_timer_rx - perform periodic maintenance of an SGE qset
2896 * @data: the SGE queue set to maintain
2897 *
2898 * a) Replenishes Rx queues that have run out due to memory shortage.
Divy Le Ray4d22de32007-01-18 22:04:14 -05002899 * Normally new Rx buffers are added when existing ones are consumed but
2900 * when out of memory a queue can become empty. We try to add only a few
2901 * buffers here, the queue will be replenished fully as these new buffers
2902 * are used up if memory shortage has subsided.
Divy Le Ray42c8ea12009-03-12 21:14:04 +00002903 *
2904 * b) Return coalesced response queue credits in case a response queue is
2905 * starved.
2906 *
Divy Le Ray4d22de32007-01-18 22:04:14 -05002907 */
Divy Le Ray42c8ea12009-03-12 21:14:04 +00002908static void sge_timer_rx(unsigned long data)
Divy Le Ray4d22de32007-01-18 22:04:14 -05002909{
2910 spinlock_t *lock;
2911 struct sge_qset *qs = (struct sge_qset *)data;
Divy Le Ray42c8ea12009-03-12 21:14:04 +00002912 struct port_info *pi = netdev_priv(qs->netdev);
2913 struct adapter *adap = pi->adapter;
2914 u32 status;
Divy Le Ray4d22de32007-01-18 22:04:14 -05002915
Divy Le Ray42c8ea12009-03-12 21:14:04 +00002916 lock = adap->params.rev > 0 ?
2917 &qs->rspq.lock : &adap->sge.qs[0].rspq.lock;
Divy Le Raybae73f42007-02-24 16:44:12 -08002918
Divy Le Ray42c8ea12009-03-12 21:14:04 +00002919 if (!spin_trylock_irq(lock))
2920 goto out;
Divy Le Raybae73f42007-02-24 16:44:12 -08002921
Divy Le Ray42c8ea12009-03-12 21:14:04 +00002922 if (napi_is_scheduled(&qs->napi))
2923 goto unlock;
2924
2925 if (adap->params.rev < 4) {
2926 status = t3_read_reg(adap, A_SG_RSPQ_FL_STATUS);
2927
2928 if (status & (1 << qs->rspq.cntxt_id)) {
2929 qs->rspq.starved++;
2930 if (qs->rspq.credits) {
2931 qs->rspq.credits--;
2932 refill_rspq(adap, &qs->rspq, 1);
2933 qs->rspq.restarted++;
2934 t3_write_reg(adap, A_SG_RSPQ_FL_STATUS,
2935 1 << qs->rspq.cntxt_id);
Divy Le Raybae73f42007-02-24 16:44:12 -08002936 }
Divy Le Ray4d22de32007-01-18 22:04:14 -05002937 }
Divy Le Ray4d22de32007-01-18 22:04:14 -05002938 }
Divy Le Ray42c8ea12009-03-12 21:14:04 +00002939
2940 if (qs->fl[0].credits < qs->fl[0].size)
2941 __refill_fl(adap, &qs->fl[0]);
2942 if (qs->fl[1].credits < qs->fl[1].size)
2943 __refill_fl(adap, &qs->fl[1]);
2944
2945unlock:
2946 spin_unlock_irq(lock);
2947out:
2948 mod_timer(&qs->rx_reclaim_timer, jiffies + RX_RECLAIM_PERIOD);
Divy Le Ray4d22de32007-01-18 22:04:14 -05002949}
2950
2951/**
2952 * t3_update_qset_coalesce - update coalescing settings for a queue set
2953 * @qs: the SGE queue set
2954 * @p: new queue set parameters
2955 *
2956 * Update the coalescing settings for an SGE queue set. Nothing is done
2957 * if the queue set is not initialized yet.
2958 */
2959void t3_update_qset_coalesce(struct sge_qset *qs, const struct qset_params *p)
2960{
Divy Le Ray4d22de32007-01-18 22:04:14 -05002961 qs->rspq.holdoff_tmr = max(p->coalesce_usecs * 10, 1U);/* can't be 0 */
2962 qs->rspq.polling = p->polling;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002963 qs->napi.poll = p->polling ? napi_rx_handler : ofld_poll;
Divy Le Ray4d22de32007-01-18 22:04:14 -05002964}
2965
2966/**
2967 * t3_sge_alloc_qset - initialize an SGE queue set
2968 * @adapter: the adapter
2969 * @id: the queue set id
2970 * @nports: how many Ethernet ports will be using this queue set
2971 * @irq_vec_idx: the IRQ vector index for response queue interrupts
2972 * @p: configuration parameters for this queue set
2973 * @ntxq: number of Tx queues for the queue set
2974 * @netdev: net device associated with this queue set
Divy Le Ray82ad3322008-12-16 01:09:39 -08002975 * @netdevq: net device TX queue associated with this queue set
Divy Le Ray4d22de32007-01-18 22:04:14 -05002976 *
2977 * Allocate resources and initialize an SGE queue set. A queue set
2978 * comprises a response queue, two Rx free-buffer queues, and up to 3
2979 * Tx queues. The Tx queues are assigned roles in the order Ethernet
2980 * queue, offload queue, and control queue.
2981 */
2982int t3_sge_alloc_qset(struct adapter *adapter, unsigned int id, int nports,
2983 int irq_vec_idx, const struct qset_params *p,
Divy Le Ray82ad3322008-12-16 01:09:39 -08002984 int ntxq, struct net_device *dev,
2985 struct netdev_queue *netdevq)
Divy Le Ray4d22de32007-01-18 22:04:14 -05002986{
Divy Le Rayb1fb1f22008-05-21 18:56:16 -07002987 int i, avail, ret = -ENOMEM;
Divy Le Ray4d22de32007-01-18 22:04:14 -05002988 struct sge_qset *q = &adapter->sge.qs[id];
2989
2990 init_qset_cntxt(q, id);
Divy Le Ray42c8ea12009-03-12 21:14:04 +00002991 setup_timer(&q->tx_reclaim_timer, sge_timer_tx, (unsigned long)q);
2992 setup_timer(&q->rx_reclaim_timer, sge_timer_rx, (unsigned long)q);
Divy Le Ray4d22de32007-01-18 22:04:14 -05002993
2994 q->fl[0].desc = alloc_ring(adapter->pdev, p->fl_size,
2995 sizeof(struct rx_desc),
2996 sizeof(struct rx_sw_desc),
2997 &q->fl[0].phys_addr, &q->fl[0].sdesc);
2998 if (!q->fl[0].desc)
2999 goto err;
3000
3001 q->fl[1].desc = alloc_ring(adapter->pdev, p->jumbo_size,
3002 sizeof(struct rx_desc),
3003 sizeof(struct rx_sw_desc),
3004 &q->fl[1].phys_addr, &q->fl[1].sdesc);
3005 if (!q->fl[1].desc)
3006 goto err;
3007
3008 q->rspq.desc = alloc_ring(adapter->pdev, p->rspq_size,
3009 sizeof(struct rsp_desc), 0,
3010 &q->rspq.phys_addr, NULL);
3011 if (!q->rspq.desc)
3012 goto err;
3013
3014 for (i = 0; i < ntxq; ++i) {
3015 /*
3016 * The control queue always uses immediate data so does not
3017 * need to keep track of any sk_buffs.
3018 */
3019 size_t sz = i == TXQ_CTRL ? 0 : sizeof(struct tx_sw_desc);
3020
3021 q->txq[i].desc = alloc_ring(adapter->pdev, p->txq_size[i],
3022 sizeof(struct tx_desc), sz,
3023 &q->txq[i].phys_addr,
3024 &q->txq[i].sdesc);
3025 if (!q->txq[i].desc)
3026 goto err;
3027
3028 q->txq[i].gen = 1;
3029 q->txq[i].size = p->txq_size[i];
3030 spin_lock_init(&q->txq[i].lock);
3031 skb_queue_head_init(&q->txq[i].sendq);
3032 }
3033
3034 tasklet_init(&q->txq[TXQ_OFLD].qresume_tsk, restart_offloadq,
3035 (unsigned long)q);
3036 tasklet_init(&q->txq[TXQ_CTRL].qresume_tsk, restart_ctrlq,
3037 (unsigned long)q);
3038
3039 q->fl[0].gen = q->fl[1].gen = 1;
3040 q->fl[0].size = p->fl_size;
3041 q->fl[1].size = p->jumbo_size;
3042
3043 q->rspq.gen = 1;
3044 q->rspq.size = p->rspq_size;
3045 spin_lock_init(&q->rspq.lock);
David S. Miller147e70e2008-09-22 01:29:52 -07003046 skb_queue_head_init(&q->rspq.rx_queue);
Divy Le Ray4d22de32007-01-18 22:04:14 -05003047
3048 q->txq[TXQ_ETH].stop_thres = nports *
3049 flits_to_desc(sgl_len(MAX_SKB_FRAGS + 1) + 3);
3050
Divy Le Raycf992af2007-05-30 21:10:47 -07003051#if FL0_PG_CHUNK_SIZE > 0
3052 q->fl[0].buf_size = FL0_PG_CHUNK_SIZE;
Divy Le Raye0994eb2007-02-24 16:44:17 -08003053#else
Divy Le Raycf992af2007-05-30 21:10:47 -07003054 q->fl[0].buf_size = SGE_RX_SM_BUF_SIZE + sizeof(struct cpl_rx_data);
Divy Le Raye0994eb2007-02-24 16:44:17 -08003055#endif
Divy Le Ray7385ecf2008-05-21 18:56:21 -07003056#if FL1_PG_CHUNK_SIZE > 0
3057 q->fl[1].buf_size = FL1_PG_CHUNK_SIZE;
3058#else
Divy Le Raycf992af2007-05-30 21:10:47 -07003059 q->fl[1].buf_size = is_offload(adapter) ?
3060 (16 * 1024) - SKB_DATA_ALIGN(sizeof(struct skb_shared_info)) :
3061 MAX_FRAME_SIZE + 2 + sizeof(struct cpl_rx_pkt);
Divy Le Ray7385ecf2008-05-21 18:56:21 -07003062#endif
3063
3064 q->fl[0].use_pages = FL0_PG_CHUNK_SIZE > 0;
3065 q->fl[1].use_pages = FL1_PG_CHUNK_SIZE > 0;
3066 q->fl[0].order = FL0_PG_ORDER;
3067 q->fl[1].order = FL1_PG_ORDER;
Divy Le Ray5e68b772009-03-26 16:39:29 +00003068 q->fl[0].alloc_size = FL0_PG_ALLOC_SIZE;
3069 q->fl[1].alloc_size = FL1_PG_ALLOC_SIZE;
Divy Le Ray4d22de32007-01-18 22:04:14 -05003070
Roland Dreierb1186de2008-03-20 13:30:48 -07003071 spin_lock_irq(&adapter->sge.reg_lock);
Divy Le Ray4d22de32007-01-18 22:04:14 -05003072
3073 /* FL threshold comparison uses < */
3074 ret = t3_sge_init_rspcntxt(adapter, q->rspq.cntxt_id, irq_vec_idx,
3075 q->rspq.phys_addr, q->rspq.size,
Divy Le Ray5e68b772009-03-26 16:39:29 +00003076 q->fl[0].buf_size - SGE_PG_RSVD, 1, 0);
Divy Le Ray4d22de32007-01-18 22:04:14 -05003077 if (ret)
3078 goto err_unlock;
3079
3080 for (i = 0; i < SGE_RXQ_PER_SET; ++i) {
3081 ret = t3_sge_init_flcntxt(adapter, q->fl[i].cntxt_id, 0,
3082 q->fl[i].phys_addr, q->fl[i].size,
Divy Le Ray5e68b772009-03-26 16:39:29 +00003083 q->fl[i].buf_size - SGE_PG_RSVD,
3084 p->cong_thres, 1, 0);
Divy Le Ray4d22de32007-01-18 22:04:14 -05003085 if (ret)
3086 goto err_unlock;
3087 }
3088
3089 ret = t3_sge_init_ecntxt(adapter, q->txq[TXQ_ETH].cntxt_id, USE_GTS,
3090 SGE_CNTXT_ETH, id, q->txq[TXQ_ETH].phys_addr,
3091 q->txq[TXQ_ETH].size, q->txq[TXQ_ETH].token,
3092 1, 0);
3093 if (ret)
3094 goto err_unlock;
3095
3096 if (ntxq > 1) {
3097 ret = t3_sge_init_ecntxt(adapter, q->txq[TXQ_OFLD].cntxt_id,
3098 USE_GTS, SGE_CNTXT_OFLD, id,
3099 q->txq[TXQ_OFLD].phys_addr,
3100 q->txq[TXQ_OFLD].size, 0, 1, 0);
3101 if (ret)
3102 goto err_unlock;
3103 }
3104
3105 if (ntxq > 2) {
3106 ret = t3_sge_init_ecntxt(adapter, q->txq[TXQ_CTRL].cntxt_id, 0,
3107 SGE_CNTXT_CTRL, id,
3108 q->txq[TXQ_CTRL].phys_addr,
3109 q->txq[TXQ_CTRL].size,
3110 q->txq[TXQ_CTRL].token, 1, 0);
3111 if (ret)
3112 goto err_unlock;
3113 }
3114
Roland Dreierb1186de2008-03-20 13:30:48 -07003115 spin_unlock_irq(&adapter->sge.reg_lock);
Divy Le Ray4d22de32007-01-18 22:04:14 -05003116
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003117 q->adap = adapter;
3118 q->netdev = dev;
Divy Le Ray82ad3322008-12-16 01:09:39 -08003119 q->tx_q = netdevq;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003120 t3_update_qset_coalesce(q, p);
Divy Le Rayb47385b2008-05-21 18:56:26 -07003121
Divy Le Ray7385ecf2008-05-21 18:56:21 -07003122 avail = refill_fl(adapter, &q->fl[0], q->fl[0].size,
3123 GFP_KERNEL | __GFP_COMP);
Divy Le Rayb1fb1f22008-05-21 18:56:16 -07003124 if (!avail) {
3125 CH_ALERT(adapter, "free list queue 0 initialization failed\n");
3126 goto err;
3127 }
3128 if (avail < q->fl[0].size)
3129 CH_WARN(adapter, "free list queue 0 enabled with %d credits\n",
3130 avail);
Divy Le Ray4d22de32007-01-18 22:04:14 -05003131
Divy Le Ray7385ecf2008-05-21 18:56:21 -07003132 avail = refill_fl(adapter, &q->fl[1], q->fl[1].size,
3133 GFP_KERNEL | __GFP_COMP);
Divy Le Rayb1fb1f22008-05-21 18:56:16 -07003134 if (avail < q->fl[1].size)
3135 CH_WARN(adapter, "free list queue 1 enabled with %d credits\n",
3136 avail);
Divy Le Ray4d22de32007-01-18 22:04:14 -05003137 refill_rspq(adapter, &q->rspq, q->rspq.size - 1);
3138
3139 t3_write_reg(adapter, A_SG_GTS, V_RSPQ(q->rspq.cntxt_id) |
3140 V_NEWTIMER(q->rspq.holdoff_tmr));
3141
Divy Le Ray4d22de32007-01-18 22:04:14 -05003142 return 0;
3143
Divy Le Rayb1fb1f22008-05-21 18:56:16 -07003144err_unlock:
Roland Dreierb1186de2008-03-20 13:30:48 -07003145 spin_unlock_irq(&adapter->sge.reg_lock);
Divy Le Rayb1fb1f22008-05-21 18:56:16 -07003146err:
Divy Le Ray4d22de32007-01-18 22:04:14 -05003147 t3_free_qset(adapter, q);
3148 return ret;
3149}
3150
3151/**
Divy Le Ray31563782009-03-26 16:39:09 +00003152 * t3_start_sge_timers - start SGE timer call backs
3153 * @adap: the adapter
3154 *
3155 * Starts each SGE queue set's timer call back
3156 */
3157void t3_start_sge_timers(struct adapter *adap)
3158{
3159 int i;
3160
3161 for (i = 0; i < SGE_QSETS; ++i) {
3162 struct sge_qset *q = &adap->sge.qs[i];
3163
3164 if (q->tx_reclaim_timer.function)
3165 mod_timer(&q->tx_reclaim_timer, jiffies + TX_RECLAIM_PERIOD);
3166
3167 if (q->rx_reclaim_timer.function)
3168 mod_timer(&q->rx_reclaim_timer, jiffies + RX_RECLAIM_PERIOD);
3169 }
3170}
3171
3172/**
Divy Le Ray0ca41c02008-09-25 14:05:28 +00003173 * t3_stop_sge_timers - stop SGE timer call backs
3174 * @adap: the adapter
3175 *
3176 * Stops each SGE queue set's timer call back
3177 */
3178void t3_stop_sge_timers(struct adapter *adap)
3179{
3180 int i;
3181
3182 for (i = 0; i < SGE_QSETS; ++i) {
3183 struct sge_qset *q = &adap->sge.qs[i];
3184
3185 if (q->tx_reclaim_timer.function)
3186 del_timer_sync(&q->tx_reclaim_timer);
Divy Le Ray42c8ea12009-03-12 21:14:04 +00003187 if (q->rx_reclaim_timer.function)
3188 del_timer_sync(&q->rx_reclaim_timer);
Divy Le Ray0ca41c02008-09-25 14:05:28 +00003189 }
3190}
3191
3192/**
Divy Le Ray4d22de32007-01-18 22:04:14 -05003193 * t3_free_sge_resources - free SGE resources
3194 * @adap: the adapter
3195 *
3196 * Frees resources used by the SGE queue sets.
3197 */
3198void t3_free_sge_resources(struct adapter *adap)
3199{
3200 int i;
3201
3202 for (i = 0; i < SGE_QSETS; ++i)
3203 t3_free_qset(adap, &adap->sge.qs[i]);
3204}
3205
3206/**
3207 * t3_sge_start - enable SGE
3208 * @adap: the adapter
3209 *
3210 * Enables the SGE for DMAs. This is the last step in starting packet
3211 * transfers.
3212 */
3213void t3_sge_start(struct adapter *adap)
3214{
3215 t3_set_reg_field(adap, A_SG_CONTROL, F_GLOBALENABLE, F_GLOBALENABLE);
3216}
3217
3218/**
3219 * t3_sge_stop - disable SGE operation
3220 * @adap: the adapter
3221 *
3222 * Disables the DMA engine. This can be called in emeregencies (e.g.,
3223 * from error interrupts) or from normal process context. In the latter
3224 * case it also disables any pending queue restart tasklets. Note that
3225 * if it is called in interrupt context it cannot disable the restart
3226 * tasklets as it cannot wait, however the tasklets will have no effect
3227 * since the doorbells are disabled and the driver will call this again
3228 * later from process context, at which time the tasklets will be stopped
3229 * if they are still running.
3230 */
3231void t3_sge_stop(struct adapter *adap)
3232{
3233 t3_set_reg_field(adap, A_SG_CONTROL, F_GLOBALENABLE, 0);
3234 if (!in_interrupt()) {
3235 int i;
3236
3237 for (i = 0; i < SGE_QSETS; ++i) {
3238 struct sge_qset *qs = &adap->sge.qs[i];
3239
3240 tasklet_kill(&qs->txq[TXQ_OFLD].qresume_tsk);
3241 tasklet_kill(&qs->txq[TXQ_CTRL].qresume_tsk);
3242 }
3243 }
3244}
3245
3246/**
3247 * t3_sge_init - initialize SGE
3248 * @adap: the adapter
3249 * @p: the SGE parameters
3250 *
3251 * Performs SGE initialization needed every time after a chip reset.
3252 * We do not initialize any of the queue sets here, instead the driver
3253 * top-level must request those individually. We also do not enable DMA
3254 * here, that should be done after the queues have been set up.
3255 */
3256void t3_sge_init(struct adapter *adap, struct sge_params *p)
3257{
3258 unsigned int ctrl, ups = ffs(pci_resource_len(adap->pdev, 2) >> 12);
3259
3260 ctrl = F_DROPPKT | V_PKTSHIFT(2) | F_FLMODE | F_AVOIDCQOVFL |
Divy Le Rayb8819552007-12-17 18:47:31 -08003261 F_CQCRDTCTRL | F_CONGMODE | F_TNLFLMODE | F_FATLPERREN |
Divy Le Ray4d22de32007-01-18 22:04:14 -05003262 V_HOSTPAGESIZE(PAGE_SHIFT - 11) | F_BIGENDIANINGRESS |
3263 V_USERSPACESIZE(ups ? ups - 1 : 0) | F_ISCSICOALESCING;
3264#if SGE_NUM_GENBITS == 1
3265 ctrl |= F_EGRGENCTRL;
3266#endif
3267 if (adap->params.rev > 0) {
3268 if (!(adap->flags & (USING_MSIX | USING_MSI)))
3269 ctrl |= F_ONEINTMULTQ | F_OPTONEINTMULTQ;
Divy Le Ray4d22de32007-01-18 22:04:14 -05003270 }
3271 t3_write_reg(adap, A_SG_CONTROL, ctrl);
3272 t3_write_reg(adap, A_SG_EGR_RCQ_DRB_THRSH, V_HIRCQDRBTHRSH(512) |
3273 V_LORCQDRBTHRSH(512));
3274 t3_write_reg(adap, A_SG_TIMER_TICK, core_ticks_per_usec(adap) / 10);
3275 t3_write_reg(adap, A_SG_CMDQ_CREDIT_TH, V_THRESHOLD(32) |
Divy Le Ray6195c712007-01-30 19:43:56 -08003276 V_TIMEOUT(200 * core_ticks_per_usec(adap)));
Divy Le Rayb8819552007-12-17 18:47:31 -08003277 t3_write_reg(adap, A_SG_HI_DRB_HI_THRSH,
3278 adap->params.rev < T3_REV_C ? 1000 : 500);
Divy Le Ray4d22de32007-01-18 22:04:14 -05003279 t3_write_reg(adap, A_SG_HI_DRB_LO_THRSH, 256);
3280 t3_write_reg(adap, A_SG_LO_DRB_HI_THRSH, 1000);
3281 t3_write_reg(adap, A_SG_LO_DRB_LO_THRSH, 256);
3282 t3_write_reg(adap, A_SG_OCO_BASE, V_BASE1(0xfff));
3283 t3_write_reg(adap, A_SG_DRB_PRI_THRESH, 63 * 1024);
3284}
3285
3286/**
3287 * t3_sge_prep - one-time SGE initialization
3288 * @adap: the associated adapter
3289 * @p: SGE parameters
3290 *
3291 * Performs one-time initialization of SGE SW state. Includes determining
3292 * defaults for the assorted SGE parameters, which admins can change until
3293 * they are used to initialize the SGE.
3294 */
Roland Dreier7b9b0942008-01-29 14:45:11 -08003295void t3_sge_prep(struct adapter *adap, struct sge_params *p)
Divy Le Ray4d22de32007-01-18 22:04:14 -05003296{
3297 int i;
3298
3299 p->max_pkt_size = (16 * 1024) - sizeof(struct cpl_rx_data) -
3300 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
3301
3302 for (i = 0; i < SGE_QSETS; ++i) {
3303 struct qset_params *q = p->qset + i;
3304
3305 q->polling = adap->params.rev > 0;
3306 q->coalesce_usecs = 5;
3307 q->rspq_size = 1024;
Divy Le Raye0994eb2007-02-24 16:44:17 -08003308 q->fl_size = 1024;
Divy Le Ray7385ecf2008-05-21 18:56:21 -07003309 q->jumbo_size = 512;
Divy Le Ray4d22de32007-01-18 22:04:14 -05003310 q->txq_size[TXQ_ETH] = 1024;
3311 q->txq_size[TXQ_OFLD] = 1024;
3312 q->txq_size[TXQ_CTRL] = 256;
3313 q->cong_thres = 0;
3314 }
3315
3316 spin_lock_init(&adap->sge.reg_lock);
3317}
3318
3319/**
3320 * t3_get_desc - dump an SGE descriptor for debugging purposes
3321 * @qs: the queue set
3322 * @qnum: identifies the specific queue (0..2: Tx, 3:response, 4..5: Rx)
3323 * @idx: the descriptor index in the queue
3324 * @data: where to dump the descriptor contents
3325 *
3326 * Dumps the contents of a HW descriptor of an SGE queue. Returns the
3327 * size of the descriptor.
3328 */
3329int t3_get_desc(const struct sge_qset *qs, unsigned int qnum, unsigned int idx,
3330 unsigned char *data)
3331{
3332 if (qnum >= 6)
3333 return -EINVAL;
3334
3335 if (qnum < 3) {
3336 if (!qs->txq[qnum].desc || idx >= qs->txq[qnum].size)
3337 return -EINVAL;
3338 memcpy(data, &qs->txq[qnum].desc[idx], sizeof(struct tx_desc));
3339 return sizeof(struct tx_desc);
3340 }
3341
3342 if (qnum == 3) {
3343 if (!qs->rspq.desc || idx >= qs->rspq.size)
3344 return -EINVAL;
3345 memcpy(data, &qs->rspq.desc[idx], sizeof(struct rsp_desc));
3346 return sizeof(struct rsp_desc);
3347 }
3348
3349 qnum -= 4;
3350 if (!qs->fl[qnum].desc || idx >= qs->fl[qnum].size)
3351 return -EINVAL;
3352 memcpy(data, &qs->fl[qnum].desc[idx], sizeof(struct rx_desc));
3353 return sizeof(struct rx_desc);
3354}