blob: a2478ebb53fa5fee27a612831bef98b06a5685f8 [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
2 * linux/arch/arm/plat-omap/gpio.c
3 *
4 * Support functions for OMAP GPIO
5 *
Tony Lindgren92105bb2005-09-07 17:20:26 +01006 * Copyright (C) 2003-2005 Nokia Corporation
Jan Engelhardt96de0e22007-10-19 23:21:04 +02007 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01008 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07009 * Copyright (C) 2009 Texas Instruments
10 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
11 *
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
16
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010017#include <linux/init.h>
18#include <linux/module.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010019#include <linux/interrupt.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010020#include <linux/sysdev.h>
21#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000022#include <linux/clk.h>
Russell Kingfced80c2008-09-06 12:10:45 +010023#include <linux/io.h>
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080024#include <linux/slab.h>
25#include <linux/pm_runtime.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010026
Russell Kinga09e64f2008-08-05 16:14:15 +010027#include <mach/hardware.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010028#include <asm/irq.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010029#include <mach/irqs.h>
30#include <mach/gpio.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010031#include <asm/mach/irq.h>
32
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010033/*
34 * OMAP1510 GPIO registers
35 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010036#define OMAP1510_GPIO_DATA_INPUT 0x00
37#define OMAP1510_GPIO_DATA_OUTPUT 0x04
38#define OMAP1510_GPIO_DIR_CONTROL 0x08
39#define OMAP1510_GPIO_INT_CONTROL 0x0c
40#define OMAP1510_GPIO_INT_MASK 0x10
41#define OMAP1510_GPIO_INT_STATUS 0x14
42#define OMAP1510_GPIO_PIN_CONTROL 0x18
43
44#define OMAP1510_IH_GPIO_BASE 64
45
46/*
47 * OMAP1610 specific GPIO registers
48 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010049#define OMAP1610_GPIO_REVISION 0x0000
50#define OMAP1610_GPIO_SYSCONFIG 0x0010
51#define OMAP1610_GPIO_SYSSTATUS 0x0014
52#define OMAP1610_GPIO_IRQSTATUS1 0x0018
53#define OMAP1610_GPIO_IRQENABLE1 0x001c
Tony Lindgren92105bb2005-09-07 17:20:26 +010054#define OMAP1610_GPIO_WAKEUPENABLE 0x0028
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010055#define OMAP1610_GPIO_DATAIN 0x002c
56#define OMAP1610_GPIO_DATAOUT 0x0030
57#define OMAP1610_GPIO_DIRECTION 0x0034
58#define OMAP1610_GPIO_EDGE_CTRL1 0x0038
59#define OMAP1610_GPIO_EDGE_CTRL2 0x003c
60#define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
Tony Lindgren92105bb2005-09-07 17:20:26 +010061#define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010062#define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
63#define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
Tony Lindgren92105bb2005-09-07 17:20:26 +010064#define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010065#define OMAP1610_GPIO_SET_DATAOUT 0x00f0
66
67/*
Alistair Buxton7c006922009-09-22 10:02:58 +010068 * OMAP7XX specific GPIO registers
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010069 */
Alistair Buxton7c006922009-09-22 10:02:58 +010070#define OMAP7XX_GPIO_DATA_INPUT 0x00
71#define OMAP7XX_GPIO_DATA_OUTPUT 0x04
72#define OMAP7XX_GPIO_DIR_CONTROL 0x08
73#define OMAP7XX_GPIO_INT_CONTROL 0x0c
74#define OMAP7XX_GPIO_INT_MASK 0x10
75#define OMAP7XX_GPIO_INT_STATUS 0x14
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010076
Zebediah C. McClure56739a62009-03-23 18:07:40 -070077/*
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080078 * omap2+ specific GPIO registers
Tony Lindgren92105bb2005-09-07 17:20:26 +010079 */
Tony Lindgren92105bb2005-09-07 17:20:26 +010080#define OMAP24XX_GPIO_REVISION 0x0000
Tony Lindgren92105bb2005-09-07 17:20:26 +010081#define OMAP24XX_GPIO_IRQSTATUS1 0x0018
Hiroshi DOYUbee79302006-09-25 12:41:46 +030082#define OMAP24XX_GPIO_IRQSTATUS2 0x0028
83#define OMAP24XX_GPIO_IRQENABLE2 0x002c
Tony Lindgren92105bb2005-09-07 17:20:26 +010084#define OMAP24XX_GPIO_IRQENABLE1 0x001c
Tero Kristo723fdb72008-11-26 14:35:16 -080085#define OMAP24XX_GPIO_WAKE_EN 0x0020
Tony Lindgren92105bb2005-09-07 17:20:26 +010086#define OMAP24XX_GPIO_CTRL 0x0030
87#define OMAP24XX_GPIO_OE 0x0034
88#define OMAP24XX_GPIO_DATAIN 0x0038
89#define OMAP24XX_GPIO_DATAOUT 0x003c
90#define OMAP24XX_GPIO_LEVELDETECT0 0x0040
91#define OMAP24XX_GPIO_LEVELDETECT1 0x0044
92#define OMAP24XX_GPIO_RISINGDETECT 0x0048
93#define OMAP24XX_GPIO_FALLINGDETECT 0x004c
Kevin Hilman5eb3bb92007-05-05 11:40:29 -070094#define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
95#define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
Tony Lindgren92105bb2005-09-07 17:20:26 +010096#define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
97#define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
98#define OMAP24XX_GPIO_CLEARWKUENA 0x0080
99#define OMAP24XX_GPIO_SETWKUENA 0x0084
100#define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
101#define OMAP24XX_GPIO_SETDATAOUT 0x0094
102
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530103#define OMAP4_GPIO_REVISION 0x0000
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530104#define OMAP4_GPIO_EOI 0x0020
105#define OMAP4_GPIO_IRQSTATUSRAW0 0x0024
106#define OMAP4_GPIO_IRQSTATUSRAW1 0x0028
107#define OMAP4_GPIO_IRQSTATUS0 0x002c
108#define OMAP4_GPIO_IRQSTATUS1 0x0030
109#define OMAP4_GPIO_IRQSTATUSSET0 0x0034
110#define OMAP4_GPIO_IRQSTATUSSET1 0x0038
111#define OMAP4_GPIO_IRQSTATUSCLR0 0x003c
112#define OMAP4_GPIO_IRQSTATUSCLR1 0x0040
113#define OMAP4_GPIO_IRQWAKEN0 0x0044
114#define OMAP4_GPIO_IRQWAKEN1 0x0048
Charulatha V9f096862010-05-14 12:05:27 -0700115#define OMAP4_GPIO_IRQENABLE1 0x011c
116#define OMAP4_GPIO_WAKE_EN 0x0120
117#define OMAP4_GPIO_IRQSTATUS2 0x0128
118#define OMAP4_GPIO_IRQENABLE2 0x012c
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530119#define OMAP4_GPIO_CTRL 0x0130
120#define OMAP4_GPIO_OE 0x0134
121#define OMAP4_GPIO_DATAIN 0x0138
122#define OMAP4_GPIO_DATAOUT 0x013c
123#define OMAP4_GPIO_LEVELDETECT0 0x0140
124#define OMAP4_GPIO_LEVELDETECT1 0x0144
125#define OMAP4_GPIO_RISINGDETECT 0x0148
126#define OMAP4_GPIO_FALLINGDETECT 0x014c
127#define OMAP4_GPIO_DEBOUNCENABLE 0x0150
128#define OMAP4_GPIO_DEBOUNCINGTIME 0x0154
Charulatha V9f096862010-05-14 12:05:27 -0700129#define OMAP4_GPIO_CLEARIRQENABLE1 0x0160
130#define OMAP4_GPIO_SETIRQENABLE1 0x0164
131#define OMAP4_GPIO_CLEARWKUENA 0x0180
132#define OMAP4_GPIO_SETWKUENA 0x0184
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530133#define OMAP4_GPIO_CLEARDATAOUT 0x0190
134#define OMAP4_GPIO_SETDATAOUT 0x0194
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800135
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100136struct gpio_bank {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700137 unsigned long pbase;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100138 void __iomem *base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100139 u16 irq;
140 u16 virtual_irq_start;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100141 int method;
Tony Lindgren140455f2010-02-12 12:26:48 -0800142#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100143 u32 suspend_wakeup;
144 u32 saved_wakeup;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800145#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800146 u32 non_wakeup_gpios;
147 u32 enabled_non_wakeup_gpios;
148
149 u32 saved_datain;
150 u32 saved_fallingdetect;
151 u32 saved_risingdetect;
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800152 u32 level_mask;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800153 u32 toggle_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100154 spinlock_t lock;
David Brownell52e31342008-03-03 12:43:23 -0800155 struct gpio_chip chip;
Jouni Hogander89db9482008-12-10 17:35:24 -0800156 struct clk *dbck;
Charulatha V058af1e2009-11-22 10:11:25 -0800157 u32 mod_usage;
Kevin Hilman8865b9b2009-01-27 11:15:34 -0800158 u32 dbck_enable_mask;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800159 struct device *dev;
160 bool dbck_flag;
Tony Lindgren5de62b82010-12-07 16:26:58 -0800161 int stride;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100162};
163
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800164#ifdef CONFIG_ARCH_OMAP3
Rajendra Nayak40c670f2008-09-26 17:47:48 +0530165struct omap3_gpio_regs {
Rajendra Nayak40c670f2008-09-26 17:47:48 +0530166 u32 irqenable1;
167 u32 irqenable2;
168 u32 wake_en;
169 u32 ctrl;
170 u32 oe;
171 u32 leveldetect0;
172 u32 leveldetect1;
173 u32 risingdetect;
174 u32 fallingdetect;
175 u32 dataout;
Rajendra Nayak40c670f2008-09-26 17:47:48 +0530176};
177
178static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800179#endif
180
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800181/*
182 * TODO: Cleanup gpio_bank usage as it is having information
183 * related to all instances of the device
184 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100185static struct gpio_bank *gpio_bank;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800186
187static int bank_width;
188
Varadarajan, Charulathac95d10b2010-12-07 16:26:56 -0800189/* TODO: Analyze removing gpio_bank_count usage from driver code */
190int gpio_bank_count;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100191
192static inline struct gpio_bank *get_gpio_bank(int gpio)
193{
Tony Lindgren6e60e792006-04-02 17:46:23 +0100194 if (cpu_is_omap15xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100195 if (OMAP_GPIO_IS_MPUIO(gpio))
196 return &gpio_bank[0];
197 return &gpio_bank[1];
198 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100199 if (cpu_is_omap16xx()) {
200 if (OMAP_GPIO_IS_MPUIO(gpio))
201 return &gpio_bank[0];
202 return &gpio_bank[1 + (gpio >> 4)];
203 }
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700204 if (cpu_is_omap7xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100205 if (OMAP_GPIO_IS_MPUIO(gpio))
206 return &gpio_bank[0];
207 return &gpio_bank[1 + (gpio >> 5)];
208 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100209 if (cpu_is_omap24xx())
210 return &gpio_bank[gpio >> 5];
Santosh Shilimkar44169072009-05-28 14:16:04 -0700211 if (cpu_is_omap34xx() || cpu_is_omap44xx())
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800212 return &gpio_bank[gpio >> 5];
David Brownelle031ab22008-12-10 17:35:27 -0800213 BUG();
214 return NULL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100215}
216
217static inline int get_gpio_index(int gpio)
218{
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700219 if (cpu_is_omap7xx())
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100220 return gpio & 0x1f;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100221 if (cpu_is_omap24xx())
222 return gpio & 0x1f;
Santosh Shilimkar44169072009-05-28 14:16:04 -0700223 if (cpu_is_omap34xx() || cpu_is_omap44xx())
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800224 return gpio & 0x1f;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100225 return gpio & 0x0f;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100226}
227
228static inline int gpio_valid(int gpio)
229{
230 if (gpio < 0)
231 return -1;
Tony Lindgrend11ac972008-01-12 15:35:04 -0800232 if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
Jonathan McDowell193e68b2006-09-25 12:41:30 +0300233 if (gpio >= OMAP_MAX_GPIO_LINES + 16)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100234 return -1;
235 return 0;
236 }
Tony Lindgren6e60e792006-04-02 17:46:23 +0100237 if (cpu_is_omap15xx() && gpio < 16)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100238 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100239 if ((cpu_is_omap16xx()) && gpio < 64)
240 return 0;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700241 if (cpu_is_omap7xx() && gpio < 192)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100242 return 0;
Tony Lindgren25d6f632010-08-02 14:21:39 +0300243 if (cpu_is_omap2420() && gpio < 128)
244 return 0;
245 if (cpu_is_omap2430() && gpio < 160)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100246 return 0;
Santosh Shilimkar44169072009-05-28 14:16:04 -0700247 if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800248 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100249 return -1;
250}
251
252static int check_gpio(int gpio)
253{
Roel Kluind32b20f2009-11-17 14:39:03 -0800254 if (unlikely(gpio_valid(gpio) < 0)) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100255 printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
256 dump_stack();
257 return -1;
258 }
259 return 0;
260}
261
262static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
263{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100264 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100265 u32 l;
266
267 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800268#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100269 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -0800270 reg += OMAP_MPUIO_IO_CNTL / bank->stride;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100271 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800272#endif
273#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100274 case METHOD_GPIO_1510:
275 reg += OMAP1510_GPIO_DIR_CONTROL;
276 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800277#endif
278#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100279 case METHOD_GPIO_1610:
280 reg += OMAP1610_GPIO_DIRECTION;
281 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800282#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100283#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100284 case METHOD_GPIO_7XX:
285 reg += OMAP7XX_GPIO_DIR_CONTROL;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700286 break;
287#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800288#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100289 case METHOD_GPIO_24XX:
290 reg += OMAP24XX_GPIO_OE;
291 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800292#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530293#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800294 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530295 reg += OMAP4_GPIO_OE;
296 break;
297#endif
David Brownelle5c56ed2006-12-06 17:13:59 -0800298 default:
299 WARN_ON(1);
300 return;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100301 }
302 l = __raw_readl(reg);
303 if (is_input)
304 l |= 1 << gpio;
305 else
306 l &= ~(1 << gpio);
307 __raw_writel(l, reg);
308}
309
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100310static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
311{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100312 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100313 u32 l = 0;
314
315 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800316#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100317 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -0800318 reg += OMAP_MPUIO_OUTPUT / bank->stride;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100319 l = __raw_readl(reg);
320 if (enable)
321 l |= 1 << gpio;
322 else
323 l &= ~(1 << gpio);
324 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800325#endif
326#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100327 case METHOD_GPIO_1510:
328 reg += OMAP1510_GPIO_DATA_OUTPUT;
329 l = __raw_readl(reg);
330 if (enable)
331 l |= 1 << gpio;
332 else
333 l &= ~(1 << gpio);
334 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800335#endif
336#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100337 case METHOD_GPIO_1610:
338 if (enable)
339 reg += OMAP1610_GPIO_SET_DATAOUT;
340 else
341 reg += OMAP1610_GPIO_CLEAR_DATAOUT;
342 l = 1 << gpio;
343 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800344#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100345#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100346 case METHOD_GPIO_7XX:
347 reg += OMAP7XX_GPIO_DATA_OUTPUT;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700348 l = __raw_readl(reg);
349 if (enable)
350 l |= 1 << gpio;
351 else
352 l &= ~(1 << gpio);
353 break;
354#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800355#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100356 case METHOD_GPIO_24XX:
357 if (enable)
358 reg += OMAP24XX_GPIO_SETDATAOUT;
359 else
360 reg += OMAP24XX_GPIO_CLEARDATAOUT;
361 l = 1 << gpio;
362 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800363#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530364#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800365 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530366 if (enable)
367 reg += OMAP4_GPIO_SETDATAOUT;
368 else
369 reg += OMAP4_GPIO_CLEARDATAOUT;
370 l = 1 << gpio;
371 break;
372#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100373 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800374 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100375 return;
376 }
377 __raw_writel(l, reg);
378}
379
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300380static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100381{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100382 void __iomem *reg;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100383
384 if (check_gpio(gpio) < 0)
David Brownelle5c56ed2006-12-06 17:13:59 -0800385 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100386 reg = bank->base;
387 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800388#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100389 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -0800390 reg += OMAP_MPUIO_INPUT_LATCH / bank->stride;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100391 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800392#endif
393#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100394 case METHOD_GPIO_1510:
395 reg += OMAP1510_GPIO_DATA_INPUT;
396 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800397#endif
398#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100399 case METHOD_GPIO_1610:
400 reg += OMAP1610_GPIO_DATAIN;
401 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800402#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100403#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100404 case METHOD_GPIO_7XX:
405 reg += OMAP7XX_GPIO_DATA_INPUT;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700406 break;
407#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800408#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100409 case METHOD_GPIO_24XX:
410 reg += OMAP24XX_GPIO_DATAIN;
411 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800412#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530413#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800414 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530415 reg += OMAP4_GPIO_DATAIN;
416 break;
417#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100418 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800419 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100420 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100421 return (__raw_readl(reg)
422 & (1 << get_gpio_index(gpio))) != 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100423}
424
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300425static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
426{
427 void __iomem *reg;
428
429 if (check_gpio(gpio) < 0)
430 return -EINVAL;
431 reg = bank->base;
432
433 switch (bank->method) {
434#ifdef CONFIG_ARCH_OMAP1
435 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -0800436 reg += OMAP_MPUIO_OUTPUT / bank->stride;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300437 break;
438#endif
439#ifdef CONFIG_ARCH_OMAP15XX
440 case METHOD_GPIO_1510:
441 reg += OMAP1510_GPIO_DATA_OUTPUT;
442 break;
443#endif
444#ifdef CONFIG_ARCH_OMAP16XX
445 case METHOD_GPIO_1610:
446 reg += OMAP1610_GPIO_DATAOUT;
447 break;
448#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100449#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100450 case METHOD_GPIO_7XX:
451 reg += OMAP7XX_GPIO_DATA_OUTPUT;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300452 break;
453#endif
Charulatha V9f096862010-05-14 12:05:27 -0700454#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300455 case METHOD_GPIO_24XX:
456 reg += OMAP24XX_GPIO_DATAOUT;
457 break;
458#endif
Charulatha V9f096862010-05-14 12:05:27 -0700459#ifdef CONFIG_ARCH_OMAP4
460 case METHOD_GPIO_44XX:
461 reg += OMAP4_GPIO_DATAOUT;
462 break;
463#endif
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300464 default:
465 return -EINVAL;
466 }
467
468 return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
469}
470
Tony Lindgren92105bb2005-09-07 17:20:26 +0100471#define MOD_REG_BIT(reg, bit_mask, set) \
472do { \
473 int l = __raw_readl(base + reg); \
474 if (set) l |= bit_mask; \
475 else l &= ~bit_mask; \
476 __raw_writel(l, base + reg); \
477} while(0)
478
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700479/**
480 * _set_gpio_debounce - low level gpio debounce time
481 * @bank: the gpio bank we're acting upon
482 * @gpio: the gpio number on this @gpio
483 * @debounce: debounce time to use
484 *
485 * OMAP's debounce time is in 31us steps so we need
486 * to convert and round up to the closest unit.
487 */
488static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
489 unsigned debounce)
490{
491 void __iomem *reg = bank->base;
492 u32 val;
493 u32 l;
494
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800495 if (!bank->dbck_flag)
496 return;
497
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700498 if (debounce < 32)
499 debounce = 0x01;
500 else if (debounce > 7936)
501 debounce = 0xff;
502 else
503 debounce = (debounce / 0x1f) - 1;
504
505 l = 1 << get_gpio_index(gpio);
506
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800507 if (bank->method == METHOD_GPIO_44XX)
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700508 reg += OMAP4_GPIO_DEBOUNCINGTIME;
509 else
510 reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
511
512 __raw_writel(debounce, reg);
513
514 reg = bank->base;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800515 if (bank->method == METHOD_GPIO_44XX)
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700516 reg += OMAP4_GPIO_DEBOUNCENABLE;
517 else
518 reg += OMAP24XX_GPIO_DEBOUNCE_EN;
519
520 val = __raw_readl(reg);
521
522 if (debounce) {
523 val |= l;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800524 clk_enable(bank->dbck);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700525 } else {
526 val &= ~l;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800527 clk_disable(bank->dbck);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700528 }
Kevin Hilmanf7ec0b02010-06-09 13:53:07 +0300529 bank->dbck_enable_mask = val;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700530
531 __raw_writel(val, reg);
532}
533
Tony Lindgren140455f2010-02-12 12:26:48 -0800534#ifdef CONFIG_ARCH_OMAP2PLUS
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700535static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
536 int trigger)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100537{
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800538 void __iomem *base = bank->base;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100539 u32 gpio_bit = 1 << gpio;
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530540 u32 val;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100541
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530542 if (cpu_is_omap44xx()) {
543 MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
544 trigger & IRQ_TYPE_LEVEL_LOW);
545 MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
546 trigger & IRQ_TYPE_LEVEL_HIGH);
547 MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
548 trigger & IRQ_TYPE_EDGE_RISING);
549 MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
550 trigger & IRQ_TYPE_EDGE_FALLING);
551 } else {
552 MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
553 trigger & IRQ_TYPE_LEVEL_LOW);
554 MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
555 trigger & IRQ_TYPE_LEVEL_HIGH);
556 MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
557 trigger & IRQ_TYPE_EDGE_RISING);
558 MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
559 trigger & IRQ_TYPE_EDGE_FALLING);
560 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800561 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530562 if (cpu_is_omap44xx()) {
563 if (trigger != 0)
564 __raw_writel(1 << gpio, bank->base+
565 OMAP4_GPIO_IRQWAKEN0);
566 else {
567 val = __raw_readl(bank->base +
568 OMAP4_GPIO_IRQWAKEN0);
569 __raw_writel(val & (~(1 << gpio)), bank->base +
570 OMAP4_GPIO_IRQWAKEN0);
571 }
572 } else {
Chunqiu Wang699117a2009-06-24 17:13:39 +0000573 /*
574 * GPIO wakeup request can only be generated on edge
575 * transitions
576 */
577 if (trigger & IRQ_TYPE_EDGE_BOTH)
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530578 __raw_writel(1 << gpio, bank->base
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700579 + OMAP24XX_GPIO_SETWKUENA);
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530580 else
581 __raw_writel(1 << gpio, bank->base
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700582 + OMAP24XX_GPIO_CLEARWKUENA);
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530583 }
Tero Kristoa118b5f2008-12-22 14:27:12 +0200584 }
585 /* This part needs to be executed always for OMAP34xx */
586 if (cpu_is_omap34xx() || (bank->non_wakeup_gpios & gpio_bit)) {
Chunqiu Wang699117a2009-06-24 17:13:39 +0000587 /*
588 * Log the edge gpio and manually trigger the IRQ
589 * after resume if the input level changes
590 * to avoid irq lost during PER RET/OFF mode
591 * Applies for omap2 non-wakeup gpio and all omap3 gpios
592 */
593 if (trigger & IRQ_TYPE_EDGE_BOTH)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800594 bank->enabled_non_wakeup_gpios |= gpio_bit;
595 else
596 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
597 }
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700598
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530599 if (cpu_is_omap44xx()) {
600 bank->level_mask =
601 __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
602 __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
603 } else {
604 bank->level_mask =
605 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
606 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
607 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100608}
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800609#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +0100610
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800611#ifdef CONFIG_ARCH_OMAP1
Cory Maccarrone4318f362010-01-08 10:29:04 -0800612/*
613 * This only applies to chips that can't do both rising and falling edge
614 * detection at once. For all other chips, this function is a noop.
615 */
616static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
617{
618 void __iomem *reg = bank->base;
619 u32 l = 0;
620
621 switch (bank->method) {
Cory Maccarrone4318f362010-01-08 10:29:04 -0800622 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -0800623 reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800624 break;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800625#ifdef CONFIG_ARCH_OMAP15XX
626 case METHOD_GPIO_1510:
627 reg += OMAP1510_GPIO_INT_CONTROL;
628 break;
629#endif
630#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
631 case METHOD_GPIO_7XX:
632 reg += OMAP7XX_GPIO_INT_CONTROL;
633 break;
634#endif
635 default:
636 return;
637 }
638
639 l = __raw_readl(reg);
640 if ((l >> gpio) & 1)
641 l &= ~(1 << gpio);
642 else
643 l |= 1 << gpio;
644
645 __raw_writel(l, reg);
646}
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800647#endif
Cory Maccarrone4318f362010-01-08 10:29:04 -0800648
Tony Lindgren92105bb2005-09-07 17:20:26 +0100649static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
650{
651 void __iomem *reg = bank->base;
652 u32 l = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100653
654 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800655#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100656 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -0800657 reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100658 l = __raw_readl(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000659 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800660 bank->toggle_mask |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100661 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100662 l |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100663 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100664 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100665 else
666 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100667 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800668#endif
669#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100670 case METHOD_GPIO_1510:
671 reg += OMAP1510_GPIO_INT_CONTROL;
672 l = __raw_readl(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000673 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800674 bank->toggle_mask |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100675 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100676 l |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100677 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100678 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100679 else
680 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100681 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800682#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800683#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100684 case METHOD_GPIO_1610:
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100685 if (gpio & 0x08)
686 reg += OMAP1610_GPIO_EDGE_CTRL2;
687 else
688 reg += OMAP1610_GPIO_EDGE_CTRL1;
689 gpio &= 0x07;
690 l = __raw_readl(reg);
691 l &= ~(3 << (gpio << 1));
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100692 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100693 l |= 2 << (gpio << 1);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100694 if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100695 l |= 1 << (gpio << 1);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800696 if (trigger)
697 /* Enable wake-up during idle for dynamic tick */
698 __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
699 else
700 __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100701 break;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800702#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100703#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100704 case METHOD_GPIO_7XX:
705 reg += OMAP7XX_GPIO_INT_CONTROL;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700706 l = __raw_readl(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000707 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800708 bank->toggle_mask |= 1 << gpio;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700709 if (trigger & IRQ_TYPE_EDGE_RISING)
710 l |= 1 << gpio;
711 else if (trigger & IRQ_TYPE_EDGE_FALLING)
712 l &= ~(1 << gpio);
713 else
714 goto bad;
715 break;
716#endif
Tony Lindgren140455f2010-02-12 12:26:48 -0800717#ifdef CONFIG_ARCH_OMAP2PLUS
Tony Lindgren92105bb2005-09-07 17:20:26 +0100718 case METHOD_GPIO_24XX:
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800719 case METHOD_GPIO_44XX:
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800720 set_24xx_gpio_triggering(bank, gpio, trigger);
Mika Westerbergf7c5cc42010-12-29 13:01:31 +0200721 return 0;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800722#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100723 default:
Tony Lindgren92105bb2005-09-07 17:20:26 +0100724 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100725 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100726 __raw_writel(l, reg);
727 return 0;
728bad:
729 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100730}
731
Lennert Buytenheke9191022010-11-29 11:17:17 +0100732static int gpio_irq_type(struct irq_data *d, unsigned type)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100733{
734 struct gpio_bank *bank;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100735 unsigned gpio;
736 int retval;
David Brownella6472532008-03-03 04:33:30 -0800737 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100738
Lennert Buytenheke9191022010-11-29 11:17:17 +0100739 if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
740 gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100741 else
Lennert Buytenheke9191022010-11-29 11:17:17 +0100742 gpio = d->irq - IH_GPIO_BASE;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100743
744 if (check_gpio(gpio) < 0)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100745 return -EINVAL;
746
David Brownelle5c56ed2006-12-06 17:13:59 -0800747 if (type & ~IRQ_TYPE_SENSE_MASK)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100748 return -EINVAL;
David Brownelle5c56ed2006-12-06 17:13:59 -0800749
750 /* OMAP1 allows only only edge triggering */
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800751 if (!cpu_class_is_omap2()
David Brownelle5c56ed2006-12-06 17:13:59 -0800752 && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
Tony Lindgren92105bb2005-09-07 17:20:26 +0100753 return -EINVAL;
754
Lennert Buytenheke9191022010-11-29 11:17:17 +0100755 bank = irq_data_get_irq_chip_data(d);
David Brownella6472532008-03-03 04:33:30 -0800756 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100757 retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
David Brownella6472532008-03-03 04:33:30 -0800758 spin_unlock_irqrestore(&bank->lock, flags);
Kevin Hilman672e3022008-01-16 21:56:16 -0800759
760 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100761 __irq_set_handler_locked(d->irq, handle_level_irq);
Kevin Hilman672e3022008-01-16 21:56:16 -0800762 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100763 __irq_set_handler_locked(d->irq, handle_edge_irq);
Kevin Hilman672e3022008-01-16 21:56:16 -0800764
Tony Lindgren92105bb2005-09-07 17:20:26 +0100765 return retval;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100766}
767
768static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
769{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100770 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100771
772 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800773#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100774 case METHOD_MPUIO:
775 /* MPUIO irqstatus is reset by reading the status register,
776 * so do nothing here */
777 return;
David Brownelle5c56ed2006-12-06 17:13:59 -0800778#endif
779#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100780 case METHOD_GPIO_1510:
781 reg += OMAP1510_GPIO_INT_STATUS;
782 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800783#endif
784#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100785 case METHOD_GPIO_1610:
786 reg += OMAP1610_GPIO_IRQSTATUS1;
787 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800788#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100789#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100790 case METHOD_GPIO_7XX:
791 reg += OMAP7XX_GPIO_INT_STATUS;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700792 break;
793#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800794#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100795 case METHOD_GPIO_24XX:
796 reg += OMAP24XX_GPIO_IRQSTATUS1;
797 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800798#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530799#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800800 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530801 reg += OMAP4_GPIO_IRQSTATUS0;
802 break;
803#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100804 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800805 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100806 return;
807 }
808 __raw_writel(gpio_mask, reg);
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300809
810 /* Workaround for clearing DSP GPIO interrupts to allow retention */
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800811 if (cpu_is_omap24xx() || cpu_is_omap34xx())
812 reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
813 else if (cpu_is_omap44xx())
814 reg = bank->base + OMAP4_GPIO_IRQSTATUS1;
815
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530816 if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
Roger Quadrosbedfd152009-04-23 11:10:50 -0700817 __raw_writel(gpio_mask, reg);
818
819 /* Flush posted write for the irq status to avoid spurious interrupts */
820 __raw_readl(reg);
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530821 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100822}
823
824static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
825{
826 _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
827}
828
Imre Deakea6dedd2006-06-26 16:16:00 -0700829static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
830{
831 void __iomem *reg = bank->base;
Imre Deak99c47702006-06-26 16:16:07 -0700832 int inv = 0;
833 u32 l;
834 u32 mask;
Imre Deakea6dedd2006-06-26 16:16:00 -0700835
836 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800837#ifdef CONFIG_ARCH_OMAP1
Imre Deakea6dedd2006-06-26 16:16:00 -0700838 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -0800839 reg += OMAP_MPUIO_GPIO_MASKIT / bank->stride;
Imre Deak99c47702006-06-26 16:16:07 -0700840 mask = 0xffff;
841 inv = 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700842 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800843#endif
844#ifdef CONFIG_ARCH_OMAP15XX
Imre Deakea6dedd2006-06-26 16:16:00 -0700845 case METHOD_GPIO_1510:
846 reg += OMAP1510_GPIO_INT_MASK;
Imre Deak99c47702006-06-26 16:16:07 -0700847 mask = 0xffff;
848 inv = 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700849 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800850#endif
851#ifdef CONFIG_ARCH_OMAP16XX
Imre Deakea6dedd2006-06-26 16:16:00 -0700852 case METHOD_GPIO_1610:
853 reg += OMAP1610_GPIO_IRQENABLE1;
Imre Deak99c47702006-06-26 16:16:07 -0700854 mask = 0xffff;
Imre Deakea6dedd2006-06-26 16:16:00 -0700855 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800856#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100857#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100858 case METHOD_GPIO_7XX:
859 reg += OMAP7XX_GPIO_INT_MASK;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700860 mask = 0xffffffff;
861 inv = 1;
862 break;
863#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800864#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Imre Deakea6dedd2006-06-26 16:16:00 -0700865 case METHOD_GPIO_24XX:
866 reg += OMAP24XX_GPIO_IRQENABLE1;
Imre Deak99c47702006-06-26 16:16:07 -0700867 mask = 0xffffffff;
Imre Deakea6dedd2006-06-26 16:16:00 -0700868 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800869#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530870#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800871 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530872 reg += OMAP4_GPIO_IRQSTATUSSET0;
873 mask = 0xffffffff;
874 break;
875#endif
Imre Deakea6dedd2006-06-26 16:16:00 -0700876 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800877 WARN_ON(1);
Imre Deakea6dedd2006-06-26 16:16:00 -0700878 return 0;
879 }
880
Imre Deak99c47702006-06-26 16:16:07 -0700881 l = __raw_readl(reg);
882 if (inv)
883 l = ~l;
884 l &= mask;
885 return l;
Imre Deakea6dedd2006-06-26 16:16:00 -0700886}
887
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100888static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
889{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100890 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100891 u32 l;
892
893 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800894#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100895 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -0800896 reg += OMAP_MPUIO_GPIO_MASKIT / bank->stride;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100897 l = __raw_readl(reg);
898 if (enable)
899 l &= ~(gpio_mask);
900 else
901 l |= gpio_mask;
902 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800903#endif
904#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100905 case METHOD_GPIO_1510:
906 reg += OMAP1510_GPIO_INT_MASK;
907 l = __raw_readl(reg);
908 if (enable)
909 l &= ~(gpio_mask);
910 else
911 l |= gpio_mask;
912 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800913#endif
914#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100915 case METHOD_GPIO_1610:
916 if (enable)
917 reg += OMAP1610_GPIO_SET_IRQENABLE1;
918 else
919 reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
920 l = gpio_mask;
921 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800922#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100923#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100924 case METHOD_GPIO_7XX:
925 reg += OMAP7XX_GPIO_INT_MASK;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700926 l = __raw_readl(reg);
927 if (enable)
928 l &= ~(gpio_mask);
929 else
930 l |= gpio_mask;
931 break;
932#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800933#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100934 case METHOD_GPIO_24XX:
935 if (enable)
936 reg += OMAP24XX_GPIO_SETIRQENABLE1;
937 else
938 reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
939 l = gpio_mask;
940 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800941#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530942#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800943 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530944 if (enable)
945 reg += OMAP4_GPIO_IRQSTATUSSET0;
946 else
947 reg += OMAP4_GPIO_IRQSTATUSCLR0;
948 l = gpio_mask;
949 break;
950#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100951 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800952 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100953 return;
954 }
955 __raw_writel(l, reg);
956}
957
958static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
959{
960 _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
961}
962
Tony Lindgren92105bb2005-09-07 17:20:26 +0100963/*
964 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
965 * 1510 does not seem to have a wake-up register. If JTAG is connected
966 * to the target, system will wake up always on GPIO events. While
967 * system is running all registered GPIO interrupts need to have wake-up
968 * enabled. When system is suspended, only selected GPIO interrupts need
969 * to have wake-up enabled.
970 */
971static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
972{
Tony Lindgren4cc64202010-01-08 10:29:05 -0800973 unsigned long uninitialized_var(flags);
David Brownella6472532008-03-03 04:33:30 -0800974
Tony Lindgren92105bb2005-09-07 17:20:26 +0100975 switch (bank->method) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800976#ifdef CONFIG_ARCH_OMAP16XX
David Brownell11a78b72006-12-06 17:14:11 -0800977 case METHOD_MPUIO:
Tony Lindgren92105bb2005-09-07 17:20:26 +0100978 case METHOD_GPIO_1610:
David Brownella6472532008-03-03 04:33:30 -0800979 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -0700980 if (enable)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100981 bank->suspend_wakeup |= (1 << gpio);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -0700982 else
Tony Lindgren92105bb2005-09-07 17:20:26 +0100983 bank->suspend_wakeup &= ~(1 << gpio);
David Brownella6472532008-03-03 04:33:30 -0800984 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100985 return 0;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800986#endif
Tony Lindgren140455f2010-02-12 12:26:48 -0800987#ifdef CONFIG_ARCH_OMAP2PLUS
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800988 case METHOD_GPIO_24XX:
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800989 case METHOD_GPIO_44XX:
David Brownell11a78b72006-12-06 17:14:11 -0800990 if (bank->non_wakeup_gpios & (1 << gpio)) {
991 printk(KERN_ERR "Unable to modify wakeup on "
992 "non-wakeup GPIO%d\n",
993 (bank - gpio_bank) * 32 + gpio);
994 return -EINVAL;
995 }
David Brownella6472532008-03-03 04:33:30 -0800996 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -0700997 if (enable)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800998 bank->suspend_wakeup |= (1 << gpio);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -0700999 else
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001000 bank->suspend_wakeup &= ~(1 << gpio);
David Brownella6472532008-03-03 04:33:30 -08001001 spin_unlock_irqrestore(&bank->lock, flags);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001002 return 0;
1003#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001004 default:
1005 printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
1006 bank->method);
1007 return -EINVAL;
1008 }
1009}
1010
Tony Lindgren4196dd62006-09-25 12:41:38 +03001011static void _reset_gpio(struct gpio_bank *bank, int gpio)
1012{
1013 _set_gpio_direction(bank, get_gpio_index(gpio), 1);
1014 _set_gpio_irqenable(bank, gpio, 0);
1015 _clear_gpio_irqstatus(bank, gpio);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +01001016 _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
Tony Lindgren4196dd62006-09-25 12:41:38 +03001017}
1018
Tony Lindgren92105bb2005-09-07 17:20:26 +01001019/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
Lennert Buytenheke9191022010-11-29 11:17:17 +01001020static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001021{
Lennert Buytenheke9191022010-11-29 11:17:17 +01001022 unsigned int gpio = d->irq - IH_GPIO_BASE;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001023 struct gpio_bank *bank;
1024 int retval;
1025
1026 if (check_gpio(gpio) < 0)
1027 return -ENODEV;
Lennert Buytenheke9191022010-11-29 11:17:17 +01001028 bank = irq_data_get_irq_chip_data(d);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001029 retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001030
1031 return retval;
1032}
1033
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001034static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001035{
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001036 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
David Brownella6472532008-03-03 04:33:30 -08001037 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001038
David Brownella6472532008-03-03 04:33:30 -08001039 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001040
Tony Lindgren4196dd62006-09-25 12:41:38 +03001041 /* Set trigger to none. You need to enable the desired trigger with
1042 * request_irq() or set_irq_type().
1043 */
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001044 _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001045
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001046#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001047 if (bank->method == METHOD_GPIO_1510) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001048 void __iomem *reg;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001049
Tony Lindgren92105bb2005-09-07 17:20:26 +01001050 /* Claim the pin for MPU */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001051 reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001052 __raw_writel(__raw_readl(reg) | (1 << offset), reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001053 }
1054#endif
Charulatha V058af1e2009-11-22 10:11:25 -08001055 if (!cpu_class_is_omap1()) {
1056 if (!bank->mod_usage) {
Charulatha V9f096862010-05-14 12:05:27 -07001057 void __iomem *reg = bank->base;
Charulatha V058af1e2009-11-22 10:11:25 -08001058 u32 ctrl;
Charulatha V9f096862010-05-14 12:05:27 -07001059
1060 if (cpu_is_omap24xx() || cpu_is_omap34xx())
1061 reg += OMAP24XX_GPIO_CTRL;
1062 else if (cpu_is_omap44xx())
1063 reg += OMAP4_GPIO_CTRL;
1064 ctrl = __raw_readl(reg);
Charulatha V058af1e2009-11-22 10:11:25 -08001065 /* Module is enabled, clocks are not gated */
Charulatha V9f096862010-05-14 12:05:27 -07001066 ctrl &= 0xFFFFFFFE;
1067 __raw_writel(ctrl, reg);
Charulatha V058af1e2009-11-22 10:11:25 -08001068 }
1069 bank->mod_usage |= 1 << offset;
1070 }
David Brownella6472532008-03-03 04:33:30 -08001071 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001072
1073 return 0;
1074}
1075
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001076static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001077{
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001078 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
David Brownella6472532008-03-03 04:33:30 -08001079 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001080
David Brownella6472532008-03-03 04:33:30 -08001081 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001082#ifdef CONFIG_ARCH_OMAP16XX
1083 if (bank->method == METHOD_GPIO_1610) {
1084 /* Disable wake-up during idle for dynamic tick */
1085 void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001086 __raw_writel(1 << offset, reg);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001087 }
1088#endif
Charulatha V9f096862010-05-14 12:05:27 -07001089#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1090 if (bank->method == METHOD_GPIO_24XX) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001091 /* Disable wake-up during idle for dynamic tick */
1092 void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001093 __raw_writel(1 << offset, reg);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001094 }
1095#endif
Charulatha V9f096862010-05-14 12:05:27 -07001096#ifdef CONFIG_ARCH_OMAP4
1097 if (bank->method == METHOD_GPIO_44XX) {
1098 /* Disable wake-up during idle for dynamic tick */
1099 void __iomem *reg = bank->base + OMAP4_GPIO_IRQWAKEN0;
1100 __raw_writel(1 << offset, reg);
1101 }
1102#endif
Charulatha V058af1e2009-11-22 10:11:25 -08001103 if (!cpu_class_is_omap1()) {
1104 bank->mod_usage &= ~(1 << offset);
1105 if (!bank->mod_usage) {
Charulatha V9f096862010-05-14 12:05:27 -07001106 void __iomem *reg = bank->base;
Charulatha V058af1e2009-11-22 10:11:25 -08001107 u32 ctrl;
Charulatha V9f096862010-05-14 12:05:27 -07001108
1109 if (cpu_is_omap24xx() || cpu_is_omap34xx())
1110 reg += OMAP24XX_GPIO_CTRL;
1111 else if (cpu_is_omap44xx())
1112 reg += OMAP4_GPIO_CTRL;
1113 ctrl = __raw_readl(reg);
Charulatha V058af1e2009-11-22 10:11:25 -08001114 /* Module is disabled, clocks are gated */
1115 ctrl |= 1;
Charulatha V9f096862010-05-14 12:05:27 -07001116 __raw_writel(ctrl, reg);
Charulatha V058af1e2009-11-22 10:11:25 -08001117 }
1118 }
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001119 _reset_gpio(bank, bank->chip.base + offset);
David Brownella6472532008-03-03 04:33:30 -08001120 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001121}
1122
1123/*
1124 * We need to unmask the GPIO bank interrupt as soon as possible to
1125 * avoid missing GPIO interrupts for other lines in the bank.
1126 * Then we need to mask-read-clear-unmask the triggered GPIO lines
1127 * in the bank to avoid missing nested interrupts for a GPIO line.
1128 * If we wait to unmask individual GPIO lines in the bank after the
1129 * line's interrupt handler has been run, we may miss some nested
1130 * interrupts.
1131 */
Russell King10dd5ce2006-11-23 11:41:32 +00001132static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001133{
Tony Lindgren92105bb2005-09-07 17:20:26 +01001134 void __iomem *isr_reg = NULL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001135 u32 isr;
Cory Maccarrone4318f362010-01-08 10:29:04 -08001136 unsigned int gpio_irq, gpio_index;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001137 struct gpio_bank *bank;
Imre Deakea6dedd2006-06-26 16:16:00 -07001138 u32 retrigger = 0;
1139 int unmasked = 0;
Will Deaconee144182011-02-21 13:46:08 +00001140 struct irq_chip *chip = irq_desc_get_chip(desc);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001141
Will Deaconee144182011-02-21 13:46:08 +00001142 chained_irq_enter(chip, desc);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001143
Thomas Gleixner6845664a2011-03-24 13:25:22 +01001144 bank = irq_get_handler_data(irq);
David Brownelle5c56ed2006-12-06 17:13:59 -08001145#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001146 if (bank->method == METHOD_MPUIO)
Tony Lindgren5de62b82010-12-07 16:26:58 -08001147 isr_reg = bank->base +
1148 OMAP_MPUIO_GPIO_INT / bank->stride;
David Brownelle5c56ed2006-12-06 17:13:59 -08001149#endif
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001150#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001151 if (bank->method == METHOD_GPIO_1510)
1152 isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
1153#endif
1154#if defined(CONFIG_ARCH_OMAP16XX)
1155 if (bank->method == METHOD_GPIO_1610)
1156 isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
1157#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +01001158#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +01001159 if (bank->method == METHOD_GPIO_7XX)
1160 isr_reg = bank->base + OMAP7XX_GPIO_INT_STATUS;
Zebediah C. McClure56739a62009-03-23 18:07:40 -07001161#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001162#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001163 if (bank->method == METHOD_GPIO_24XX)
1164 isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
1165#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301166#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001167 if (bank->method == METHOD_GPIO_44XX)
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301168 isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
1169#endif
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -08001170
1171 if (WARN_ON(!isr_reg))
1172 goto exit;
1173
Tony Lindgren92105bb2005-09-07 17:20:26 +01001174 while(1) {
Tony Lindgren6e60e792006-04-02 17:46:23 +01001175 u32 isr_saved, level_mask = 0;
Imre Deakea6dedd2006-06-26 16:16:00 -07001176 u32 enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001177
Imre Deakea6dedd2006-06-26 16:16:00 -07001178 enabled = _get_gpio_irqbank_mask(bank);
1179 isr_saved = isr = __raw_readl(isr_reg) & enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001180
1181 if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
1182 isr &= 0x0000ffff;
1183
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001184 if (cpu_class_is_omap2()) {
Kevin Hilmanb144ff62008-01-16 21:56:15 -08001185 level_mask = bank->level_mask & enabled;
Imre Deakea6dedd2006-06-26 16:16:00 -07001186 }
Tony Lindgren6e60e792006-04-02 17:46:23 +01001187
1188 /* clear edge sensitive interrupts before handler(s) are
1189 called so that we don't miss any interrupt occurred while
1190 executing them */
1191 _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
1192 _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
1193 _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
1194
1195 /* if there is only edge sensitive GPIO pin interrupts
1196 configured, we could unmask GPIO bank interrupt immediately */
Imre Deakea6dedd2006-06-26 16:16:00 -07001197 if (!level_mask && !unmasked) {
1198 unmasked = 1;
Will Deaconee144182011-02-21 13:46:08 +00001199 chained_irq_exit(chip, desc);
Imre Deakea6dedd2006-06-26 16:16:00 -07001200 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001201
Imre Deakea6dedd2006-06-26 16:16:00 -07001202 isr |= retrigger;
1203 retrigger = 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001204 if (!isr)
1205 break;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001206
Tony Lindgren92105bb2005-09-07 17:20:26 +01001207 gpio_irq = bank->virtual_irq_start;
1208 for (; isr != 0; isr >>= 1, gpio_irq++) {
Cory Maccarrone4318f362010-01-08 10:29:04 -08001209 gpio_index = get_gpio_index(irq_to_gpio(gpio_irq));
1210
Tony Lindgren92105bb2005-09-07 17:20:26 +01001211 if (!(isr & 1))
1212 continue;
Thomas Gleixner29454dd2006-07-03 02:22:22 +02001213
Cory Maccarrone4318f362010-01-08 10:29:04 -08001214#ifdef CONFIG_ARCH_OMAP1
1215 /*
1216 * Some chips can't respond to both rising and falling
1217 * at the same time. If this irq was requested with
1218 * both flags, we need to flip the ICR data for the IRQ
1219 * to respond to the IRQ for the opposite direction.
1220 * This will be indicated in the bank toggle_mask.
1221 */
1222 if (bank->toggle_mask & (1 << gpio_index))
1223 _toggle_gpio_edge_triggering(bank, gpio_index);
1224#endif
1225
Dmitry Baryshkovd8aa0252008-10-09 13:36:24 +01001226 generic_handle_irq(gpio_irq);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001227 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001228 }
Imre Deakea6dedd2006-06-26 16:16:00 -07001229 /* if bank has any level sensitive GPIO pin interrupt
1230 configured, we must unmask the bank interrupt only after
1231 handler(s) are executed in order to avoid spurious bank
1232 interrupt */
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -08001233exit:
Imre Deakea6dedd2006-06-26 16:16:00 -07001234 if (!unmasked)
Will Deaconee144182011-02-21 13:46:08 +00001235 chained_irq_exit(chip, desc);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001236}
1237
Lennert Buytenheke9191022010-11-29 11:17:17 +01001238static void gpio_irq_shutdown(struct irq_data *d)
Tony Lindgren4196dd62006-09-25 12:41:38 +03001239{
Lennert Buytenheke9191022010-11-29 11:17:17 +01001240 unsigned int gpio = d->irq - IH_GPIO_BASE;
1241 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
Tony Lindgren4196dd62006-09-25 12:41:38 +03001242
1243 _reset_gpio(bank, gpio);
1244}
1245
Lennert Buytenheke9191022010-11-29 11:17:17 +01001246static void gpio_ack_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001247{
Lennert Buytenheke9191022010-11-29 11:17:17 +01001248 unsigned int gpio = d->irq - IH_GPIO_BASE;
1249 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001250
1251 _clear_gpio_irqstatus(bank, gpio);
1252}
1253
Lennert Buytenheke9191022010-11-29 11:17:17 +01001254static void gpio_mask_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001255{
Lennert Buytenheke9191022010-11-29 11:17:17 +01001256 unsigned int gpio = d->irq - IH_GPIO_BASE;
1257 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001258
1259 _set_gpio_irqenable(bank, gpio, 0);
Kevin Hilman55b60192009-06-04 15:57:10 -07001260 _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001261}
1262
Lennert Buytenheke9191022010-11-29 11:17:17 +01001263static void gpio_unmask_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001264{
Lennert Buytenheke9191022010-11-29 11:17:17 +01001265 unsigned int gpio = d->irq - IH_GPIO_BASE;
1266 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
Kevin Hilmanb144ff62008-01-16 21:56:15 -08001267 unsigned int irq_mask = 1 << get_gpio_index(gpio);
Thomas Gleixner8c04a172011-03-24 12:40:15 +01001268 u32 trigger = irqd_get_trigger_type(d);
Kevin Hilman55b60192009-06-04 15:57:10 -07001269
1270 if (trigger)
1271 _set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
Kevin Hilmanb144ff62008-01-16 21:56:15 -08001272
1273 /* For level-triggered GPIOs, the clearing must be done after
1274 * the HW source is cleared, thus after the handler has run */
1275 if (bank->level_mask & irq_mask) {
1276 _set_gpio_irqenable(bank, gpio, 0);
1277 _clear_gpio_irqstatus(bank, gpio);
1278 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001279
Kevin Hilman4de8c752008-01-16 21:56:14 -08001280 _set_gpio_irqenable(bank, gpio, 1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001281}
1282
David Brownelle5c56ed2006-12-06 17:13:59 -08001283static struct irq_chip gpio_irq_chip = {
1284 .name = "GPIO",
Lennert Buytenheke9191022010-11-29 11:17:17 +01001285 .irq_shutdown = gpio_irq_shutdown,
1286 .irq_ack = gpio_ack_irq,
1287 .irq_mask = gpio_mask_irq,
1288 .irq_unmask = gpio_unmask_irq,
1289 .irq_set_type = gpio_irq_type,
1290 .irq_set_wake = gpio_wake_enable,
David Brownelle5c56ed2006-12-06 17:13:59 -08001291};
1292
1293/*---------------------------------------------------------------------*/
1294
1295#ifdef CONFIG_ARCH_OMAP1
1296
1297/* MPUIO uses the always-on 32k clock */
1298
Lennert Buytenheke9191022010-11-29 11:17:17 +01001299static void mpuio_ack_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001300{
1301 /* The ISR is reset automatically, so do nothing here. */
1302}
1303
Lennert Buytenheke9191022010-11-29 11:17:17 +01001304static void mpuio_mask_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001305{
Lennert Buytenheke9191022010-11-29 11:17:17 +01001306 unsigned int gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
1307 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001308
1309 _set_gpio_irqenable(bank, gpio, 0);
1310}
1311
Lennert Buytenheke9191022010-11-29 11:17:17 +01001312static void mpuio_unmask_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001313{
Lennert Buytenheke9191022010-11-29 11:17:17 +01001314 unsigned int gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
1315 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001316
1317 _set_gpio_irqenable(bank, gpio, 1);
1318}
1319
David Brownelle5c56ed2006-12-06 17:13:59 -08001320static struct irq_chip mpuio_irq_chip = {
1321 .name = "MPUIO",
Lennert Buytenheke9191022010-11-29 11:17:17 +01001322 .irq_ack = mpuio_ack_irq,
1323 .irq_mask = mpuio_mask_irq,
1324 .irq_unmask = mpuio_unmask_irq,
1325 .irq_set_type = gpio_irq_type,
David Brownell11a78b72006-12-06 17:14:11 -08001326#ifdef CONFIG_ARCH_OMAP16XX
1327 /* REVISIT: assuming only 16xx supports MPUIO wake events */
Lennert Buytenheke9191022010-11-29 11:17:17 +01001328 .irq_set_wake = gpio_wake_enable,
David Brownell11a78b72006-12-06 17:14:11 -08001329#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001330};
1331
David Brownelle5c56ed2006-12-06 17:13:59 -08001332
1333#define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
1334
David Brownell11a78b72006-12-06 17:14:11 -08001335
1336#ifdef CONFIG_ARCH_OMAP16XX
1337
1338#include <linux/platform_device.h>
1339
Magnus Damm79ee0312009-07-08 13:22:04 +02001340static int omap_mpuio_suspend_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -08001341{
Magnus Damm79ee0312009-07-08 13:22:04 +02001342 struct platform_device *pdev = to_platform_device(dev);
David Brownell11a78b72006-12-06 17:14:11 -08001343 struct gpio_bank *bank = platform_get_drvdata(pdev);
Tony Lindgren5de62b82010-12-07 16:26:58 -08001344 void __iomem *mask_reg = bank->base +
1345 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
David Brownella6472532008-03-03 04:33:30 -08001346 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -08001347
David Brownella6472532008-03-03 04:33:30 -08001348 spin_lock_irqsave(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001349 bank->saved_wakeup = __raw_readl(mask_reg);
1350 __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
David Brownella6472532008-03-03 04:33:30 -08001351 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001352
1353 return 0;
1354}
1355
Magnus Damm79ee0312009-07-08 13:22:04 +02001356static int omap_mpuio_resume_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -08001357{
Magnus Damm79ee0312009-07-08 13:22:04 +02001358 struct platform_device *pdev = to_platform_device(dev);
David Brownell11a78b72006-12-06 17:14:11 -08001359 struct gpio_bank *bank = platform_get_drvdata(pdev);
Tony Lindgren5de62b82010-12-07 16:26:58 -08001360 void __iomem *mask_reg = bank->base +
1361 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
David Brownella6472532008-03-03 04:33:30 -08001362 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -08001363
David Brownella6472532008-03-03 04:33:30 -08001364 spin_lock_irqsave(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001365 __raw_writel(bank->saved_wakeup, mask_reg);
David Brownella6472532008-03-03 04:33:30 -08001366 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001367
1368 return 0;
1369}
1370
Alexey Dobriyan47145212009-12-14 18:00:08 -08001371static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
Magnus Damm79ee0312009-07-08 13:22:04 +02001372 .suspend_noirq = omap_mpuio_suspend_noirq,
1373 .resume_noirq = omap_mpuio_resume_noirq,
1374};
1375
David Brownell11a78b72006-12-06 17:14:11 -08001376/* use platform_driver for this, now that there's no longer any
1377 * point to sys_device (other than not disturbing old code).
1378 */
1379static struct platform_driver omap_mpuio_driver = {
David Brownell11a78b72006-12-06 17:14:11 -08001380 .driver = {
1381 .name = "mpuio",
Magnus Damm79ee0312009-07-08 13:22:04 +02001382 .pm = &omap_mpuio_dev_pm_ops,
David Brownell11a78b72006-12-06 17:14:11 -08001383 },
1384};
1385
1386static struct platform_device omap_mpuio_device = {
1387 .name = "mpuio",
1388 .id = -1,
1389 .dev = {
1390 .driver = &omap_mpuio_driver.driver,
1391 }
1392 /* could list the /proc/iomem resources */
1393};
1394
1395static inline void mpuio_init(void)
1396{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001397 struct gpio_bank *bank = get_gpio_bank(OMAP_MPUIO(0));
1398 platform_set_drvdata(&omap_mpuio_device, bank);
David Brownellfcf126d2007-04-02 12:46:47 -07001399
David Brownell11a78b72006-12-06 17:14:11 -08001400 if (platform_driver_register(&omap_mpuio_driver) == 0)
1401 (void) platform_device_register(&omap_mpuio_device);
1402}
1403
1404#else
1405static inline void mpuio_init(void) {}
1406#endif /* 16xx */
1407
David Brownelle5c56ed2006-12-06 17:13:59 -08001408#else
1409
1410extern struct irq_chip mpuio_irq_chip;
1411
1412#define bank_is_mpuio(bank) 0
David Brownell11a78b72006-12-06 17:14:11 -08001413static inline void mpuio_init(void) {}
David Brownelle5c56ed2006-12-06 17:13:59 -08001414
1415#endif
1416
1417/*---------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001418
David Brownell52e31342008-03-03 12:43:23 -08001419/* REVISIT these are stupid implementations! replace by ones that
1420 * don't switch on METHOD_* and which mostly avoid spinlocks
1421 */
1422
1423static int gpio_input(struct gpio_chip *chip, unsigned offset)
1424{
1425 struct gpio_bank *bank;
1426 unsigned long flags;
1427
1428 bank = container_of(chip, struct gpio_bank, chip);
1429 spin_lock_irqsave(&bank->lock, flags);
1430 _set_gpio_direction(bank, offset, 1);
1431 spin_unlock_irqrestore(&bank->lock, flags);
1432 return 0;
1433}
1434
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001435static int gpio_is_input(struct gpio_bank *bank, int mask)
1436{
1437 void __iomem *reg = bank->base;
1438
1439 switch (bank->method) {
1440 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -08001441 reg += OMAP_MPUIO_IO_CNTL / bank->stride;
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001442 break;
1443 case METHOD_GPIO_1510:
1444 reg += OMAP1510_GPIO_DIR_CONTROL;
1445 break;
1446 case METHOD_GPIO_1610:
1447 reg += OMAP1610_GPIO_DIRECTION;
1448 break;
Alistair Buxton7c006922009-09-22 10:02:58 +01001449 case METHOD_GPIO_7XX:
1450 reg += OMAP7XX_GPIO_DIR_CONTROL;
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001451 break;
1452 case METHOD_GPIO_24XX:
1453 reg += OMAP24XX_GPIO_OE;
1454 break;
Charulatha V9f096862010-05-14 12:05:27 -07001455 case METHOD_GPIO_44XX:
1456 reg += OMAP4_GPIO_OE;
1457 break;
1458 default:
1459 WARN_ONCE(1, "gpio_is_input: incorrect OMAP GPIO method");
1460 return -EINVAL;
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001461 }
1462 return __raw_readl(reg) & mask;
1463}
1464
David Brownell52e31342008-03-03 12:43:23 -08001465static int gpio_get(struct gpio_chip *chip, unsigned offset)
1466{
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001467 struct gpio_bank *bank;
1468 void __iomem *reg;
1469 int gpio;
1470 u32 mask;
1471
1472 gpio = chip->base + offset;
1473 bank = get_gpio_bank(gpio);
1474 reg = bank->base;
1475 mask = 1 << get_gpio_index(gpio);
1476
1477 if (gpio_is_input(bank, mask))
1478 return _get_gpio_datain(bank, gpio);
1479 else
1480 return _get_gpio_dataout(bank, gpio);
David Brownell52e31342008-03-03 12:43:23 -08001481}
1482
1483static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
1484{
1485 struct gpio_bank *bank;
1486 unsigned long flags;
1487
1488 bank = container_of(chip, struct gpio_bank, chip);
1489 spin_lock_irqsave(&bank->lock, flags);
1490 _set_gpio_dataout(bank, offset, value);
1491 _set_gpio_direction(bank, offset, 0);
1492 spin_unlock_irqrestore(&bank->lock, flags);
1493 return 0;
1494}
1495
Felipe Balbi168ef3d2010-05-26 14:42:23 -07001496static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
1497 unsigned debounce)
1498{
1499 struct gpio_bank *bank;
1500 unsigned long flags;
1501
1502 bank = container_of(chip, struct gpio_bank, chip);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001503
1504 if (!bank->dbck) {
1505 bank->dbck = clk_get(bank->dev, "dbclk");
1506 if (IS_ERR(bank->dbck))
1507 dev_err(bank->dev, "Could not get gpio dbck\n");
1508 }
1509
Felipe Balbi168ef3d2010-05-26 14:42:23 -07001510 spin_lock_irqsave(&bank->lock, flags);
1511 _set_gpio_debounce(bank, offset, debounce);
1512 spin_unlock_irqrestore(&bank->lock, flags);
1513
1514 return 0;
1515}
1516
David Brownell52e31342008-03-03 12:43:23 -08001517static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
1518{
1519 struct gpio_bank *bank;
1520 unsigned long flags;
1521
1522 bank = container_of(chip, struct gpio_bank, chip);
1523 spin_lock_irqsave(&bank->lock, flags);
1524 _set_gpio_dataout(bank, offset, value);
1525 spin_unlock_irqrestore(&bank->lock, flags);
1526}
1527
David Brownella007b702008-12-10 17:35:25 -08001528static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
1529{
1530 struct gpio_bank *bank;
1531
1532 bank = container_of(chip, struct gpio_bank, chip);
1533 return bank->virtual_irq_start + offset;
1534}
1535
David Brownell52e31342008-03-03 12:43:23 -08001536/*---------------------------------------------------------------------*/
1537
Tony Lindgren9a748052010-12-07 16:26:56 -08001538static void __init omap_gpio_show_rev(struct gpio_bank *bank)
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001539{
1540 u32 rev;
1541
Tony Lindgren9a748052010-12-07 16:26:56 -08001542 if (cpu_is_omap16xx() && !(bank->method != METHOD_MPUIO))
1543 rev = __raw_readw(bank->base + OMAP1610_GPIO_REVISION);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001544 else if (cpu_is_omap24xx() || cpu_is_omap34xx())
Tony Lindgren9a748052010-12-07 16:26:56 -08001545 rev = __raw_readl(bank->base + OMAP24XX_GPIO_REVISION);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001546 else if (cpu_is_omap44xx())
Tony Lindgren9a748052010-12-07 16:26:56 -08001547 rev = __raw_readl(bank->base + OMAP4_GPIO_REVISION);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001548 else
1549 return;
1550
1551 printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
1552 (rev >> 4) & 0x0f, rev & 0x0f);
1553}
1554
David Brownell8ba55c52008-02-26 11:10:50 -08001555/* This lock class tells lockdep that GPIO irqs are in a different
1556 * category than their parents, so it won't report false recursion.
1557 */
1558static struct lock_class_key gpio_lock_class;
1559
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001560static inline int init_gpio_info(struct platform_device *pdev)
1561{
1562 /* TODO: Analyze removing gpio_bank_count usage from driver code */
1563 gpio_bank = kzalloc(gpio_bank_count * sizeof(struct gpio_bank),
1564 GFP_KERNEL);
1565 if (!gpio_bank) {
1566 dev_err(&pdev->dev, "Memory alloc failed for gpio_bank\n");
1567 return -ENOMEM;
1568 }
1569 return 0;
1570}
1571
1572/* TODO: Cleanup cpu_is_* checks */
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001573static void omap_gpio_mod_init(struct gpio_bank *bank, int id)
1574{
1575 if (cpu_class_is_omap2()) {
1576 if (cpu_is_omap44xx()) {
1577 __raw_writel(0xffffffff, bank->base +
1578 OMAP4_GPIO_IRQSTATUSCLR0);
1579 __raw_writel(0x00000000, bank->base +
1580 OMAP4_GPIO_DEBOUNCENABLE);
1581 /* Initialize interface clk ungated, module enabled */
1582 __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
1583 } else if (cpu_is_omap34xx()) {
1584 __raw_writel(0x00000000, bank->base +
1585 OMAP24XX_GPIO_IRQENABLE1);
1586 __raw_writel(0xffffffff, bank->base +
1587 OMAP24XX_GPIO_IRQSTATUS1);
1588 __raw_writel(0x00000000, bank->base +
1589 OMAP24XX_GPIO_DEBOUNCE_EN);
1590
1591 /* Initialize interface clk ungated, module enabled */
1592 __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
1593 } else if (cpu_is_omap24xx()) {
1594 static const u32 non_wakeup_gpios[] = {
1595 0xe203ffc0, 0x08700040
1596 };
1597 if (id < ARRAY_SIZE(non_wakeup_gpios))
1598 bank->non_wakeup_gpios = non_wakeup_gpios[id];
1599 }
1600 } else if (cpu_class_is_omap1()) {
1601 if (bank_is_mpuio(bank))
Tony Lindgren5de62b82010-12-07 16:26:58 -08001602 __raw_writew(0xffff, bank->base +
1603 OMAP_MPUIO_GPIO_MASKIT / bank->stride);
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001604 if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
1605 __raw_writew(0xffff, bank->base
1606 + OMAP1510_GPIO_INT_MASK);
1607 __raw_writew(0x0000, bank->base
1608 + OMAP1510_GPIO_INT_STATUS);
1609 }
1610 if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
1611 __raw_writew(0x0000, bank->base
1612 + OMAP1610_GPIO_IRQENABLE1);
1613 __raw_writew(0xffff, bank->base
1614 + OMAP1610_GPIO_IRQSTATUS1);
1615 __raw_writew(0x0014, bank->base
1616 + OMAP1610_GPIO_SYSCONFIG);
1617
1618 /*
1619 * Enable system clock for GPIO module.
1620 * The CAM_CLK_CTRL *is* really the right place.
1621 */
1622 omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04,
1623 ULPD_CAM_CLK_CTRL);
1624 }
1625 if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
1626 __raw_writel(0xffffffff, bank->base
1627 + OMAP7XX_GPIO_INT_MASK);
1628 __raw_writel(0x00000000, bank->base
1629 + OMAP7XX_GPIO_INT_STATUS);
1630 }
1631 }
1632}
1633
1634static void __init omap_gpio_chip_init(struct gpio_bank *bank)
1635{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001636 int j;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001637 static int gpio;
1638
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001639 bank->mod_usage = 0;
1640 /*
1641 * REVISIT eventually switch from OMAP-specific gpio structs
1642 * over to the generic ones
1643 */
1644 bank->chip.request = omap_gpio_request;
1645 bank->chip.free = omap_gpio_free;
1646 bank->chip.direction_input = gpio_input;
1647 bank->chip.get = gpio_get;
1648 bank->chip.direction_output = gpio_output;
1649 bank->chip.set_debounce = gpio_debounce;
1650 bank->chip.set = gpio_set;
1651 bank->chip.to_irq = gpio_2irq;
1652 if (bank_is_mpuio(bank)) {
1653 bank->chip.label = "mpuio";
1654#ifdef CONFIG_ARCH_OMAP16XX
1655 bank->chip.dev = &omap_mpuio_device.dev;
1656#endif
1657 bank->chip.base = OMAP_MPUIO(0);
1658 } else {
1659 bank->chip.label = "gpio";
1660 bank->chip.base = gpio;
1661 gpio += bank_width;
1662 }
1663 bank->chip.ngpio = bank_width;
1664
1665 gpiochip_add(&bank->chip);
1666
1667 for (j = bank->virtual_irq_start;
1668 j < bank->virtual_irq_start + bank_width; j++) {
Thomas Gleixner1475b852011-03-22 17:11:09 +01001669 irq_set_lockdep_class(j, &gpio_lock_class);
Thomas Gleixner6845664a2011-03-24 13:25:22 +01001670 irq_set_chip_data(j, bank);
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001671 if (bank_is_mpuio(bank))
Thomas Gleixner6845664a2011-03-24 13:25:22 +01001672 irq_set_chip(j, &mpuio_irq_chip);
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001673 else
Thomas Gleixner6845664a2011-03-24 13:25:22 +01001674 irq_set_chip(j, &gpio_irq_chip);
1675 irq_set_handler(j, handle_simple_irq);
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001676 set_irq_flags(j, IRQF_VALID);
1677 }
Thomas Gleixner6845664a2011-03-24 13:25:22 +01001678 irq_set_chained_handler(bank->irq, gpio_irq_handler);
1679 irq_set_handler_data(bank->irq, bank);
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001680}
1681
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001682static int __devinit omap_gpio_probe(struct platform_device *pdev)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001683{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001684 static int gpio_init_done;
1685 struct omap_gpio_platform_data *pdata;
1686 struct resource *res;
1687 int id;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001688 struct gpio_bank *bank;
1689
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001690 if (!pdev->dev.platform_data)
1691 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001692
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001693 pdata = pdev->dev.platform_data;
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001694
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001695 if (!gpio_init_done) {
1696 int ret;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001697
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001698 ret = init_gpio_info(pdev);
1699 if (ret)
1700 return ret;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001701 }
1702
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001703 id = pdev->id;
1704 bank = &gpio_bank[id];
1705
1706 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1707 if (unlikely(!res)) {
1708 dev_err(&pdev->dev, "GPIO Bank %i Invalid IRQ resource\n", id);
1709 return -ENODEV;
1710 }
1711
1712 bank->irq = res->start;
1713 bank->virtual_irq_start = pdata->virtual_irq_start;
1714 bank->method = pdata->bank_type;
1715 bank->dev = &pdev->dev;
1716 bank->dbck_flag = pdata->dbck_flag;
Tony Lindgren5de62b82010-12-07 16:26:58 -08001717 bank->stride = pdata->bank_stride;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001718 bank_width = pdata->bank_width;
1719
1720 spin_lock_init(&bank->lock);
1721
1722 /* Static mapping, never released */
1723 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1724 if (unlikely(!res)) {
1725 dev_err(&pdev->dev, "GPIO Bank %i Invalid mem resource\n", id);
1726 return -ENODEV;
1727 }
1728
1729 bank->base = ioremap(res->start, resource_size(res));
1730 if (!bank->base) {
1731 dev_err(&pdev->dev, "Could not ioremap gpio bank%i\n", id);
1732 return -ENOMEM;
1733 }
1734
1735 pm_runtime_enable(bank->dev);
1736 pm_runtime_get_sync(bank->dev);
1737
1738 omap_gpio_mod_init(bank, id);
1739 omap_gpio_chip_init(bank);
Tony Lindgren9a748052010-12-07 16:26:56 -08001740 omap_gpio_show_rev(bank);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001741
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001742 if (!gpio_init_done)
1743 gpio_init_done = 1;
1744
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001745 return 0;
1746}
1747
Tony Lindgren140455f2010-02-12 12:26:48 -08001748#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001749static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
1750{
1751 int i;
1752
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001753 if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
Tony Lindgren92105bb2005-09-07 17:20:26 +01001754 return 0;
1755
1756 for (i = 0; i < gpio_bank_count; i++) {
1757 struct gpio_bank *bank = &gpio_bank[i];
1758 void __iomem *wake_status;
1759 void __iomem *wake_clear;
1760 void __iomem *wake_set;
David Brownella6472532008-03-03 04:33:30 -08001761 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001762
1763 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -08001764#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren92105bb2005-09-07 17:20:26 +01001765 case METHOD_GPIO_1610:
1766 wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
1767 wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1768 wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
1769 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001770#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001771#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001772 case METHOD_GPIO_24XX:
Tero Kristo723fdb72008-11-26 14:35:16 -08001773 wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001774 wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1775 wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
1776 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001777#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301778#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001779 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301780 wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
1781 wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
1782 wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
1783 break;
1784#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001785 default:
1786 continue;
1787 }
1788
David Brownella6472532008-03-03 04:33:30 -08001789 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001790 bank->saved_wakeup = __raw_readl(wake_status);
1791 __raw_writel(0xffffffff, wake_clear);
1792 __raw_writel(bank->suspend_wakeup, wake_set);
David Brownella6472532008-03-03 04:33:30 -08001793 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001794 }
1795
1796 return 0;
1797}
1798
1799static int omap_gpio_resume(struct sys_device *dev)
1800{
1801 int i;
1802
Tero Kristo723fdb72008-11-26 14:35:16 -08001803 if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
Tony Lindgren92105bb2005-09-07 17:20:26 +01001804 return 0;
1805
1806 for (i = 0; i < gpio_bank_count; i++) {
1807 struct gpio_bank *bank = &gpio_bank[i];
1808 void __iomem *wake_clear;
1809 void __iomem *wake_set;
David Brownella6472532008-03-03 04:33:30 -08001810 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001811
1812 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -08001813#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren92105bb2005-09-07 17:20:26 +01001814 case METHOD_GPIO_1610:
1815 wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1816 wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
1817 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001818#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001819#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001820 case METHOD_GPIO_24XX:
Tony Lindgren0d9356c2006-09-25 12:41:45 +03001821 wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1822 wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001823 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001824#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301825#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001826 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301827 wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
1828 wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
1829 break;
1830#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001831 default:
1832 continue;
1833 }
1834
David Brownella6472532008-03-03 04:33:30 -08001835 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001836 __raw_writel(0xffffffff, wake_clear);
1837 __raw_writel(bank->saved_wakeup, wake_set);
David Brownella6472532008-03-03 04:33:30 -08001838 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001839 }
1840
1841 return 0;
1842}
1843
1844static struct sysdev_class omap_gpio_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01001845 .name = "gpio",
Tony Lindgren92105bb2005-09-07 17:20:26 +01001846 .suspend = omap_gpio_suspend,
1847 .resume = omap_gpio_resume,
1848};
1849
1850static struct sys_device omap_gpio_device = {
1851 .id = 0,
1852 .cls = &omap_gpio_sysclass,
1853};
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001854
1855#endif
1856
Tony Lindgren140455f2010-02-12 12:26:48 -08001857#ifdef CONFIG_ARCH_OMAP2PLUS
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001858
1859static int workaround_enabled;
1860
Paul Walmsley72e06d02010-12-21 21:05:16 -07001861void omap2_gpio_prepare_for_idle(int off_mode)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001862{
1863 int i, c = 0;
Tero Kristoa118b5f2008-12-22 14:27:12 +02001864 int min = 0;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001865
Tero Kristoa118b5f2008-12-22 14:27:12 +02001866 if (cpu_is_omap34xx())
1867 min = 1;
Kevin Hilman43ffcd92009-01-27 11:09:24 -08001868
Tero Kristoa118b5f2008-12-22 14:27:12 +02001869 for (i = min; i < gpio_bank_count; i++) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001870 struct gpio_bank *bank = &gpio_bank[i];
Sanjeev Premica828762010-09-23 18:27:18 -07001871 u32 l1 = 0, l2 = 0;
Kevin Hilman0aed04352010-09-22 16:06:27 -07001872 int j;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001873
Kevin Hilman0aed04352010-09-22 16:06:27 -07001874 for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
Kevin Hilman8865b9b2009-01-27 11:15:34 -08001875 clk_disable(bank->dbck);
1876
Paul Walmsley72e06d02010-12-21 21:05:16 -07001877 if (!off_mode)
Kevin Hilman43ffcd92009-01-27 11:09:24 -08001878 continue;
1879
1880 /* If going to OFF, remove triggering for all
1881 * non-wakeup GPIOs. Otherwise spurious IRQs will be
1882 * generated. See OMAP2420 Errata item 1.101. */
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001883 if (!(bank->enabled_non_wakeup_gpios))
1884 continue;
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001885
1886 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
1887 bank->saved_datain = __raw_readl(bank->base +
1888 OMAP24XX_GPIO_DATAIN);
1889 l1 = __raw_readl(bank->base +
1890 OMAP24XX_GPIO_FALLINGDETECT);
1891 l2 = __raw_readl(bank->base +
1892 OMAP24XX_GPIO_RISINGDETECT);
1893 }
1894
1895 if (cpu_is_omap44xx()) {
1896 bank->saved_datain = __raw_readl(bank->base +
1897 OMAP4_GPIO_DATAIN);
1898 l1 = __raw_readl(bank->base +
1899 OMAP4_GPIO_FALLINGDETECT);
1900 l2 = __raw_readl(bank->base +
1901 OMAP4_GPIO_RISINGDETECT);
1902 }
1903
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001904 bank->saved_fallingdetect = l1;
1905 bank->saved_risingdetect = l2;
1906 l1 &= ~bank->enabled_non_wakeup_gpios;
1907 l2 &= ~bank->enabled_non_wakeup_gpios;
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001908
1909 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
1910 __raw_writel(l1, bank->base +
1911 OMAP24XX_GPIO_FALLINGDETECT);
1912 __raw_writel(l2, bank->base +
1913 OMAP24XX_GPIO_RISINGDETECT);
1914 }
1915
1916 if (cpu_is_omap44xx()) {
1917 __raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
1918 __raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
1919 }
1920
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001921 c++;
1922 }
1923 if (!c) {
1924 workaround_enabled = 0;
1925 return;
1926 }
1927 workaround_enabled = 1;
1928}
1929
Kevin Hilman43ffcd92009-01-27 11:09:24 -08001930void omap2_gpio_resume_after_idle(void)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001931{
1932 int i;
Tero Kristoa118b5f2008-12-22 14:27:12 +02001933 int min = 0;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001934
Tero Kristoa118b5f2008-12-22 14:27:12 +02001935 if (cpu_is_omap34xx())
1936 min = 1;
1937 for (i = min; i < gpio_bank_count; i++) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001938 struct gpio_bank *bank = &gpio_bank[i];
Sanjeev Premica828762010-09-23 18:27:18 -07001939 u32 l = 0, gen, gen0, gen1;
Kevin Hilman0aed04352010-09-22 16:06:27 -07001940 int j;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001941
Kevin Hilman0aed04352010-09-22 16:06:27 -07001942 for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
Kevin Hilman8865b9b2009-01-27 11:15:34 -08001943 clk_enable(bank->dbck);
1944
Kevin Hilman43ffcd92009-01-27 11:09:24 -08001945 if (!workaround_enabled)
1946 continue;
1947
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001948 if (!(bank->enabled_non_wakeup_gpios))
1949 continue;
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001950
1951 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
1952 __raw_writel(bank->saved_fallingdetect,
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001953 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001954 __raw_writel(bank->saved_risingdetect,
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001955 bank->base + OMAP24XX_GPIO_RISINGDETECT);
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001956 l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
1957 }
1958
1959 if (cpu_is_omap44xx()) {
1960 __raw_writel(bank->saved_fallingdetect,
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301961 bank->base + OMAP4_GPIO_FALLINGDETECT);
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001962 __raw_writel(bank->saved_risingdetect,
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301963 bank->base + OMAP4_GPIO_RISINGDETECT);
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001964 l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
1965 }
1966
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001967 /* Check if any of the non-wakeup interrupt GPIOs have changed
1968 * state. If so, generate an IRQ by software. This is
1969 * horribly racy, but it's the best we can do to work around
1970 * this silicon bug. */
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001971 l ^= bank->saved_datain;
Tero Kristoa118b5f2008-12-22 14:27:12 +02001972 l &= bank->enabled_non_wakeup_gpios;
Eero Nurkkala82dbb9d2009-08-28 10:51:36 -07001973
1974 /*
1975 * No need to generate IRQs for the rising edge for gpio IRQs
1976 * configured with falling edge only; and vice versa.
1977 */
1978 gen0 = l & bank->saved_fallingdetect;
1979 gen0 &= bank->saved_datain;
1980
1981 gen1 = l & bank->saved_risingdetect;
1982 gen1 &= ~(bank->saved_datain);
1983
1984 /* FIXME: Consider GPIO IRQs with level detections properly! */
1985 gen = l & (~(bank->saved_fallingdetect) &
1986 ~(bank->saved_risingdetect));
1987 /* Consider all GPIO IRQs needed to be updated */
1988 gen |= gen0 | gen1;
1989
1990 if (gen) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001991 u32 old0, old1;
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001992
Sergio Aguirref00d6492010-03-03 16:21:08 +00001993 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001994 old0 = __raw_readl(bank->base +
1995 OMAP24XX_GPIO_LEVELDETECT0);
1996 old1 = __raw_readl(bank->base +
1997 OMAP24XX_GPIO_LEVELDETECT1);
Sergio Aguirref00d6492010-03-03 16:21:08 +00001998 __raw_writel(old0 | gen, bank->base +
Eero Nurkkala82dbb9d2009-08-28 10:51:36 -07001999 OMAP24XX_GPIO_LEVELDETECT0);
Sergio Aguirref00d6492010-03-03 16:21:08 +00002000 __raw_writel(old1 | gen, bank->base +
Eero Nurkkala82dbb9d2009-08-28 10:51:36 -07002001 OMAP24XX_GPIO_LEVELDETECT1);
Sergio Aguirref00d6492010-03-03 16:21:08 +00002002 __raw_writel(old0, bank->base +
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002003 OMAP24XX_GPIO_LEVELDETECT0);
Sergio Aguirref00d6492010-03-03 16:21:08 +00002004 __raw_writel(old1, bank->base +
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002005 OMAP24XX_GPIO_LEVELDETECT1);
2006 }
2007
2008 if (cpu_is_omap44xx()) {
2009 old0 = __raw_readl(bank->base +
2010 OMAP4_GPIO_LEVELDETECT0);
2011 old1 = __raw_readl(bank->base +
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05302012 OMAP4_GPIO_LEVELDETECT1);
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002013 __raw_writel(old0 | l, bank->base +
2014 OMAP4_GPIO_LEVELDETECT0);
2015 __raw_writel(old1 | l, bank->base +
2016 OMAP4_GPIO_LEVELDETECT1);
2017 __raw_writel(old0, bank->base +
2018 OMAP4_GPIO_LEVELDETECT0);
2019 __raw_writel(old1, bank->base +
2020 OMAP4_GPIO_LEVELDETECT1);
2021 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002022 }
2023 }
2024
2025}
2026
Tony Lindgren92105bb2005-09-07 17:20:26 +01002027#endif
2028
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08002029#ifdef CONFIG_ARCH_OMAP3
Rajendra Nayak40c670f2008-09-26 17:47:48 +05302030/* save the registers of bank 2-6 */
2031void omap_gpio_save_context(void)
2032{
2033 int i;
2034
2035 /* saving banks from 2-6 only since GPIO1 is in WKUP */
2036 for (i = 1; i < gpio_bank_count; i++) {
2037 struct gpio_bank *bank = &gpio_bank[i];
Rajendra Nayak40c670f2008-09-26 17:47:48 +05302038 gpio_context[i].irqenable1 =
2039 __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
2040 gpio_context[i].irqenable2 =
2041 __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
2042 gpio_context[i].wake_en =
2043 __raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
2044 gpio_context[i].ctrl =
2045 __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
2046 gpio_context[i].oe =
2047 __raw_readl(bank->base + OMAP24XX_GPIO_OE);
2048 gpio_context[i].leveldetect0 =
2049 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
2050 gpio_context[i].leveldetect1 =
2051 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
2052 gpio_context[i].risingdetect =
2053 __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
2054 gpio_context[i].fallingdetect =
2055 __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
2056 gpio_context[i].dataout =
2057 __raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
Rajendra Nayak40c670f2008-09-26 17:47:48 +05302058 }
2059}
2060
2061/* restore the required registers of bank 2-6 */
2062void omap_gpio_restore_context(void)
2063{
2064 int i;
2065
2066 for (i = 1; i < gpio_bank_count; i++) {
2067 struct gpio_bank *bank = &gpio_bank[i];
Rajendra Nayak40c670f2008-09-26 17:47:48 +05302068 __raw_writel(gpio_context[i].irqenable1,
2069 bank->base + OMAP24XX_GPIO_IRQENABLE1);
2070 __raw_writel(gpio_context[i].irqenable2,
2071 bank->base + OMAP24XX_GPIO_IRQENABLE2);
2072 __raw_writel(gpio_context[i].wake_en,
2073 bank->base + OMAP24XX_GPIO_WAKE_EN);
2074 __raw_writel(gpio_context[i].ctrl,
2075 bank->base + OMAP24XX_GPIO_CTRL);
2076 __raw_writel(gpio_context[i].oe,
2077 bank->base + OMAP24XX_GPIO_OE);
2078 __raw_writel(gpio_context[i].leveldetect0,
2079 bank->base + OMAP24XX_GPIO_LEVELDETECT0);
2080 __raw_writel(gpio_context[i].leveldetect1,
2081 bank->base + OMAP24XX_GPIO_LEVELDETECT1);
2082 __raw_writel(gpio_context[i].risingdetect,
2083 bank->base + OMAP24XX_GPIO_RISINGDETECT);
2084 __raw_writel(gpio_context[i].fallingdetect,
2085 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
2086 __raw_writel(gpio_context[i].dataout,
2087 bank->base + OMAP24XX_GPIO_DATAOUT);
Rajendra Nayak40c670f2008-09-26 17:47:48 +05302088 }
2089}
2090#endif
2091
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08002092static struct platform_driver omap_gpio_driver = {
2093 .probe = omap_gpio_probe,
2094 .driver = {
2095 .name = "omap_gpio",
2096 },
2097};
2098
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002099/*
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08002100 * gpio driver register needs to be done before
2101 * machine_init functions access gpio APIs.
2102 * Hence omap_gpio_drv_reg() is a postcore_initcall.
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002103 */
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08002104static int __init omap_gpio_drv_reg(void)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002105{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08002106 return platform_driver_register(&omap_gpio_driver);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002107}
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08002108postcore_initcall(omap_gpio_drv_reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002109
Tony Lindgren92105bb2005-09-07 17:20:26 +01002110static int __init omap_gpio_sysinit(void)
2111{
2112 int ret = 0;
2113
David Brownell11a78b72006-12-06 17:14:11 -08002114 mpuio_init();
2115
Tony Lindgren140455f2010-02-12 12:26:48 -08002116#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08002117 if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01002118 if (ret == 0) {
2119 ret = sysdev_class_register(&omap_gpio_sysclass);
2120 if (ret == 0)
2121 ret = sysdev_register(&omap_gpio_device);
2122 }
2123 }
2124#endif
2125
2126 return ret;
2127}
2128
Tony Lindgren92105bb2005-09-07 17:20:26 +01002129arch_initcall(omap_gpio_sysinit);