blob: d3222a73c28e11a349db265cd128d73dfa1be0aa [file] [log] [blame]
Ben Skeggsb7bc6132010-10-19 13:05:51 +10001/*
2 * Copyright 2010 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
25#include "drmP.h"
26
27#include "nouveau_drv.h"
28#include "nouveau_dma.h"
29#include "nouveau_ramht.h"
Ben Skeggsef8389a2011-02-01 10:07:32 +100030#include "nv50_display.h"
Ben Skeggsb7bc6132010-10-19 13:05:51 +100031
32static void
Ben Skeggs1e962682010-10-19 14:18:06 +100033nv50_evo_channel_del(struct nouveau_channel **pevo)
Ben Skeggsb7bc6132010-10-19 13:05:51 +100034{
Ben Skeggs1e962682010-10-19 14:18:06 +100035 struct nouveau_channel *evo = *pevo;
Ben Skeggsef8389a2011-02-01 10:07:32 +100036 struct nv50_display *disp;
Ben Skeggsb7bc6132010-10-19 13:05:51 +100037
Ben Skeggs1e962682010-10-19 14:18:06 +100038 if (!evo)
Ben Skeggsb7bc6132010-10-19 13:05:51 +100039 return;
Ben Skeggs1e962682010-10-19 14:18:06 +100040 *pevo = NULL;
Ben Skeggsb7bc6132010-10-19 13:05:51 +100041
Ben Skeggsef8389a2011-02-01 10:07:32 +100042 disp = nv50_display(evo->dev);
43 disp->evo_alloc &= ~(1 << evo->id);
Ben Skeggsb7bc6132010-10-19 13:05:51 +100044
Ben Skeggs1e962682010-10-19 14:18:06 +100045 nouveau_gpuobj_channel_takedown(evo);
46 nouveau_bo_unmap(evo->pushbuf_bo);
47 nouveau_bo_ref(NULL, &evo->pushbuf_bo);
Ben Skeggsb7bc6132010-10-19 13:05:51 +100048
Ben Skeggs1e962682010-10-19 14:18:06 +100049 if (evo->user)
50 iounmap(evo->user);
51
52 kfree(evo);
Ben Skeggsb7bc6132010-10-19 13:05:51 +100053}
54
55int
56nv50_evo_dmaobj_new(struct nouveau_channel *evo, u32 class, u32 name,
Ben Skeggs6d869512010-12-08 11:19:30 +100057 u32 tile_flags, u32 magic_flags, u32 offset, u32 limit,
58 u32 flags5)
Ben Skeggsb7bc6132010-10-19 13:05:51 +100059{
60 struct drm_nouveau_private *dev_priv = evo->dev->dev_private;
Ben Skeggsef8389a2011-02-01 10:07:32 +100061 struct nv50_display *disp = nv50_display(evo->dev);
Ben Skeggsb7bc6132010-10-19 13:05:51 +100062 struct nouveau_gpuobj *obj = NULL;
63 int ret;
64
Ben Skeggsef8389a2011-02-01 10:07:32 +100065 ret = nouveau_gpuobj_new(evo->dev, disp->evo, 6*4, 32, 0, &obj);
Ben Skeggsb7bc6132010-10-19 13:05:51 +100066 if (ret)
67 return ret;
68 obj->engine = NVOBJ_ENGINE_DISPLAY;
69
70 nv_wo32(obj, 0, (tile_flags << 22) | (magic_flags << 16) | class);
71 nv_wo32(obj, 4, limit);
72 nv_wo32(obj, 8, offset);
73 nv_wo32(obj, 12, 0x00000000);
74 nv_wo32(obj, 16, 0x00000000);
Ben Skeggs6d869512010-12-08 11:19:30 +100075 nv_wo32(obj, 20, flags5);
Ben Skeggsef8389a2011-02-01 10:07:32 +100076 dev_priv->engine.instmem.flush(evo->dev);
Ben Skeggsb7bc6132010-10-19 13:05:51 +100077
78 ret = nouveau_ramht_insert(evo, name, obj);
79 nouveau_gpuobj_ref(NULL, &obj);
80 if (ret) {
81 return ret;
82 }
83
84 return 0;
85}
86
87static int
Ben Skeggs1e962682010-10-19 14:18:06 +100088nv50_evo_channel_new(struct drm_device *dev, struct nouveau_channel **pevo)
Ben Skeggsb7bc6132010-10-19 13:05:51 +100089{
Ben Skeggsef8389a2011-02-01 10:07:32 +100090 struct nv50_display *disp = nv50_display(dev);
Ben Skeggs1e962682010-10-19 14:18:06 +100091 struct nouveau_channel *evo;
Ben Skeggsb7bc6132010-10-19 13:05:51 +100092 int ret;
93
Ben Skeggs1e962682010-10-19 14:18:06 +100094 evo = kzalloc(sizeof(struct nouveau_channel), GFP_KERNEL);
95 if (!evo)
Ben Skeggsb7bc6132010-10-19 13:05:51 +100096 return -ENOMEM;
Ben Skeggs1e962682010-10-19 14:18:06 +100097 *pevo = evo;
Ben Skeggsb7bc6132010-10-19 13:05:51 +100098
Ben Skeggs1e962682010-10-19 14:18:06 +100099 for (evo->id = 0; evo->id < 5; evo->id++) {
Ben Skeggsef8389a2011-02-01 10:07:32 +1000100 if (disp->evo_alloc & (1 << evo->id))
Ben Skeggs1e962682010-10-19 14:18:06 +1000101 continue;
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000102
Ben Skeggsef8389a2011-02-01 10:07:32 +1000103 disp->evo_alloc |= (1 << evo->id);
Ben Skeggs1e962682010-10-19 14:18:06 +1000104 break;
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000105 }
106
Ben Skeggs1e962682010-10-19 14:18:06 +1000107 if (evo->id == 5) {
108 kfree(evo);
109 return -ENODEV;
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000110 }
111
Ben Skeggs1e962682010-10-19 14:18:06 +1000112 evo->dev = dev;
113 evo->user_get = 4;
114 evo->user_put = 0;
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000115
116 ret = nouveau_bo_new(dev, NULL, 4096, 0, TTM_PL_FLAG_VRAM, 0, 0,
Ben Skeggs1e962682010-10-19 14:18:06 +1000117 false, true, &evo->pushbuf_bo);
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000118 if (ret == 0)
Ben Skeggs1e962682010-10-19 14:18:06 +1000119 ret = nouveau_bo_pin(evo->pushbuf_bo, TTM_PL_FLAG_VRAM);
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000120 if (ret) {
121 NV_ERROR(dev, "Error creating EVO DMA push buffer: %d\n", ret);
Ben Skeggs1e962682010-10-19 14:18:06 +1000122 nv50_evo_channel_del(pevo);
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000123 return ret;
124 }
125
Ben Skeggs1e962682010-10-19 14:18:06 +1000126 ret = nouveau_bo_map(evo->pushbuf_bo);
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000127 if (ret) {
128 NV_ERROR(dev, "Error mapping EVO DMA push buffer: %d\n", ret);
Ben Skeggs1e962682010-10-19 14:18:06 +1000129 nv50_evo_channel_del(pevo);
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000130 return ret;
131 }
132
Ben Skeggs1e962682010-10-19 14:18:06 +1000133 evo->user = ioremap(pci_resource_start(dev->pdev, 0) +
134 NV50_PDISPLAY_USER(evo->id), PAGE_SIZE);
135 if (!evo->user) {
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000136 NV_ERROR(dev, "Error mapping EVO control regs.\n");
Ben Skeggs1e962682010-10-19 14:18:06 +1000137 nv50_evo_channel_del(pevo);
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000138 return -ENOMEM;
139 }
140
Ben Skeggs1e962682010-10-19 14:18:06 +1000141 /* bind primary evo channel's ramht to the channel */
Ben Skeggsef8389a2011-02-01 10:07:32 +1000142 if (disp->evo && evo != disp->evo)
143 nouveau_ramht_ref(disp->evo->ramht, &evo->ramht, NULL);
Ben Skeggs1e962682010-10-19 14:18:06 +1000144
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000145 return 0;
146}
147
148static int
149nv50_evo_channel_init(struct nouveau_channel *evo)
150{
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000151 struct drm_device *dev = evo->dev;
Ben Skeggs1e962682010-10-19 14:18:06 +1000152 int id = evo->id, ret, i;
Ben Skeggs43ce0282010-10-19 18:01:41 +1000153 u64 pushbuf = evo->pushbuf_bo->bo.mem.start << PAGE_SHIFT;
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000154 u32 tmp;
155
Ben Skeggs43ce0282010-10-19 18:01:41 +1000156 tmp = nv_rd32(dev, NV50_PDISPLAY_EVO_CTRL(id));
157 if ((tmp & 0x009f0000) == 0x00020000)
158 nv_wr32(dev, NV50_PDISPLAY_EVO_CTRL(id), tmp | 0x00800000);
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000159
Ben Skeggs43ce0282010-10-19 18:01:41 +1000160 tmp = nv_rd32(dev, NV50_PDISPLAY_EVO_CTRL(id));
161 if ((tmp & 0x003f0000) == 0x00030000)
162 nv_wr32(dev, NV50_PDISPLAY_EVO_CTRL(id), tmp | 0x00600000);
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000163
164 /* initialise fifo */
Ben Skeggs43ce0282010-10-19 18:01:41 +1000165 nv_wr32(dev, NV50_PDISPLAY_EVO_DMA_CB(id), pushbuf >> 8 |
166 NV50_PDISPLAY_EVO_DMA_CB_LOCATION_VRAM |
167 NV50_PDISPLAY_EVO_DMA_CB_VALID);
Ben Skeggs1e962682010-10-19 14:18:06 +1000168 nv_wr32(dev, NV50_PDISPLAY_EVO_UNK2(id), 0x00010000);
169 nv_wr32(dev, NV50_PDISPLAY_EVO_HASH_TAG(id), id);
Ben Skeggs43ce0282010-10-19 18:01:41 +1000170 nv_mask(dev, NV50_PDISPLAY_EVO_CTRL(id), NV50_PDISPLAY_EVO_CTRL_DMA,
171 NV50_PDISPLAY_EVO_CTRL_DMA_ENABLED);
172
173 nv_wr32(dev, NV50_PDISPLAY_USER_PUT(id), 0x00000000);
174 nv_wr32(dev, NV50_PDISPLAY_EVO_CTRL(id), 0x01000003 |
175 NV50_PDISPLAY_EVO_CTRL_DMA_ENABLED);
Ben Skeggs1e962682010-10-19 14:18:06 +1000176 if (!nv_wait(dev, NV50_PDISPLAY_EVO_CTRL(id), 0x80000000, 0x00000000)) {
Ben Skeggs43ce0282010-10-19 18:01:41 +1000177 NV_ERROR(dev, "EvoCh %d init timeout: 0x%08x\n", id,
Ben Skeggs1e962682010-10-19 14:18:06 +1000178 nv_rd32(dev, NV50_PDISPLAY_EVO_CTRL(id)));
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000179 return -EBUSY;
180 }
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000181
182 /* enable error reporting on the channel */
Ben Skeggs1e962682010-10-19 14:18:06 +1000183 nv_mask(dev, 0x610028, 0x00000000, 0x00010001 << id);
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000184
185 evo->dma.max = (4096/4) - 2;
186 evo->dma.put = 0;
187 evo->dma.cur = evo->dma.put;
188 evo->dma.free = evo->dma.max - evo->dma.cur;
189
190 ret = RING_SPACE(evo, NOUVEAU_DMA_SKIPS);
191 if (ret)
192 return ret;
193
194 for (i = 0; i < NOUVEAU_DMA_SKIPS; i++)
195 OUT_RING(evo, 0);
196
197 return 0;
198}
199
200static void
201nv50_evo_channel_fini(struct nouveau_channel *evo)
202{
203 struct drm_device *dev = evo->dev;
Ben Skeggs43ce0282010-10-19 18:01:41 +1000204 int id = evo->id;
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000205
Ben Skeggs43ce0282010-10-19 18:01:41 +1000206 nv_mask(dev, 0x610028, 0x00010001 << id, 0x00000000);
207 nv_mask(dev, NV50_PDISPLAY_EVO_CTRL(id), 0x00001010, 0x00001000);
208 nv_wr32(dev, NV50_PDISPLAY_INTR_0, (1 << id));
209 nv_mask(dev, NV50_PDISPLAY_EVO_CTRL(id), 0x00000003, 0x00000000);
210 if (!nv_wait(dev, NV50_PDISPLAY_EVO_CTRL(id), 0x001e0000, 0x00000000)) {
211 NV_ERROR(dev, "EvoCh %d takedown timeout: 0x%08x\n", id,
212 nv_rd32(dev, NV50_PDISPLAY_EVO_CTRL(id)));
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000213 }
214}
215
Ben Skeggs1e962682010-10-19 14:18:06 +1000216static int
217nv50_evo_create(struct drm_device *dev)
218{
219 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggsef8389a2011-02-01 10:07:32 +1000220 struct nv50_display *disp = nv50_display(dev);
Ben Skeggs1e962682010-10-19 14:18:06 +1000221 struct nouveau_gpuobj *ramht = NULL;
222 struct nouveau_channel *evo;
223 int ret;
224
225 /* create primary evo channel, the one we use for modesetting
226 * purporses
227 */
Ben Skeggsef8389a2011-02-01 10:07:32 +1000228 ret = nv50_evo_channel_new(dev, &disp->evo);
Ben Skeggs1e962682010-10-19 14:18:06 +1000229 if (ret)
230 return ret;
Ben Skeggsef8389a2011-02-01 10:07:32 +1000231 evo = disp->evo;
Ben Skeggs1e962682010-10-19 14:18:06 +1000232
233 /* setup object management on it, any other evo channel will
234 * use this also as there's no per-channel support on the
235 * hardware
236 */
Ben Skeggs8888cb12010-10-20 15:35:28 +1000237 ret = nouveau_gpuobj_new(dev, NULL, 32768, 65536,
Ben Skeggs1e962682010-10-19 14:18:06 +1000238 NVOBJ_FLAG_ZERO_ALLOC, &evo->ramin);
239 if (ret) {
240 NV_ERROR(dev, "Error allocating EVO channel memory: %d\n", ret);
Ben Skeggsef8389a2011-02-01 10:07:32 +1000241 nv50_evo_channel_del(&disp->evo);
Ben Skeggs1e962682010-10-19 14:18:06 +1000242 return ret;
243 }
244
245 ret = drm_mm_init(&evo->ramin_heap, 0, 32768);
246 if (ret) {
247 NV_ERROR(dev, "Error initialising EVO PRAMIN heap: %d\n", ret);
Ben Skeggsef8389a2011-02-01 10:07:32 +1000248 nv50_evo_channel_del(&disp->evo);
Ben Skeggs1e962682010-10-19 14:18:06 +1000249 return ret;
250 }
251
252 ret = nouveau_gpuobj_new(dev, evo, 4096, 16, 0, &ramht);
253 if (ret) {
254 NV_ERROR(dev, "Unable to allocate EVO RAMHT: %d\n", ret);
Ben Skeggsef8389a2011-02-01 10:07:32 +1000255 nv50_evo_channel_del(&disp->evo);
Ben Skeggs1e962682010-10-19 14:18:06 +1000256 return ret;
257 }
258
259 ret = nouveau_ramht_new(dev, ramht, &evo->ramht);
260 nouveau_gpuobj_ref(NULL, &ramht);
261 if (ret) {
Ben Skeggsef8389a2011-02-01 10:07:32 +1000262 nv50_evo_channel_del(&disp->evo);
Ben Skeggs1e962682010-10-19 14:18:06 +1000263 return ret;
264 }
265
266 /* create some default objects for the scanout memtypes we support */
Ben Skeggs6d869512010-12-08 11:19:30 +1000267 if (dev_priv->card_type >= NV_C0) {
268 ret = nv50_evo_dmaobj_new(evo, 0x3d, NvEvoFB32, 0xfe, 0x19,
269 0, 0xffffffff, 0x00000000);
270 if (ret) {
Ben Skeggsef8389a2011-02-01 10:07:32 +1000271 nv50_evo_channel_del(&disp->evo);
Ben Skeggs6d869512010-12-08 11:19:30 +1000272 return ret;
273 }
274
275 ret = nv50_evo_dmaobj_new(evo, 0x3d, NvEvoVRAM, 0, 0x19,
276 0, dev_priv->vram_size, 0x00020000);
277 if (ret) {
Ben Skeggsef8389a2011-02-01 10:07:32 +1000278 nv50_evo_channel_del(&disp->evo);
Ben Skeggs6d869512010-12-08 11:19:30 +1000279 return ret;
280 }
281
282 ret = nv50_evo_dmaobj_new(evo, 0x3d, NvEvoVRAM_LP, 0, 0x19,
283 0, dev_priv->vram_size, 0x00000000);
284 if (ret) {
Ben Skeggsef8389a2011-02-01 10:07:32 +1000285 nv50_evo_channel_del(&disp->evo);
Ben Skeggs6d869512010-12-08 11:19:30 +1000286 return ret;
287 }
Ben Skeggsc4534fd2011-01-31 16:23:27 +1000288 } else {
Ben Skeggs1e962682010-10-19 14:18:06 +1000289 ret = nv50_evo_dmaobj_new(evo, 0x3d, NvEvoFB16, 0x70, 0x19,
Ben Skeggs6d869512010-12-08 11:19:30 +1000290 0, 0xffffffff, 0x00010000);
Ben Skeggs1e962682010-10-19 14:18:06 +1000291 if (ret) {
Ben Skeggsef8389a2011-02-01 10:07:32 +1000292 nv50_evo_channel_del(&disp->evo);
Ben Skeggs1e962682010-10-19 14:18:06 +1000293 return ret;
294 }
295
296
297 ret = nv50_evo_dmaobj_new(evo, 0x3d, NvEvoFB32, 0x7a, 0x19,
Ben Skeggs6d869512010-12-08 11:19:30 +1000298 0, 0xffffffff, 0x00010000);
Ben Skeggs1e962682010-10-19 14:18:06 +1000299 if (ret) {
Ben Skeggsef8389a2011-02-01 10:07:32 +1000300 nv50_evo_channel_del(&disp->evo);
Ben Skeggs1e962682010-10-19 14:18:06 +1000301 return ret;
302 }
Ben Skeggs1e962682010-10-19 14:18:06 +1000303
Ben Skeggs6d869512010-12-08 11:19:30 +1000304 ret = nv50_evo_dmaobj_new(evo, 0x3d, NvEvoVRAM, 0, 0x19,
305 0, dev_priv->vram_size, 0x00010000);
306 if (ret) {
Ben Skeggsef8389a2011-02-01 10:07:32 +1000307 nv50_evo_channel_del(&disp->evo);
Ben Skeggs6d869512010-12-08 11:19:30 +1000308 return ret;
309 }
310
311 ret = nv50_evo_dmaobj_new(evo, 0x3d, NvEvoVRAM_LP, 0, 0x19,
312 0, dev_priv->vram_size, 0x00010000);
313 if (ret) {
Ben Skeggsef8389a2011-02-01 10:07:32 +1000314 nv50_evo_channel_del(&disp->evo);
Ben Skeggs6d869512010-12-08 11:19:30 +1000315 return ret;
316 }
Ben Skeggs1e962682010-10-19 14:18:06 +1000317 }
318
319 return 0;
320}
321
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000322int
323nv50_evo_init(struct drm_device *dev)
324{
Ben Skeggsef8389a2011-02-01 10:07:32 +1000325 struct nv50_display *disp = nv50_display(dev);
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000326 int ret;
327
Ben Skeggsef8389a2011-02-01 10:07:32 +1000328 if (!disp->evo) {
Ben Skeggs1e962682010-10-19 14:18:06 +1000329 ret = nv50_evo_create(dev);
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000330 if (ret)
331 return ret;
332 }
333
Ben Skeggsef8389a2011-02-01 10:07:32 +1000334 return nv50_evo_channel_init(disp->evo);
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000335}
336
337void
338nv50_evo_fini(struct drm_device *dev)
339{
Ben Skeggsef8389a2011-02-01 10:07:32 +1000340 struct nv50_display *disp = nv50_display(dev);
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000341
Ben Skeggsef8389a2011-02-01 10:07:32 +1000342 if (disp->evo) {
343 nv50_evo_channel_fini(disp->evo);
344 nv50_evo_channel_del(&disp->evo);
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000345 }
346}