blob: aae2ddb5d82793a920faac1d91c04dfe4a91f8e4 [file] [log] [blame]
Brice Goglin0da34b62006-05-23 06:10:15 -04001/*************************************************************************
2 * myri10ge.c: Myricom Myri-10G Ethernet driver.
3 *
Brice Gogline3fd5532009-01-17 08:27:19 +00004 * Copyright (C) 2005 - 2009 Myricom, Inc.
Brice Goglin0da34b62006-05-23 06:10:15 -04005 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * 3. Neither the name of Myricom, Inc. nor the names of its contributors
16 * may be used to endorse or promote products derived from this software
17 * without specific prior written permission.
18 *
Brice Goglin4a2e6122007-02-27 17:18:40 +010019 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
20 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
Brice Goglin0da34b62006-05-23 06:10:15 -040021 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
Brice Goglin4a2e6122007-02-27 17:18:40 +010022 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
23 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 * POSSIBILITY OF SUCH DAMAGE.
Brice Goglin0da34b62006-05-23 06:10:15 -040030 *
31 *
32 * If the eeprom on your board is not recent enough, you will need to get a
33 * newer firmware image at:
34 * http://www.myri.com/scs/download-Myri10GE.html
35 *
36 * Contact Information:
37 * <help@myri.com>
38 * Myricom, Inc., 325N Santa Anita Avenue, Arcadia, CA 91006
39 *************************************************************************/
40
Joe Perches78ca90e2010-02-22 16:56:58 +000041#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
42
Brice Goglin0da34b62006-05-23 06:10:15 -040043#include <linux/tcp.h>
44#include <linux/netdevice.h>
45#include <linux/skbuff.h>
46#include <linux/string.h>
47#include <linux/module.h>
48#include <linux/pci.h>
Brice Goglinb10c0662006-06-08 10:25:00 -040049#include <linux/dma-mapping.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040050#include <linux/etherdevice.h>
51#include <linux/if_ether.h>
52#include <linux/if_vlan.h>
Andrew Gallatin1e6e9342007-09-17 11:37:42 -070053#include <linux/inet_lro.h>
Brice Goglin981813d2008-05-09 02:22:16 +020054#include <linux/dca.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040055#include <linux/ip.h>
56#include <linux/inet.h>
57#include <linux/in.h>
58#include <linux/ethtool.h>
59#include <linux/firmware.h>
60#include <linux/delay.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040061#include <linux/timer.h>
62#include <linux/vmalloc.h>
63#include <linux/crc32.h>
64#include <linux/moduleparam.h>
65#include <linux/io.h>
vignesh babu199126a2007-07-09 11:50:22 -070066#include <linux/log2.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040067#include <net/checksum.h>
Andrew Gallatin1e6e9342007-09-17 11:37:42 -070068#include <net/ip.h>
69#include <net/tcp.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040070#include <asm/byteorder.h>
71#include <asm/io.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040072#include <asm/processor.h>
73#ifdef CONFIG_MTRR
74#include <asm/mtrr.h>
75#endif
76
77#include "myri10ge_mcp.h"
78#include "myri10ge_mcp_gen_header.h"
79
Brice Goglin4b860ab2009-12-08 20:24:35 -080080#define MYRI10GE_VERSION_STR "1.5.1-1.453"
Brice Goglin0da34b62006-05-23 06:10:15 -040081
82MODULE_DESCRIPTION("Myricom 10G driver (10GbE)");
83MODULE_AUTHOR("Maintainer: help@myri.com");
84MODULE_VERSION(MYRI10GE_VERSION_STR);
85MODULE_LICENSE("Dual BSD/GPL");
86
87#define MYRI10GE_MAX_ETHER_MTU 9014
88
89#define MYRI10GE_ETH_STOPPED 0
90#define MYRI10GE_ETH_STOPPING 1
91#define MYRI10GE_ETH_STARTING 2
92#define MYRI10GE_ETH_RUNNING 3
93#define MYRI10GE_ETH_OPEN_FAILED 4
94
95#define MYRI10GE_EEPROM_STRINGS_SIZE 256
96#define MYRI10GE_MAX_SEND_DESC_TSO ((65536 / 2048) * 2)
Andrew Gallatin1e6e9342007-09-17 11:37:42 -070097#define MYRI10GE_MAX_LRO_DESCRIPTORS 8
98#define MYRI10GE_LRO_MAX_PKTS 64
Brice Goglin0da34b62006-05-23 06:10:15 -040099
Al Viro40f6cff2006-11-20 13:48:32 -0500100#define MYRI10GE_NO_CONFIRM_DATA htonl(0xffffffff)
Brice Goglin0da34b62006-05-23 06:10:15 -0400101#define MYRI10GE_NO_RESPONSE_RESULT 0xffffffff
102
Brice Goglindd50f332006-12-11 11:25:09 +0100103#define MYRI10GE_ALLOC_ORDER 0
104#define MYRI10GE_ALLOC_SIZE ((1 << MYRI10GE_ALLOC_ORDER) * PAGE_SIZE)
105#define MYRI10GE_MAX_FRAGS_PER_FRAME (MYRI10GE_MAX_ETHER_MTU/MYRI10GE_ALLOC_SIZE + 1)
106
Brice Goglin236bb5e2008-09-28 15:34:21 +0000107#define MYRI10GE_MAX_SLICES 32
108
Brice Goglin0da34b62006-05-23 06:10:15 -0400109struct myri10ge_rx_buffer_state {
Brice Goglindd50f332006-12-11 11:25:09 +0100110 struct page *page;
111 int page_offset;
Brice Goglin0da34b62006-05-23 06:10:15 -0400112 DECLARE_PCI_UNMAP_ADDR(bus)
113 DECLARE_PCI_UNMAP_LEN(len)
114};
115
116struct myri10ge_tx_buffer_state {
117 struct sk_buff *skb;
118 int last;
119 DECLARE_PCI_UNMAP_ADDR(bus)
120 DECLARE_PCI_UNMAP_LEN(len)
121};
122
123struct myri10ge_cmd {
124 u32 data0;
125 u32 data1;
126 u32 data2;
127};
128
129struct myri10ge_rx_buf {
130 struct mcp_kreq_ether_recv __iomem *lanai; /* lanai ptr for recv ring */
Brice Goglin0da34b62006-05-23 06:10:15 -0400131 struct mcp_kreq_ether_recv *shadow; /* host shadow of recv ring */
132 struct myri10ge_rx_buffer_state *info;
Brice Goglindd50f332006-12-11 11:25:09 +0100133 struct page *page;
134 dma_addr_t bus;
135 int page_offset;
Brice Goglin0da34b62006-05-23 06:10:15 -0400136 int cnt;
Brice Goglindd50f332006-12-11 11:25:09 +0100137 int fill_cnt;
Brice Goglin0da34b62006-05-23 06:10:15 -0400138 int alloc_fail;
139 int mask; /* number of rx slots -1 */
Brice Goglindd50f332006-12-11 11:25:09 +0100140 int watchdog_needed;
Brice Goglin0da34b62006-05-23 06:10:15 -0400141};
142
143struct myri10ge_tx_buf {
144 struct mcp_kreq_ether_send __iomem *lanai; /* lanai ptr for sendq */
Brice Goglin236bb5e2008-09-28 15:34:21 +0000145 __be32 __iomem *send_go; /* "go" doorbell ptr */
146 __be32 __iomem *send_stop; /* "stop" doorbell ptr */
Brice Goglin0da34b62006-05-23 06:10:15 -0400147 struct mcp_kreq_ether_send *req_list; /* host shadow of sendq */
148 char *req_bytes;
149 struct myri10ge_tx_buffer_state *info;
150 int mask; /* number of transmit slots -1 */
Brice Goglin0da34b62006-05-23 06:10:15 -0400151 int req ____cacheline_aligned; /* transmit slots submitted */
152 int pkt_start; /* packets started */
Brice Goglinb53bef82008-05-09 02:20:03 +0200153 int stop_queue;
154 int linearized;
Brice Goglin0da34b62006-05-23 06:10:15 -0400155 int done ____cacheline_aligned; /* transmit slots completed */
156 int pkt_done; /* packets completed */
Brice Goglinb53bef82008-05-09 02:20:03 +0200157 int wake_queue;
Brice Goglin236bb5e2008-09-28 15:34:21 +0000158 int queue_active;
Brice Goglin0da34b62006-05-23 06:10:15 -0400159};
160
161struct myri10ge_rx_done {
162 struct mcp_slot *entry;
163 dma_addr_t bus;
164 int cnt;
165 int idx;
Andrew Gallatin1e6e9342007-09-17 11:37:42 -0700166 struct net_lro_mgr lro_mgr;
167 struct net_lro_desc lro_desc[MYRI10GE_MAX_LRO_DESCRIPTORS];
Brice Goglin0da34b62006-05-23 06:10:15 -0400168};
169
Brice Goglinb53bef82008-05-09 02:20:03 +0200170struct myri10ge_slice_netstats {
171 unsigned long rx_packets;
172 unsigned long tx_packets;
173 unsigned long rx_bytes;
174 unsigned long tx_bytes;
175 unsigned long rx_dropped;
176 unsigned long tx_dropped;
177};
178
179struct myri10ge_slice_state {
Brice Goglin0da34b62006-05-23 06:10:15 -0400180 struct myri10ge_tx_buf tx; /* transmit ring */
181 struct myri10ge_rx_buf rx_small;
182 struct myri10ge_rx_buf rx_big;
183 struct myri10ge_rx_done rx_done;
Brice Goglinb53bef82008-05-09 02:20:03 +0200184 struct net_device *dev;
185 struct napi_struct napi;
186 struct myri10ge_priv *mgp;
187 struct myri10ge_slice_netstats stats;
188 __be32 __iomem *irq_claim;
189 struct mcp_irq_data *fw_stats;
190 dma_addr_t fw_stats_bus;
191 int watchdog_tx_done;
192 int watchdog_tx_req;
Brice Goglind0234212009-08-07 10:44:22 +0000193 int watchdog_rx_done;
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400194#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +0200195 int cached_dca_tag;
196 int cpu;
197 __be32 __iomem *dca_tag;
198#endif
Brice Goglin0dcffac2008-05-09 02:21:49 +0200199 char irq_desc[32];
Brice Goglinb53bef82008-05-09 02:20:03 +0200200};
201
202struct myri10ge_priv {
Brice Goglin0dcffac2008-05-09 02:21:49 +0200203 struct myri10ge_slice_state *ss;
Brice Goglinb53bef82008-05-09 02:20:03 +0200204 int tx_boundary; /* boundary transmits cannot cross */
Brice Goglin0dcffac2008-05-09 02:21:49 +0200205 int num_slices;
Brice Goglinb53bef82008-05-09 02:20:03 +0200206 int running; /* running? */
207 int csum_flag; /* rx_csums? */
Brice Goglin0da34b62006-05-23 06:10:15 -0400208 int small_bytes;
Brice Goglindd50f332006-12-11 11:25:09 +0100209 int big_bytes;
Brice Goglinfa0a90d2008-05-09 02:20:25 +0200210 int max_intr_slots;
Brice Goglin0da34b62006-05-23 06:10:15 -0400211 struct net_device *dev;
Brice Goglinb53bef82008-05-09 02:20:03 +0200212 spinlock_t stats_lock;
Brice Goglin0da34b62006-05-23 06:10:15 -0400213 u8 __iomem *sram;
214 int sram_size;
215 unsigned long board_span;
216 unsigned long iomem_base;
Al Viro40f6cff2006-11-20 13:48:32 -0500217 __be32 __iomem *irq_deassert;
Brice Goglin0da34b62006-05-23 06:10:15 -0400218 char *mac_addr_string;
219 struct mcp_cmd_response *cmd;
220 dma_addr_t cmd_bus;
Brice Goglin0da34b62006-05-23 06:10:15 -0400221 struct pci_dev *pdev;
222 int msi_enabled;
Brice Goglin0dcffac2008-05-09 02:21:49 +0200223 int msix_enabled;
224 struct msix_entry *msix_vectors;
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400225#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +0200226 int dca_enabled;
227#endif
Al Viro66341ff2007-12-22 18:56:43 +0000228 u32 link_state;
Brice Goglin0da34b62006-05-23 06:10:15 -0400229 unsigned int rdma_tags_available;
230 int intr_coal_delay;
Al Viro40f6cff2006-11-20 13:48:32 -0500231 __be32 __iomem *intr_coal_delay_ptr;
Brice Goglin0da34b62006-05-23 06:10:15 -0400232 int mtrr;
Brice Goglin276e26c2007-03-07 20:02:32 +0100233 int wc_enabled;
Brice Goglin0da34b62006-05-23 06:10:15 -0400234 int down_cnt;
235 wait_queue_head_t down_wq;
236 struct work_struct watchdog_work;
237 struct timer_list watchdog_timer;
Brice Goglin0da34b62006-05-23 06:10:15 -0400238 int watchdog_resets;
Brice Goglinb53bef82008-05-09 02:20:03 +0200239 int watchdog_pause;
Brice Goglin0da34b62006-05-23 06:10:15 -0400240 int pause;
241 char *fw_name;
242 char eeprom_strings[MYRI10GE_EEPROM_STRINGS_SIZE];
Brice Goglinc0bf8802008-05-09 02:18:24 +0200243 char *product_code_string;
Brice Goglin0da34b62006-05-23 06:10:15 -0400244 char fw_version[128];
Brice Goglin9dc6f0e2007-02-21 18:05:17 +0100245 int fw_ver_major;
246 int fw_ver_minor;
247 int fw_ver_tiny;
248 int adopted_rx_filter_bug;
Brice Goglin0da34b62006-05-23 06:10:15 -0400249 u8 mac_addr[6]; /* eeprom mac address */
250 unsigned long serial_number;
251 int vendor_specific_offset;
Brice Goglin85a7ea12006-08-21 17:36:56 -0400252 int fw_multicast_support;
Brice Goglin4f93fde2007-10-13 12:34:01 +0200253 unsigned long features;
254 u32 max_tso6;
Brice Goglin0da34b62006-05-23 06:10:15 -0400255 u32 read_dma;
256 u32 write_dma;
257 u32 read_write_dma;
Brice Goglinc58ac5c2006-08-21 17:36:49 -0400258 u32 link_changes;
259 u32 msg_enable;
Brice Goglin2d90b0a2009-04-16 02:24:59 +0000260 unsigned int board_number;
Brice Goglind0234212009-08-07 10:44:22 +0000261 int rebooted;
Brice Goglin0da34b62006-05-23 06:10:15 -0400262};
263
264static char *myri10ge_fw_unaligned = "myri10ge_ethp_z8e.dat";
265static char *myri10ge_fw_aligned = "myri10ge_eth_z8e.dat";
Brice Goglin0dcffac2008-05-09 02:21:49 +0200266static char *myri10ge_fw_rss_unaligned = "myri10ge_rss_ethp_z8e.dat";
267static char *myri10ge_fw_rss_aligned = "myri10ge_rss_eth_z8e.dat";
Ben Hutchingsb9721d52009-11-07 11:54:44 +0000268MODULE_FIRMWARE("myri10ge_ethp_z8e.dat");
269MODULE_FIRMWARE("myri10ge_eth_z8e.dat");
270MODULE_FIRMWARE("myri10ge_rss_ethp_z8e.dat");
271MODULE_FIRMWARE("myri10ge_rss_eth_z8e.dat");
Brice Goglin0da34b62006-05-23 06:10:15 -0400272
273static char *myri10ge_fw_name = NULL;
274module_param(myri10ge_fw_name, charp, S_IRUGO | S_IWUSR);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200275MODULE_PARM_DESC(myri10ge_fw_name, "Firmware image name");
Brice Goglin0da34b62006-05-23 06:10:15 -0400276
Brice Goglin2d90b0a2009-04-16 02:24:59 +0000277#define MYRI10GE_MAX_BOARDS 8
278static char *myri10ge_fw_names[MYRI10GE_MAX_BOARDS] =
Andrew Gallatin7fe624f2009-04-17 15:45:15 -0700279 {[0 ... (MYRI10GE_MAX_BOARDS - 1)] = NULL };
Brice Goglin2d90b0a2009-04-16 02:24:59 +0000280module_param_array_named(myri10ge_fw_names, myri10ge_fw_names, charp, NULL,
281 0444);
282MODULE_PARM_DESC(myri10ge_fw_name, "Firmware image names per board");
283
Brice Goglin0da34b62006-05-23 06:10:15 -0400284static int myri10ge_ecrc_enable = 1;
285module_param(myri10ge_ecrc_enable, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200286MODULE_PARM_DESC(myri10ge_ecrc_enable, "Enable Extended CRC on PCI-E");
Brice Goglin0da34b62006-05-23 06:10:15 -0400287
Brice Goglin0da34b62006-05-23 06:10:15 -0400288static int myri10ge_small_bytes = -1; /* -1 == auto */
289module_param(myri10ge_small_bytes, int, S_IRUGO | S_IWUSR);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200290MODULE_PARM_DESC(myri10ge_small_bytes, "Threshold of small packets");
Brice Goglin0da34b62006-05-23 06:10:15 -0400291
292static int myri10ge_msi = 1; /* enable msi by default */
Brice Goglin3621cec2006-12-18 11:51:22 +0100293module_param(myri10ge_msi, int, S_IRUGO | S_IWUSR);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200294MODULE_PARM_DESC(myri10ge_msi, "Enable Message Signalled Interrupts");
Brice Goglin0da34b62006-05-23 06:10:15 -0400295
Brice Goglinf761fae2007-03-21 19:45:56 +0100296static int myri10ge_intr_coal_delay = 75;
Brice Goglin0da34b62006-05-23 06:10:15 -0400297module_param(myri10ge_intr_coal_delay, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200298MODULE_PARM_DESC(myri10ge_intr_coal_delay, "Interrupt coalescing delay");
Brice Goglin0da34b62006-05-23 06:10:15 -0400299
300static int myri10ge_flow_control = 1;
301module_param(myri10ge_flow_control, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200302MODULE_PARM_DESC(myri10ge_flow_control, "Pause parameter");
Brice Goglin0da34b62006-05-23 06:10:15 -0400303
304static int myri10ge_deassert_wait = 1;
305module_param(myri10ge_deassert_wait, int, S_IRUGO | S_IWUSR);
306MODULE_PARM_DESC(myri10ge_deassert_wait,
Brice Goglind1ce3a02008-05-09 02:16:53 +0200307 "Wait when deasserting legacy interrupts");
Brice Goglin0da34b62006-05-23 06:10:15 -0400308
309static int myri10ge_force_firmware = 0;
310module_param(myri10ge_force_firmware, int, S_IRUGO);
311MODULE_PARM_DESC(myri10ge_force_firmware,
Brice Goglind1ce3a02008-05-09 02:16:53 +0200312 "Force firmware to assume aligned completions");
Brice Goglin0da34b62006-05-23 06:10:15 -0400313
Brice Goglin0da34b62006-05-23 06:10:15 -0400314static int myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
315module_param(myri10ge_initial_mtu, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200316MODULE_PARM_DESC(myri10ge_initial_mtu, "Initial MTU");
Brice Goglin0da34b62006-05-23 06:10:15 -0400317
318static int myri10ge_napi_weight = 64;
319module_param(myri10ge_napi_weight, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200320MODULE_PARM_DESC(myri10ge_napi_weight, "Set NAPI weight");
Brice Goglin0da34b62006-05-23 06:10:15 -0400321
322static int myri10ge_watchdog_timeout = 1;
323module_param(myri10ge_watchdog_timeout, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200324MODULE_PARM_DESC(myri10ge_watchdog_timeout, "Set watchdog timeout");
Brice Goglin0da34b62006-05-23 06:10:15 -0400325
326static int myri10ge_max_irq_loops = 1048576;
327module_param(myri10ge_max_irq_loops, int, S_IRUGO);
328MODULE_PARM_DESC(myri10ge_max_irq_loops,
Brice Goglind1ce3a02008-05-09 02:16:53 +0200329 "Set stuck legacy IRQ detection threshold");
Brice Goglin0da34b62006-05-23 06:10:15 -0400330
Brice Goglinc58ac5c2006-08-21 17:36:49 -0400331#define MYRI10GE_MSG_DEFAULT NETIF_MSG_LINK
332
333static int myri10ge_debug = -1; /* defaults above */
334module_param(myri10ge_debug, int, 0);
335MODULE_PARM_DESC(myri10ge_debug, "Debug level (0=none,...,16=all)");
336
Andrew Gallatin1e6e9342007-09-17 11:37:42 -0700337static int myri10ge_lro_max_pkts = MYRI10GE_LRO_MAX_PKTS;
338module_param(myri10ge_lro_max_pkts, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200339MODULE_PARM_DESC(myri10ge_lro_max_pkts,
340 "Number of LRO packets to be aggregated");
Andrew Gallatin1e6e9342007-09-17 11:37:42 -0700341
Brice Goglindd50f332006-12-11 11:25:09 +0100342static int myri10ge_fill_thresh = 256;
343module_param(myri10ge_fill_thresh, int, S_IRUGO | S_IWUSR);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200344MODULE_PARM_DESC(myri10ge_fill_thresh, "Number of empty rx slots allowed");
Brice Goglindd50f332006-12-11 11:25:09 +0100345
Brice Goglinf1811372007-06-11 20:26:31 +0200346static int myri10ge_reset_recover = 1;
347
Brice Goglin0dcffac2008-05-09 02:21:49 +0200348static int myri10ge_max_slices = 1;
349module_param(myri10ge_max_slices, int, S_IRUGO);
350MODULE_PARM_DESC(myri10ge_max_slices, "Max tx/rx queues");
351
Brice Goglin4b860ab2009-12-08 20:24:35 -0800352static int myri10ge_rss_hash = MXGEFW_RSS_HASH_TYPE_SRC_DST_PORT;
Brice Goglin0dcffac2008-05-09 02:21:49 +0200353module_param(myri10ge_rss_hash, int, S_IRUGO);
354MODULE_PARM_DESC(myri10ge_rss_hash, "Type of RSS hashing to do");
355
Brice Goglin981813d2008-05-09 02:22:16 +0200356static int myri10ge_dca = 1;
357module_param(myri10ge_dca, int, S_IRUGO);
358MODULE_PARM_DESC(myri10ge_dca, "Enable DCA if possible");
359
Brice Goglin0da34b62006-05-23 06:10:15 -0400360#define MYRI10GE_FW_OFFSET 1024*1024
361#define MYRI10GE_HIGHPART_TO_U32(X) \
362(sizeof (X) == 8) ? ((u32)((u64)(X) >> 32)) : (0)
363#define MYRI10GE_LOWPART_TO_U32(X) ((u32)(X))
364
365#define myri10ge_pio_copy(to,from,size) __iowrite64_copy(to,from,size/8)
366
Brice Goglin2f762162007-05-07 23:50:37 +0200367static void myri10ge_set_multicast_list(struct net_device *dev);
Stephen Hemminger613573252009-08-31 19:50:58 +0000368static netdev_tx_t myri10ge_sw_tso(struct sk_buff *skb,
369 struct net_device *dev);
Brice Goglin2f762162007-05-07 23:50:37 +0200370
Brice Goglin62502232006-12-11 11:24:37 +0100371static inline void put_be32(__be32 val, __be32 __iomem * p)
Al Viro40f6cff2006-11-20 13:48:32 -0500372{
Brice Goglin62502232006-12-11 11:24:37 +0100373 __raw_writel((__force __u32) val, (__force void __iomem *)p);
Al Viro40f6cff2006-11-20 13:48:32 -0500374}
375
Brice Goglin59081822009-04-16 02:23:56 +0000376static struct net_device_stats *myri10ge_get_stats(struct net_device *dev);
377
Brice Goglin0da34b62006-05-23 06:10:15 -0400378static int
379myri10ge_send_cmd(struct myri10ge_priv *mgp, u32 cmd,
380 struct myri10ge_cmd *data, int atomic)
381{
382 struct mcp_cmd *buf;
383 char buf_bytes[sizeof(*buf) + 8];
384 struct mcp_cmd_response *response = mgp->cmd;
Brice Gogline700f9f2006-08-14 17:52:54 -0400385 char __iomem *cmd_addr = mgp->sram + MXGEFW_ETH_CMD;
Brice Goglin0da34b62006-05-23 06:10:15 -0400386 u32 dma_low, dma_high, result, value;
387 int sleep_total = 0;
388
389 /* ensure buf is aligned to 8 bytes */
390 buf = (struct mcp_cmd *)ALIGN((unsigned long)buf_bytes, 8);
391
392 buf->data0 = htonl(data->data0);
393 buf->data1 = htonl(data->data1);
394 buf->data2 = htonl(data->data2);
395 buf->cmd = htonl(cmd);
396 dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
397 dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
398
399 buf->response_addr.low = htonl(dma_low);
400 buf->response_addr.high = htonl(dma_high);
Al Viro40f6cff2006-11-20 13:48:32 -0500401 response->result = htonl(MYRI10GE_NO_RESPONSE_RESULT);
Brice Goglin0da34b62006-05-23 06:10:15 -0400402 mb();
403 myri10ge_pio_copy(cmd_addr, buf, sizeof(*buf));
404
405 /* wait up to 15ms. Longest command is the DMA benchmark,
406 * which is capped at 5ms, but runs from a timeout handler
407 * that runs every 7.8ms. So a 15ms timeout leaves us with
408 * a 2.2ms margin
409 */
410 if (atomic) {
411 /* if atomic is set, do not sleep,
412 * and try to get the completion quickly
413 * (1ms will be enough for those commands) */
414 for (sleep_total = 0;
Joe Perches8e95a202009-12-03 07:58:21 +0000415 sleep_total < 1000 &&
416 response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
Brice Goglinbd2db0c2008-05-09 02:18:45 +0200417 sleep_total += 10) {
Brice Goglin0da34b62006-05-23 06:10:15 -0400418 udelay(10);
Brice Goglinbd2db0c2008-05-09 02:18:45 +0200419 mb();
420 }
Brice Goglin0da34b62006-05-23 06:10:15 -0400421 } else {
422 /* use msleep for most command */
423 for (sleep_total = 0;
Joe Perches8e95a202009-12-03 07:58:21 +0000424 sleep_total < 15 &&
425 response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
Brice Goglin0da34b62006-05-23 06:10:15 -0400426 sleep_total++)
427 msleep(1);
428 }
429
430 result = ntohl(response->result);
431 value = ntohl(response->data);
432 if (result != MYRI10GE_NO_RESPONSE_RESULT) {
433 if (result == 0) {
434 data->data0 = value;
435 return 0;
Brice Goglin85a7ea12006-08-21 17:36:56 -0400436 } else if (result == MXGEFW_CMD_UNKNOWN) {
437 return -ENOSYS;
Brice Goglin5443e9e2007-05-07 23:52:22 +0200438 } else if (result == MXGEFW_CMD_ERROR_UNALIGNED) {
439 return -E2BIG;
Brice Goglin236bb5e2008-09-28 15:34:21 +0000440 } else if (result == MXGEFW_CMD_ERROR_RANGE &&
441 cmd == MXGEFW_CMD_ENABLE_RSS_QUEUES &&
442 (data->
443 data1 & MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES) !=
444 0) {
445 return -ERANGE;
Brice Goglin0da34b62006-05-23 06:10:15 -0400446 } else {
447 dev_err(&mgp->pdev->dev,
448 "command %d failed, result = %d\n",
449 cmd, result);
450 return -ENXIO;
451 }
452 }
453
454 dev_err(&mgp->pdev->dev, "command %d timed out, result = %d\n",
455 cmd, result);
456 return -EAGAIN;
457}
458
459/*
460 * The eeprom strings on the lanaiX have the format
461 * SN=x\0
462 * MAC=x:x:x:x:x:x\0
463 * PT:ddd mmm xx xx:xx:xx xx\0
464 * PV:ddd mmm xx xx:xx:xx xx\0
465 */
466static int myri10ge_read_mac_addr(struct myri10ge_priv *mgp)
467{
468 char *ptr, *limit;
469 int i;
470
471 ptr = mgp->eeprom_strings;
472 limit = mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE;
473
474 while (*ptr != '\0' && ptr < limit) {
475 if (memcmp(ptr, "MAC=", 4) == 0) {
476 ptr += 4;
477 mgp->mac_addr_string = ptr;
478 for (i = 0; i < 6; i++) {
479 if ((ptr + 2) > limit)
480 goto abort;
481 mgp->mac_addr[i] =
482 simple_strtoul(ptr, &ptr, 16);
483 ptr += 1;
484 }
485 }
Brice Goglinc0bf8802008-05-09 02:18:24 +0200486 if (memcmp(ptr, "PC=", 3) == 0) {
487 ptr += 3;
488 mgp->product_code_string = ptr;
489 }
Brice Goglin0da34b62006-05-23 06:10:15 -0400490 if (memcmp((const void *)ptr, "SN=", 3) == 0) {
491 ptr += 3;
492 mgp->serial_number = simple_strtoul(ptr, &ptr, 10);
493 }
494 while (ptr < limit && *ptr++) ;
495 }
496
497 return 0;
498
499abort:
500 dev_err(&mgp->pdev->dev, "failed to parse eeprom_strings\n");
501 return -ENXIO;
502}
503
504/*
505 * Enable or disable periodic RDMAs from the host to make certain
506 * chipsets resend dropped PCIe messages
507 */
508
509static void myri10ge_dummy_rdma(struct myri10ge_priv *mgp, int enable)
510{
511 char __iomem *submit;
Brice Goglinf8fd57c2008-05-09 02:17:37 +0200512 __be32 buf[16] __attribute__ ((__aligned__(8)));
Brice Goglin0da34b62006-05-23 06:10:15 -0400513 u32 dma_low, dma_high;
514 int i;
515
516 /* clear confirmation addr */
517 mgp->cmd->data = 0;
518 mb();
519
520 /* send a rdma command to the PCIe engine, and wait for the
521 * response in the confirmation address. The firmware should
522 * write a -1 there to indicate it is alive and well
523 */
524 dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
525 dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
526
527 buf[0] = htonl(dma_high); /* confirm addr MSW */
528 buf[1] = htonl(dma_low); /* confirm addr LSW */
Al Viro40f6cff2006-11-20 13:48:32 -0500529 buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */
Brice Goglin0da34b62006-05-23 06:10:15 -0400530 buf[3] = htonl(dma_high); /* dummy addr MSW */
531 buf[4] = htonl(dma_low); /* dummy addr LSW */
532 buf[5] = htonl(enable); /* enable? */
533
Brice Gogline700f9f2006-08-14 17:52:54 -0400534 submit = mgp->sram + MXGEFW_BOOT_DUMMY_RDMA;
Brice Goglin0da34b62006-05-23 06:10:15 -0400535
536 myri10ge_pio_copy(submit, &buf, sizeof(buf));
537 for (i = 0; mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 20; i++)
538 msleep(1);
539 if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA)
540 dev_err(&mgp->pdev->dev, "dummy rdma %s failed\n",
541 (enable ? "enable" : "disable"));
542}
543
544static int
545myri10ge_validate_firmware(struct myri10ge_priv *mgp,
546 struct mcp_gen_header *hdr)
547{
548 struct device *dev = &mgp->pdev->dev;
Brice Goglin0da34b62006-05-23 06:10:15 -0400549
550 /* check firmware type */
551 if (ntohl(hdr->mcp_type) != MCP_TYPE_ETH) {
552 dev_err(dev, "Bad firmware type: 0x%x\n", ntohl(hdr->mcp_type));
553 return -EINVAL;
554 }
555
556 /* save firmware version for ethtool */
557 strncpy(mgp->fw_version, hdr->version, sizeof(mgp->fw_version));
558
Brice Goglin9dc6f0e2007-02-21 18:05:17 +0100559 sscanf(mgp->fw_version, "%d.%d.%d", &mgp->fw_ver_major,
560 &mgp->fw_ver_minor, &mgp->fw_ver_tiny);
Brice Goglin0da34b62006-05-23 06:10:15 -0400561
Joe Perches8e95a202009-12-03 07:58:21 +0000562 if (!(mgp->fw_ver_major == MXGEFW_VERSION_MAJOR &&
563 mgp->fw_ver_minor == MXGEFW_VERSION_MINOR)) {
Brice Goglin0da34b62006-05-23 06:10:15 -0400564 dev_err(dev, "Found firmware version %s\n", mgp->fw_version);
565 dev_err(dev, "Driver needs %d.%d\n", MXGEFW_VERSION_MAJOR,
566 MXGEFW_VERSION_MINOR);
567 return -EINVAL;
568 }
569 return 0;
570}
571
572static int myri10ge_load_hotplug_firmware(struct myri10ge_priv *mgp, u32 * size)
573{
574 unsigned crc, reread_crc;
575 const struct firmware *fw;
576 struct device *dev = &mgp->pdev->dev;
David Woodhouseb0d31d62008-05-24 00:00:07 +0100577 unsigned char *fw_readback;
Brice Goglin0da34b62006-05-23 06:10:15 -0400578 struct mcp_gen_header *hdr;
579 size_t hdr_offset;
580 int status;
Brice Gogline4543582006-07-30 00:14:09 -0400581 unsigned i;
Brice Goglin0da34b62006-05-23 06:10:15 -0400582
583 if ((status = request_firmware(&fw, mgp->fw_name, dev)) < 0) {
584 dev_err(dev, "Unable to load %s firmware image via hotplug\n",
585 mgp->fw_name);
586 status = -EINVAL;
587 goto abort_with_nothing;
588 }
589
590 /* check size */
591
592 if (fw->size >= mgp->sram_size - MYRI10GE_FW_OFFSET ||
593 fw->size < MCP_HEADER_PTR_OFFSET + 4) {
594 dev_err(dev, "Firmware size invalid:%d\n", (int)fw->size);
595 status = -EINVAL;
596 goto abort_with_fw;
597 }
598
599 /* check id */
Al Viro40f6cff2006-11-20 13:48:32 -0500600 hdr_offset = ntohl(*(__be32 *) (fw->data + MCP_HEADER_PTR_OFFSET));
Brice Goglin0da34b62006-05-23 06:10:15 -0400601 if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > fw->size) {
602 dev_err(dev, "Bad firmware file\n");
603 status = -EINVAL;
604 goto abort_with_fw;
605 }
606 hdr = (void *)(fw->data + hdr_offset);
607
608 status = myri10ge_validate_firmware(mgp, hdr);
609 if (status != 0)
610 goto abort_with_fw;
611
612 crc = crc32(~0, fw->data, fw->size);
Brice Gogline4543582006-07-30 00:14:09 -0400613 for (i = 0; i < fw->size; i += 256) {
614 myri10ge_pio_copy(mgp->sram + MYRI10GE_FW_OFFSET + i,
615 fw->data + i,
616 min(256U, (unsigned)(fw->size - i)));
617 mb();
618 readb(mgp->sram);
Brice Goglinb10c0662006-06-08 10:25:00 -0400619 }
David Woodhouseb0d31d62008-05-24 00:00:07 +0100620 fw_readback = vmalloc(fw->size);
621 if (!fw_readback) {
622 status = -ENOMEM;
623 goto abort_with_fw;
624 }
Brice Goglin0da34b62006-05-23 06:10:15 -0400625 /* corruption checking is good for parity recovery and buggy chipset */
David Woodhouseb0d31d62008-05-24 00:00:07 +0100626 memcpy_fromio(fw_readback, mgp->sram + MYRI10GE_FW_OFFSET, fw->size);
627 reread_crc = crc32(~0, fw_readback, fw->size);
628 vfree(fw_readback);
Brice Goglin0da34b62006-05-23 06:10:15 -0400629 if (crc != reread_crc) {
630 dev_err(dev, "CRC failed(fw-len=%u), got 0x%x (expect 0x%x)\n",
631 (unsigned)fw->size, reread_crc, crc);
632 status = -EIO;
633 goto abort_with_fw;
634 }
635 *size = (u32) fw->size;
636
637abort_with_fw:
638 release_firmware(fw);
639
640abort_with_nothing:
641 return status;
642}
643
644static int myri10ge_adopt_running_firmware(struct myri10ge_priv *mgp)
645{
646 struct mcp_gen_header *hdr;
647 struct device *dev = &mgp->pdev->dev;
648 const size_t bytes = sizeof(struct mcp_gen_header);
649 size_t hdr_offset;
650 int status;
651
652 /* find running firmware header */
Al Viro66341ff2007-12-22 18:56:43 +0000653 hdr_offset = swab32(readl(mgp->sram + MCP_HEADER_PTR_OFFSET));
Brice Goglin0da34b62006-05-23 06:10:15 -0400654
655 if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > mgp->sram_size) {
656 dev_err(dev, "Running firmware has bad header offset (%d)\n",
657 (int)hdr_offset);
658 return -EIO;
659 }
660
661 /* copy header of running firmware from SRAM to host memory to
662 * validate firmware */
663 hdr = kmalloc(bytes, GFP_KERNEL);
664 if (hdr == NULL) {
665 dev_err(dev, "could not malloc firmware hdr\n");
666 return -ENOMEM;
667 }
668 memcpy_fromio(hdr, mgp->sram + hdr_offset, bytes);
669 status = myri10ge_validate_firmware(mgp, hdr);
670 kfree(hdr);
Brice Goglin9dc6f0e2007-02-21 18:05:17 +0100671
672 /* check to see if adopted firmware has bug where adopting
673 * it will cause broadcasts to be filtered unless the NIC
674 * is kept in ALLMULTI mode */
675 if (mgp->fw_ver_major == 1 && mgp->fw_ver_minor == 4 &&
676 mgp->fw_ver_tiny >= 4 && mgp->fw_ver_tiny <= 11) {
677 mgp->adopted_rx_filter_bug = 1;
678 dev_warn(dev, "Adopting fw %d.%d.%d: "
679 "working around rx filter bug\n",
680 mgp->fw_ver_major, mgp->fw_ver_minor,
681 mgp->fw_ver_tiny);
682 }
Brice Goglin0da34b62006-05-23 06:10:15 -0400683 return status;
684}
685
Adrian Bunk0178ec32008-05-20 00:53:00 +0300686static int myri10ge_get_firmware_capabilities(struct myri10ge_priv *mgp)
Brice Goglinfa0a90d2008-05-09 02:20:25 +0200687{
688 struct myri10ge_cmd cmd;
689 int status;
690
691 /* probe for IPv6 TSO support */
692 mgp->features = NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_TSO;
693 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_TSO6_HDR_SIZE,
694 &cmd, 0);
695 if (status == 0) {
696 mgp->max_tso6 = cmd.data0;
697 mgp->features |= NETIF_F_TSO6;
698 }
699
700 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0);
701 if (status != 0) {
702 dev_err(&mgp->pdev->dev,
703 "failed MXGEFW_CMD_GET_RX_RING_SIZE\n");
704 return -ENXIO;
705 }
706
707 mgp->max_intr_slots = 2 * (cmd.data0 / sizeof(struct mcp_dma_addr));
708
709 return 0;
710}
711
Brice Goglin0dcffac2008-05-09 02:21:49 +0200712static int myri10ge_load_firmware(struct myri10ge_priv *mgp, int adopt)
Brice Goglin0da34b62006-05-23 06:10:15 -0400713{
714 char __iomem *submit;
Brice Goglinf8fd57c2008-05-09 02:17:37 +0200715 __be32 buf[16] __attribute__ ((__aligned__(8)));
Brice Goglin0da34b62006-05-23 06:10:15 -0400716 u32 dma_low, dma_high, size;
717 int status, i;
718
Brice Goglinb10c0662006-06-08 10:25:00 -0400719 size = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -0400720 status = myri10ge_load_hotplug_firmware(mgp, &size);
721 if (status) {
Brice Goglin0dcffac2008-05-09 02:21:49 +0200722 if (!adopt)
723 return status;
Brice Goglin0da34b62006-05-23 06:10:15 -0400724 dev_warn(&mgp->pdev->dev, "hotplug firmware loading failed\n");
725
726 /* Do not attempt to adopt firmware if there
727 * was a bad crc */
728 if (status == -EIO)
729 return status;
730
731 status = myri10ge_adopt_running_firmware(mgp);
732 if (status != 0) {
733 dev_err(&mgp->pdev->dev,
734 "failed to adopt running firmware\n");
735 return status;
736 }
737 dev_info(&mgp->pdev->dev,
738 "Successfully adopted running firmware\n");
Brice Goglinb53bef82008-05-09 02:20:03 +0200739 if (mgp->tx_boundary == 4096) {
Brice Goglin0da34b62006-05-23 06:10:15 -0400740 dev_warn(&mgp->pdev->dev,
741 "Using firmware currently running on NIC"
742 ". For optimal\n");
743 dev_warn(&mgp->pdev->dev,
744 "performance consider loading optimized "
745 "firmware\n");
746 dev_warn(&mgp->pdev->dev, "via hotplug\n");
747 }
748
749 mgp->fw_name = "adopted";
Brice Goglinb53bef82008-05-09 02:20:03 +0200750 mgp->tx_boundary = 2048;
Brice Goglinfa0a90d2008-05-09 02:20:25 +0200751 myri10ge_dummy_rdma(mgp, 1);
752 status = myri10ge_get_firmware_capabilities(mgp);
Brice Goglin0da34b62006-05-23 06:10:15 -0400753 return status;
754 }
755
756 /* clear confirmation addr */
757 mgp->cmd->data = 0;
758 mb();
759
760 /* send a reload command to the bootstrap MCP, and wait for the
761 * response in the confirmation address. The firmware should
762 * write a -1 there to indicate it is alive and well
763 */
764 dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
765 dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
766
767 buf[0] = htonl(dma_high); /* confirm addr MSW */
768 buf[1] = htonl(dma_low); /* confirm addr LSW */
Al Viro40f6cff2006-11-20 13:48:32 -0500769 buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */
Brice Goglin0da34b62006-05-23 06:10:15 -0400770
771 /* FIX: All newest firmware should un-protect the bottom of
772 * the sram before handoff. However, the very first interfaces
773 * do not. Therefore the handoff copy must skip the first 8 bytes
774 */
775 buf[3] = htonl(MYRI10GE_FW_OFFSET + 8); /* where the code starts */
776 buf[4] = htonl(size - 8); /* length of code */
777 buf[5] = htonl(8); /* where to copy to */
778 buf[6] = htonl(0); /* where to jump to */
779
Brice Gogline700f9f2006-08-14 17:52:54 -0400780 submit = mgp->sram + MXGEFW_BOOT_HANDOFF;
Brice Goglin0da34b62006-05-23 06:10:15 -0400781
782 myri10ge_pio_copy(submit, &buf, sizeof(buf));
783 mb();
784 msleep(1);
785 mb();
786 i = 0;
Brice Goglind93ca2a2008-05-09 02:17:16 +0200787 while (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 9) {
788 msleep(1 << i);
Brice Goglin0da34b62006-05-23 06:10:15 -0400789 i++;
790 }
791 if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA) {
792 dev_err(&mgp->pdev->dev, "handoff failed\n");
793 return -ENXIO;
794 }
Brice Goglin9a71db72006-07-21 15:49:32 -0400795 myri10ge_dummy_rdma(mgp, 1);
Brice Goglinfa0a90d2008-05-09 02:20:25 +0200796 status = myri10ge_get_firmware_capabilities(mgp);
Brice Goglin0da34b62006-05-23 06:10:15 -0400797
Brice Goglinfa0a90d2008-05-09 02:20:25 +0200798 return status;
Brice Goglin0da34b62006-05-23 06:10:15 -0400799}
800
801static int myri10ge_update_mac_address(struct myri10ge_priv *mgp, u8 * addr)
802{
803 struct myri10ge_cmd cmd;
804 int status;
805
806 cmd.data0 = ((addr[0] << 24) | (addr[1] << 16)
807 | (addr[2] << 8) | addr[3]);
808
809 cmd.data1 = ((addr[4] << 8) | (addr[5]));
810
811 status = myri10ge_send_cmd(mgp, MXGEFW_SET_MAC_ADDRESS, &cmd, 0);
812 return status;
813}
814
815static int myri10ge_change_pause(struct myri10ge_priv *mgp, int pause)
816{
817 struct myri10ge_cmd cmd;
818 int status, ctl;
819
820 ctl = pause ? MXGEFW_ENABLE_FLOW_CONTROL : MXGEFW_DISABLE_FLOW_CONTROL;
821 status = myri10ge_send_cmd(mgp, ctl, &cmd, 0);
822
823 if (status) {
Joe Perches78ca90e2010-02-22 16:56:58 +0000824 netdev_err(mgp->dev, "Failed to set flow control mode\n");
Brice Goglin0da34b62006-05-23 06:10:15 -0400825 return status;
826 }
827 mgp->pause = pause;
828 return 0;
829}
830
831static void
832myri10ge_change_promisc(struct myri10ge_priv *mgp, int promisc, int atomic)
833{
834 struct myri10ge_cmd cmd;
835 int status, ctl;
836
837 ctl = promisc ? MXGEFW_ENABLE_PROMISC : MXGEFW_DISABLE_PROMISC;
838 status = myri10ge_send_cmd(mgp, ctl, &cmd, atomic);
839 if (status)
Joe Perches78ca90e2010-02-22 16:56:58 +0000840 netdev_err(mgp->dev, "Failed to set promisc mode\n");
Brice Goglin0da34b62006-05-23 06:10:15 -0400841}
842
Brice Goglin0d6ac252007-05-07 23:51:45 +0200843static int myri10ge_dma_test(struct myri10ge_priv *mgp, int test_type)
844{
845 struct myri10ge_cmd cmd;
846 int status;
847 u32 len;
848 struct page *dmatest_page;
849 dma_addr_t dmatest_bus;
850 char *test = " ";
851
852 dmatest_page = alloc_page(GFP_KERNEL);
853 if (!dmatest_page)
854 return -ENOMEM;
855 dmatest_bus = pci_map_page(mgp->pdev, dmatest_page, 0, PAGE_SIZE,
856 DMA_BIDIRECTIONAL);
857
858 /* Run a small DMA test.
859 * The magic multipliers to the length tell the firmware
860 * to do DMA read, write, or read+write tests. The
861 * results are returned in cmd.data0. The upper 16
862 * bits or the return is the number of transfers completed.
863 * The lower 16 bits is the time in 0.5us ticks that the
864 * transfers took to complete.
865 */
866
Brice Goglinb53bef82008-05-09 02:20:03 +0200867 len = mgp->tx_boundary;
Brice Goglin0d6ac252007-05-07 23:51:45 +0200868
869 cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
870 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
871 cmd.data2 = len * 0x10000;
872 status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
873 if (status != 0) {
874 test = "read";
875 goto abort;
876 }
877 mgp->read_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
878 cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
879 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
880 cmd.data2 = len * 0x1;
881 status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
882 if (status != 0) {
883 test = "write";
884 goto abort;
885 }
886 mgp->write_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
887
888 cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
889 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
890 cmd.data2 = len * 0x10001;
891 status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
892 if (status != 0) {
893 test = "read/write";
894 goto abort;
895 }
896 mgp->read_write_dma = ((cmd.data0 >> 16) * len * 2 * 2) /
897 (cmd.data0 & 0xffff);
898
899abort:
900 pci_unmap_page(mgp->pdev, dmatest_bus, PAGE_SIZE, DMA_BIDIRECTIONAL);
901 put_page(dmatest_page);
902
903 if (status != 0 && test_type != MXGEFW_CMD_UNALIGNED_TEST)
904 dev_warn(&mgp->pdev->dev, "DMA %s benchmark failed: %d\n",
905 test, status);
906
907 return status;
908}
909
Brice Goglin0da34b62006-05-23 06:10:15 -0400910static int myri10ge_reset(struct myri10ge_priv *mgp)
911{
912 struct myri10ge_cmd cmd;
Brice Goglin0dcffac2008-05-09 02:21:49 +0200913 struct myri10ge_slice_state *ss;
914 int i, status;
Brice Goglin0da34b62006-05-23 06:10:15 -0400915 size_t bytes;
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400916#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +0200917 unsigned long dca_tag_off;
918#endif
Brice Goglin0da34b62006-05-23 06:10:15 -0400919
920 /* try to send a reset command to the card to see if it
921 * is alive */
922 memset(&cmd, 0, sizeof(cmd));
923 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0);
924 if (status != 0) {
925 dev_err(&mgp->pdev->dev, "failed reset\n");
926 return -ENXIO;
927 }
Brice Goglin0d6ac252007-05-07 23:51:45 +0200928
929 (void)myri10ge_dma_test(mgp, MXGEFW_DMA_TEST);
Brice Goglin0dcffac2008-05-09 02:21:49 +0200930 /*
931 * Use non-ndis mcp_slot (eg, 4 bytes total,
932 * no toeplitz hash value returned. Older firmware will
933 * not understand this command, but will use the correct
934 * sized mcp_slot, so we ignore error returns
935 */
936 cmd.data0 = MXGEFW_RSS_MCP_SLOT_TYPE_MIN;
937 (void)myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_MCP_SLOT_TYPE, &cmd, 0);
Brice Goglin0da34b62006-05-23 06:10:15 -0400938
939 /* Now exchange information about interrupts */
940
Brice Goglin0dcffac2008-05-09 02:21:49 +0200941 bytes = mgp->max_intr_slots * sizeof(*mgp->ss[0].rx_done.entry);
Brice Goglin0da34b62006-05-23 06:10:15 -0400942 cmd.data0 = (u32) bytes;
943 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0);
Brice Goglin0dcffac2008-05-09 02:21:49 +0200944
945 /*
946 * Even though we already know how many slices are supported
947 * via myri10ge_probe_slices() MXGEFW_CMD_GET_MAX_RSS_QUEUES
948 * has magic side effects, and must be called after a reset.
949 * It must be called prior to calling any RSS related cmds,
950 * including assigning an interrupt queue for anything but
951 * slice 0. It must also be called *after*
952 * MXGEFW_CMD_SET_INTRQ_SIZE, since the intrq size is used by
953 * the firmware to compute offsets.
954 */
955
956 if (mgp->num_slices > 1) {
957
958 /* ask the maximum number of slices it supports */
959 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_RSS_QUEUES,
960 &cmd, 0);
961 if (status != 0) {
962 dev_err(&mgp->pdev->dev,
963 "failed to get number of slices\n");
964 }
965
966 /*
967 * MXGEFW_CMD_ENABLE_RSS_QUEUES must be called prior
968 * to setting up the interrupt queue DMA
969 */
970
971 cmd.data0 = mgp->num_slices;
Brice Goglin236bb5e2008-09-28 15:34:21 +0000972 cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
973 if (mgp->dev->real_num_tx_queues > 1)
974 cmd.data1 |= MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES;
Brice Goglin0dcffac2008-05-09 02:21:49 +0200975 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ENABLE_RSS_QUEUES,
976 &cmd, 0);
Brice Goglin236bb5e2008-09-28 15:34:21 +0000977
978 /* Firmware older than 1.4.32 only supports multiple
979 * RX queues, so if we get an error, first retry using a
980 * single TX queue before giving up */
981 if (status != 0 && mgp->dev->real_num_tx_queues > 1) {
982 mgp->dev->real_num_tx_queues = 1;
983 cmd.data0 = mgp->num_slices;
984 cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
985 status = myri10ge_send_cmd(mgp,
986 MXGEFW_CMD_ENABLE_RSS_QUEUES,
987 &cmd, 0);
988 }
989
Brice Goglin0dcffac2008-05-09 02:21:49 +0200990 if (status != 0) {
991 dev_err(&mgp->pdev->dev,
992 "failed to set number of slices\n");
993
994 return status;
995 }
996 }
997 for (i = 0; i < mgp->num_slices; i++) {
998 ss = &mgp->ss[i];
999 cmd.data0 = MYRI10GE_LOWPART_TO_U32(ss->rx_done.bus);
1000 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(ss->rx_done.bus);
1001 cmd.data2 = i;
1002 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_DMA,
1003 &cmd, 0);
1004 };
Brice Goglin0da34b62006-05-23 06:10:15 -04001005
1006 status |=
1007 myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_ACK_OFFSET, &cmd, 0);
Brice Goglin0dcffac2008-05-09 02:21:49 +02001008 for (i = 0; i < mgp->num_slices; i++) {
1009 ss = &mgp->ss[i];
1010 ss->irq_claim =
1011 (__iomem __be32 *) (mgp->sram + cmd.data0 + 8 * i);
1012 }
Brice Goglindf30a742006-12-18 11:50:40 +01001013 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_DEASSERT_OFFSET,
1014 &cmd, 0);
1015 mgp->irq_deassert = (__iomem __be32 *) (mgp->sram + cmd.data0);
Brice Goglin0da34b62006-05-23 06:10:15 -04001016
Brice Goglin0da34b62006-05-23 06:10:15 -04001017 status |= myri10ge_send_cmd
1018 (mgp, MXGEFW_CMD_GET_INTR_COAL_DELAY_OFFSET, &cmd, 0);
Al Viro40f6cff2006-11-20 13:48:32 -05001019 mgp->intr_coal_delay_ptr = (__iomem __be32 *) (mgp->sram + cmd.data0);
Brice Goglin0da34b62006-05-23 06:10:15 -04001020 if (status != 0) {
1021 dev_err(&mgp->pdev->dev, "failed set interrupt parameters\n");
1022 return status;
1023 }
Al Viro40f6cff2006-11-20 13:48:32 -05001024 put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
Brice Goglin0da34b62006-05-23 06:10:15 -04001025
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001026#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02001027 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_DCA_OFFSET, &cmd, 0);
1028 dca_tag_off = cmd.data0;
1029 for (i = 0; i < mgp->num_slices; i++) {
1030 ss = &mgp->ss[i];
1031 if (status == 0) {
1032 ss->dca_tag = (__iomem __be32 *)
1033 (mgp->sram + dca_tag_off + 4 * i);
1034 } else {
1035 ss->dca_tag = NULL;
1036 }
1037 }
Brice Goglin4ee2ac52008-11-23 15:49:28 -08001038#endif /* CONFIG_MYRI10GE_DCA */
Brice Goglin981813d2008-05-09 02:22:16 +02001039
Brice Goglin0da34b62006-05-23 06:10:15 -04001040 /* reset mcp/driver shared state back to 0 */
Brice Goglin0dcffac2008-05-09 02:21:49 +02001041
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001042 mgp->link_changes = 0;
Brice Goglin0dcffac2008-05-09 02:21:49 +02001043 for (i = 0; i < mgp->num_slices; i++) {
1044 ss = &mgp->ss[i];
1045
1046 memset(ss->rx_done.entry, 0, bytes);
1047 ss->tx.req = 0;
1048 ss->tx.done = 0;
1049 ss->tx.pkt_start = 0;
1050 ss->tx.pkt_done = 0;
1051 ss->rx_big.cnt = 0;
1052 ss->rx_small.cnt = 0;
1053 ss->rx_done.idx = 0;
1054 ss->rx_done.cnt = 0;
1055 ss->tx.wake_queue = 0;
1056 ss->tx.stop_queue = 0;
1057 }
1058
Brice Goglin0da34b62006-05-23 06:10:15 -04001059 status = myri10ge_update_mac_address(mgp, mgp->dev->dev_addr);
Brice Goglin0da34b62006-05-23 06:10:15 -04001060 myri10ge_change_pause(mgp, mgp->pause);
Brice Goglin2f762162007-05-07 23:50:37 +02001061 myri10ge_set_multicast_list(mgp->dev);
Brice Goglin0da34b62006-05-23 06:10:15 -04001062 return status;
1063}
1064
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001065#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02001066static void
1067myri10ge_write_dca(struct myri10ge_slice_state *ss, int cpu, int tag)
1068{
1069 ss->cpu = cpu;
1070 ss->cached_dca_tag = tag;
1071 put_be32(htonl(tag), ss->dca_tag);
1072}
1073
1074static inline void myri10ge_update_dca(struct myri10ge_slice_state *ss)
1075{
1076 int cpu = get_cpu();
1077 int tag;
1078
1079 if (cpu != ss->cpu) {
1080 tag = dca_get_tag(cpu);
1081 if (ss->cached_dca_tag != tag)
1082 myri10ge_write_dca(ss, cpu, tag);
1083 }
1084 put_cpu();
1085}
1086
1087static void myri10ge_setup_dca(struct myri10ge_priv *mgp)
1088{
1089 int err, i;
1090 struct pci_dev *pdev = mgp->pdev;
1091
1092 if (mgp->ss[0].dca_tag == NULL || mgp->dca_enabled)
1093 return;
1094 if (!myri10ge_dca) {
1095 dev_err(&pdev->dev, "dca disabled by administrator\n");
1096 return;
1097 }
1098 err = dca_add_requester(&pdev->dev);
1099 if (err) {
Brice Goglin330554c2008-09-12 19:47:26 +02001100 if (err != -ENODEV)
1101 dev_err(&pdev->dev,
1102 "dca_add_requester() failed, err=%d\n", err);
Brice Goglin981813d2008-05-09 02:22:16 +02001103 return;
1104 }
1105 mgp->dca_enabled = 1;
1106 for (i = 0; i < mgp->num_slices; i++)
1107 myri10ge_write_dca(&mgp->ss[i], -1, 0);
1108}
1109
1110static void myri10ge_teardown_dca(struct myri10ge_priv *mgp)
1111{
1112 struct pci_dev *pdev = mgp->pdev;
1113 int err;
1114
1115 if (!mgp->dca_enabled)
1116 return;
1117 mgp->dca_enabled = 0;
1118 err = dca_remove_requester(&pdev->dev);
1119}
1120
1121static int myri10ge_notify_dca_device(struct device *dev, void *data)
1122{
1123 struct myri10ge_priv *mgp;
1124 unsigned long event;
1125
1126 mgp = dev_get_drvdata(dev);
1127 event = *(unsigned long *)data;
1128
1129 if (event == DCA_PROVIDER_ADD)
1130 myri10ge_setup_dca(mgp);
1131 else if (event == DCA_PROVIDER_REMOVE)
1132 myri10ge_teardown_dca(mgp);
1133 return 0;
1134}
Brice Goglin4ee2ac52008-11-23 15:49:28 -08001135#endif /* CONFIG_MYRI10GE_DCA */
Brice Goglin981813d2008-05-09 02:22:16 +02001136
Brice Goglin0da34b62006-05-23 06:10:15 -04001137static inline void
1138myri10ge_submit_8rx(struct mcp_kreq_ether_recv __iomem * dst,
1139 struct mcp_kreq_ether_recv *src)
1140{
Al Viro40f6cff2006-11-20 13:48:32 -05001141 __be32 low;
Brice Goglin0da34b62006-05-23 06:10:15 -04001142
1143 low = src->addr_low;
Yang Hongyang284901a2009-04-06 19:01:15 -07001144 src->addr_low = htonl(DMA_BIT_MASK(32));
Brice Gogline67bda52006-12-05 17:26:27 +01001145 myri10ge_pio_copy(dst, src, 4 * sizeof(*src));
1146 mb();
1147 myri10ge_pio_copy(dst + 4, src + 4, 4 * sizeof(*src));
Brice Goglin0da34b62006-05-23 06:10:15 -04001148 mb();
1149 src->addr_low = low;
Al Viro40f6cff2006-11-20 13:48:32 -05001150 put_be32(low, &dst->addr_low);
Brice Goglin0da34b62006-05-23 06:10:15 -04001151 mb();
1152}
1153
Al Viro40f6cff2006-11-20 13:48:32 -05001154static inline void myri10ge_vlan_ip_csum(struct sk_buff *skb, __wsum hw_csum)
Brice Goglin0da34b62006-05-23 06:10:15 -04001155{
1156 struct vlan_hdr *vh = (struct vlan_hdr *)(skb->data);
1157
Al Viro40f6cff2006-11-20 13:48:32 -05001158 if ((skb->protocol == htons(ETH_P_8021Q)) &&
Brice Goglin0da34b62006-05-23 06:10:15 -04001159 (vh->h_vlan_encapsulated_proto == htons(ETH_P_IP) ||
1160 vh->h_vlan_encapsulated_proto == htons(ETH_P_IPV6))) {
1161 skb->csum = hw_csum;
Patrick McHardy84fa7932006-08-29 16:44:56 -07001162 skb->ip_summed = CHECKSUM_COMPLETE;
Brice Goglin0da34b62006-05-23 06:10:15 -04001163 }
1164}
1165
Brice Goglindd50f332006-12-11 11:25:09 +01001166static inline void
1167myri10ge_rx_skb_build(struct sk_buff *skb, u8 * va,
1168 struct skb_frag_struct *rx_frags, int len, int hlen)
1169{
1170 struct skb_frag_struct *skb_frags;
1171
1172 skb->len = skb->data_len = len;
1173 skb->truesize = len + sizeof(struct sk_buff);
1174 /* attach the page(s) */
1175
1176 skb_frags = skb_shinfo(skb)->frags;
1177 while (len > 0) {
1178 memcpy(skb_frags, rx_frags, sizeof(*skb_frags));
1179 len -= rx_frags->size;
1180 skb_frags++;
1181 rx_frags++;
1182 skb_shinfo(skb)->nr_frags++;
1183 }
1184
1185 /* pskb_may_pull is not available in irq context, but
1186 * skb_pull() (for ether_pad and eth_type_trans()) requires
1187 * the beginning of the packet in skb_headlen(), move it
1188 * manually */
Arnaldo Carvalho de Melo27d7ff42007-03-31 11:55:19 -03001189 skb_copy_to_linear_data(skb, va, hlen);
Brice Goglindd50f332006-12-11 11:25:09 +01001190 skb_shinfo(skb)->frags[0].page_offset += hlen;
1191 skb_shinfo(skb)->frags[0].size -= hlen;
1192 skb->data_len -= hlen;
1193 skb->tail += hlen;
1194 skb_pull(skb, MXGEFW_PAD);
1195}
1196
1197static void
1198myri10ge_alloc_rx_pages(struct myri10ge_priv *mgp, struct myri10ge_rx_buf *rx,
1199 int bytes, int watchdog)
1200{
1201 struct page *page;
1202 int idx;
1203
1204 if (unlikely(rx->watchdog_needed && !watchdog))
1205 return;
1206
1207 /* try to refill entire ring */
1208 while (rx->fill_cnt != (rx->cnt + rx->mask + 1)) {
1209 idx = rx->fill_cnt & rx->mask;
Brice Goglinae8509b2007-04-10 21:21:08 +02001210 if (rx->page_offset + bytes <= MYRI10GE_ALLOC_SIZE) {
Brice Goglindd50f332006-12-11 11:25:09 +01001211 /* we can use part of previous page */
1212 get_page(rx->page);
1213 } else {
1214 /* we need a new page */
1215 page =
1216 alloc_pages(GFP_ATOMIC | __GFP_COMP,
1217 MYRI10GE_ALLOC_ORDER);
1218 if (unlikely(page == NULL)) {
1219 if (rx->fill_cnt - rx->cnt < 16)
1220 rx->watchdog_needed = 1;
1221 return;
1222 }
1223 rx->page = page;
1224 rx->page_offset = 0;
1225 rx->bus = pci_map_page(mgp->pdev, page, 0,
1226 MYRI10GE_ALLOC_SIZE,
1227 PCI_DMA_FROMDEVICE);
1228 }
1229 rx->info[idx].page = rx->page;
1230 rx->info[idx].page_offset = rx->page_offset;
1231 /* note that this is the address of the start of the
1232 * page */
1233 pci_unmap_addr_set(&rx->info[idx], bus, rx->bus);
1234 rx->shadow[idx].addr_low =
1235 htonl(MYRI10GE_LOWPART_TO_U32(rx->bus) + rx->page_offset);
1236 rx->shadow[idx].addr_high =
1237 htonl(MYRI10GE_HIGHPART_TO_U32(rx->bus));
1238
1239 /* start next packet on a cacheline boundary */
1240 rx->page_offset += SKB_DATA_ALIGN(bytes);
Brice Goglinae8509b2007-04-10 21:21:08 +02001241
1242#if MYRI10GE_ALLOC_SIZE > 4096
1243 /* don't cross a 4KB boundary */
1244 if ((rx->page_offset >> 12) !=
1245 ((rx->page_offset + bytes - 1) >> 12))
1246 rx->page_offset = (rx->page_offset + 4096) & ~4095;
1247#endif
Brice Goglindd50f332006-12-11 11:25:09 +01001248 rx->fill_cnt++;
1249
1250 /* copy 8 descriptors to the firmware at a time */
1251 if ((idx & 7) == 7) {
Brice Gogline454e7e2008-07-21 10:25:50 +02001252 myri10ge_submit_8rx(&rx->lanai[idx - 7],
1253 &rx->shadow[idx - 7]);
Brice Goglindd50f332006-12-11 11:25:09 +01001254 }
1255 }
1256}
1257
1258static inline void
1259myri10ge_unmap_rx_page(struct pci_dev *pdev,
1260 struct myri10ge_rx_buffer_state *info, int bytes)
1261{
1262 /* unmap the recvd page if we're the only or last user of it */
1263 if (bytes >= MYRI10GE_ALLOC_SIZE / 2 ||
1264 (info->page_offset + 2 * bytes) > MYRI10GE_ALLOC_SIZE) {
1265 pci_unmap_page(pdev, (pci_unmap_addr(info, bus)
1266 & ~(MYRI10GE_ALLOC_SIZE - 1)),
1267 MYRI10GE_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
1268 }
1269}
1270
1271#define MYRI10GE_HLEN 64 /* The number of bytes to copy from a
1272 * page into an skb */
1273
1274static inline int
Brice Goglinb53bef82008-05-09 02:20:03 +02001275myri10ge_rx_done(struct myri10ge_slice_state *ss, struct myri10ge_rx_buf *rx,
Brice Goglin52ea6fb2006-12-11 11:26:12 +01001276 int bytes, int len, __wsum csum)
Brice Goglindd50f332006-12-11 11:25:09 +01001277{
Brice Goglinb53bef82008-05-09 02:20:03 +02001278 struct myri10ge_priv *mgp = ss->mgp;
Brice Goglindd50f332006-12-11 11:25:09 +01001279 struct sk_buff *skb;
1280 struct skb_frag_struct rx_frags[MYRI10GE_MAX_FRAGS_PER_FRAME];
1281 int i, idx, hlen, remainder;
1282 struct pci_dev *pdev = mgp->pdev;
1283 struct net_device *dev = mgp->dev;
1284 u8 *va;
1285
1286 len += MXGEFW_PAD;
1287 idx = rx->cnt & rx->mask;
1288 va = page_address(rx->info[idx].page) + rx->info[idx].page_offset;
1289 prefetch(va);
1290 /* Fill skb_frag_struct(s) with data from our receive */
1291 for (i = 0, remainder = len; remainder > 0; i++) {
1292 myri10ge_unmap_rx_page(pdev, &rx->info[idx], bytes);
1293 rx_frags[i].page = rx->info[idx].page;
1294 rx_frags[i].page_offset = rx->info[idx].page_offset;
1295 if (remainder < MYRI10GE_ALLOC_SIZE)
1296 rx_frags[i].size = remainder;
1297 else
1298 rx_frags[i].size = MYRI10GE_ALLOC_SIZE;
1299 rx->cnt++;
1300 idx = rx->cnt & rx->mask;
1301 remainder -= MYRI10GE_ALLOC_SIZE;
1302 }
1303
Brice Goglin3a0c7d22009-05-19 10:15:32 +00001304 if (dev->features & NETIF_F_LRO) {
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07001305 rx_frags[0].page_offset += MXGEFW_PAD;
1306 rx_frags[0].size -= MXGEFW_PAD;
1307 len -= MXGEFW_PAD;
Brice Goglinb53bef82008-05-09 02:20:03 +02001308 lro_receive_frags(&ss->rx_done.lro_mgr, rx_frags,
Brice Goglinb53bef82008-05-09 02:20:03 +02001309 /* opaque, will come back in get_frag_header */
Brice Goglin0dcffac2008-05-09 02:21:49 +02001310 len, len,
Brice Goglinb53bef82008-05-09 02:20:03 +02001311 (void *)(__force unsigned long)csum, csum);
Brice Goglin0dcffac2008-05-09 02:21:49 +02001312
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07001313 return 1;
1314 }
1315
Brice Goglindd50f332006-12-11 11:25:09 +01001316 hlen = MYRI10GE_HLEN > len ? len : MYRI10GE_HLEN;
1317
Brice Gogline636b2e2007-10-13 12:32:21 +02001318 /* allocate an skb to attach the page(s) to. This is done
1319 * after trying LRO, so as to avoid skb allocation overheads */
Brice Goglindd50f332006-12-11 11:25:09 +01001320
1321 skb = netdev_alloc_skb(dev, MYRI10GE_HLEN + 16);
1322 if (unlikely(skb == NULL)) {
Brice Goglind6279c82008-11-20 01:50:04 -08001323 ss->stats.rx_dropped++;
Brice Goglindd50f332006-12-11 11:25:09 +01001324 do {
1325 i--;
1326 put_page(rx_frags[i].page);
1327 } while (i != 0);
1328 return 0;
1329 }
1330
1331 /* Attach the pages to the skb, and trim off any padding */
1332 myri10ge_rx_skb_build(skb, va, rx_frags, len, hlen);
1333 if (skb_shinfo(skb)->frags[0].size <= 0) {
1334 put_page(skb_shinfo(skb)->frags[0].page);
1335 skb_shinfo(skb)->nr_frags = 0;
1336 }
1337 skb->protocol = eth_type_trans(skb, dev);
David S. Miller0c8dfc82009-01-27 16:22:32 -08001338 skb_record_rx_queue(skb, ss - &mgp->ss[0]);
Brice Goglindd50f332006-12-11 11:25:09 +01001339
1340 if (mgp->csum_flag) {
1341 if ((skb->protocol == htons(ETH_P_IP)) ||
1342 (skb->protocol == htons(ETH_P_IPV6))) {
1343 skb->csum = csum;
1344 skb->ip_summed = CHECKSUM_COMPLETE;
1345 } else
1346 myri10ge_vlan_ip_csum(skb, csum);
1347 }
1348 netif_receive_skb(skb);
Brice Goglindd50f332006-12-11 11:25:09 +01001349 return 1;
1350}
1351
Brice Goglinb53bef82008-05-09 02:20:03 +02001352static inline void
1353myri10ge_tx_done(struct myri10ge_slice_state *ss, int mcp_index)
Brice Goglin0da34b62006-05-23 06:10:15 -04001354{
Brice Goglinb53bef82008-05-09 02:20:03 +02001355 struct pci_dev *pdev = ss->mgp->pdev;
1356 struct myri10ge_tx_buf *tx = &ss->tx;
Brice Goglin236bb5e2008-09-28 15:34:21 +00001357 struct netdev_queue *dev_queue;
Brice Goglin0da34b62006-05-23 06:10:15 -04001358 struct sk_buff *skb;
1359 int idx, len;
Brice Goglin0da34b62006-05-23 06:10:15 -04001360
1361 while (tx->pkt_done != mcp_index) {
1362 idx = tx->done & tx->mask;
1363 skb = tx->info[idx].skb;
1364
1365 /* Mark as free */
1366 tx->info[idx].skb = NULL;
1367 if (tx->info[idx].last) {
1368 tx->pkt_done++;
1369 tx->info[idx].last = 0;
1370 }
1371 tx->done++;
1372 len = pci_unmap_len(&tx->info[idx], len);
1373 pci_unmap_len_set(&tx->info[idx], len, 0);
1374 if (skb) {
Brice Goglinb53bef82008-05-09 02:20:03 +02001375 ss->stats.tx_bytes += skb->len;
1376 ss->stats.tx_packets++;
Brice Goglin0da34b62006-05-23 06:10:15 -04001377 dev_kfree_skb_irq(skb);
1378 if (len)
1379 pci_unmap_single(pdev,
1380 pci_unmap_addr(&tx->info[idx],
1381 bus), len,
1382 PCI_DMA_TODEVICE);
1383 } else {
1384 if (len)
1385 pci_unmap_page(pdev,
1386 pci_unmap_addr(&tx->info[idx],
1387 bus), len,
1388 PCI_DMA_TODEVICE);
1389 }
Brice Goglin0da34b62006-05-23 06:10:15 -04001390 }
Brice Goglin236bb5e2008-09-28 15:34:21 +00001391
1392 dev_queue = netdev_get_tx_queue(ss->dev, ss - ss->mgp->ss);
1393 /*
1394 * Make a minimal effort to prevent the NIC from polling an
1395 * idle tx queue. If we can't get the lock we leave the queue
1396 * active. In this case, either a thread was about to start
1397 * using the queue anyway, or we lost a race and the NIC will
1398 * waste some of its resources polling an inactive queue for a
1399 * while.
1400 */
1401
1402 if ((ss->mgp->dev->real_num_tx_queues > 1) &&
1403 __netif_tx_trylock(dev_queue)) {
1404 if (tx->req == tx->done) {
1405 tx->queue_active = 0;
1406 put_be32(htonl(1), tx->send_stop);
Brice Goglin8c2f5fa2008-11-10 13:58:41 +01001407 mb();
Brice Goglin6824a102008-10-30 08:59:33 +01001408 mmiowb();
Brice Goglin236bb5e2008-09-28 15:34:21 +00001409 }
1410 __netif_tx_unlock(dev_queue);
1411 }
1412
Brice Goglin0da34b62006-05-23 06:10:15 -04001413 /* start the queue if we've stopped it */
Joe Perches8e95a202009-12-03 07:58:21 +00001414 if (netif_tx_queue_stopped(dev_queue) &&
1415 tx->req - tx->done < (tx->mask >> 1)) {
Brice Goglinb53bef82008-05-09 02:20:03 +02001416 tx->wake_queue++;
Brice Goglin236bb5e2008-09-28 15:34:21 +00001417 netif_tx_wake_queue(dev_queue);
Brice Goglin0da34b62006-05-23 06:10:15 -04001418 }
1419}
1420
Brice Goglinb53bef82008-05-09 02:20:03 +02001421static inline int
1422myri10ge_clean_rx_done(struct myri10ge_slice_state *ss, int budget)
Brice Goglin0da34b62006-05-23 06:10:15 -04001423{
Brice Goglinb53bef82008-05-09 02:20:03 +02001424 struct myri10ge_rx_done *rx_done = &ss->rx_done;
1425 struct myri10ge_priv *mgp = ss->mgp;
Brice Goglin18af3e72009-05-24 05:27:41 +00001426 struct net_device *netdev = mgp->dev;
Brice Goglin0da34b62006-05-23 06:10:15 -04001427 unsigned long rx_bytes = 0;
1428 unsigned long rx_packets = 0;
1429 unsigned long rx_ok;
1430
1431 int idx = rx_done->idx;
1432 int cnt = rx_done->cnt;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001433 int work_done = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -04001434 u16 length;
Al Viro40f6cff2006-11-20 13:48:32 -05001435 __wsum checksum;
Brice Goglin0da34b62006-05-23 06:10:15 -04001436
Andrew Gallatinc956a242007-10-31 17:40:06 -04001437 while (rx_done->entry[idx].length != 0 && work_done < budget) {
Brice Goglin0da34b62006-05-23 06:10:15 -04001438 length = ntohs(rx_done->entry[idx].length);
1439 rx_done->entry[idx].length = 0;
Al Viro40f6cff2006-11-20 13:48:32 -05001440 checksum = csum_unfold(rx_done->entry[idx].checksum);
Brice Goglin0da34b62006-05-23 06:10:15 -04001441 if (length <= mgp->small_bytes)
Brice Goglinb53bef82008-05-09 02:20:03 +02001442 rx_ok = myri10ge_rx_done(ss, &ss->rx_small,
Brice Goglin52ea6fb2006-12-11 11:26:12 +01001443 mgp->small_bytes,
1444 length, checksum);
Brice Goglin0da34b62006-05-23 06:10:15 -04001445 else
Brice Goglinb53bef82008-05-09 02:20:03 +02001446 rx_ok = myri10ge_rx_done(ss, &ss->rx_big,
Brice Goglin52ea6fb2006-12-11 11:26:12 +01001447 mgp->big_bytes,
1448 length, checksum);
Brice Goglin0da34b62006-05-23 06:10:15 -04001449 rx_packets += rx_ok;
1450 rx_bytes += rx_ok * (unsigned long)length;
1451 cnt++;
Brice Goglin014377a2008-05-09 02:20:47 +02001452 idx = cnt & (mgp->max_intr_slots - 1);
Andrew Gallatinc956a242007-10-31 17:40:06 -04001453 work_done++;
Brice Goglin0da34b62006-05-23 06:10:15 -04001454 }
1455 rx_done->idx = idx;
1456 rx_done->cnt = cnt;
Brice Goglinb53bef82008-05-09 02:20:03 +02001457 ss->stats.rx_packets += rx_packets;
1458 ss->stats.rx_bytes += rx_bytes;
Brice Goglinc7dab992006-12-11 11:25:42 +01001459
Brice Goglin18af3e72009-05-24 05:27:41 +00001460 if (netdev->features & NETIF_F_LRO)
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07001461 lro_flush_all(&rx_done->lro_mgr);
1462
Brice Goglinc7dab992006-12-11 11:25:42 +01001463 /* restock receive rings if needed */
Brice Goglinb53bef82008-05-09 02:20:03 +02001464 if (ss->rx_small.fill_cnt - ss->rx_small.cnt < myri10ge_fill_thresh)
1465 myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
Brice Goglinc7dab992006-12-11 11:25:42 +01001466 mgp->small_bytes + MXGEFW_PAD, 0);
Brice Goglinb53bef82008-05-09 02:20:03 +02001467 if (ss->rx_big.fill_cnt - ss->rx_big.cnt < myri10ge_fill_thresh)
1468 myri10ge_alloc_rx_pages(mgp, &ss->rx_big, mgp->big_bytes, 0);
Brice Goglinc7dab992006-12-11 11:25:42 +01001469
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001470 return work_done;
Brice Goglin0da34b62006-05-23 06:10:15 -04001471}
1472
1473static inline void myri10ge_check_statblock(struct myri10ge_priv *mgp)
1474{
Brice Goglin0dcffac2008-05-09 02:21:49 +02001475 struct mcp_irq_data *stats = mgp->ss[0].fw_stats;
Brice Goglin0da34b62006-05-23 06:10:15 -04001476
1477 if (unlikely(stats->stats_updated)) {
Brice Goglin798a95d2007-06-11 20:26:50 +02001478 unsigned link_up = ntohl(stats->link_up);
1479 if (mgp->link_state != link_up) {
1480 mgp->link_state = link_up;
1481
1482 if (mgp->link_state == MXGEFW_LINK_UP) {
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001483 if (netif_msg_link(mgp))
Joe Perches78ca90e2010-02-22 16:56:58 +00001484 netdev_info(mgp->dev, "link up\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04001485 netif_carrier_on(mgp->dev);
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001486 mgp->link_changes++;
Brice Goglin0da34b62006-05-23 06:10:15 -04001487 } else {
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001488 if (netif_msg_link(mgp))
Joe Perches78ca90e2010-02-22 16:56:58 +00001489 netdev_info(mgp->dev, "link %s\n",
1490 link_up == MXGEFW_LINK_MYRINET ?
1491 "mismatch (Myrinet detected)" :
1492 "down");
Brice Goglin0da34b62006-05-23 06:10:15 -04001493 netif_carrier_off(mgp->dev);
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001494 mgp->link_changes++;
Brice Goglin0da34b62006-05-23 06:10:15 -04001495 }
1496 }
1497 if (mgp->rdma_tags_available !=
Brice Goglinb53bef82008-05-09 02:20:03 +02001498 ntohl(stats->rdma_tags_available)) {
Brice Goglin0da34b62006-05-23 06:10:15 -04001499 mgp->rdma_tags_available =
Brice Goglinb53bef82008-05-09 02:20:03 +02001500 ntohl(stats->rdma_tags_available);
Joe Perches78ca90e2010-02-22 16:56:58 +00001501 netdev_warn(mgp->dev, "RDMA timed out! %d tags left\n",
1502 mgp->rdma_tags_available);
Brice Goglin0da34b62006-05-23 06:10:15 -04001503 }
1504 mgp->down_cnt += stats->link_down;
1505 if (stats->link_down)
1506 wake_up(&mgp->down_wq);
1507 }
1508}
1509
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001510static int myri10ge_poll(struct napi_struct *napi, int budget)
Brice Goglin0da34b62006-05-23 06:10:15 -04001511{
Brice Goglinb53bef82008-05-09 02:20:03 +02001512 struct myri10ge_slice_state *ss =
1513 container_of(napi, struct myri10ge_slice_state, napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001514 int work_done;
Brice Goglin0da34b62006-05-23 06:10:15 -04001515
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001516#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02001517 if (ss->mgp->dca_enabled)
1518 myri10ge_update_dca(ss);
1519#endif
1520
Brice Goglin0da34b62006-05-23 06:10:15 -04001521 /* process as many rx events as NAPI will allow */
Brice Goglinb53bef82008-05-09 02:20:03 +02001522 work_done = myri10ge_clean_rx_done(ss, budget);
Brice Goglin0da34b62006-05-23 06:10:15 -04001523
David S. Miller4ec24112008-01-07 20:48:21 -08001524 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08001525 napi_complete(napi);
Brice Goglinb53bef82008-05-09 02:20:03 +02001526 put_be32(htonl(3), ss->irq_claim);
Brice Goglin0da34b62006-05-23 06:10:15 -04001527 }
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001528 return work_done;
Brice Goglin0da34b62006-05-23 06:10:15 -04001529}
1530
David Howells7d12e782006-10-05 14:55:46 +01001531static irqreturn_t myri10ge_intr(int irq, void *arg)
Brice Goglin0da34b62006-05-23 06:10:15 -04001532{
Brice Goglinb53bef82008-05-09 02:20:03 +02001533 struct myri10ge_slice_state *ss = arg;
1534 struct myri10ge_priv *mgp = ss->mgp;
1535 struct mcp_irq_data *stats = ss->fw_stats;
1536 struct myri10ge_tx_buf *tx = &ss->tx;
Brice Goglin0da34b62006-05-23 06:10:15 -04001537 u32 send_done_count;
1538 int i;
1539
Brice Goglin236bb5e2008-09-28 15:34:21 +00001540 /* an interrupt on a non-zero receive-only slice is implicitly
1541 * valid since MSI-X irqs are not shared */
1542 if ((mgp->dev->real_num_tx_queues == 1) && (ss != mgp->ss)) {
Ben Hutchings288379f2009-01-19 16:43:59 -08001543 napi_schedule(&ss->napi);
Brice Goglin0dcffac2008-05-09 02:21:49 +02001544 return (IRQ_HANDLED);
1545 }
1546
Brice Goglin0da34b62006-05-23 06:10:15 -04001547 /* make sure it is our IRQ, and that the DMA has finished */
1548 if (unlikely(!stats->valid))
1549 return (IRQ_NONE);
1550
1551 /* low bit indicates receives are present, so schedule
1552 * napi poll handler */
1553 if (stats->valid & 1)
Ben Hutchings288379f2009-01-19 16:43:59 -08001554 napi_schedule(&ss->napi);
Brice Goglin0da34b62006-05-23 06:10:15 -04001555
Brice Goglin0dcffac2008-05-09 02:21:49 +02001556 if (!mgp->msi_enabled && !mgp->msix_enabled) {
Al Viro40f6cff2006-11-20 13:48:32 -05001557 put_be32(0, mgp->irq_deassert);
Brice Goglin0da34b62006-05-23 06:10:15 -04001558 if (!myri10ge_deassert_wait)
1559 stats->valid = 0;
1560 mb();
1561 } else
1562 stats->valid = 0;
1563
1564 /* Wait for IRQ line to go low, if using INTx */
1565 i = 0;
1566 while (1) {
1567 i++;
1568 /* check for transmit completes and receives */
1569 send_done_count = ntohl(stats->send_done_count);
1570 if (send_done_count != tx->pkt_done)
Brice Goglinb53bef82008-05-09 02:20:03 +02001571 myri10ge_tx_done(ss, (int)send_done_count);
Brice Goglin0da34b62006-05-23 06:10:15 -04001572 if (unlikely(i > myri10ge_max_irq_loops)) {
Joe Perches78ca90e2010-02-22 16:56:58 +00001573 netdev_err(mgp->dev, "irq stuck?\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04001574 stats->valid = 0;
1575 schedule_work(&mgp->watchdog_work);
1576 }
1577 if (likely(stats->valid == 0))
1578 break;
1579 cpu_relax();
1580 barrier();
1581 }
1582
Brice Goglin236bb5e2008-09-28 15:34:21 +00001583 /* Only slice 0 updates stats */
1584 if (ss == mgp->ss)
1585 myri10ge_check_statblock(mgp);
Brice Goglin0da34b62006-05-23 06:10:15 -04001586
Brice Goglinb53bef82008-05-09 02:20:03 +02001587 put_be32(htonl(3), ss->irq_claim + 1);
Brice Goglin0da34b62006-05-23 06:10:15 -04001588 return (IRQ_HANDLED);
1589}
1590
1591static int
1592myri10ge_get_settings(struct net_device *netdev, struct ethtool_cmd *cmd)
1593{
Brice Goglinc0bf8802008-05-09 02:18:24 +02001594 struct myri10ge_priv *mgp = netdev_priv(netdev);
1595 char *ptr;
1596 int i;
1597
Brice Goglin0da34b62006-05-23 06:10:15 -04001598 cmd->autoneg = AUTONEG_DISABLE;
1599 cmd->speed = SPEED_10000;
1600 cmd->duplex = DUPLEX_FULL;
Brice Goglinc0bf8802008-05-09 02:18:24 +02001601
1602 /*
1603 * parse the product code to deterimine the interface type
1604 * (CX4, XFP, Quad Ribbon Fiber) by looking at the character
1605 * after the 3rd dash in the driver's cached copy of the
1606 * EEPROM's product code string.
1607 */
1608 ptr = mgp->product_code_string;
1609 if (ptr == NULL) {
Joe Perches78ca90e2010-02-22 16:56:58 +00001610 netdev_err(netdev, "Missing product code\n");
Brice Goglinc0bf8802008-05-09 02:18:24 +02001611 return 0;
1612 }
1613 for (i = 0; i < 3; i++, ptr++) {
1614 ptr = strchr(ptr, '-');
1615 if (ptr == NULL) {
Joe Perches78ca90e2010-02-22 16:56:58 +00001616 netdev_err(netdev, "Invalid product code %s\n",
1617 mgp->product_code_string);
Brice Goglinc0bf8802008-05-09 02:18:24 +02001618 return 0;
1619 }
1620 }
Brice Goglin196f17e2009-10-22 21:43:43 -07001621 if (*ptr == '2')
1622 ptr++;
1623 if (*ptr == 'R' || *ptr == 'Q' || *ptr == 'S') {
1624 /* We've found either an XFP, quad ribbon fiber, or SFP+ */
Brice Goglinc0bf8802008-05-09 02:18:24 +02001625 cmd->port = PORT_FIBRE;
Brice Goglin196f17e2009-10-22 21:43:43 -07001626 cmd->supported |= SUPPORTED_FIBRE;
1627 cmd->advertising |= ADVERTISED_FIBRE;
1628 } else {
1629 cmd->port = PORT_OTHER;
Brice Goglinc0bf8802008-05-09 02:18:24 +02001630 }
Brice Goglin196f17e2009-10-22 21:43:43 -07001631 if (*ptr == 'R' || *ptr == 'S')
1632 cmd->transceiver = XCVR_EXTERNAL;
1633 else
1634 cmd->transceiver = XCVR_INTERNAL;
1635
Brice Goglin0da34b62006-05-23 06:10:15 -04001636 return 0;
1637}
1638
1639static void
1640myri10ge_get_drvinfo(struct net_device *netdev, struct ethtool_drvinfo *info)
1641{
1642 struct myri10ge_priv *mgp = netdev_priv(netdev);
1643
1644 strlcpy(info->driver, "myri10ge", sizeof(info->driver));
1645 strlcpy(info->version, MYRI10GE_VERSION_STR, sizeof(info->version));
1646 strlcpy(info->fw_version, mgp->fw_version, sizeof(info->fw_version));
1647 strlcpy(info->bus_info, pci_name(mgp->pdev), sizeof(info->bus_info));
1648}
1649
1650static int
1651myri10ge_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
1652{
1653 struct myri10ge_priv *mgp = netdev_priv(netdev);
Brice Goglin99f5f872008-05-09 02:19:08 +02001654
Brice Goglin0da34b62006-05-23 06:10:15 -04001655 coal->rx_coalesce_usecs = mgp->intr_coal_delay;
1656 return 0;
1657}
1658
1659static int
1660myri10ge_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
1661{
1662 struct myri10ge_priv *mgp = netdev_priv(netdev);
1663
1664 mgp->intr_coal_delay = coal->rx_coalesce_usecs;
Al Viro40f6cff2006-11-20 13:48:32 -05001665 put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
Brice Goglin0da34b62006-05-23 06:10:15 -04001666 return 0;
1667}
1668
1669static void
1670myri10ge_get_pauseparam(struct net_device *netdev,
1671 struct ethtool_pauseparam *pause)
1672{
1673 struct myri10ge_priv *mgp = netdev_priv(netdev);
1674
1675 pause->autoneg = 0;
1676 pause->rx_pause = mgp->pause;
1677 pause->tx_pause = mgp->pause;
1678}
1679
1680static int
1681myri10ge_set_pauseparam(struct net_device *netdev,
1682 struct ethtool_pauseparam *pause)
1683{
1684 struct myri10ge_priv *mgp = netdev_priv(netdev);
1685
1686 if (pause->tx_pause != mgp->pause)
1687 return myri10ge_change_pause(mgp, pause->tx_pause);
1688 if (pause->rx_pause != mgp->pause)
1689 return myri10ge_change_pause(mgp, pause->tx_pause);
1690 if (pause->autoneg != 0)
1691 return -EINVAL;
1692 return 0;
1693}
1694
1695static void
1696myri10ge_get_ringparam(struct net_device *netdev,
1697 struct ethtool_ringparam *ring)
1698{
1699 struct myri10ge_priv *mgp = netdev_priv(netdev);
1700
Brice Goglin0dcffac2008-05-09 02:21:49 +02001701 ring->rx_mini_max_pending = mgp->ss[0].rx_small.mask + 1;
1702 ring->rx_max_pending = mgp->ss[0].rx_big.mask + 1;
Brice Goglin0da34b62006-05-23 06:10:15 -04001703 ring->rx_jumbo_max_pending = 0;
Brice Goglin6498be32009-04-16 17:56:57 -07001704 ring->tx_max_pending = mgp->ss[0].tx.mask + 1;
Brice Goglin0da34b62006-05-23 06:10:15 -04001705 ring->rx_mini_pending = ring->rx_mini_max_pending;
1706 ring->rx_pending = ring->rx_max_pending;
1707 ring->rx_jumbo_pending = ring->rx_jumbo_max_pending;
1708 ring->tx_pending = ring->tx_max_pending;
1709}
1710
1711static u32 myri10ge_get_rx_csum(struct net_device *netdev)
1712{
1713 struct myri10ge_priv *mgp = netdev_priv(netdev);
Brice Goglin99f5f872008-05-09 02:19:08 +02001714
Brice Goglin0da34b62006-05-23 06:10:15 -04001715 if (mgp->csum_flag)
1716 return 1;
1717 else
1718 return 0;
1719}
1720
1721static int myri10ge_set_rx_csum(struct net_device *netdev, u32 csum_enabled)
1722{
1723 struct myri10ge_priv *mgp = netdev_priv(netdev);
Brice Goglin3a0c7d22009-05-19 10:15:32 +00001724 int err = 0;
Brice Goglin99f5f872008-05-09 02:19:08 +02001725
Brice Goglin0da34b62006-05-23 06:10:15 -04001726 if (csum_enabled)
1727 mgp->csum_flag = MXGEFW_FLAGS_CKSUM;
Brice Goglin3a0c7d22009-05-19 10:15:32 +00001728 else {
1729 u32 flags = ethtool_op_get_flags(netdev);
1730 err = ethtool_op_set_flags(netdev, (flags & ~ETH_FLAG_LRO));
Brice Goglin0da34b62006-05-23 06:10:15 -04001731 mgp->csum_flag = 0;
Brice Goglin3a0c7d22009-05-19 10:15:32 +00001732
1733 }
1734 return err;
Brice Goglin0da34b62006-05-23 06:10:15 -04001735}
1736
Brice Goglin4f93fde2007-10-13 12:34:01 +02001737static int myri10ge_set_tso(struct net_device *netdev, u32 tso_enabled)
1738{
1739 struct myri10ge_priv *mgp = netdev_priv(netdev);
1740 unsigned long flags = mgp->features & (NETIF_F_TSO6 | NETIF_F_TSO);
1741
1742 if (tso_enabled)
1743 netdev->features |= flags;
1744 else
1745 netdev->features &= ~flags;
1746 return 0;
1747}
1748
Brice Goglinb53bef82008-05-09 02:20:03 +02001749static const char myri10ge_gstrings_main_stats[][ETH_GSTRING_LEN] = {
Brice Goglin0da34b62006-05-23 06:10:15 -04001750 "rx_packets", "tx_packets", "rx_bytes", "tx_bytes", "rx_errors",
1751 "tx_errors", "rx_dropped", "tx_dropped", "multicast", "collisions",
1752 "rx_length_errors", "rx_over_errors", "rx_crc_errors",
1753 "rx_frame_errors", "rx_fifo_errors", "rx_missed_errors",
1754 "tx_aborted_errors", "tx_carrier_errors", "tx_fifo_errors",
1755 "tx_heartbeat_errors", "tx_window_errors",
1756 /* device-specific stats */
Brice Goglin0dcffac2008-05-09 02:21:49 +02001757 "tx_boundary", "WC", "irq", "MSI", "MSIX",
Brice Goglin0da34b62006-05-23 06:10:15 -04001758 "read_dma_bw_MBs", "write_dma_bw_MBs", "read_write_dma_bw_MBs",
Brice Goglinb53bef82008-05-09 02:20:03 +02001759 "serial_number", "watchdog_resets",
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001760#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin9a6b3b52008-09-12 19:48:06 +02001761 "dca_capable_firmware", "dca_device_present",
Brice Goglin981813d2008-05-09 02:22:16 +02001762#endif
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001763 "link_changes", "link_up", "dropped_link_overflow",
Brice Goglincee505d2007-05-07 23:49:25 +02001764 "dropped_link_error_or_filtered",
1765 "dropped_pause", "dropped_bad_phy", "dropped_bad_crc32",
1766 "dropped_unicast_filtered", "dropped_multicast_filtered",
Brice Goglin0da34b62006-05-23 06:10:15 -04001767 "dropped_runt", "dropped_overrun", "dropped_no_small_buffer",
Brice Goglinb53bef82008-05-09 02:20:03 +02001768 "dropped_no_big_buffer"
1769};
1770
1771static const char myri10ge_gstrings_slice_stats[][ETH_GSTRING_LEN] = {
1772 "----------- slice ---------",
1773 "tx_pkt_start", "tx_pkt_done", "tx_req", "tx_done",
1774 "rx_small_cnt", "rx_big_cnt",
1775 "wake_queue", "stop_queue", "tx_linearized", "LRO aggregated",
1776 "LRO flushed",
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07001777 "LRO avg aggr", "LRO no_desc"
Brice Goglin0da34b62006-05-23 06:10:15 -04001778};
1779
1780#define MYRI10GE_NET_STATS_LEN 21
Brice Goglinb53bef82008-05-09 02:20:03 +02001781#define MYRI10GE_MAIN_STATS_LEN ARRAY_SIZE(myri10ge_gstrings_main_stats)
1782#define MYRI10GE_SLICE_STATS_LEN ARRAY_SIZE(myri10ge_gstrings_slice_stats)
Brice Goglin0da34b62006-05-23 06:10:15 -04001783
1784static void
1785myri10ge_get_strings(struct net_device *netdev, u32 stringset, u8 * data)
1786{
Brice Goglin0dcffac2008-05-09 02:21:49 +02001787 struct myri10ge_priv *mgp = netdev_priv(netdev);
1788 int i;
1789
Brice Goglin0da34b62006-05-23 06:10:15 -04001790 switch (stringset) {
1791 case ETH_SS_STATS:
Brice Goglinb53bef82008-05-09 02:20:03 +02001792 memcpy(data, *myri10ge_gstrings_main_stats,
1793 sizeof(myri10ge_gstrings_main_stats));
1794 data += sizeof(myri10ge_gstrings_main_stats);
Brice Goglin0dcffac2008-05-09 02:21:49 +02001795 for (i = 0; i < mgp->num_slices; i++) {
1796 memcpy(data, *myri10ge_gstrings_slice_stats,
1797 sizeof(myri10ge_gstrings_slice_stats));
1798 data += sizeof(myri10ge_gstrings_slice_stats);
1799 }
Brice Goglin0da34b62006-05-23 06:10:15 -04001800 break;
1801 }
1802}
1803
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001804static int myri10ge_get_sset_count(struct net_device *netdev, int sset)
Brice Goglin0da34b62006-05-23 06:10:15 -04001805{
Brice Goglin0dcffac2008-05-09 02:21:49 +02001806 struct myri10ge_priv *mgp = netdev_priv(netdev);
1807
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001808 switch (sset) {
1809 case ETH_SS_STATS:
Brice Goglin0dcffac2008-05-09 02:21:49 +02001810 return MYRI10GE_MAIN_STATS_LEN +
1811 mgp->num_slices * MYRI10GE_SLICE_STATS_LEN;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001812 default:
1813 return -EOPNOTSUPP;
1814 }
Brice Goglin0da34b62006-05-23 06:10:15 -04001815}
1816
1817static void
1818myri10ge_get_ethtool_stats(struct net_device *netdev,
1819 struct ethtool_stats *stats, u64 * data)
1820{
1821 struct myri10ge_priv *mgp = netdev_priv(netdev);
Brice Goglinb53bef82008-05-09 02:20:03 +02001822 struct myri10ge_slice_state *ss;
Brice Goglin0dcffac2008-05-09 02:21:49 +02001823 int slice;
Brice Goglin0da34b62006-05-23 06:10:15 -04001824 int i;
1825
Brice Goglin59081822009-04-16 02:23:56 +00001826 /* force stats update */
1827 (void)myri10ge_get_stats(netdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04001828 for (i = 0; i < MYRI10GE_NET_STATS_LEN; i++)
Ajit Khaparde6dc34942009-10-07 02:45:02 +00001829 data[i] = ((unsigned long *)&netdev->stats)[i];
Brice Goglin0da34b62006-05-23 06:10:15 -04001830
Brice Goglinb53bef82008-05-09 02:20:03 +02001831 data[i++] = (unsigned int)mgp->tx_boundary;
Brice Goglin276e26c2007-03-07 20:02:32 +01001832 data[i++] = (unsigned int)mgp->wc_enabled;
Brice Goglin2c1a1082006-07-03 18:16:46 -04001833 data[i++] = (unsigned int)mgp->pdev->irq;
1834 data[i++] = (unsigned int)mgp->msi_enabled;
Brice Goglin0dcffac2008-05-09 02:21:49 +02001835 data[i++] = (unsigned int)mgp->msix_enabled;
Brice Goglin0da34b62006-05-23 06:10:15 -04001836 data[i++] = (unsigned int)mgp->read_dma;
1837 data[i++] = (unsigned int)mgp->write_dma;
1838 data[i++] = (unsigned int)mgp->read_write_dma;
1839 data[i++] = (unsigned int)mgp->serial_number;
Brice Goglin0da34b62006-05-23 06:10:15 -04001840 data[i++] = (unsigned int)mgp->watchdog_resets;
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001841#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02001842 data[i++] = (unsigned int)(mgp->ss[0].dca_tag != NULL);
1843 data[i++] = (unsigned int)(mgp->dca_enabled);
1844#endif
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001845 data[i++] = (unsigned int)mgp->link_changes;
Brice Goglinb53bef82008-05-09 02:20:03 +02001846
1847 /* firmware stats are useful only in the first slice */
Brice Goglin0dcffac2008-05-09 02:21:49 +02001848 ss = &mgp->ss[0];
Brice Goglinb53bef82008-05-09 02:20:03 +02001849 data[i++] = (unsigned int)ntohl(ss->fw_stats->link_up);
1850 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_link_overflow);
Brice Goglin0da34b62006-05-23 06:10:15 -04001851 data[i++] =
Brice Goglinb53bef82008-05-09 02:20:03 +02001852 (unsigned int)ntohl(ss->fw_stats->dropped_link_error_or_filtered);
1853 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_pause);
1854 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_bad_phy);
1855 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_bad_crc32);
1856 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_unicast_filtered);
Brice Goglincee505d2007-05-07 23:49:25 +02001857 data[i++] =
Brice Goglinb53bef82008-05-09 02:20:03 +02001858 (unsigned int)ntohl(ss->fw_stats->dropped_multicast_filtered);
1859 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_runt);
1860 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_overrun);
1861 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_no_small_buffer);
1862 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_no_big_buffer);
1863
Brice Goglin0dcffac2008-05-09 02:21:49 +02001864 for (slice = 0; slice < mgp->num_slices; slice++) {
1865 ss = &mgp->ss[slice];
1866 data[i++] = slice;
1867 data[i++] = (unsigned int)ss->tx.pkt_start;
1868 data[i++] = (unsigned int)ss->tx.pkt_done;
1869 data[i++] = (unsigned int)ss->tx.req;
1870 data[i++] = (unsigned int)ss->tx.done;
1871 data[i++] = (unsigned int)ss->rx_small.cnt;
1872 data[i++] = (unsigned int)ss->rx_big.cnt;
1873 data[i++] = (unsigned int)ss->tx.wake_queue;
1874 data[i++] = (unsigned int)ss->tx.stop_queue;
1875 data[i++] = (unsigned int)ss->tx.linearized;
1876 data[i++] = ss->rx_done.lro_mgr.stats.aggregated;
1877 data[i++] = ss->rx_done.lro_mgr.stats.flushed;
1878 if (ss->rx_done.lro_mgr.stats.flushed)
1879 data[i++] = ss->rx_done.lro_mgr.stats.aggregated /
1880 ss->rx_done.lro_mgr.stats.flushed;
1881 else
1882 data[i++] = 0;
1883 data[i++] = ss->rx_done.lro_mgr.stats.no_desc;
1884 }
Brice Goglin0da34b62006-05-23 06:10:15 -04001885}
1886
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001887static void myri10ge_set_msglevel(struct net_device *netdev, u32 value)
1888{
1889 struct myri10ge_priv *mgp = netdev_priv(netdev);
1890 mgp->msg_enable = value;
1891}
1892
1893static u32 myri10ge_get_msglevel(struct net_device *netdev)
1894{
1895 struct myri10ge_priv *mgp = netdev_priv(netdev);
1896 return mgp->msg_enable;
1897}
1898
Jeff Garzik7282d492006-09-13 14:30:00 -04001899static const struct ethtool_ops myri10ge_ethtool_ops = {
Brice Goglin0da34b62006-05-23 06:10:15 -04001900 .get_settings = myri10ge_get_settings,
1901 .get_drvinfo = myri10ge_get_drvinfo,
1902 .get_coalesce = myri10ge_get_coalesce,
1903 .set_coalesce = myri10ge_set_coalesce,
1904 .get_pauseparam = myri10ge_get_pauseparam,
1905 .set_pauseparam = myri10ge_set_pauseparam,
1906 .get_ringparam = myri10ge_get_ringparam,
1907 .get_rx_csum = myri10ge_get_rx_csum,
1908 .set_rx_csum = myri10ge_set_rx_csum,
Brice Goglinb10c0662006-06-08 10:25:00 -04001909 .set_tx_csum = ethtool_op_set_tx_hw_csum,
Brice Goglin0da34b62006-05-23 06:10:15 -04001910 .set_sg = ethtool_op_set_sg,
Brice Goglin4f93fde2007-10-13 12:34:01 +02001911 .set_tso = myri10ge_set_tso,
Brice Goglin6ffdd072007-05-30 21:13:59 +02001912 .get_link = ethtool_op_get_link,
Brice Goglin0da34b62006-05-23 06:10:15 -04001913 .get_strings = myri10ge_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001914 .get_sset_count = myri10ge_get_sset_count,
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001915 .get_ethtool_stats = myri10ge_get_ethtool_stats,
1916 .set_msglevel = myri10ge_set_msglevel,
Brice Goglin3a0c7d22009-05-19 10:15:32 +00001917 .get_msglevel = myri10ge_get_msglevel,
1918 .get_flags = ethtool_op_get_flags,
1919 .set_flags = ethtool_op_set_flags
Brice Goglin0da34b62006-05-23 06:10:15 -04001920};
1921
Brice Goglinb53bef82008-05-09 02:20:03 +02001922static int myri10ge_allocate_rings(struct myri10ge_slice_state *ss)
Brice Goglin0da34b62006-05-23 06:10:15 -04001923{
Brice Goglinb53bef82008-05-09 02:20:03 +02001924 struct myri10ge_priv *mgp = ss->mgp;
Brice Goglin0da34b62006-05-23 06:10:15 -04001925 struct myri10ge_cmd cmd;
Brice Goglinb53bef82008-05-09 02:20:03 +02001926 struct net_device *dev = mgp->dev;
Brice Goglin0da34b62006-05-23 06:10:15 -04001927 int tx_ring_size, rx_ring_size;
1928 int tx_ring_entries, rx_ring_entries;
Brice Goglin0dcffac2008-05-09 02:21:49 +02001929 int i, slice, status;
Brice Goglin0da34b62006-05-23 06:10:15 -04001930 size_t bytes;
1931
Brice Goglin0da34b62006-05-23 06:10:15 -04001932 /* get ring sizes */
Brice Goglin0dcffac2008-05-09 02:21:49 +02001933 slice = ss - mgp->ss;
1934 cmd.data0 = slice;
Brice Goglin0da34b62006-05-23 06:10:15 -04001935 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_RING_SIZE, &cmd, 0);
1936 tx_ring_size = cmd.data0;
Brice Goglin0dcffac2008-05-09 02:21:49 +02001937 cmd.data0 = slice;
Brice Goglin0da34b62006-05-23 06:10:15 -04001938 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0);
Brice Goglin355c7262007-03-07 19:59:52 +01001939 if (status != 0)
1940 return status;
Brice Goglin0da34b62006-05-23 06:10:15 -04001941 rx_ring_size = cmd.data0;
1942
1943 tx_ring_entries = tx_ring_size / sizeof(struct mcp_kreq_ether_send);
1944 rx_ring_entries = rx_ring_size / sizeof(struct mcp_dma_addr);
Brice Goglinb53bef82008-05-09 02:20:03 +02001945 ss->tx.mask = tx_ring_entries - 1;
1946 ss->rx_small.mask = ss->rx_big.mask = rx_ring_entries - 1;
Brice Goglin0da34b62006-05-23 06:10:15 -04001947
Brice Goglin355c7262007-03-07 19:59:52 +01001948 status = -ENOMEM;
1949
Brice Goglin0da34b62006-05-23 06:10:15 -04001950 /* allocate the host shadow rings */
1951
1952 bytes = 8 + (MYRI10GE_MAX_SEND_DESC_TSO + 4)
Brice Goglinb53bef82008-05-09 02:20:03 +02001953 * sizeof(*ss->tx.req_list);
1954 ss->tx.req_bytes = kzalloc(bytes, GFP_KERNEL);
1955 if (ss->tx.req_bytes == NULL)
Brice Goglin0da34b62006-05-23 06:10:15 -04001956 goto abort_with_nothing;
1957
1958 /* ensure req_list entries are aligned to 8 bytes */
Brice Goglinb53bef82008-05-09 02:20:03 +02001959 ss->tx.req_list = (struct mcp_kreq_ether_send *)
1960 ALIGN((unsigned long)ss->tx.req_bytes, 8);
Brice Goglin236bb5e2008-09-28 15:34:21 +00001961 ss->tx.queue_active = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -04001962
Brice Goglinb53bef82008-05-09 02:20:03 +02001963 bytes = rx_ring_entries * sizeof(*ss->rx_small.shadow);
1964 ss->rx_small.shadow = kzalloc(bytes, GFP_KERNEL);
1965 if (ss->rx_small.shadow == NULL)
Brice Goglin0da34b62006-05-23 06:10:15 -04001966 goto abort_with_tx_req_bytes;
1967
Brice Goglinb53bef82008-05-09 02:20:03 +02001968 bytes = rx_ring_entries * sizeof(*ss->rx_big.shadow);
1969 ss->rx_big.shadow = kzalloc(bytes, GFP_KERNEL);
1970 if (ss->rx_big.shadow == NULL)
Brice Goglin0da34b62006-05-23 06:10:15 -04001971 goto abort_with_rx_small_shadow;
1972
1973 /* allocate the host info rings */
1974
Brice Goglinb53bef82008-05-09 02:20:03 +02001975 bytes = tx_ring_entries * sizeof(*ss->tx.info);
1976 ss->tx.info = kzalloc(bytes, GFP_KERNEL);
1977 if (ss->tx.info == NULL)
Brice Goglin0da34b62006-05-23 06:10:15 -04001978 goto abort_with_rx_big_shadow;
1979
Brice Goglinb53bef82008-05-09 02:20:03 +02001980 bytes = rx_ring_entries * sizeof(*ss->rx_small.info);
1981 ss->rx_small.info = kzalloc(bytes, GFP_KERNEL);
1982 if (ss->rx_small.info == NULL)
Brice Goglin0da34b62006-05-23 06:10:15 -04001983 goto abort_with_tx_info;
1984
Brice Goglinb53bef82008-05-09 02:20:03 +02001985 bytes = rx_ring_entries * sizeof(*ss->rx_big.info);
1986 ss->rx_big.info = kzalloc(bytes, GFP_KERNEL);
1987 if (ss->rx_big.info == NULL)
Brice Goglin0da34b62006-05-23 06:10:15 -04001988 goto abort_with_rx_small_info;
1989
1990 /* Fill the receive rings */
Brice Goglinb53bef82008-05-09 02:20:03 +02001991 ss->rx_big.cnt = 0;
1992 ss->rx_small.cnt = 0;
1993 ss->rx_big.fill_cnt = 0;
1994 ss->rx_small.fill_cnt = 0;
1995 ss->rx_small.page_offset = MYRI10GE_ALLOC_SIZE;
1996 ss->rx_big.page_offset = MYRI10GE_ALLOC_SIZE;
1997 ss->rx_small.watchdog_needed = 0;
1998 ss->rx_big.watchdog_needed = 0;
1999 myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
Brice Goglinc7dab992006-12-11 11:25:42 +01002000 mgp->small_bytes + MXGEFW_PAD, 0);
Brice Goglin0da34b62006-05-23 06:10:15 -04002001
Brice Goglinb53bef82008-05-09 02:20:03 +02002002 if (ss->rx_small.fill_cnt < ss->rx_small.mask + 1) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002003 netdev_err(dev, "slice-%d: alloced only %d small bufs\n",
2004 slice, ss->rx_small.fill_cnt);
Brice Goglinc7dab992006-12-11 11:25:42 +01002005 goto abort_with_rx_small_ring;
Brice Goglin0da34b62006-05-23 06:10:15 -04002006 }
2007
Brice Goglinb53bef82008-05-09 02:20:03 +02002008 myri10ge_alloc_rx_pages(mgp, &ss->rx_big, mgp->big_bytes, 0);
2009 if (ss->rx_big.fill_cnt < ss->rx_big.mask + 1) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002010 netdev_err(dev, "slice-%d: alloced only %d big bufs\n",
2011 slice, ss->rx_big.fill_cnt);
Brice Goglinc7dab992006-12-11 11:25:42 +01002012 goto abort_with_rx_big_ring;
Brice Goglin0da34b62006-05-23 06:10:15 -04002013 }
2014
2015 return 0;
2016
2017abort_with_rx_big_ring:
Brice Goglinb53bef82008-05-09 02:20:03 +02002018 for (i = ss->rx_big.cnt; i < ss->rx_big.fill_cnt; i++) {
2019 int idx = i & ss->rx_big.mask;
2020 myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_big.info[idx],
Brice Goglinc7dab992006-12-11 11:25:42 +01002021 mgp->big_bytes);
Brice Goglinb53bef82008-05-09 02:20:03 +02002022 put_page(ss->rx_big.info[idx].page);
Brice Goglin0da34b62006-05-23 06:10:15 -04002023 }
2024
2025abort_with_rx_small_ring:
Brice Goglinb53bef82008-05-09 02:20:03 +02002026 for (i = ss->rx_small.cnt; i < ss->rx_small.fill_cnt; i++) {
2027 int idx = i & ss->rx_small.mask;
2028 myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_small.info[idx],
Brice Goglinc7dab992006-12-11 11:25:42 +01002029 mgp->small_bytes + MXGEFW_PAD);
Brice Goglinb53bef82008-05-09 02:20:03 +02002030 put_page(ss->rx_small.info[idx].page);
Brice Goglin0da34b62006-05-23 06:10:15 -04002031 }
Brice Goglinc7dab992006-12-11 11:25:42 +01002032
Brice Goglinb53bef82008-05-09 02:20:03 +02002033 kfree(ss->rx_big.info);
Brice Goglin0da34b62006-05-23 06:10:15 -04002034
2035abort_with_rx_small_info:
Brice Goglinb53bef82008-05-09 02:20:03 +02002036 kfree(ss->rx_small.info);
Brice Goglin0da34b62006-05-23 06:10:15 -04002037
2038abort_with_tx_info:
Brice Goglinb53bef82008-05-09 02:20:03 +02002039 kfree(ss->tx.info);
Brice Goglin0da34b62006-05-23 06:10:15 -04002040
2041abort_with_rx_big_shadow:
Brice Goglinb53bef82008-05-09 02:20:03 +02002042 kfree(ss->rx_big.shadow);
Brice Goglin0da34b62006-05-23 06:10:15 -04002043
2044abort_with_rx_small_shadow:
Brice Goglinb53bef82008-05-09 02:20:03 +02002045 kfree(ss->rx_small.shadow);
Brice Goglin0da34b62006-05-23 06:10:15 -04002046
2047abort_with_tx_req_bytes:
Brice Goglinb53bef82008-05-09 02:20:03 +02002048 kfree(ss->tx.req_bytes);
2049 ss->tx.req_bytes = NULL;
2050 ss->tx.req_list = NULL;
Brice Goglin0da34b62006-05-23 06:10:15 -04002051
2052abort_with_nothing:
2053 return status;
2054}
2055
Brice Goglinb53bef82008-05-09 02:20:03 +02002056static void myri10ge_free_rings(struct myri10ge_slice_state *ss)
Brice Goglin0da34b62006-05-23 06:10:15 -04002057{
Brice Goglinb53bef82008-05-09 02:20:03 +02002058 struct myri10ge_priv *mgp = ss->mgp;
Brice Goglin0da34b62006-05-23 06:10:15 -04002059 struct sk_buff *skb;
2060 struct myri10ge_tx_buf *tx;
2061 int i, len, idx;
2062
Brice Goglin0dcffac2008-05-09 02:21:49 +02002063 /* If not allocated, skip it */
2064 if (ss->tx.req_list == NULL)
2065 return;
2066
Brice Goglinb53bef82008-05-09 02:20:03 +02002067 for (i = ss->rx_big.cnt; i < ss->rx_big.fill_cnt; i++) {
2068 idx = i & ss->rx_big.mask;
2069 if (i == ss->rx_big.fill_cnt - 1)
2070 ss->rx_big.info[idx].page_offset = MYRI10GE_ALLOC_SIZE;
2071 myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_big.info[idx],
Brice Goglinc7dab992006-12-11 11:25:42 +01002072 mgp->big_bytes);
Brice Goglinb53bef82008-05-09 02:20:03 +02002073 put_page(ss->rx_big.info[idx].page);
Brice Goglin0da34b62006-05-23 06:10:15 -04002074 }
2075
Brice Goglinb53bef82008-05-09 02:20:03 +02002076 for (i = ss->rx_small.cnt; i < ss->rx_small.fill_cnt; i++) {
2077 idx = i & ss->rx_small.mask;
2078 if (i == ss->rx_small.fill_cnt - 1)
2079 ss->rx_small.info[idx].page_offset =
Brice Goglinc7dab992006-12-11 11:25:42 +01002080 MYRI10GE_ALLOC_SIZE;
Brice Goglinb53bef82008-05-09 02:20:03 +02002081 myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_small.info[idx],
Brice Goglinc7dab992006-12-11 11:25:42 +01002082 mgp->small_bytes + MXGEFW_PAD);
Brice Goglinb53bef82008-05-09 02:20:03 +02002083 put_page(ss->rx_small.info[idx].page);
Brice Goglin0da34b62006-05-23 06:10:15 -04002084 }
Brice Goglinb53bef82008-05-09 02:20:03 +02002085 tx = &ss->tx;
Brice Goglin0da34b62006-05-23 06:10:15 -04002086 while (tx->done != tx->req) {
2087 idx = tx->done & tx->mask;
2088 skb = tx->info[idx].skb;
2089
2090 /* Mark as free */
2091 tx->info[idx].skb = NULL;
2092 tx->done++;
2093 len = pci_unmap_len(&tx->info[idx], len);
2094 pci_unmap_len_set(&tx->info[idx], len, 0);
2095 if (skb) {
Brice Goglinb53bef82008-05-09 02:20:03 +02002096 ss->stats.tx_dropped++;
Brice Goglin0da34b62006-05-23 06:10:15 -04002097 dev_kfree_skb_any(skb);
2098 if (len)
2099 pci_unmap_single(mgp->pdev,
2100 pci_unmap_addr(&tx->info[idx],
2101 bus), len,
2102 PCI_DMA_TODEVICE);
2103 } else {
2104 if (len)
2105 pci_unmap_page(mgp->pdev,
2106 pci_unmap_addr(&tx->info[idx],
2107 bus), len,
2108 PCI_DMA_TODEVICE);
2109 }
2110 }
Brice Goglinb53bef82008-05-09 02:20:03 +02002111 kfree(ss->rx_big.info);
Brice Goglin0da34b62006-05-23 06:10:15 -04002112
Brice Goglinb53bef82008-05-09 02:20:03 +02002113 kfree(ss->rx_small.info);
Brice Goglin0da34b62006-05-23 06:10:15 -04002114
Brice Goglinb53bef82008-05-09 02:20:03 +02002115 kfree(ss->tx.info);
Brice Goglin0da34b62006-05-23 06:10:15 -04002116
Brice Goglinb53bef82008-05-09 02:20:03 +02002117 kfree(ss->rx_big.shadow);
Brice Goglin0da34b62006-05-23 06:10:15 -04002118
Brice Goglinb53bef82008-05-09 02:20:03 +02002119 kfree(ss->rx_small.shadow);
Brice Goglin0da34b62006-05-23 06:10:15 -04002120
Brice Goglinb53bef82008-05-09 02:20:03 +02002121 kfree(ss->tx.req_bytes);
2122 ss->tx.req_bytes = NULL;
2123 ss->tx.req_list = NULL;
Brice Goglin0da34b62006-05-23 06:10:15 -04002124}
2125
Brice Goglindf30a742006-12-18 11:50:40 +01002126static int myri10ge_request_irq(struct myri10ge_priv *mgp)
2127{
2128 struct pci_dev *pdev = mgp->pdev;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002129 struct myri10ge_slice_state *ss;
2130 struct net_device *netdev = mgp->dev;
2131 int i;
Brice Goglindf30a742006-12-18 11:50:40 +01002132 int status;
2133
Brice Goglin0dcffac2008-05-09 02:21:49 +02002134 mgp->msi_enabled = 0;
2135 mgp->msix_enabled = 0;
2136 status = 0;
Brice Goglindf30a742006-12-18 11:50:40 +01002137 if (myri10ge_msi) {
Brice Goglin0dcffac2008-05-09 02:21:49 +02002138 if (mgp->num_slices > 1) {
2139 status =
2140 pci_enable_msix(pdev, mgp->msix_vectors,
2141 mgp->num_slices);
2142 if (status == 0) {
2143 mgp->msix_enabled = 1;
2144 } else {
2145 dev_err(&pdev->dev,
2146 "Error %d setting up MSI-X\n", status);
2147 return status;
2148 }
2149 }
2150 if (mgp->msix_enabled == 0) {
2151 status = pci_enable_msi(pdev);
2152 if (status != 0) {
2153 dev_err(&pdev->dev,
2154 "Error %d setting up MSI; falling back to xPIC\n",
2155 status);
2156 } else {
2157 mgp->msi_enabled = 1;
2158 }
2159 }
Brice Goglindf30a742006-12-18 11:50:40 +01002160 }
Brice Goglin0dcffac2008-05-09 02:21:49 +02002161 if (mgp->msix_enabled) {
2162 for (i = 0; i < mgp->num_slices; i++) {
2163 ss = &mgp->ss[i];
2164 snprintf(ss->irq_desc, sizeof(ss->irq_desc),
2165 "%s:slice-%d", netdev->name, i);
2166 status = request_irq(mgp->msix_vectors[i].vector,
2167 myri10ge_intr, 0, ss->irq_desc,
2168 ss);
2169 if (status != 0) {
2170 dev_err(&pdev->dev,
2171 "slice %d failed to allocate IRQ\n", i);
2172 i--;
2173 while (i >= 0) {
2174 free_irq(mgp->msix_vectors[i].vector,
2175 &mgp->ss[i]);
2176 i--;
2177 }
2178 pci_disable_msix(pdev);
2179 return status;
2180 }
2181 }
2182 } else {
2183 status = request_irq(pdev->irq, myri10ge_intr, IRQF_SHARED,
2184 mgp->dev->name, &mgp->ss[0]);
2185 if (status != 0) {
2186 dev_err(&pdev->dev, "failed to allocate IRQ\n");
2187 if (mgp->msi_enabled)
2188 pci_disable_msi(pdev);
2189 }
Brice Goglindf30a742006-12-18 11:50:40 +01002190 }
2191 return status;
2192}
2193
2194static void myri10ge_free_irq(struct myri10ge_priv *mgp)
2195{
2196 struct pci_dev *pdev = mgp->pdev;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002197 int i;
Brice Goglindf30a742006-12-18 11:50:40 +01002198
Brice Goglin0dcffac2008-05-09 02:21:49 +02002199 if (mgp->msix_enabled) {
2200 for (i = 0; i < mgp->num_slices; i++)
2201 free_irq(mgp->msix_vectors[i].vector, &mgp->ss[i]);
2202 } else {
2203 free_irq(pdev->irq, &mgp->ss[0]);
2204 }
Brice Goglindf30a742006-12-18 11:50:40 +01002205 if (mgp->msi_enabled)
2206 pci_disable_msi(pdev);
Brice Goglin0dcffac2008-05-09 02:21:49 +02002207 if (mgp->msix_enabled)
2208 pci_disable_msix(pdev);
Brice Goglindf30a742006-12-18 11:50:40 +01002209}
2210
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07002211static int
2212myri10ge_get_frag_header(struct skb_frag_struct *frag, void **mac_hdr,
2213 void **ip_hdr, void **tcpudp_hdr,
2214 u64 * hdr_flags, void *priv)
2215{
2216 struct ethhdr *eh;
2217 struct vlan_ethhdr *veh;
2218 struct iphdr *iph;
2219 u8 *va = page_address(frag->page) + frag->page_offset;
2220 unsigned long ll_hlen;
Al Viro66341ff2007-12-22 18:56:43 +00002221 /* passed opaque through lro_receive_frags() */
2222 __wsum csum = (__force __wsum) (unsigned long)priv;
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07002223
2224 /* find the mac header, aborting if not IPv4 */
2225
2226 eh = (struct ethhdr *)va;
2227 *mac_hdr = eh;
2228 ll_hlen = ETH_HLEN;
2229 if (eh->h_proto != htons(ETH_P_IP)) {
2230 if (eh->h_proto == htons(ETH_P_8021Q)) {
2231 veh = (struct vlan_ethhdr *)va;
2232 if (veh->h_vlan_encapsulated_proto != htons(ETH_P_IP))
2233 return -1;
2234
2235 ll_hlen += VLAN_HLEN;
2236
2237 /*
2238 * HW checksum starts ETH_HLEN bytes into
2239 * frame, so we must subtract off the VLAN
2240 * header's checksum before csum can be used
2241 */
2242 csum = csum_sub(csum, csum_partial(va + ETH_HLEN,
2243 VLAN_HLEN, 0));
2244 } else {
2245 return -1;
2246 }
2247 }
2248 *hdr_flags = LRO_IPV4;
2249
2250 iph = (struct iphdr *)(va + ll_hlen);
2251 *ip_hdr = iph;
2252 if (iph->protocol != IPPROTO_TCP)
2253 return -1;
Brice Goglinbcb09dc2008-12-09 00:14:27 -08002254 if (iph->frag_off & htons(IP_MF | IP_OFFSET))
2255 return -1;
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07002256 *hdr_flags |= LRO_TCP;
2257 *tcpudp_hdr = (u8 *) (*ip_hdr) + (iph->ihl << 2);
2258
2259 /* verify the IP checksum */
2260 if (unlikely(ip_fast_csum((u8 *) iph, iph->ihl)))
2261 return -1;
2262
2263 /* verify the checksum */
2264 if (unlikely(csum_tcpudp_magic(iph->saddr, iph->daddr,
2265 ntohs(iph->tot_len) - (iph->ihl << 2),
2266 IPPROTO_TCP, csum)))
2267 return -1;
2268
2269 return 0;
2270}
2271
Brice Goglin77929732008-05-09 02:21:10 +02002272static int myri10ge_get_txrx(struct myri10ge_priv *mgp, int slice)
2273{
2274 struct myri10ge_cmd cmd;
2275 struct myri10ge_slice_state *ss;
2276 int status;
2277
2278 ss = &mgp->ss[slice];
Brice Goglin236bb5e2008-09-28 15:34:21 +00002279 status = 0;
2280 if (slice == 0 || (mgp->dev->real_num_tx_queues > 1)) {
2281 cmd.data0 = slice;
2282 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_OFFSET,
2283 &cmd, 0);
2284 ss->tx.lanai = (struct mcp_kreq_ether_send __iomem *)
2285 (mgp->sram + cmd.data0);
2286 }
Brice Goglin77929732008-05-09 02:21:10 +02002287 cmd.data0 = slice;
2288 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SMALL_RX_OFFSET,
2289 &cmd, 0);
2290 ss->rx_small.lanai = (struct mcp_kreq_ether_recv __iomem *)
2291 (mgp->sram + cmd.data0);
2292
2293 cmd.data0 = slice;
2294 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_BIG_RX_OFFSET, &cmd, 0);
2295 ss->rx_big.lanai = (struct mcp_kreq_ether_recv __iomem *)
2296 (mgp->sram + cmd.data0);
2297
Brice Goglin236bb5e2008-09-28 15:34:21 +00002298 ss->tx.send_go = (__iomem __be32 *)
2299 (mgp->sram + MXGEFW_ETH_SEND_GO + 64 * slice);
2300 ss->tx.send_stop = (__iomem __be32 *)
2301 (mgp->sram + MXGEFW_ETH_SEND_STOP + 64 * slice);
Brice Goglin77929732008-05-09 02:21:10 +02002302 return status;
2303
2304}
2305
2306static int myri10ge_set_stats(struct myri10ge_priv *mgp, int slice)
2307{
2308 struct myri10ge_cmd cmd;
2309 struct myri10ge_slice_state *ss;
2310 int status;
2311
2312 ss = &mgp->ss[slice];
2313 cmd.data0 = MYRI10GE_LOWPART_TO_U32(ss->fw_stats_bus);
2314 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(ss->fw_stats_bus);
Brice Goglin236bb5e2008-09-28 15:34:21 +00002315 cmd.data2 = sizeof(struct mcp_irq_data) | (slice << 16);
Brice Goglin77929732008-05-09 02:21:10 +02002316 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_STATS_DMA_V2, &cmd, 0);
2317 if (status == -ENOSYS) {
2318 dma_addr_t bus = ss->fw_stats_bus;
2319 if (slice != 0)
2320 return -EINVAL;
2321 bus += offsetof(struct mcp_irq_data, send_done_count);
2322 cmd.data0 = MYRI10GE_LOWPART_TO_U32(bus);
2323 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(bus);
2324 status = myri10ge_send_cmd(mgp,
2325 MXGEFW_CMD_SET_STATS_DMA_OBSOLETE,
2326 &cmd, 0);
2327 /* Firmware cannot support multicast without STATS_DMA_V2 */
2328 mgp->fw_multicast_support = 0;
2329 } else {
2330 mgp->fw_multicast_support = 1;
2331 }
2332 return 0;
2333}
Brice Goglin77929732008-05-09 02:21:10 +02002334
Brice Goglin0da34b62006-05-23 06:10:15 -04002335static int myri10ge_open(struct net_device *dev)
2336{
Brice Goglin0dcffac2008-05-09 02:21:49 +02002337 struct myri10ge_slice_state *ss;
Brice Goglinb53bef82008-05-09 02:20:03 +02002338 struct myri10ge_priv *mgp = netdev_priv(dev);
Brice Goglin0da34b62006-05-23 06:10:15 -04002339 struct myri10ge_cmd cmd;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002340 int i, status, big_pow2, slice;
2341 u8 *itable;
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07002342 struct net_lro_mgr *lro_mgr;
Brice Goglin0da34b62006-05-23 06:10:15 -04002343
Brice Goglin0da34b62006-05-23 06:10:15 -04002344 if (mgp->running != MYRI10GE_ETH_STOPPED)
2345 return -EBUSY;
2346
2347 mgp->running = MYRI10GE_ETH_STARTING;
2348 status = myri10ge_reset(mgp);
2349 if (status != 0) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002350 netdev_err(dev, "failed reset\n");
Brice Goglindf30a742006-12-18 11:50:40 +01002351 goto abort_with_nothing;
Brice Goglin0da34b62006-05-23 06:10:15 -04002352 }
2353
Brice Goglin0dcffac2008-05-09 02:21:49 +02002354 if (mgp->num_slices > 1) {
2355 cmd.data0 = mgp->num_slices;
Brice Goglin236bb5e2008-09-28 15:34:21 +00002356 cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
2357 if (mgp->dev->real_num_tx_queues > 1)
2358 cmd.data1 |= MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002359 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ENABLE_RSS_QUEUES,
2360 &cmd, 0);
2361 if (status != 0) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002362 netdev_err(dev, "failed to set number of slices\n");
Brice Goglin0dcffac2008-05-09 02:21:49 +02002363 goto abort_with_nothing;
2364 }
2365 /* setup the indirection table */
2366 cmd.data0 = mgp->num_slices;
2367 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_TABLE_SIZE,
2368 &cmd, 0);
2369
2370 status |= myri10ge_send_cmd(mgp,
2371 MXGEFW_CMD_GET_RSS_TABLE_OFFSET,
2372 &cmd, 0);
2373 if (status != 0) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002374 netdev_err(dev, "failed to setup rss tables\n");
Brice Goglin236bb5e2008-09-28 15:34:21 +00002375 goto abort_with_nothing;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002376 }
2377
2378 /* just enable an identity mapping */
2379 itable = mgp->sram + cmd.data0;
2380 for (i = 0; i < mgp->num_slices; i++)
2381 __raw_writeb(i, &itable[i]);
2382
2383 cmd.data0 = 1;
2384 cmd.data1 = myri10ge_rss_hash;
2385 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_ENABLE,
2386 &cmd, 0);
2387 if (status != 0) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002388 netdev_err(dev, "failed to enable slices\n");
Brice Goglin0dcffac2008-05-09 02:21:49 +02002389 goto abort_with_nothing;
2390 }
2391 }
2392
Brice Goglindf30a742006-12-18 11:50:40 +01002393 status = myri10ge_request_irq(mgp);
2394 if (status != 0)
2395 goto abort_with_nothing;
2396
Brice Goglin0da34b62006-05-23 06:10:15 -04002397 /* decide what small buffer size to use. For good TCP rx
2398 * performance, it is important to not receive 1514 byte
2399 * frames into jumbo buffers, as it confuses the socket buffer
2400 * accounting code, leading to drops and erratic performance.
2401 */
2402
2403 if (dev->mtu <= ETH_DATA_LEN)
Brice Goglinc7dab992006-12-11 11:25:42 +01002404 /* enough for a TCP header */
2405 mgp->small_bytes = (128 > SMP_CACHE_BYTES)
2406 ? (128 - MXGEFW_PAD)
2407 : (SMP_CACHE_BYTES - MXGEFW_PAD);
Brice Goglin0da34b62006-05-23 06:10:15 -04002408 else
Brice Goglinde3c4502006-12-11 11:26:38 +01002409 /* enough for a vlan encapsulated ETH_DATA_LEN frame */
2410 mgp->small_bytes = VLAN_ETH_FRAME_LEN;
Brice Goglin0da34b62006-05-23 06:10:15 -04002411
2412 /* Override the small buffer size? */
2413 if (myri10ge_small_bytes > 0)
2414 mgp->small_bytes = myri10ge_small_bytes;
2415
Brice Goglin0da34b62006-05-23 06:10:15 -04002416 /* Firmware needs the big buff size as a power of 2. Lie and
2417 * tell him the buffer is larger, because we only use 1
2418 * buffer/pkt, and the mtu will prevent overruns.
2419 */
Brice Goglin13348be2006-12-11 11:27:19 +01002420 big_pow2 = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
Brice Goglinc7dab992006-12-11 11:25:42 +01002421 if (big_pow2 < MYRI10GE_ALLOC_SIZE / 2) {
vignesh babu199126a2007-07-09 11:50:22 -07002422 while (!is_power_of_2(big_pow2))
Brice Goglinc7dab992006-12-11 11:25:42 +01002423 big_pow2++;
Brice Goglin13348be2006-12-11 11:27:19 +01002424 mgp->big_bytes = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
Brice Goglinc7dab992006-12-11 11:25:42 +01002425 } else {
2426 big_pow2 = MYRI10GE_ALLOC_SIZE;
2427 mgp->big_bytes = big_pow2;
2428 }
2429
Brice Goglin0dcffac2008-05-09 02:21:49 +02002430 /* setup the per-slice data structures */
2431 for (slice = 0; slice < mgp->num_slices; slice++) {
2432 ss = &mgp->ss[slice];
2433
2434 status = myri10ge_get_txrx(mgp, slice);
2435 if (status != 0) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002436 netdev_err(dev, "failed to get ring sizes or locations\n");
Brice Goglin0dcffac2008-05-09 02:21:49 +02002437 goto abort_with_rings;
2438 }
2439 status = myri10ge_allocate_rings(ss);
2440 if (status != 0)
2441 goto abort_with_rings;
Brice Goglin236bb5e2008-09-28 15:34:21 +00002442
2443 /* only firmware which supports multiple TX queues
2444 * supports setting up the tx stats on non-zero
2445 * slices */
2446 if (slice == 0 || mgp->dev->real_num_tx_queues > 1)
Brice Goglin0dcffac2008-05-09 02:21:49 +02002447 status = myri10ge_set_stats(mgp, slice);
2448 if (status) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002449 netdev_err(dev, "Couldn't set stats DMA\n");
Brice Goglin0dcffac2008-05-09 02:21:49 +02002450 goto abort_with_rings;
2451 }
2452
2453 lro_mgr = &ss->rx_done.lro_mgr;
2454 lro_mgr->dev = dev;
2455 lro_mgr->features = LRO_F_NAPI;
2456 lro_mgr->ip_summed = CHECKSUM_COMPLETE;
2457 lro_mgr->ip_summed_aggr = CHECKSUM_UNNECESSARY;
2458 lro_mgr->max_desc = MYRI10GE_MAX_LRO_DESCRIPTORS;
2459 lro_mgr->lro_arr = ss->rx_done.lro_desc;
2460 lro_mgr->get_frag_header = myri10ge_get_frag_header;
2461 lro_mgr->max_aggr = myri10ge_lro_max_pkts;
Stanislaw Gruszka636d2f62009-04-15 02:26:49 -07002462 lro_mgr->frag_align_pad = 2;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002463 if (lro_mgr->max_aggr > MAX_SKB_FRAGS)
2464 lro_mgr->max_aggr = MAX_SKB_FRAGS;
2465
2466 /* must happen prior to any irq */
2467 napi_enable(&(ss)->napi);
2468 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002469
2470 /* now give firmware buffers sizes, and MTU */
2471 cmd.data0 = dev->mtu + ETH_HLEN + VLAN_HLEN;
2472 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_MTU, &cmd, 0);
2473 cmd.data0 = mgp->small_bytes;
2474 status |=
2475 myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_SMALL_BUFFER_SIZE, &cmd, 0);
2476 cmd.data0 = big_pow2;
2477 status |=
2478 myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_BIG_BUFFER_SIZE, &cmd, 0);
2479 if (status) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002480 netdev_err(dev, "Couldn't set buffer sizes\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04002481 goto abort_with_rings;
2482 }
2483
Brice Goglin0dcffac2008-05-09 02:21:49 +02002484 /*
2485 * Set Linux style TSO mode; this is needed only on newer
2486 * firmware versions. Older versions default to Linux
2487 * style TSO
2488 */
2489 cmd.data0 = 0;
2490 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_TSO_MODE, &cmd, 0);
2491 if (status && status != -ENOSYS) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002492 netdev_err(dev, "Couldn't set TSO mode\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04002493 goto abort_with_rings;
2494 }
2495
Al Viro66341ff2007-12-22 18:56:43 +00002496 mgp->link_state = ~0U;
Brice Goglin0da34b62006-05-23 06:10:15 -04002497 mgp->rdma_tags_available = 15;
2498
Brice Goglin0da34b62006-05-23 06:10:15 -04002499 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_UP, &cmd, 0);
2500 if (status) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002501 netdev_err(dev, "Couldn't bring up link\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04002502 goto abort_with_rings;
2503 }
2504
Brice Goglin0da34b62006-05-23 06:10:15 -04002505 mgp->running = MYRI10GE_ETH_RUNNING;
2506 mgp->watchdog_timer.expires = jiffies + myri10ge_watchdog_timeout * HZ;
2507 add_timer(&mgp->watchdog_timer);
Brice Goglin236bb5e2008-09-28 15:34:21 +00002508 netif_tx_wake_all_queues(dev);
2509
Brice Goglin0da34b62006-05-23 06:10:15 -04002510 return 0;
2511
2512abort_with_rings:
Brice Goglin051d36f2008-10-20 13:54:12 +02002513 while (slice) {
2514 slice--;
2515 napi_disable(&mgp->ss[slice].napi);
2516 }
Brice Goglin0dcffac2008-05-09 02:21:49 +02002517 for (i = 0; i < mgp->num_slices; i++)
2518 myri10ge_free_rings(&mgp->ss[i]);
Brice Goglin0da34b62006-05-23 06:10:15 -04002519
Brice Goglindf30a742006-12-18 11:50:40 +01002520 myri10ge_free_irq(mgp);
2521
Brice Goglin0da34b62006-05-23 06:10:15 -04002522abort_with_nothing:
2523 mgp->running = MYRI10GE_ETH_STOPPED;
2524 return -ENOMEM;
2525}
2526
2527static int myri10ge_close(struct net_device *dev)
2528{
Brice Goglinb53bef82008-05-09 02:20:03 +02002529 struct myri10ge_priv *mgp = netdev_priv(dev);
Brice Goglin0da34b62006-05-23 06:10:15 -04002530 struct myri10ge_cmd cmd;
2531 int status, old_down_cnt;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002532 int i;
Brice Goglin0da34b62006-05-23 06:10:15 -04002533
Brice Goglin0da34b62006-05-23 06:10:15 -04002534 if (mgp->running != MYRI10GE_ETH_RUNNING)
2535 return 0;
2536
Brice Goglin0dcffac2008-05-09 02:21:49 +02002537 if (mgp->ss[0].tx.req_bytes == NULL)
Brice Goglin0da34b62006-05-23 06:10:15 -04002538 return 0;
2539
2540 del_timer_sync(&mgp->watchdog_timer);
2541 mgp->running = MYRI10GE_ETH_STOPPING;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002542 for (i = 0; i < mgp->num_slices; i++) {
2543 napi_disable(&mgp->ss[i].napi);
2544 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002545 netif_carrier_off(dev);
Brice Goglin236bb5e2008-09-28 15:34:21 +00002546
2547 netif_tx_stop_all_queues(dev);
Brice Goglind0234212009-08-07 10:44:22 +00002548 if (mgp->rebooted == 0) {
2549 old_down_cnt = mgp->down_cnt;
2550 mb();
2551 status =
2552 myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_DOWN, &cmd, 0);
2553 if (status)
Joe Perches78ca90e2010-02-22 16:56:58 +00002554 netdev_err(dev, "Couldn't bring down link\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04002555
Brice Goglind0234212009-08-07 10:44:22 +00002556 wait_event_timeout(mgp->down_wq, old_down_cnt != mgp->down_cnt,
2557 HZ);
2558 if (old_down_cnt == mgp->down_cnt)
Joe Perches78ca90e2010-02-22 16:56:58 +00002559 netdev_err(dev, "never got down irq\n");
Brice Goglind0234212009-08-07 10:44:22 +00002560 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002561 netif_tx_disable(dev);
Brice Goglindf30a742006-12-18 11:50:40 +01002562 myri10ge_free_irq(mgp);
Brice Goglin0dcffac2008-05-09 02:21:49 +02002563 for (i = 0; i < mgp->num_slices; i++)
2564 myri10ge_free_rings(&mgp->ss[i]);
Brice Goglin0da34b62006-05-23 06:10:15 -04002565
2566 mgp->running = MYRI10GE_ETH_STOPPED;
2567 return 0;
2568}
2569
2570/* copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
2571 * backwards one at a time and handle ring wraps */
2572
2573static inline void
2574myri10ge_submit_req_backwards(struct myri10ge_tx_buf *tx,
2575 struct mcp_kreq_ether_send *src, int cnt)
2576{
2577 int idx, starting_slot;
2578 starting_slot = tx->req;
2579 while (cnt > 1) {
2580 cnt--;
2581 idx = (starting_slot + cnt) & tx->mask;
2582 myri10ge_pio_copy(&tx->lanai[idx], &src[cnt], sizeof(*src));
2583 mb();
2584 }
2585}
2586
2587/*
2588 * copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
2589 * at most 32 bytes at a time, so as to avoid involving the software
2590 * pio handler in the nic. We re-write the first segment's flags
2591 * to mark them valid only after writing the entire chain.
2592 */
2593
2594static inline void
2595myri10ge_submit_req(struct myri10ge_tx_buf *tx, struct mcp_kreq_ether_send *src,
2596 int cnt)
2597{
2598 int idx, i;
2599 struct mcp_kreq_ether_send __iomem *dstp, *dst;
2600 struct mcp_kreq_ether_send *srcp;
2601 u8 last_flags;
2602
2603 idx = tx->req & tx->mask;
2604
2605 last_flags = src->flags;
2606 src->flags = 0;
2607 mb();
2608 dst = dstp = &tx->lanai[idx];
2609 srcp = src;
2610
2611 if ((idx + cnt) < tx->mask) {
2612 for (i = 0; i < (cnt - 1); i += 2) {
2613 myri10ge_pio_copy(dstp, srcp, 2 * sizeof(*src));
2614 mb(); /* force write every 32 bytes */
2615 srcp += 2;
2616 dstp += 2;
2617 }
2618 } else {
2619 /* submit all but the first request, and ensure
2620 * that it is submitted below */
2621 myri10ge_submit_req_backwards(tx, src, cnt);
2622 i = 0;
2623 }
2624 if (i < cnt) {
2625 /* submit the first request */
2626 myri10ge_pio_copy(dstp, srcp, sizeof(*src));
2627 mb(); /* barrier before setting valid flag */
2628 }
2629
2630 /* re-write the last 32-bits with the valid flags */
2631 src->flags = last_flags;
Al Viro40f6cff2006-11-20 13:48:32 -05002632 put_be32(*((__be32 *) src + 3), (__be32 __iomem *) dst + 3);
Brice Goglin0da34b62006-05-23 06:10:15 -04002633 tx->req += cnt;
2634 mb();
2635}
2636
Brice Goglin0da34b62006-05-23 06:10:15 -04002637/*
2638 * Transmit a packet. We need to split the packet so that a single
Brice Goglinb53bef82008-05-09 02:20:03 +02002639 * segment does not cross myri10ge->tx_boundary, so this makes segment
Brice Goglin0da34b62006-05-23 06:10:15 -04002640 * counting tricky. So rather than try to count segments up front, we
2641 * just give up if there are too few segments to hold a reasonably
2642 * fragmented packet currently available. If we run
2643 * out of segments while preparing a packet for DMA, we just linearize
2644 * it and try again.
2645 */
2646
Stephen Hemminger613573252009-08-31 19:50:58 +00002647static netdev_tx_t myri10ge_xmit(struct sk_buff *skb,
2648 struct net_device *dev)
Brice Goglin0da34b62006-05-23 06:10:15 -04002649{
2650 struct myri10ge_priv *mgp = netdev_priv(dev);
Brice Goglinb53bef82008-05-09 02:20:03 +02002651 struct myri10ge_slice_state *ss;
Brice Goglin0da34b62006-05-23 06:10:15 -04002652 struct mcp_kreq_ether_send *req;
Brice Goglinb53bef82008-05-09 02:20:03 +02002653 struct myri10ge_tx_buf *tx;
Brice Goglin0da34b62006-05-23 06:10:15 -04002654 struct skb_frag_struct *frag;
Brice Goglin236bb5e2008-09-28 15:34:21 +00002655 struct netdev_queue *netdev_queue;
Brice Goglin0da34b62006-05-23 06:10:15 -04002656 dma_addr_t bus;
Al Viro40f6cff2006-11-20 13:48:32 -05002657 u32 low;
2658 __be32 high_swapped;
Brice Goglin0da34b62006-05-23 06:10:15 -04002659 unsigned int len;
2660 int idx, last_idx, avail, frag_cnt, frag_idx, count, mss, max_segments;
Brice Goglin236bb5e2008-09-28 15:34:21 +00002661 u16 pseudo_hdr_offset, cksum_offset, queue;
Brice Goglin0da34b62006-05-23 06:10:15 -04002662 int cum_len, seglen, boundary, rdma_count;
2663 u8 flags, odd_flag;
2664
Brice Goglin236bb5e2008-09-28 15:34:21 +00002665 queue = skb_get_queue_mapping(skb);
Brice Goglin236bb5e2008-09-28 15:34:21 +00002666 ss = &mgp->ss[queue];
2667 netdev_queue = netdev_get_tx_queue(mgp->dev, queue);
Brice Goglinb53bef82008-05-09 02:20:03 +02002668 tx = &ss->tx;
Brice Goglin236bb5e2008-09-28 15:34:21 +00002669
Brice Goglin0da34b62006-05-23 06:10:15 -04002670again:
2671 req = tx->req_list;
2672 avail = tx->mask - 1 - (tx->req - tx->done);
2673
2674 mss = 0;
2675 max_segments = MXGEFW_MAX_SEND_DESC;
2676
Brice Goglin917690c2007-03-27 21:54:53 +02002677 if (skb_is_gso(skb)) {
Herbert Xu79671682006-06-22 02:40:14 -07002678 mss = skb_shinfo(skb)->gso_size;
Brice Goglin917690c2007-03-27 21:54:53 +02002679 max_segments = MYRI10GE_MAX_SEND_DESC_TSO;
Brice Goglin0da34b62006-05-23 06:10:15 -04002680 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002681
2682 if ((unlikely(avail < max_segments))) {
2683 /* we are out of transmit resources */
Brice Goglinb53bef82008-05-09 02:20:03 +02002684 tx->stop_queue++;
Brice Goglin236bb5e2008-09-28 15:34:21 +00002685 netif_tx_stop_queue(netdev_queue);
Patrick McHardy5b548142009-06-12 06:22:29 +00002686 return NETDEV_TX_BUSY;
Brice Goglin0da34b62006-05-23 06:10:15 -04002687 }
2688
2689 /* Setup checksum offloading, if needed */
2690 cksum_offset = 0;
2691 pseudo_hdr_offset = 0;
2692 odd_flag = 0;
2693 flags = (MXGEFW_FLAGS_NO_TSO | MXGEFW_FLAGS_FIRST);
Patrick McHardy84fa7932006-08-29 16:44:56 -07002694 if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
Arnaldo Carvalho de Meloea2ae172007-04-25 17:55:53 -07002695 cksum_offset = skb_transport_offset(skb);
Al Viroff1dcad2006-11-20 18:07:29 -08002696 pseudo_hdr_offset = cksum_offset + skb->csum_offset;
Brice Goglin0da34b62006-05-23 06:10:15 -04002697 /* If the headers are excessively large, then we must
2698 * fall back to a software checksum */
Brice Goglin4f93fde2007-10-13 12:34:01 +02002699 if (unlikely(!mss && (cksum_offset > 255 ||
2700 pseudo_hdr_offset > 127))) {
Patrick McHardy84fa7932006-08-29 16:44:56 -07002701 if (skb_checksum_help(skb))
Brice Goglin0da34b62006-05-23 06:10:15 -04002702 goto drop;
2703 cksum_offset = 0;
2704 pseudo_hdr_offset = 0;
2705 } else {
Brice Goglin0da34b62006-05-23 06:10:15 -04002706 odd_flag = MXGEFW_FLAGS_ALIGN_ODD;
2707 flags |= MXGEFW_FLAGS_CKSUM;
2708 }
2709 }
2710
2711 cum_len = 0;
2712
Brice Goglin0da34b62006-05-23 06:10:15 -04002713 if (mss) { /* TSO */
2714 /* this removes any CKSUM flag from before */
2715 flags = (MXGEFW_FLAGS_TSO_HDR | MXGEFW_FLAGS_FIRST);
2716
2717 /* negative cum_len signifies to the
2718 * send loop that we are still in the
2719 * header portion of the TSO packet.
Brice Goglin4f93fde2007-10-13 12:34:01 +02002720 * TSO header can be at most 1KB long */
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07002721 cum_len = -(skb_transport_offset(skb) + tcp_hdrlen(skb));
Brice Goglin0da34b62006-05-23 06:10:15 -04002722
Brice Goglin4f93fde2007-10-13 12:34:01 +02002723 /* for IPv6 TSO, the checksum offset stores the
2724 * TCP header length, to save the firmware from
2725 * the need to parse the headers */
2726 if (skb_is_gso_v6(skb)) {
2727 cksum_offset = tcp_hdrlen(skb);
2728 /* Can only handle headers <= max_tso6 long */
2729 if (unlikely(-cum_len > mgp->max_tso6))
2730 return myri10ge_sw_tso(skb, dev);
2731 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002732 /* for TSO, pseudo_hdr_offset holds mss.
2733 * The firmware figures out where to put
2734 * the checksum by parsing the header. */
Al Viro40f6cff2006-11-20 13:48:32 -05002735 pseudo_hdr_offset = mss;
Brice Goglin0da34b62006-05-23 06:10:15 -04002736 } else
Brice Goglin0da34b62006-05-23 06:10:15 -04002737 /* Mark small packets, and pad out tiny packets */
2738 if (skb->len <= MXGEFW_SEND_SMALL_SIZE) {
2739 flags |= MXGEFW_FLAGS_SMALL;
2740
2741 /* pad frames to at least ETH_ZLEN bytes */
2742 if (unlikely(skb->len < ETH_ZLEN)) {
Herbert Xu5b057c62006-06-23 02:06:41 -07002743 if (skb_padto(skb, ETH_ZLEN)) {
Brice Goglin0da34b62006-05-23 06:10:15 -04002744 /* The packet is gone, so we must
2745 * return 0 */
Brice Goglinb53bef82008-05-09 02:20:03 +02002746 ss->stats.tx_dropped += 1;
Patrick McHardy6ed10652009-06-23 06:03:08 +00002747 return NETDEV_TX_OK;
Brice Goglin0da34b62006-05-23 06:10:15 -04002748 }
2749 /* adjust the len to account for the zero pad
2750 * so that the nic can know how long it is */
2751 skb->len = ETH_ZLEN;
2752 }
2753 }
2754
2755 /* map the skb for DMA */
2756 len = skb->len - skb->data_len;
2757 idx = tx->req & tx->mask;
2758 tx->info[idx].skb = skb;
2759 bus = pci_map_single(mgp->pdev, skb->data, len, PCI_DMA_TODEVICE);
2760 pci_unmap_addr_set(&tx->info[idx], bus, bus);
2761 pci_unmap_len_set(&tx->info[idx], len, len);
2762
2763 frag_cnt = skb_shinfo(skb)->nr_frags;
2764 frag_idx = 0;
2765 count = 0;
2766 rdma_count = 0;
2767
2768 /* "rdma_count" is the number of RDMAs belonging to the
2769 * current packet BEFORE the current send request. For
2770 * non-TSO packets, this is equal to "count".
2771 * For TSO packets, rdma_count needs to be reset
2772 * to 0 after a segment cut.
2773 *
2774 * The rdma_count field of the send request is
2775 * the number of RDMAs of the packet starting at
2776 * that request. For TSO send requests with one ore more cuts
2777 * in the middle, this is the number of RDMAs starting
2778 * after the last cut in the request. All previous
2779 * segments before the last cut implicitly have 1 RDMA.
2780 *
2781 * Since the number of RDMAs is not known beforehand,
2782 * it must be filled-in retroactively - after each
2783 * segmentation cut or at the end of the entire packet.
2784 */
2785
2786 while (1) {
2787 /* Break the SKB or Fragment up into pieces which
Brice Goglinb53bef82008-05-09 02:20:03 +02002788 * do not cross mgp->tx_boundary */
Brice Goglin0da34b62006-05-23 06:10:15 -04002789 low = MYRI10GE_LOWPART_TO_U32(bus);
2790 high_swapped = htonl(MYRI10GE_HIGHPART_TO_U32(bus));
2791 while (len) {
2792 u8 flags_next;
2793 int cum_len_next;
2794
2795 if (unlikely(count == max_segments))
2796 goto abort_linearize;
2797
Brice Goglinb53bef82008-05-09 02:20:03 +02002798 boundary =
2799 (low + mgp->tx_boundary) & ~(mgp->tx_boundary - 1);
Brice Goglin0da34b62006-05-23 06:10:15 -04002800 seglen = boundary - low;
2801 if (seglen > len)
2802 seglen = len;
2803 flags_next = flags & ~MXGEFW_FLAGS_FIRST;
2804 cum_len_next = cum_len + seglen;
Brice Goglin0da34b62006-05-23 06:10:15 -04002805 if (mss) { /* TSO */
2806 (req - rdma_count)->rdma_count = rdma_count + 1;
2807
2808 if (likely(cum_len >= 0)) { /* payload */
2809 int next_is_first, chop;
2810
2811 chop = (cum_len_next > mss);
2812 cum_len_next = cum_len_next % mss;
2813 next_is_first = (cum_len_next == 0);
2814 flags |= chop * MXGEFW_FLAGS_TSO_CHOP;
2815 flags_next |= next_is_first *
2816 MXGEFW_FLAGS_FIRST;
2817 rdma_count |= -(chop | next_is_first);
2818 rdma_count += chop & !next_is_first;
2819 } else if (likely(cum_len_next >= 0)) { /* header ends */
2820 int small;
2821
2822 rdma_count = -1;
2823 cum_len_next = 0;
2824 seglen = -cum_len;
2825 small = (mss <= MXGEFW_SEND_SMALL_SIZE);
2826 flags_next = MXGEFW_FLAGS_TSO_PLD |
2827 MXGEFW_FLAGS_FIRST |
2828 (small * MXGEFW_FLAGS_SMALL);
2829 }
2830 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002831 req->addr_high = high_swapped;
2832 req->addr_low = htonl(low);
Al Viro40f6cff2006-11-20 13:48:32 -05002833 req->pseudo_hdr_offset = htons(pseudo_hdr_offset);
Brice Goglin0da34b62006-05-23 06:10:15 -04002834 req->pad = 0; /* complete solid 16-byte block; does this matter? */
2835 req->rdma_count = 1;
2836 req->length = htons(seglen);
2837 req->cksum_offset = cksum_offset;
2838 req->flags = flags | ((cum_len & 1) * odd_flag);
2839
2840 low += seglen;
2841 len -= seglen;
2842 cum_len = cum_len_next;
2843 flags = flags_next;
2844 req++;
2845 count++;
2846 rdma_count++;
Brice Goglin4f93fde2007-10-13 12:34:01 +02002847 if (cksum_offset != 0 && !(mss && skb_is_gso_v6(skb))) {
2848 if (unlikely(cksum_offset > seglen))
2849 cksum_offset -= seglen;
2850 else
2851 cksum_offset = 0;
2852 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002853 }
2854 if (frag_idx == frag_cnt)
2855 break;
2856
2857 /* map next fragment for DMA */
2858 idx = (count + tx->req) & tx->mask;
2859 frag = &skb_shinfo(skb)->frags[frag_idx];
2860 frag_idx++;
2861 len = frag->size;
2862 bus = pci_map_page(mgp->pdev, frag->page, frag->page_offset,
2863 len, PCI_DMA_TODEVICE);
2864 pci_unmap_addr_set(&tx->info[idx], bus, bus);
2865 pci_unmap_len_set(&tx->info[idx], len, len);
2866 }
2867
2868 (req - rdma_count)->rdma_count = rdma_count;
Brice Goglin0da34b62006-05-23 06:10:15 -04002869 if (mss)
2870 do {
2871 req--;
2872 req->flags |= MXGEFW_FLAGS_TSO_LAST;
2873 } while (!(req->flags & (MXGEFW_FLAGS_TSO_CHOP |
2874 MXGEFW_FLAGS_FIRST)));
Brice Goglin0da34b62006-05-23 06:10:15 -04002875 idx = ((count - 1) + tx->req) & tx->mask;
2876 tx->info[idx].last = 1;
Brice Gogline454e7e2008-07-21 10:25:50 +02002877 myri10ge_submit_req(tx, tx->req_list, count);
Brice Goglin236bb5e2008-09-28 15:34:21 +00002878 /* if using multiple tx queues, make sure NIC polls the
2879 * current slice */
2880 if ((mgp->dev->real_num_tx_queues > 1) && tx->queue_active == 0) {
2881 tx->queue_active = 1;
2882 put_be32(htonl(1), tx->send_go);
Brice Goglin8c2f5fa2008-11-10 13:58:41 +01002883 mb();
Brice Goglin6824a102008-10-30 08:59:33 +01002884 mmiowb();
Brice Goglin236bb5e2008-09-28 15:34:21 +00002885 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002886 tx->pkt_start++;
2887 if ((avail - count) < MXGEFW_MAX_SEND_DESC) {
Brice Goglinb53bef82008-05-09 02:20:03 +02002888 tx->stop_queue++;
Brice Goglin236bb5e2008-09-28 15:34:21 +00002889 netif_tx_stop_queue(netdev_queue);
Brice Goglin0da34b62006-05-23 06:10:15 -04002890 }
Patrick McHardy6ed10652009-06-23 06:03:08 +00002891 return NETDEV_TX_OK;
Brice Goglin0da34b62006-05-23 06:10:15 -04002892
2893abort_linearize:
2894 /* Free any DMA resources we've alloced and clear out the skb
2895 * slot so as to not trip up assertions, and to avoid a
2896 * double-free if linearizing fails */
2897
2898 last_idx = (idx + 1) & tx->mask;
2899 idx = tx->req & tx->mask;
2900 tx->info[idx].skb = NULL;
2901 do {
2902 len = pci_unmap_len(&tx->info[idx], len);
2903 if (len) {
2904 if (tx->info[idx].skb != NULL)
2905 pci_unmap_single(mgp->pdev,
2906 pci_unmap_addr(&tx->info[idx],
2907 bus), len,
2908 PCI_DMA_TODEVICE);
2909 else
2910 pci_unmap_page(mgp->pdev,
2911 pci_unmap_addr(&tx->info[idx],
2912 bus), len,
2913 PCI_DMA_TODEVICE);
2914 pci_unmap_len_set(&tx->info[idx], len, 0);
2915 tx->info[idx].skb = NULL;
2916 }
2917 idx = (idx + 1) & tx->mask;
2918 } while (idx != last_idx);
Herbert Xu89114af2006-07-08 13:34:32 -07002919 if (skb_is_gso(skb)) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002920 netdev_err(mgp->dev, "TSO but wanted to linearize?!?!?\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04002921 goto drop;
2922 }
2923
Andrew Mortonbec0e852006-06-22 14:47:19 -07002924 if (skb_linearize(skb))
Brice Goglin0da34b62006-05-23 06:10:15 -04002925 goto drop;
2926
Brice Goglinb53bef82008-05-09 02:20:03 +02002927 tx->linearized++;
Brice Goglin0da34b62006-05-23 06:10:15 -04002928 goto again;
2929
2930drop:
2931 dev_kfree_skb_any(skb);
Brice Goglinb53bef82008-05-09 02:20:03 +02002932 ss->stats.tx_dropped += 1;
Patrick McHardy6ed10652009-06-23 06:03:08 +00002933 return NETDEV_TX_OK;
Brice Goglin0da34b62006-05-23 06:10:15 -04002934
2935}
2936
Stephen Hemminger613573252009-08-31 19:50:58 +00002937static netdev_tx_t myri10ge_sw_tso(struct sk_buff *skb,
2938 struct net_device *dev)
Brice Goglin4f93fde2007-10-13 12:34:01 +02002939{
2940 struct sk_buff *segs, *curr;
Brice Goglinb53bef82008-05-09 02:20:03 +02002941 struct myri10ge_priv *mgp = netdev_priv(dev);
Brice Goglind6279c82008-11-20 01:50:04 -08002942 struct myri10ge_slice_state *ss;
Stephen Hemminger613573252009-08-31 19:50:58 +00002943 netdev_tx_t status;
Brice Goglin4f93fde2007-10-13 12:34:01 +02002944
2945 segs = skb_gso_segment(skb, dev->features & ~NETIF_F_TSO6);
Hirofumi Nakagawa801678c2008-04-29 01:03:09 -07002946 if (IS_ERR(segs))
Brice Goglin4f93fde2007-10-13 12:34:01 +02002947 goto drop;
2948
2949 while (segs) {
2950 curr = segs;
2951 segs = segs->next;
2952 curr->next = NULL;
2953 status = myri10ge_xmit(curr, dev);
2954 if (status != 0) {
2955 dev_kfree_skb_any(curr);
2956 if (segs != NULL) {
2957 curr = segs;
2958 segs = segs->next;
2959 curr->next = NULL;
2960 dev_kfree_skb_any(segs);
2961 }
2962 goto drop;
2963 }
2964 }
2965 dev_kfree_skb_any(skb);
Patrick McHardyec634fe2009-07-05 19:23:38 -07002966 return NETDEV_TX_OK;
Brice Goglin4f93fde2007-10-13 12:34:01 +02002967
2968drop:
Brice Goglind6279c82008-11-20 01:50:04 -08002969 ss = &mgp->ss[skb_get_queue_mapping(skb)];
Brice Goglin4f93fde2007-10-13 12:34:01 +02002970 dev_kfree_skb_any(skb);
Brice Goglind6279c82008-11-20 01:50:04 -08002971 ss->stats.tx_dropped += 1;
Patrick McHardyec634fe2009-07-05 19:23:38 -07002972 return NETDEV_TX_OK;
Brice Goglin4f93fde2007-10-13 12:34:01 +02002973}
2974
Brice Goglin0da34b62006-05-23 06:10:15 -04002975static struct net_device_stats *myri10ge_get_stats(struct net_device *dev)
2976{
2977 struct myri10ge_priv *mgp = netdev_priv(dev);
Brice Goglin0dcffac2008-05-09 02:21:49 +02002978 struct myri10ge_slice_netstats *slice_stats;
Ajit Khaparde6dc34942009-10-07 02:45:02 +00002979 struct net_device_stats *stats = &dev->stats;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002980 int i;
2981
Brice Goglin59081822009-04-16 02:23:56 +00002982 spin_lock(&mgp->stats_lock);
Brice Goglin0dcffac2008-05-09 02:21:49 +02002983 memset(stats, 0, sizeof(*stats));
2984 for (i = 0; i < mgp->num_slices; i++) {
2985 slice_stats = &mgp->ss[i].stats;
2986 stats->rx_packets += slice_stats->rx_packets;
2987 stats->tx_packets += slice_stats->tx_packets;
2988 stats->rx_bytes += slice_stats->rx_bytes;
2989 stats->tx_bytes += slice_stats->tx_bytes;
2990 stats->rx_dropped += slice_stats->rx_dropped;
2991 stats->tx_dropped += slice_stats->tx_dropped;
2992 }
Brice Goglin59081822009-04-16 02:23:56 +00002993 spin_unlock(&mgp->stats_lock);
Brice Goglin0dcffac2008-05-09 02:21:49 +02002994 return stats;
Brice Goglin0da34b62006-05-23 06:10:15 -04002995}
2996
2997static void myri10ge_set_multicast_list(struct net_device *dev)
2998{
Brice Goglinb53bef82008-05-09 02:20:03 +02002999 struct myri10ge_priv *mgp = netdev_priv(dev);
Brice Goglin85a7ea12006-08-21 17:36:56 -04003000 struct myri10ge_cmd cmd;
Brice Goglin85a7ea12006-08-21 17:36:56 -04003001 struct dev_mc_list *mc_list;
Brice Goglin62502232006-12-11 11:24:37 +01003002 __be32 data[2] = { 0, 0 };
Brice Goglin85a7ea12006-08-21 17:36:56 -04003003 int err;
3004
Brice Goglin0da34b62006-05-23 06:10:15 -04003005 /* can be called from atomic contexts,
3006 * pass 1 to force atomicity in myri10ge_send_cmd() */
Brice Goglin85a7ea12006-08-21 17:36:56 -04003007 myri10ge_change_promisc(mgp, dev->flags & IFF_PROMISC, 1);
3008
3009 /* This firmware is known to not support multicast */
Brice Goglin2f762162007-05-07 23:50:37 +02003010 if (!mgp->fw_multicast_support)
Brice Goglin85a7ea12006-08-21 17:36:56 -04003011 return;
3012
3013 /* Disable multicast filtering */
3014
3015 err = myri10ge_send_cmd(mgp, MXGEFW_ENABLE_ALLMULTI, &cmd, 1);
3016 if (err != 0) {
Joe Perches78ca90e2010-02-22 16:56:58 +00003017 netdev_err(dev, "Failed MXGEFW_ENABLE_ALLMULTI, error status: %d\n",
3018 err);
Brice Goglin85a7ea12006-08-21 17:36:56 -04003019 goto abort;
3020 }
3021
Brice Goglin2f762162007-05-07 23:50:37 +02003022 if ((dev->flags & IFF_ALLMULTI) || mgp->adopted_rx_filter_bug) {
Brice Goglin85a7ea12006-08-21 17:36:56 -04003023 /* request to disable multicast filtering, so quit here */
3024 return;
3025 }
3026
3027 /* Flush the filters */
3028
3029 err = myri10ge_send_cmd(mgp, MXGEFW_LEAVE_ALL_MULTICAST_GROUPS,
3030 &cmd, 1);
3031 if (err != 0) {
Joe Perches78ca90e2010-02-22 16:56:58 +00003032 netdev_err(dev, "Failed MXGEFW_LEAVE_ALL_MULTICAST_GROUPS, error status: %d\n",
3033 err);
Brice Goglin85a7ea12006-08-21 17:36:56 -04003034 goto abort;
3035 }
3036
3037 /* Walk the multicast list, and add each address */
Jiri Pirkof9dcbcc2010-02-23 09:19:49 +00003038 netdev_for_each_mc_addr(mc_list, dev) {
Al Viro40f6cff2006-11-20 13:48:32 -05003039 memcpy(data, &mc_list->dmi_addr, 6);
3040 cmd.data0 = ntohl(data[0]);
3041 cmd.data1 = ntohl(data[1]);
Brice Goglin85a7ea12006-08-21 17:36:56 -04003042 err = myri10ge_send_cmd(mgp, MXGEFW_JOIN_MULTICAST_GROUP,
3043 &cmd, 1);
3044
3045 if (err != 0) {
Joe Perches78ca90e2010-02-22 16:56:58 +00003046 netdev_err(dev, "Failed MXGEFW_JOIN_MULTICAST_GROUP, error status:%d %pM\n",
3047 err, mc_list->dmi_addr);
Brice Goglin85a7ea12006-08-21 17:36:56 -04003048 goto abort;
3049 }
3050 }
3051 /* Enable multicast filtering */
3052 err = myri10ge_send_cmd(mgp, MXGEFW_DISABLE_ALLMULTI, &cmd, 1);
3053 if (err != 0) {
Joe Perches78ca90e2010-02-22 16:56:58 +00003054 netdev_err(dev, "Failed MXGEFW_DISABLE_ALLMULTI, error status: %d\n",
3055 err);
Brice Goglin85a7ea12006-08-21 17:36:56 -04003056 goto abort;
3057 }
3058
3059 return;
3060
3061abort:
3062 return;
Brice Goglin0da34b62006-05-23 06:10:15 -04003063}
3064
3065static int myri10ge_set_mac_address(struct net_device *dev, void *addr)
3066{
3067 struct sockaddr *sa = addr;
3068 struct myri10ge_priv *mgp = netdev_priv(dev);
3069 int status;
3070
3071 if (!is_valid_ether_addr(sa->sa_data))
3072 return -EADDRNOTAVAIL;
3073
3074 status = myri10ge_update_mac_address(mgp, sa->sa_data);
3075 if (status != 0) {
Joe Perches78ca90e2010-02-22 16:56:58 +00003076 netdev_err(dev, "changing mac address failed with %d\n",
3077 status);
Brice Goglin0da34b62006-05-23 06:10:15 -04003078 return status;
3079 }
3080
3081 /* change the dev structure */
3082 memcpy(dev->dev_addr, sa->sa_data, 6);
3083 return 0;
3084}
3085
3086static int myri10ge_change_mtu(struct net_device *dev, int new_mtu)
3087{
3088 struct myri10ge_priv *mgp = netdev_priv(dev);
3089 int error = 0;
3090
3091 if ((new_mtu < 68) || (ETH_HLEN + new_mtu > MYRI10GE_MAX_ETHER_MTU)) {
Joe Perches78ca90e2010-02-22 16:56:58 +00003092 netdev_err(dev, "new mtu (%d) is not valid\n", new_mtu);
Brice Goglin0da34b62006-05-23 06:10:15 -04003093 return -EINVAL;
3094 }
Joe Perches78ca90e2010-02-22 16:56:58 +00003095 netdev_info(dev, "changing mtu from %d to %d\n", dev->mtu, new_mtu);
Brice Goglin0da34b62006-05-23 06:10:15 -04003096 if (mgp->running) {
3097 /* if we change the mtu on an active device, we must
3098 * reset the device so the firmware sees the change */
3099 myri10ge_close(dev);
3100 dev->mtu = new_mtu;
3101 myri10ge_open(dev);
3102 } else
3103 dev->mtu = new_mtu;
3104
3105 return error;
3106}
3107
3108/*
3109 * Enable ECRC to align PCI-E Completion packets on an 8-byte boundary.
3110 * Only do it if the bridge is a root port since we don't want to disturb
3111 * any other device, except if forced with myri10ge_ecrc_enable > 1.
3112 */
3113
Brice Goglin0da34b62006-05-23 06:10:15 -04003114static void myri10ge_enable_ecrc(struct myri10ge_priv *mgp)
3115{
3116 struct pci_dev *bridge = mgp->pdev->bus->self;
3117 struct device *dev = &mgp->pdev->dev;
3118 unsigned cap;
3119 unsigned err_cap;
3120 u16 val;
3121 u8 ext_type;
3122 int ret;
3123
3124 if (!myri10ge_ecrc_enable || !bridge)
3125 return;
3126
3127 /* check that the bridge is a root port */
3128 cap = pci_find_capability(bridge, PCI_CAP_ID_EXP);
3129 pci_read_config_word(bridge, cap + PCI_CAP_FLAGS, &val);
3130 ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4;
3131 if (ext_type != PCI_EXP_TYPE_ROOT_PORT) {
3132 if (myri10ge_ecrc_enable > 1) {
Brice Goglineca3fd82008-05-09 02:19:29 +02003133 struct pci_dev *prev_bridge, *old_bridge = bridge;
Brice Goglin0da34b62006-05-23 06:10:15 -04003134
3135 /* Walk the hierarchy up to the root port
3136 * where ECRC has to be enabled */
3137 do {
Brice Goglineca3fd82008-05-09 02:19:29 +02003138 prev_bridge = bridge;
Brice Goglin0da34b62006-05-23 06:10:15 -04003139 bridge = bridge->bus->self;
Brice Goglineca3fd82008-05-09 02:19:29 +02003140 if (!bridge || prev_bridge == bridge) {
Brice Goglin0da34b62006-05-23 06:10:15 -04003141 dev_err(dev,
3142 "Failed to find root port"
3143 " to force ECRC\n");
3144 return;
3145 }
3146 cap =
3147 pci_find_capability(bridge, PCI_CAP_ID_EXP);
3148 pci_read_config_word(bridge,
3149 cap + PCI_CAP_FLAGS, &val);
3150 ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4;
3151 } while (ext_type != PCI_EXP_TYPE_ROOT_PORT);
3152
3153 dev_info(dev,
3154 "Forcing ECRC on non-root port %s"
3155 " (enabling on root port %s)\n",
3156 pci_name(old_bridge), pci_name(bridge));
3157 } else {
3158 dev_err(dev,
3159 "Not enabling ECRC on non-root port %s\n",
3160 pci_name(bridge));
3161 return;
3162 }
3163 }
3164
3165 cap = pci_find_ext_capability(bridge, PCI_EXT_CAP_ID_ERR);
Brice Goglin0da34b62006-05-23 06:10:15 -04003166 if (!cap)
3167 return;
3168
3169 ret = pci_read_config_dword(bridge, cap + PCI_ERR_CAP, &err_cap);
3170 if (ret) {
3171 dev_err(dev, "failed reading ext-conf-space of %s\n",
3172 pci_name(bridge));
3173 dev_err(dev, "\t pci=nommconf in use? "
3174 "or buggy/incomplete/absent ACPI MCFG attr?\n");
3175 return;
3176 }
3177 if (!(err_cap & PCI_ERR_CAP_ECRC_GENC))
3178 return;
3179
3180 err_cap |= PCI_ERR_CAP_ECRC_GENE;
3181 pci_write_config_dword(bridge, cap + PCI_ERR_CAP, err_cap);
3182 dev_info(dev, "Enabled ECRC on upstream bridge %s\n", pci_name(bridge));
Brice Goglin0da34b62006-05-23 06:10:15 -04003183}
3184
3185/*
3186 * The Lanai Z8E PCI-E interface achieves higher Read-DMA throughput
3187 * when the PCI-E Completion packets are aligned on an 8-byte
3188 * boundary. Some PCI-E chip sets always align Completion packets; on
3189 * the ones that do not, the alignment can be enforced by enabling
3190 * ECRC generation (if supported).
3191 *
3192 * When PCI-E Completion packets are not aligned, it is actually more
3193 * efficient to limit Read-DMA transactions to 2KB, rather than 4KB.
3194 *
3195 * If the driver can neither enable ECRC nor verify that it has
3196 * already been enabled, then it must use a firmware image which works
Brice Goglin0dcffac2008-05-09 02:21:49 +02003197 * around unaligned completion packets (myri10ge_rss_ethp_z8e.dat), and it
Brice Goglin0da34b62006-05-23 06:10:15 -04003198 * should also ensure that it never gives the device a Read-DMA which is
Brice Goglinb53bef82008-05-09 02:20:03 +02003199 * larger than 2KB by setting the tx_boundary to 2KB. If ECRC is
Brice Goglin0dcffac2008-05-09 02:21:49 +02003200 * enabled, then the driver should use the aligned (myri10ge_rss_eth_z8e.dat)
Brice Goglinb53bef82008-05-09 02:20:03 +02003201 * firmware image, and set tx_boundary to 4KB.
Brice Goglin0da34b62006-05-23 06:10:15 -04003202 */
3203
Brice Goglin5443e9e2007-05-07 23:52:22 +02003204static void myri10ge_firmware_probe(struct myri10ge_priv *mgp)
Brice Goglin0da34b62006-05-23 06:10:15 -04003205{
Brice Goglin5443e9e2007-05-07 23:52:22 +02003206 struct pci_dev *pdev = mgp->pdev;
3207 struct device *dev = &pdev->dev;
Brice Goglin302d2422007-08-24 08:57:17 +02003208 int status;
Brice Goglin0da34b62006-05-23 06:10:15 -04003209
Brice Goglinb53bef82008-05-09 02:20:03 +02003210 mgp->tx_boundary = 4096;
Brice Goglin5443e9e2007-05-07 23:52:22 +02003211 /*
3212 * Verify the max read request size was set to 4KB
3213 * before trying the test with 4KB.
3214 */
Brice Goglin302d2422007-08-24 08:57:17 +02003215 status = pcie_get_readrq(pdev);
3216 if (status < 0) {
Brice Goglin5443e9e2007-05-07 23:52:22 +02003217 dev_err(dev, "Couldn't read max read req size: %d\n", status);
3218 goto abort;
3219 }
Brice Goglin302d2422007-08-24 08:57:17 +02003220 if (status != 4096) {
3221 dev_warn(dev, "Max Read Request size != 4096 (%d)\n", status);
Brice Goglinb53bef82008-05-09 02:20:03 +02003222 mgp->tx_boundary = 2048;
Brice Goglin5443e9e2007-05-07 23:52:22 +02003223 }
3224 /*
3225 * load the optimized firmware (which assumes aligned PCIe
3226 * completions) in order to see if it works on this host.
3227 */
3228 mgp->fw_name = myri10ge_fw_aligned;
Brice Goglin0dcffac2008-05-09 02:21:49 +02003229 status = myri10ge_load_firmware(mgp, 1);
Brice Goglin5443e9e2007-05-07 23:52:22 +02003230 if (status != 0) {
3231 goto abort;
3232 }
3233
3234 /*
3235 * Enable ECRC if possible
3236 */
3237 myri10ge_enable_ecrc(mgp);
3238
3239 /*
3240 * Run a DMA test which watches for unaligned completions and
3241 * aborts on the first one seen.
3242 */
3243
3244 status = myri10ge_dma_test(mgp, MXGEFW_CMD_UNALIGNED_TEST);
3245 if (status == 0)
3246 return; /* keep the aligned firmware */
3247
3248 if (status != -E2BIG)
3249 dev_warn(dev, "DMA test failed: %d\n", status);
3250 if (status == -ENOSYS)
3251 dev_warn(dev, "Falling back to ethp! "
3252 "Please install up to date fw\n");
3253abort:
3254 /* fall back to using the unaligned firmware */
Brice Goglinb53bef82008-05-09 02:20:03 +02003255 mgp->tx_boundary = 2048;
Brice Goglin0da34b62006-05-23 06:10:15 -04003256 mgp->fw_name = myri10ge_fw_unaligned;
3257
Brice Goglin5443e9e2007-05-07 23:52:22 +02003258}
3259
3260static void myri10ge_select_firmware(struct myri10ge_priv *mgp)
3261{
Brice Goglin2d90b0a2009-04-16 02:24:59 +00003262 int overridden = 0;
3263
Brice Goglin0da34b62006-05-23 06:10:15 -04003264 if (myri10ge_force_firmware == 0) {
Brice Goglince7f9362006-08-31 01:32:59 -04003265 int link_width, exp_cap;
3266 u16 lnk;
3267
3268 exp_cap = pci_find_capability(mgp->pdev, PCI_CAP_ID_EXP);
3269 pci_read_config_word(mgp->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
3270 link_width = (lnk >> 4) & 0x3f;
3271
Brice Goglince7f9362006-08-31 01:32:59 -04003272 /* Check to see if Link is less than 8 or if the
3273 * upstream bridge is known to provide aligned
3274 * completions */
3275 if (link_width < 8) {
3276 dev_info(&mgp->pdev->dev, "PCIE x%d Link\n",
3277 link_width);
Brice Goglinb53bef82008-05-09 02:20:03 +02003278 mgp->tx_boundary = 4096;
Brice Goglince7f9362006-08-31 01:32:59 -04003279 mgp->fw_name = myri10ge_fw_aligned;
Brice Goglin5443e9e2007-05-07 23:52:22 +02003280 } else {
3281 myri10ge_firmware_probe(mgp);
Brice Goglin0da34b62006-05-23 06:10:15 -04003282 }
3283 } else {
3284 if (myri10ge_force_firmware == 1) {
3285 dev_info(&mgp->pdev->dev,
3286 "Assuming aligned completions (forced)\n");
Brice Goglinb53bef82008-05-09 02:20:03 +02003287 mgp->tx_boundary = 4096;
Brice Goglin0da34b62006-05-23 06:10:15 -04003288 mgp->fw_name = myri10ge_fw_aligned;
3289 } else {
3290 dev_info(&mgp->pdev->dev,
3291 "Assuming unaligned completions (forced)\n");
Brice Goglinb53bef82008-05-09 02:20:03 +02003292 mgp->tx_boundary = 2048;
Brice Goglin0da34b62006-05-23 06:10:15 -04003293 mgp->fw_name = myri10ge_fw_unaligned;
3294 }
3295 }
3296 if (myri10ge_fw_name != NULL) {
Brice Goglin2d90b0a2009-04-16 02:24:59 +00003297 overridden = 1;
Brice Goglin0da34b62006-05-23 06:10:15 -04003298 mgp->fw_name = myri10ge_fw_name;
3299 }
Brice Goglin2d90b0a2009-04-16 02:24:59 +00003300 if (mgp->board_number < MYRI10GE_MAX_BOARDS &&
3301 myri10ge_fw_names[mgp->board_number] != NULL &&
3302 strlen(myri10ge_fw_names[mgp->board_number])) {
3303 mgp->fw_name = myri10ge_fw_names[mgp->board_number];
3304 overridden = 1;
3305 }
3306 if (overridden)
3307 dev_info(&mgp->pdev->dev, "overriding firmware to %s\n",
3308 mgp->fw_name);
Brice Goglin0da34b62006-05-23 06:10:15 -04003309}
3310
Brice Goglin0da34b62006-05-23 06:10:15 -04003311#ifdef CONFIG_PM
Brice Goglin0da34b62006-05-23 06:10:15 -04003312static int myri10ge_suspend(struct pci_dev *pdev, pm_message_t state)
3313{
3314 struct myri10ge_priv *mgp;
3315 struct net_device *netdev;
3316
3317 mgp = pci_get_drvdata(pdev);
3318 if (mgp == NULL)
3319 return -EINVAL;
3320 netdev = mgp->dev;
3321
3322 netif_device_detach(netdev);
3323 if (netif_running(netdev)) {
Joe Perches78ca90e2010-02-22 16:56:58 +00003324 netdev_info(netdev, "closing\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04003325 rtnl_lock();
3326 myri10ge_close(netdev);
3327 rtnl_unlock();
3328 }
3329 myri10ge_dummy_rdma(mgp, 0);
Brice Goglin83f6e152006-12-18 11:52:02 +01003330 pci_save_state(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003331 pci_disable_device(pdev);
Brice Goglin1a63e842006-12-18 11:52:34 +01003332
3333 return pci_set_power_state(pdev, pci_choose_state(pdev, state));
Brice Goglin0da34b62006-05-23 06:10:15 -04003334}
3335
3336static int myri10ge_resume(struct pci_dev *pdev)
3337{
3338 struct myri10ge_priv *mgp;
3339 struct net_device *netdev;
3340 int status;
3341 u16 vendor;
3342
3343 mgp = pci_get_drvdata(pdev);
3344 if (mgp == NULL)
3345 return -EINVAL;
3346 netdev = mgp->dev;
3347 pci_set_power_state(pdev, 0); /* zeros conf space as a side effect */
3348 msleep(5); /* give card time to respond */
3349 pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
3350 if (vendor == 0xffff) {
Joe Perches78ca90e2010-02-22 16:56:58 +00003351 netdev_err(mgp->dev, "device disappeared!\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04003352 return -EIO;
3353 }
Brice Goglin83f6e152006-12-18 11:52:02 +01003354
Brice Goglin1a63e842006-12-18 11:52:34 +01003355 status = pci_restore_state(pdev);
3356 if (status)
3357 return status;
Brice Goglin4c2248c2006-07-09 21:10:18 -04003358
3359 status = pci_enable_device(pdev);
Brice Goglin1a63e842006-12-18 11:52:34 +01003360 if (status) {
Brice Goglin4c2248c2006-07-09 21:10:18 -04003361 dev_err(&pdev->dev, "failed to enable device\n");
Brice Goglin1a63e842006-12-18 11:52:34 +01003362 return status;
Brice Goglin4c2248c2006-07-09 21:10:18 -04003363 }
3364
Brice Goglin0da34b62006-05-23 06:10:15 -04003365 pci_set_master(pdev);
3366
Brice Goglin0da34b62006-05-23 06:10:15 -04003367 myri10ge_reset(mgp);
Brice Goglin013b68b2006-08-09 00:07:53 -04003368 myri10ge_dummy_rdma(mgp, 1);
Brice Goglin0da34b62006-05-23 06:10:15 -04003369
3370 /* Save configuration space to be restored if the
3371 * nic resets due to a parity error */
Brice Goglin83f6e152006-12-18 11:52:02 +01003372 pci_save_state(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003373
3374 if (netif_running(netdev)) {
3375 rtnl_lock();
Brice Goglindf30a742006-12-18 11:50:40 +01003376 status = myri10ge_open(netdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003377 rtnl_unlock();
Brice Goglindf30a742006-12-18 11:50:40 +01003378 if (status != 0)
3379 goto abort_with_enabled;
3380
Brice Goglin0da34b62006-05-23 06:10:15 -04003381 }
3382 netif_device_attach(netdev);
3383
3384 return 0;
3385
Brice Goglin4c2248c2006-07-09 21:10:18 -04003386abort_with_enabled:
3387 pci_disable_device(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003388 return -EIO;
3389
3390}
Brice Goglin0da34b62006-05-23 06:10:15 -04003391#endif /* CONFIG_PM */
3392
3393static u32 myri10ge_read_reboot(struct myri10ge_priv *mgp)
3394{
3395 struct pci_dev *pdev = mgp->pdev;
3396 int vs = mgp->vendor_specific_offset;
3397 u32 reboot;
3398
3399 /*enter read32 mode */
3400 pci_write_config_byte(pdev, vs + 0x10, 0x3);
3401
3402 /*read REBOOT_STATUS (0xfffffff0) */
3403 pci_write_config_dword(pdev, vs + 0x18, 0xfffffff0);
3404 pci_read_config_dword(pdev, vs + 0x14, &reboot);
3405 return reboot;
3406}
3407
3408/*
3409 * This watchdog is used to check whether the board has suffered
3410 * from a parity error and needs to be recovered.
3411 */
David Howellsc4028952006-11-22 14:57:56 +00003412static void myri10ge_watchdog(struct work_struct *work)
Brice Goglin0da34b62006-05-23 06:10:15 -04003413{
David Howellsc4028952006-11-22 14:57:56 +00003414 struct myri10ge_priv *mgp =
Brice Goglin62502232006-12-11 11:24:37 +01003415 container_of(work, struct myri10ge_priv, watchdog_work);
Brice Goglinb53bef82008-05-09 02:20:03 +02003416 struct myri10ge_tx_buf *tx;
Brice Goglin0da34b62006-05-23 06:10:15 -04003417 u32 reboot;
Brice Goglind0234212009-08-07 10:44:22 +00003418 int status, rebooted;
Brice Goglin0dcffac2008-05-09 02:21:49 +02003419 int i;
Brice Goglin0da34b62006-05-23 06:10:15 -04003420 u16 cmd, vendor;
3421
3422 mgp->watchdog_resets++;
3423 pci_read_config_word(mgp->pdev, PCI_COMMAND, &cmd);
Brice Goglind0234212009-08-07 10:44:22 +00003424 rebooted = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -04003425 if ((cmd & PCI_COMMAND_MASTER) == 0) {
3426 /* Bus master DMA disabled? Check to see
3427 * if the card rebooted due to a parity error
3428 * For now, just report it */
3429 reboot = myri10ge_read_reboot(mgp);
Joe Perches78ca90e2010-02-22 16:56:58 +00003430 netdev_err(mgp->dev, "NIC rebooted (0x%x),%s resetting\n",
3431 reboot,
3432 myri10ge_reset_recover ? "" : " not");
Brice Goglinf1811372007-06-11 20:26:31 +02003433 if (myri10ge_reset_recover == 0)
3434 return;
Brice Goglind0234212009-08-07 10:44:22 +00003435 rtnl_lock();
3436 mgp->rebooted = 1;
3437 rebooted = 1;
3438 myri10ge_close(mgp->dev);
Brice Goglinf1811372007-06-11 20:26:31 +02003439 myri10ge_reset_recover--;
Brice Goglind0234212009-08-07 10:44:22 +00003440 mgp->rebooted = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -04003441 /*
3442 * A rebooted nic will come back with config space as
3443 * it was after power was applied to PCIe bus.
3444 * Attempt to restore config space which was saved
3445 * when the driver was loaded, or the last time the
3446 * nic was resumed from power saving mode.
3447 */
Brice Goglin83f6e152006-12-18 11:52:02 +01003448 pci_restore_state(mgp->pdev);
Brice Goglin7adda302006-12-18 11:50:00 +01003449
3450 /* save state again for accounting reasons */
Brice Goglin83f6e152006-12-18 11:52:02 +01003451 pci_save_state(mgp->pdev);
Brice Goglin7adda302006-12-18 11:50:00 +01003452
Brice Goglin0da34b62006-05-23 06:10:15 -04003453 } else {
3454 /* if we get back -1's from our slot, perhaps somebody
3455 * powered off our card. Don't try to reset it in
3456 * this case */
3457 if (cmd == 0xffff) {
3458 pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
3459 if (vendor == 0xffff) {
Joe Perches78ca90e2010-02-22 16:56:58 +00003460 netdev_err(mgp->dev, "device disappeared!\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04003461 return;
3462 }
3463 }
3464 /* Perhaps it is a software error. Try to reset */
3465
Joe Perches78ca90e2010-02-22 16:56:58 +00003466 netdev_err(mgp->dev, "device timeout, resetting\n");
Brice Goglin0dcffac2008-05-09 02:21:49 +02003467 for (i = 0; i < mgp->num_slices; i++) {
3468 tx = &mgp->ss[i].tx;
Joe Perches78ca90e2010-02-22 16:56:58 +00003469 netdev_err(mgp->dev, "(%d): %d %d %d %d %d %d\n",
3470 i, tx->queue_active, tx->req,
3471 tx->done, tx->pkt_start, tx->pkt_done,
3472 (int)ntohl(mgp->ss[i].fw_stats->
3473 send_done_count));
Brice Goglin0dcffac2008-05-09 02:21:49 +02003474 msleep(2000);
Joe Perches78ca90e2010-02-22 16:56:58 +00003475 netdev_info(mgp->dev, "(%d): %d %d %d %d %d %d\n",
3476 i, tx->queue_active, tx->req,
3477 tx->done, tx->pkt_start, tx->pkt_done,
3478 (int)ntohl(mgp->ss[i].fw_stats->
3479 send_done_count));
Brice Goglin0dcffac2008-05-09 02:21:49 +02003480 }
Brice Goglin0da34b62006-05-23 06:10:15 -04003481 }
Brice Goglin236bb5e2008-09-28 15:34:21 +00003482
Brice Goglind0234212009-08-07 10:44:22 +00003483 if (!rebooted) {
3484 rtnl_lock();
3485 myri10ge_close(mgp->dev);
3486 }
Brice Goglin0dcffac2008-05-09 02:21:49 +02003487 status = myri10ge_load_firmware(mgp, 1);
Brice Goglin0da34b62006-05-23 06:10:15 -04003488 if (status != 0)
Joe Perches78ca90e2010-02-22 16:56:58 +00003489 netdev_err(mgp->dev, "failed to load firmware\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04003490 else
3491 myri10ge_open(mgp->dev);
3492 rtnl_unlock();
3493}
3494
3495/*
3496 * We use our own timer routine rather than relying upon
3497 * netdev->tx_timeout because we have a very large hardware transmit
3498 * queue. Due to the large queue, the netdev->tx_timeout function
3499 * cannot detect a NIC with a parity error in a timely fashion if the
3500 * NIC is lightly loaded.
3501 */
3502static void myri10ge_watchdog_timer(unsigned long arg)
3503{
3504 struct myri10ge_priv *mgp;
Brice Goglinb53bef82008-05-09 02:20:03 +02003505 struct myri10ge_slice_state *ss;
Brice Goglind0234212009-08-07 10:44:22 +00003506 int i, reset_needed, busy_slice_cnt;
Brice Goglin626fda92007-08-09 09:02:14 +02003507 u32 rx_pause_cnt;
Brice Goglind0234212009-08-07 10:44:22 +00003508 u16 cmd;
Brice Goglin0da34b62006-05-23 06:10:15 -04003509
3510 mgp = (struct myri10ge_priv *)arg;
Brice Goglinc7dab992006-12-11 11:25:42 +01003511
Brice Goglin0dcffac2008-05-09 02:21:49 +02003512 rx_pause_cnt = ntohl(mgp->ss[0].fw_stats->dropped_pause);
Brice Goglind0234212009-08-07 10:44:22 +00003513 busy_slice_cnt = 0;
Brice Goglin0dcffac2008-05-09 02:21:49 +02003514 for (i = 0, reset_needed = 0;
3515 i < mgp->num_slices && reset_needed == 0; ++i) {
Brice Goglinc7dab992006-12-11 11:25:42 +01003516
Brice Goglin0dcffac2008-05-09 02:21:49 +02003517 ss = &mgp->ss[i];
3518 if (ss->rx_small.watchdog_needed) {
3519 myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
3520 mgp->small_bytes + MXGEFW_PAD,
3521 1);
3522 if (ss->rx_small.fill_cnt - ss->rx_small.cnt >=
3523 myri10ge_fill_thresh)
3524 ss->rx_small.watchdog_needed = 0;
Brice Goglin626fda92007-08-09 09:02:14 +02003525 }
Brice Goglin0dcffac2008-05-09 02:21:49 +02003526 if (ss->rx_big.watchdog_needed) {
3527 myri10ge_alloc_rx_pages(mgp, &ss->rx_big,
3528 mgp->big_bytes, 1);
3529 if (ss->rx_big.fill_cnt - ss->rx_big.cnt >=
3530 myri10ge_fill_thresh)
3531 ss->rx_big.watchdog_needed = 0;
3532 }
3533
3534 if (ss->tx.req != ss->tx.done &&
3535 ss->tx.done == ss->watchdog_tx_done &&
3536 ss->watchdog_tx_req != ss->watchdog_tx_done) {
3537 /* nic seems like it might be stuck.. */
3538 if (rx_pause_cnt != mgp->watchdog_pause) {
3539 if (net_ratelimit())
Joe Perches78ca90e2010-02-22 16:56:58 +00003540 netdev_err(mgp->dev, "slice %d: TX paused, check link partner\n",
3541 i);
Brice Goglin0dcffac2008-05-09 02:21:49 +02003542 } else {
Joe Perches78ca90e2010-02-22 16:56:58 +00003543 netdev_warn(mgp->dev, "slice %d stuck:", i);
Brice Goglin0dcffac2008-05-09 02:21:49 +02003544 reset_needed = 1;
3545 }
3546 }
Brice Goglind0234212009-08-07 10:44:22 +00003547 if (ss->watchdog_tx_done != ss->tx.done ||
3548 ss->watchdog_rx_done != ss->rx_done.cnt) {
3549 busy_slice_cnt++;
3550 }
Brice Goglin0dcffac2008-05-09 02:21:49 +02003551 ss->watchdog_tx_done = ss->tx.done;
3552 ss->watchdog_tx_req = ss->tx.req;
Brice Goglind0234212009-08-07 10:44:22 +00003553 ss->watchdog_rx_done = ss->rx_done.cnt;
3554 }
3555 /* if we've sent or received no traffic, poll the NIC to
3556 * ensure it is still there. Otherwise, we risk not noticing
3557 * an error in a timely fashion */
3558 if (busy_slice_cnt == 0) {
3559 pci_read_config_word(mgp->pdev, PCI_COMMAND, &cmd);
3560 if ((cmd & PCI_COMMAND_MASTER) == 0) {
3561 reset_needed = 1;
3562 }
Brice Goglin626fda92007-08-09 09:02:14 +02003563 }
Brice Goglin626fda92007-08-09 09:02:14 +02003564 mgp->watchdog_pause = rx_pause_cnt;
Brice Goglin0dcffac2008-05-09 02:21:49 +02003565
3566 if (reset_needed) {
3567 schedule_work(&mgp->watchdog_work);
3568 } else {
3569 /* rearm timer */
3570 mod_timer(&mgp->watchdog_timer,
3571 jiffies + myri10ge_watchdog_timeout * HZ);
3572 }
Brice Goglin0da34b62006-05-23 06:10:15 -04003573}
3574
Brice Goglin77929732008-05-09 02:21:10 +02003575static void myri10ge_free_slices(struct myri10ge_priv *mgp)
3576{
3577 struct myri10ge_slice_state *ss;
3578 struct pci_dev *pdev = mgp->pdev;
3579 size_t bytes;
3580 int i;
3581
3582 if (mgp->ss == NULL)
3583 return;
3584
3585 for (i = 0; i < mgp->num_slices; i++) {
3586 ss = &mgp->ss[i];
3587 if (ss->rx_done.entry != NULL) {
3588 bytes = mgp->max_intr_slots *
3589 sizeof(*ss->rx_done.entry);
3590 dma_free_coherent(&pdev->dev, bytes,
3591 ss->rx_done.entry, ss->rx_done.bus);
3592 ss->rx_done.entry = NULL;
3593 }
3594 if (ss->fw_stats != NULL) {
3595 bytes = sizeof(*ss->fw_stats);
3596 dma_free_coherent(&pdev->dev, bytes,
3597 ss->fw_stats, ss->fw_stats_bus);
3598 ss->fw_stats = NULL;
3599 }
3600 }
3601 kfree(mgp->ss);
3602 mgp->ss = NULL;
3603}
3604
3605static int myri10ge_alloc_slices(struct myri10ge_priv *mgp)
3606{
3607 struct myri10ge_slice_state *ss;
3608 struct pci_dev *pdev = mgp->pdev;
3609 size_t bytes;
3610 int i;
3611
3612 bytes = sizeof(*mgp->ss) * mgp->num_slices;
3613 mgp->ss = kzalloc(bytes, GFP_KERNEL);
3614 if (mgp->ss == NULL) {
3615 return -ENOMEM;
3616 }
3617
3618 for (i = 0; i < mgp->num_slices; i++) {
3619 ss = &mgp->ss[i];
3620 bytes = mgp->max_intr_slots * sizeof(*ss->rx_done.entry);
3621 ss->rx_done.entry = dma_alloc_coherent(&pdev->dev, bytes,
3622 &ss->rx_done.bus,
3623 GFP_KERNEL);
3624 if (ss->rx_done.entry == NULL)
3625 goto abort;
3626 memset(ss->rx_done.entry, 0, bytes);
3627 bytes = sizeof(*ss->fw_stats);
3628 ss->fw_stats = dma_alloc_coherent(&pdev->dev, bytes,
3629 &ss->fw_stats_bus,
3630 GFP_KERNEL);
3631 if (ss->fw_stats == NULL)
3632 goto abort;
3633 ss->mgp = mgp;
3634 ss->dev = mgp->dev;
3635 netif_napi_add(ss->dev, &ss->napi, myri10ge_poll,
3636 myri10ge_napi_weight);
3637 }
3638 return 0;
3639abort:
3640 myri10ge_free_slices(mgp);
3641 return -ENOMEM;
3642}
3643
3644/*
3645 * This function determines the number of slices supported.
3646 * The number slices is the minumum of the number of CPUS,
3647 * the number of MSI-X irqs supported, the number of slices
3648 * supported by the firmware
3649 */
3650static void myri10ge_probe_slices(struct myri10ge_priv *mgp)
3651{
3652 struct myri10ge_cmd cmd;
3653 struct pci_dev *pdev = mgp->pdev;
3654 char *old_fw;
3655 int i, status, ncpus, msix_cap;
3656
3657 mgp->num_slices = 1;
3658 msix_cap = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
3659 ncpus = num_online_cpus();
3660
3661 if (myri10ge_max_slices == 1 || msix_cap == 0 ||
3662 (myri10ge_max_slices == -1 && ncpus < 2))
3663 return;
3664
3665 /* try to load the slice aware rss firmware */
3666 old_fw = mgp->fw_name;
Brice Goglin13b27382008-08-13 21:05:52 +02003667 if (myri10ge_fw_name != NULL) {
3668 dev_info(&mgp->pdev->dev, "overriding rss firmware to %s\n",
3669 myri10ge_fw_name);
3670 mgp->fw_name = myri10ge_fw_name;
3671 } else if (old_fw == myri10ge_fw_aligned)
Brice Goglin77929732008-05-09 02:21:10 +02003672 mgp->fw_name = myri10ge_fw_rss_aligned;
3673 else
3674 mgp->fw_name = myri10ge_fw_rss_unaligned;
3675 status = myri10ge_load_firmware(mgp, 0);
3676 if (status != 0) {
3677 dev_info(&pdev->dev, "Rss firmware not found\n");
3678 return;
3679 }
3680
3681 /* hit the board with a reset to ensure it is alive */
3682 memset(&cmd, 0, sizeof(cmd));
3683 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0);
3684 if (status != 0) {
3685 dev_err(&mgp->pdev->dev, "failed reset\n");
3686 goto abort_with_fw;
3687 return;
3688 }
3689
3690 mgp->max_intr_slots = cmd.data0 / sizeof(struct mcp_slot);
3691
3692 /* tell it the size of the interrupt queues */
3693 cmd.data0 = mgp->max_intr_slots * sizeof(struct mcp_slot);
3694 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0);
3695 if (status != 0) {
3696 dev_err(&mgp->pdev->dev, "failed MXGEFW_CMD_SET_INTRQ_SIZE\n");
3697 goto abort_with_fw;
3698 }
3699
3700 /* ask the maximum number of slices it supports */
3701 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_RSS_QUEUES, &cmd, 0);
3702 if (status != 0)
3703 goto abort_with_fw;
3704 else
3705 mgp->num_slices = cmd.data0;
3706
3707 /* Only allow multiple slices if MSI-X is usable */
3708 if (!myri10ge_msi) {
3709 goto abort_with_fw;
3710 }
3711
3712 /* if the admin did not specify a limit to how many
3713 * slices we should use, cap it automatically to the
3714 * number of CPUs currently online */
3715 if (myri10ge_max_slices == -1)
3716 myri10ge_max_slices = ncpus;
3717
3718 if (mgp->num_slices > myri10ge_max_slices)
3719 mgp->num_slices = myri10ge_max_slices;
3720
3721 /* Now try to allocate as many MSI-X vectors as we have
3722 * slices. We give up on MSI-X if we can only get a single
3723 * vector. */
3724
3725 mgp->msix_vectors = kzalloc(mgp->num_slices *
3726 sizeof(*mgp->msix_vectors), GFP_KERNEL);
3727 if (mgp->msix_vectors == NULL)
3728 goto disable_msix;
3729 for (i = 0; i < mgp->num_slices; i++) {
3730 mgp->msix_vectors[i].entry = i;
3731 }
3732
3733 while (mgp->num_slices > 1) {
3734 /* make sure it is a power of two */
3735 while (!is_power_of_2(mgp->num_slices))
3736 mgp->num_slices--;
3737 if (mgp->num_slices == 1)
3738 goto disable_msix;
3739 status = pci_enable_msix(pdev, mgp->msix_vectors,
3740 mgp->num_slices);
3741 if (status == 0) {
3742 pci_disable_msix(pdev);
3743 return;
3744 }
3745 if (status > 0)
3746 mgp->num_slices = status;
3747 else
3748 goto disable_msix;
3749 }
3750
3751disable_msix:
3752 if (mgp->msix_vectors != NULL) {
3753 kfree(mgp->msix_vectors);
3754 mgp->msix_vectors = NULL;
3755 }
3756
3757abort_with_fw:
3758 mgp->num_slices = 1;
3759 mgp->fw_name = old_fw;
3760 myri10ge_load_firmware(mgp, 0);
3761}
Brice Goglin77929732008-05-09 02:21:10 +02003762
Stephen Hemminger81260892008-11-21 17:30:35 -08003763static const struct net_device_ops myri10ge_netdev_ops = {
3764 .ndo_open = myri10ge_open,
3765 .ndo_stop = myri10ge_close,
3766 .ndo_start_xmit = myri10ge_xmit,
3767 .ndo_get_stats = myri10ge_get_stats,
3768 .ndo_validate_addr = eth_validate_addr,
3769 .ndo_change_mtu = myri10ge_change_mtu,
3770 .ndo_set_multicast_list = myri10ge_set_multicast_list,
3771 .ndo_set_mac_address = myri10ge_set_mac_address,
3772};
3773
Brice Goglin0da34b62006-05-23 06:10:15 -04003774static int myri10ge_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
3775{
3776 struct net_device *netdev;
3777 struct myri10ge_priv *mgp;
3778 struct device *dev = &pdev->dev;
Brice Goglin0da34b62006-05-23 06:10:15 -04003779 int i;
3780 int status = -ENXIO;
Brice Goglin0da34b62006-05-23 06:10:15 -04003781 int dac_enabled;
Brice Goglin00b5e502008-11-20 01:50:28 -08003782 unsigned hdr_offset, ss_offset;
Brice Goglin2d90b0a2009-04-16 02:24:59 +00003783 static int board_number;
Brice Goglin0da34b62006-05-23 06:10:15 -04003784
Brice Goglin236bb5e2008-09-28 15:34:21 +00003785 netdev = alloc_etherdev_mq(sizeof(*mgp), MYRI10GE_MAX_SLICES);
Brice Goglin0da34b62006-05-23 06:10:15 -04003786 if (netdev == NULL) {
3787 dev_err(dev, "Could not allocate ethernet device\n");
3788 return -ENOMEM;
3789 }
3790
Maik Hampelb245fb62007-06-28 17:07:26 +02003791 SET_NETDEV_DEV(netdev, &pdev->dev);
3792
Brice Goglin0da34b62006-05-23 06:10:15 -04003793 mgp = netdev_priv(netdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003794 mgp->dev = netdev;
3795 mgp->pdev = pdev;
3796 mgp->csum_flag = MXGEFW_FLAGS_CKSUM;
3797 mgp->pause = myri10ge_flow_control;
3798 mgp->intr_coal_delay = myri10ge_intr_coal_delay;
Brice Goglinc58ac5c2006-08-21 17:36:49 -04003799 mgp->msg_enable = netif_msg_init(myri10ge_debug, MYRI10GE_MSG_DEFAULT);
Brice Goglin2d90b0a2009-04-16 02:24:59 +00003800 mgp->board_number = board_number;
Brice Goglin0da34b62006-05-23 06:10:15 -04003801 init_waitqueue_head(&mgp->down_wq);
3802
3803 if (pci_enable_device(pdev)) {
3804 dev_err(&pdev->dev, "pci_enable_device call failed\n");
3805 status = -ENODEV;
3806 goto abort_with_netdev;
3807 }
Brice Goglin0da34b62006-05-23 06:10:15 -04003808
3809 /* Find the vendor-specific cap so we can check
3810 * the reboot register later on */
3811 mgp->vendor_specific_offset
3812 = pci_find_capability(pdev, PCI_CAP_ID_VNDR);
3813
3814 /* Set our max read request to 4KB */
Brice Goglin302d2422007-08-24 08:57:17 +02003815 status = pcie_set_readrq(pdev, 4096);
Brice Goglin0da34b62006-05-23 06:10:15 -04003816 if (status != 0) {
3817 dev_err(&pdev->dev, "Error %d writing PCI_EXP_DEVCTL\n",
3818 status);
Brice Gogline3fd5532009-01-17 08:27:19 +00003819 goto abort_with_enabled;
Brice Goglin0da34b62006-05-23 06:10:15 -04003820 }
3821
3822 pci_set_master(pdev);
3823 dac_enabled = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07003824 status = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
Brice Goglin0da34b62006-05-23 06:10:15 -04003825 if (status != 0) {
3826 dac_enabled = 0;
3827 dev_err(&pdev->dev,
Joe Perches898eb712007-10-18 03:06:30 -07003828 "64-bit pci address mask was refused, "
3829 "trying 32-bit\n");
Yang Hongyang284901a2009-04-06 19:01:15 -07003830 status = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Brice Goglin0da34b62006-05-23 06:10:15 -04003831 }
3832 if (status != 0) {
3833 dev_err(&pdev->dev, "Error %d setting DMA mask\n", status);
Brice Gogline3fd5532009-01-17 08:27:19 +00003834 goto abort_with_enabled;
Brice Goglin0da34b62006-05-23 06:10:15 -04003835 }
Yang Hongyang6a355282009-04-06 19:01:13 -07003836 (void)pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Brice Goglinb10c0662006-06-08 10:25:00 -04003837 mgp->cmd = dma_alloc_coherent(&pdev->dev, sizeof(*mgp->cmd),
3838 &mgp->cmd_bus, GFP_KERNEL);
Brice Goglin0da34b62006-05-23 06:10:15 -04003839 if (mgp->cmd == NULL)
Brice Gogline3fd5532009-01-17 08:27:19 +00003840 goto abort_with_enabled;
Brice Goglin0da34b62006-05-23 06:10:15 -04003841
Brice Goglin0da34b62006-05-23 06:10:15 -04003842 mgp->board_span = pci_resource_len(pdev, 0);
3843 mgp->iomem_base = pci_resource_start(pdev, 0);
3844 mgp->mtrr = -1;
Brice Goglin276e26c2007-03-07 20:02:32 +01003845 mgp->wc_enabled = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -04003846#ifdef CONFIG_MTRR
3847 mgp->mtrr = mtrr_add(mgp->iomem_base, mgp->board_span,
3848 MTRR_TYPE_WRCOMB, 1);
Brice Goglin276e26c2007-03-07 20:02:32 +01003849 if (mgp->mtrr >= 0)
3850 mgp->wc_enabled = 1;
Brice Goglin0da34b62006-05-23 06:10:15 -04003851#endif
Brice Goglinc7f80992008-07-21 10:26:25 +02003852 mgp->sram = ioremap_wc(mgp->iomem_base, mgp->board_span);
Brice Goglin0da34b62006-05-23 06:10:15 -04003853 if (mgp->sram == NULL) {
3854 dev_err(&pdev->dev, "ioremap failed for %ld bytes at 0x%lx\n",
3855 mgp->board_span, mgp->iomem_base);
3856 status = -ENXIO;
Brice Goglinc7f80992008-07-21 10:26:25 +02003857 goto abort_with_mtrr;
Brice Goglin0da34b62006-05-23 06:10:15 -04003858 }
Brice Goglin00b5e502008-11-20 01:50:28 -08003859 hdr_offset =
3860 ntohl(__raw_readl(mgp->sram + MCP_HEADER_PTR_OFFSET)) & 0xffffc;
3861 ss_offset = hdr_offset + offsetof(struct mcp_gen_header, string_specs);
3862 mgp->sram_size = ntohl(__raw_readl(mgp->sram + ss_offset));
3863 if (mgp->sram_size > mgp->board_span ||
3864 mgp->sram_size <= MYRI10GE_FW_OFFSET) {
3865 dev_err(&pdev->dev,
3866 "invalid sram_size %dB or board span %ldB\n",
3867 mgp->sram_size, mgp->board_span);
3868 goto abort_with_ioremap;
3869 }
Brice Goglin0da34b62006-05-23 06:10:15 -04003870 memcpy_fromio(mgp->eeprom_strings,
Brice Goglin00b5e502008-11-20 01:50:28 -08003871 mgp->sram + mgp->sram_size, MYRI10GE_EEPROM_STRINGS_SIZE);
Brice Goglin0da34b62006-05-23 06:10:15 -04003872 memset(mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE - 2, 0, 2);
3873 status = myri10ge_read_mac_addr(mgp);
3874 if (status)
3875 goto abort_with_ioremap;
3876
3877 for (i = 0; i < ETH_ALEN; i++)
3878 netdev->dev_addr[i] = mgp->mac_addr[i];
3879
Brice Goglin5443e9e2007-05-07 23:52:22 +02003880 myri10ge_select_firmware(mgp);
3881
Brice Goglin0dcffac2008-05-09 02:21:49 +02003882 status = myri10ge_load_firmware(mgp, 1);
Brice Goglin0da34b62006-05-23 06:10:15 -04003883 if (status != 0) {
3884 dev_err(&pdev->dev, "failed to load firmware\n");
Brice Goglin0dcffac2008-05-09 02:21:49 +02003885 goto abort_with_ioremap;
3886 }
3887 myri10ge_probe_slices(mgp);
3888 status = myri10ge_alloc_slices(mgp);
3889 if (status != 0) {
3890 dev_err(&pdev->dev, "failed to alloc slice state\n");
3891 goto abort_with_firmware;
Brice Goglin0da34b62006-05-23 06:10:15 -04003892 }
Brice Goglin236bb5e2008-09-28 15:34:21 +00003893 netdev->real_num_tx_queues = mgp->num_slices;
Brice Goglin0da34b62006-05-23 06:10:15 -04003894 status = myri10ge_reset(mgp);
3895 if (status != 0) {
3896 dev_err(&pdev->dev, "failed reset\n");
Brice Goglin0dcffac2008-05-09 02:21:49 +02003897 goto abort_with_slices;
Brice Goglin0da34b62006-05-23 06:10:15 -04003898 }
Jeff Garzik5dd2d332008-10-16 05:09:31 -04003899#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02003900 myri10ge_setup_dca(mgp);
3901#endif
Brice Goglin0da34b62006-05-23 06:10:15 -04003902 pci_set_drvdata(pdev, mgp);
3903 if ((myri10ge_initial_mtu + ETH_HLEN) > MYRI10GE_MAX_ETHER_MTU)
3904 myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
3905 if ((myri10ge_initial_mtu + ETH_HLEN) < 68)
3906 myri10ge_initial_mtu = 68;
Stephen Hemminger81260892008-11-21 17:30:35 -08003907
3908 netdev->netdev_ops = &myri10ge_netdev_ops;
Brice Goglin0da34b62006-05-23 06:10:15 -04003909 netdev->mtu = myri10ge_initial_mtu;
Brice Goglin0da34b62006-05-23 06:10:15 -04003910 netdev->base_addr = mgp->iomem_base;
Brice Goglin4f93fde2007-10-13 12:34:01 +02003911 netdev->features = mgp->features;
Brice Goglin236bb5e2008-09-28 15:34:21 +00003912
Brice Goglin0da34b62006-05-23 06:10:15 -04003913 if (dac_enabled)
3914 netdev->features |= NETIF_F_HIGHDMA;
Brice Goglin2552c312009-05-24 05:27:51 +00003915 netdev->features |= NETIF_F_LRO;
Brice Goglin0da34b62006-05-23 06:10:15 -04003916
Brice Goglindddc0452009-05-24 05:27:59 +00003917 netdev->vlan_features |= mgp->features;
3918 if (mgp->fw_ver_tiny < 37)
3919 netdev->vlan_features &= ~NETIF_F_TSO6;
3920 if (mgp->fw_ver_tiny < 32)
3921 netdev->vlan_features &= ~NETIF_F_TSO;
3922
Brice Goglin21d05db2007-01-09 21:05:04 +01003923 /* make sure we can get an irq, and that MSI can be
3924 * setup (if available). Also ensure netdev->irq
3925 * is set to correct value if MSI is enabled */
3926 status = myri10ge_request_irq(mgp);
3927 if (status != 0)
3928 goto abort_with_firmware;
3929 netdev->irq = pdev->irq;
3930 myri10ge_free_irq(mgp);
3931
Brice Goglin0da34b62006-05-23 06:10:15 -04003932 /* Save configuration space to be restored if the
3933 * nic resets due to a parity error */
Brice Goglin83f6e152006-12-18 11:52:02 +01003934 pci_save_state(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003935
3936 /* Setup the watchdog timer */
3937 setup_timer(&mgp->watchdog_timer, myri10ge_watchdog_timer,
3938 (unsigned long)mgp);
3939
Brice Goglin59081822009-04-16 02:23:56 +00003940 spin_lock_init(&mgp->stats_lock);
Brice Goglin0da34b62006-05-23 06:10:15 -04003941 SET_ETHTOOL_OPS(netdev, &myri10ge_ethtool_ops);
David Howellsc4028952006-11-22 14:57:56 +00003942 INIT_WORK(&mgp->watchdog_work, myri10ge_watchdog);
Brice Goglin0da34b62006-05-23 06:10:15 -04003943 status = register_netdev(netdev);
3944 if (status != 0) {
3945 dev_err(&pdev->dev, "register_netdev failed: %d\n", status);
Brice Goglin7adda302006-12-18 11:50:00 +01003946 goto abort_with_state;
Brice Goglin0da34b62006-05-23 06:10:15 -04003947 }
Brice Goglin0dcffac2008-05-09 02:21:49 +02003948 if (mgp->msix_enabled)
3949 dev_info(dev, "%d MSI-X IRQs, tx bndry %d, fw %s, WC %s\n",
3950 mgp->num_slices, mgp->tx_boundary, mgp->fw_name,
3951 (mgp->wc_enabled ? "Enabled" : "Disabled"));
3952 else
3953 dev_info(dev, "%s IRQ %d, tx bndry %d, fw %s, WC %s\n",
3954 mgp->msi_enabled ? "MSI" : "xPIC",
3955 netdev->irq, mgp->tx_boundary, mgp->fw_name,
3956 (mgp->wc_enabled ? "Enabled" : "Disabled"));
Brice Goglin0da34b62006-05-23 06:10:15 -04003957
Brice Goglin2d90b0a2009-04-16 02:24:59 +00003958 board_number++;
Brice Goglin0da34b62006-05-23 06:10:15 -04003959 return 0;
3960
Brice Goglin7adda302006-12-18 11:50:00 +01003961abort_with_state:
Brice Goglin83f6e152006-12-18 11:52:02 +01003962 pci_restore_state(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003963
Brice Goglin0dcffac2008-05-09 02:21:49 +02003964abort_with_slices:
3965 myri10ge_free_slices(mgp);
3966
Brice Goglin0da34b62006-05-23 06:10:15 -04003967abort_with_firmware:
3968 myri10ge_dummy_rdma(mgp, 0);
3969
Brice Goglin0da34b62006-05-23 06:10:15 -04003970abort_with_ioremap:
Brice Goglin0f840012009-01-05 18:16:14 -08003971 if (mgp->mac_addr_string != NULL)
3972 dev_err(&pdev->dev,
3973 "myri10ge_probe() failed: MAC=%s, SN=%ld\n",
3974 mgp->mac_addr_string, mgp->serial_number);
Brice Goglin0da34b62006-05-23 06:10:15 -04003975 iounmap(mgp->sram);
3976
Brice Goglinc7f80992008-07-21 10:26:25 +02003977abort_with_mtrr:
Brice Goglin0da34b62006-05-23 06:10:15 -04003978#ifdef CONFIG_MTRR
3979 if (mgp->mtrr >= 0)
3980 mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
3981#endif
Brice Goglinb10c0662006-06-08 10:25:00 -04003982 dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
3983 mgp->cmd, mgp->cmd_bus);
Brice Goglin0da34b62006-05-23 06:10:15 -04003984
Brice Gogline3fd5532009-01-17 08:27:19 +00003985abort_with_enabled:
3986 pci_disable_device(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003987
Brice Gogline3fd5532009-01-17 08:27:19 +00003988abort_with_netdev:
Brice Goglin0da34b62006-05-23 06:10:15 -04003989 free_netdev(netdev);
3990 return status;
3991}
3992
3993/*
3994 * myri10ge_remove
3995 *
3996 * Does what is necessary to shutdown one Myrinet device. Called
3997 * once for each Myrinet card by the kernel when a module is
3998 * unloaded.
3999 */
4000static void myri10ge_remove(struct pci_dev *pdev)
4001{
4002 struct myri10ge_priv *mgp;
4003 struct net_device *netdev;
Brice Goglin0da34b62006-05-23 06:10:15 -04004004
4005 mgp = pci_get_drvdata(pdev);
4006 if (mgp == NULL)
4007 return;
4008
4009 flush_scheduled_work();
4010 netdev = mgp->dev;
4011 unregister_netdev(netdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04004012
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004013#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02004014 myri10ge_teardown_dca(mgp);
4015#endif
Brice Goglin0da34b62006-05-23 06:10:15 -04004016 myri10ge_dummy_rdma(mgp, 0);
4017
Brice Goglin7adda302006-12-18 11:50:00 +01004018 /* avoid a memory leak */
Brice Goglin83f6e152006-12-18 11:52:02 +01004019 pci_restore_state(pdev);
Brice Goglin7adda302006-12-18 11:50:00 +01004020
Brice Goglin0da34b62006-05-23 06:10:15 -04004021 iounmap(mgp->sram);
4022
4023#ifdef CONFIG_MTRR
4024 if (mgp->mtrr >= 0)
4025 mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
4026#endif
Brice Goglin0dcffac2008-05-09 02:21:49 +02004027 myri10ge_free_slices(mgp);
4028 if (mgp->msix_vectors != NULL)
4029 kfree(mgp->msix_vectors);
Brice Goglinb10c0662006-06-08 10:25:00 -04004030 dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
4031 mgp->cmd, mgp->cmd_bus);
Brice Goglin0da34b62006-05-23 06:10:15 -04004032
4033 free_netdev(netdev);
Brice Gogline3fd5532009-01-17 08:27:19 +00004034 pci_disable_device(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04004035 pci_set_drvdata(pdev, NULL);
4036}
4037
Brice Goglinb10c0662006-06-08 10:25:00 -04004038#define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E 0x0008
Brice Goglina07bc1f2007-09-14 00:40:14 +02004039#define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9 0x0009
Brice Goglin0da34b62006-05-23 06:10:15 -04004040
Alexey Dobriyana3aa1882010-01-07 11:58:11 +00004041static DEFINE_PCI_DEVICE_TABLE(myri10ge_pci_tbl) = {
Brice Goglinb10c0662006-06-08 10:25:00 -04004042 {PCI_DEVICE(PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E)},
Brice Goglina07bc1f2007-09-14 00:40:14 +02004043 {PCI_DEVICE
4044 (PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9)},
Brice Goglin0da34b62006-05-23 06:10:15 -04004045 {0},
4046};
4047
Brice Goglin97131072009-04-16 02:29:22 +00004048MODULE_DEVICE_TABLE(pci, myri10ge_pci_tbl);
4049
Brice Goglin0da34b62006-05-23 06:10:15 -04004050static struct pci_driver myri10ge_driver = {
4051 .name = "myri10ge",
4052 .probe = myri10ge_probe,
4053 .remove = myri10ge_remove,
4054 .id_table = myri10ge_pci_tbl,
4055#ifdef CONFIG_PM
4056 .suspend = myri10ge_suspend,
4057 .resume = myri10ge_resume,
4058#endif
4059};
4060
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004061#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02004062static int
4063myri10ge_notify_dca(struct notifier_block *nb, unsigned long event, void *p)
4064{
4065 int err = driver_for_each_device(&myri10ge_driver.driver,
4066 NULL, &event,
4067 myri10ge_notify_dca_device);
4068
4069 if (err)
4070 return NOTIFY_BAD;
4071 return NOTIFY_DONE;
4072}
4073
4074static struct notifier_block myri10ge_dca_notifier = {
4075 .notifier_call = myri10ge_notify_dca,
4076 .next = NULL,
4077 .priority = 0,
4078};
Brice Goglin4ee2ac52008-11-23 15:49:28 -08004079#endif /* CONFIG_MYRI10GE_DCA */
Brice Goglin981813d2008-05-09 02:22:16 +02004080
Brice Goglin0da34b62006-05-23 06:10:15 -04004081static __init int myri10ge_init_module(void)
4082{
Joe Perches78ca90e2010-02-22 16:56:58 +00004083 pr_info("Version %s\n", MYRI10GE_VERSION_STR);
Brice Goglin0dcffac2008-05-09 02:21:49 +02004084
Brice Goglin236bb5e2008-09-28 15:34:21 +00004085 if (myri10ge_rss_hash > MXGEFW_RSS_HASH_TYPE_MAX) {
Joe Perches78ca90e2010-02-22 16:56:58 +00004086 pr_err("Illegal rssh hash type %d, defaulting to source port\n",
4087 myri10ge_rss_hash);
Brice Goglin0dcffac2008-05-09 02:21:49 +02004088 myri10ge_rss_hash = MXGEFW_RSS_HASH_TYPE_SRC_PORT;
4089 }
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004090#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02004091 dca_register_notify(&myri10ge_dca_notifier);
4092#endif
Brice Goglin236bb5e2008-09-28 15:34:21 +00004093 if (myri10ge_max_slices > MYRI10GE_MAX_SLICES)
4094 myri10ge_max_slices = MYRI10GE_MAX_SLICES;
Brice Goglin0dcffac2008-05-09 02:21:49 +02004095
Brice Goglin0da34b62006-05-23 06:10:15 -04004096 return pci_register_driver(&myri10ge_driver);
4097}
4098
4099module_init(myri10ge_init_module);
4100
4101static __exit void myri10ge_cleanup_module(void)
4102{
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004103#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02004104 dca_unregister_notify(&myri10ge_dca_notifier);
4105#endif
Brice Goglin0da34b62006-05-23 06:10:15 -04004106 pci_unregister_driver(&myri10ge_driver);
4107}
4108
4109module_exit(myri10ge_cleanup_module);