blob: 569c97f3ae7ce4812c683b381659ed503d3f80cf [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "dex/compiler_ir.h"
Vladimir Marko5c96e6b2013-11-14 15:34:17 +000018#include "dex/frontend.h"
19#include "dex/quick/dex_file_method_inliner.h"
20#include "dex/quick/dex_file_to_method_inliner_map.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070021#include "dex_file-inl.h"
Ian Rogers166db042013-07-26 12:05:57 -070022#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070023#include "invoke_type.h"
24#include "mirror/array.h"
Dmitry Petrochenko37498b62014-05-05 20:33:38 +070025#include "mirror/object_array-inl.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070026#include "mirror/string.h"
27#include "mir_to_lir-inl.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070028#include "x86/codegen_x86.h"
29
30namespace art {
31
Dmitry Petrochenko37498b62014-05-05 20:33:38 +070032// Shortcuts to repeatedly used long types.
33typedef mirror::ObjectArray<mirror::Object> ObjArray;
34
Brian Carlstrom7940e442013-07-12 13:46:57 -070035/*
36 * This source files contains "gen" codegen routines that should
37 * be applicable to most targets. Only mid-level support utilities
38 * and "op" calls may be used here.
39 */
40
Mingyao Yang3a74d152014-04-21 15:39:44 -070041void Mir2Lir::AddIntrinsicSlowPath(CallInfo* info, LIR* branch, LIR* resume) {
42 class IntrinsicSlowPathPath : public Mir2Lir::LIRSlowPath {
Vladimir Marko3bc86152014-03-13 14:11:28 +000043 public:
Mingyao Yang3a74d152014-04-21 15:39:44 -070044 IntrinsicSlowPathPath(Mir2Lir* m2l, CallInfo* info, LIR* branch, LIR* resume = nullptr)
Vladimir Marko3bc86152014-03-13 14:11:28 +000045 : LIRSlowPath(m2l, info->offset, branch, resume), info_(info) {
46 }
47
48 void Compile() {
49 m2l_->ResetRegPool();
50 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -070051 GenerateTargetLabel(kPseudoIntrinsicRetry);
Vladimir Marko3bc86152014-03-13 14:11:28 +000052 // NOTE: GenInvokeNoInline() handles MarkSafepointPC.
53 m2l_->GenInvokeNoInline(info_);
54 if (cont_ != nullptr) {
55 m2l_->OpUnconditionalBranch(cont_);
56 }
57 }
58
59 private:
60 CallInfo* const info_;
61 };
62
Mingyao Yang3a74d152014-04-21 15:39:44 -070063 AddSlowPath(new (arena_) IntrinsicSlowPathPath(this, info, branch, resume));
Vladimir Marko3bc86152014-03-13 14:11:28 +000064}
65
Andreas Gampe2f244e92014-05-08 03:35:25 -070066// Macro to help instantiate.
67// TODO: This might be used to only instantiate <4> on pure 32b systems.
68#define INSTANTIATE(sig_part1, ...) \
69 template sig_part1(ThreadOffset<4>, __VA_ARGS__); \
70 template sig_part1(ThreadOffset<8>, __VA_ARGS__); \
71
72
Brian Carlstrom7940e442013-07-12 13:46:57 -070073/*
74 * To save scheduling time, helper calls are broken into two parts: generation of
Dave Allisond6ed6422014-04-09 23:36:15 +000075 * the helper target address, and the actual call to the helper. Because x86
76 * has a memory call operation, part 1 is a NOP for x86. For other targets,
77 * load arguments between the two parts.
Brian Carlstrom7940e442013-07-12 13:46:57 -070078 */
Andreas Gampe2f244e92014-05-08 03:35:25 -070079// template <size_t pointer_size>
Ian Rogersdd7624d2014-03-14 17:43:00 -070080RegStorage Mir2Lir::CallHelperSetup(ThreadOffset<4> helper_offset) {
Andreas Gampe2f244e92014-05-08 03:35:25 -070081 // All CallRuntimeHelperXXX call this first. So make a central check here.
82 DCHECK_EQ(4U, GetInstructionSetPointerSize(cu_->instruction_set));
83
84 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
85 return RegStorage::InvalidReg();
86 } else {
87 return LoadHelper(helper_offset);
88 }
89}
90
91RegStorage Mir2Lir::CallHelperSetup(ThreadOffset<8> helper_offset) {
92 // All CallRuntimeHelperXXX call this first. So make a central check here.
93 DCHECK_EQ(8U, GetInstructionSetPointerSize(cu_->instruction_set));
94
95 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
96 return RegStorage::InvalidReg();
97 } else {
98 return LoadHelper(helper_offset);
99 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700100}
101
102/* NOTE: if r_tgt is a temp, it will be freed following use */
Andreas Gampe2f244e92014-05-08 03:35:25 -0700103template <size_t pointer_size>
104LIR* Mir2Lir::CallHelper(RegStorage r_tgt, ThreadOffset<pointer_size> helper_offset,
105 bool safepoint_pc, bool use_link) {
Dave Allisond6ed6422014-04-09 23:36:15 +0000106 LIR* call_inst;
Brian Carlstrom60d7a652014-03-13 18:10:08 -0700107 OpKind op = use_link ? kOpBlx : kOpBx;
Dave Allisond6ed6422014-04-09 23:36:15 +0000108 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
109 call_inst = OpThreadMem(op, helper_offset);
110 } else {
111 call_inst = OpReg(op, r_tgt);
112 FreeTemp(r_tgt);
113 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700114 if (safepoint_pc) {
115 MarkSafepointPC(call_inst);
116 }
117 return call_inst;
118}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700119template LIR* Mir2Lir::CallHelper(RegStorage r_tgt, ThreadOffset<4> helper_offset,
120 bool safepoint_pc, bool use_link);
121template LIR* Mir2Lir::CallHelper(RegStorage r_tgt, ThreadOffset<8> helper_offset,
122 bool safepoint_pc, bool use_link);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700123
Andreas Gampe2f244e92014-05-08 03:35:25 -0700124template <size_t pointer_size>
125void Mir2Lir::CallRuntimeHelper(ThreadOffset<pointer_size> helper_offset, bool safepoint_pc) {
Mingyao Yang42894562014-04-07 12:42:16 -0700126 RegStorage r_tgt = CallHelperSetup(helper_offset);
127 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700128 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Mingyao Yang42894562014-04-07 12:42:16 -0700129}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700130INSTANTIATE(void Mir2Lir::CallRuntimeHelper, bool safepoint_pc)
Mingyao Yang42894562014-04-07 12:42:16 -0700131
Andreas Gampe2f244e92014-05-08 03:35:25 -0700132template <size_t pointer_size>
133void Mir2Lir::CallRuntimeHelperImm(ThreadOffset<pointer_size> helper_offset, int arg0, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800134 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700135 LoadConstant(TargetReg(kArg0), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000136 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700137 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700138}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700139INSTANTIATE(void Mir2Lir::CallRuntimeHelperImm, int arg0, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700140
Andreas Gampe2f244e92014-05-08 03:35:25 -0700141template <size_t pointer_size>
142void Mir2Lir::CallRuntimeHelperReg(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
Ian Rogersdd7624d2014-03-14 17:43:00 -0700143 bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800144 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700145 OpRegCopy(TargetReg(kArg0), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000146 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700147 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700148}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700149INSTANTIATE(void Mir2Lir::CallRuntimeHelperReg, RegStorage arg0, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700150
Andreas Gampe2f244e92014-05-08 03:35:25 -0700151template <size_t pointer_size>
152void Mir2Lir::CallRuntimeHelperRegLocation(ThreadOffset<pointer_size> helper_offset,
153 RegLocation arg0, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800154 RegStorage r_tgt = CallHelperSetup(helper_offset);
155 if (arg0.wide == 0) {
Douglas Leung2db3e262014-06-25 16:02:55 -0700156 LoadValueDirectFixed(arg0, TargetReg(arg0.fp ? kFArg0 : kArg0));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700157 } else {
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700158 RegStorage r_tmp;
buzbee33ae5582014-06-12 14:56:32 -0700159 if (cu_->target64) {
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700160 r_tmp = RegStorage::Solo64(TargetReg(kArg0).GetReg());
161 } else {
Douglas Leung2db3e262014-06-25 16:02:55 -0700162 r_tmp = RegStorage::MakeRegPair(TargetReg(arg0.fp ? kFArg0 : kArg0),
163 TargetReg(arg0.fp ? kFArg1 : kArg1));
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700164 }
buzbee2700f7e2014-03-07 09:46:20 -0800165 LoadValueDirectWideFixed(arg0, r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700166 }
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000167 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700168 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700169}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700170INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegLocation, RegLocation arg0, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700171
Andreas Gampe2f244e92014-05-08 03:35:25 -0700172template <size_t pointer_size>
173void Mir2Lir::CallRuntimeHelperImmImm(ThreadOffset<pointer_size> helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700174 bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800175 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700176 LoadConstant(TargetReg(kArg0), arg0);
177 LoadConstant(TargetReg(kArg1), arg1);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000178 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700179 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700180}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700181INSTANTIATE(void Mir2Lir::CallRuntimeHelperImmImm, int arg0, int arg1, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700182
Andreas Gampe2f244e92014-05-08 03:35:25 -0700183template <size_t pointer_size>
184void Mir2Lir::CallRuntimeHelperImmRegLocation(ThreadOffset<pointer_size> helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700185 RegLocation arg1, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800186 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700187 if (arg1.wide == 0) {
188 LoadValueDirectFixed(arg1, TargetReg(kArg1));
189 } else {
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700190 RegStorage r_tmp;
buzbee33ae5582014-06-12 14:56:32 -0700191 if (cu_->target64) {
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700192 r_tmp = RegStorage::Solo64(TargetReg(kArg1).GetReg());
193 } else {
Douglas Leung2db3e262014-06-25 16:02:55 -0700194 if (cu_->instruction_set == kMips) {
195 // skip kArg1 for stack alignment.
196 r_tmp = RegStorage::MakeRegPair(TargetReg(kArg2), TargetReg(kArg3));
197 } else {
198 r_tmp = RegStorage::MakeRegPair(TargetReg(kArg1), TargetReg(kArg2));
199 }
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700200 }
buzbee2700f7e2014-03-07 09:46:20 -0800201 LoadValueDirectWideFixed(arg1, r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700202 }
203 LoadConstant(TargetReg(kArg0), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000204 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700205 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700206}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700207INSTANTIATE(void Mir2Lir::CallRuntimeHelperImmRegLocation, int arg0, RegLocation arg1,
208 bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700209
Andreas Gampe2f244e92014-05-08 03:35:25 -0700210template <size_t pointer_size>
211void Mir2Lir::CallRuntimeHelperRegLocationImm(ThreadOffset<pointer_size> helper_offset,
212 RegLocation arg0, int arg1, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800213 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700214 LoadValueDirectFixed(arg0, TargetReg(kArg0));
215 LoadConstant(TargetReg(kArg1), arg1);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000216 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700217 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700218}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700219INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegLocationImm, RegLocation arg0, int arg1,
220 bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700221
Andreas Gampe2f244e92014-05-08 03:35:25 -0700222template <size_t pointer_size>
223void Mir2Lir::CallRuntimeHelperImmReg(ThreadOffset<pointer_size> helper_offset, int arg0,
224 RegStorage arg1, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800225 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700226 OpRegCopy(TargetReg(kArg1), arg1);
227 LoadConstant(TargetReg(kArg0), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000228 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700229 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700230}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700231INSTANTIATE(void Mir2Lir::CallRuntimeHelperImmReg, int arg0, RegStorage arg1, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700232
Andreas Gampe2f244e92014-05-08 03:35:25 -0700233template <size_t pointer_size>
234void Mir2Lir::CallRuntimeHelperRegImm(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
235 int arg1, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800236 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700237 OpRegCopy(TargetReg(kArg0), arg0);
238 LoadConstant(TargetReg(kArg1), arg1);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000239 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700240 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700241}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700242INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegImm, RegStorage arg0, int arg1, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700243
Andreas Gampe2f244e92014-05-08 03:35:25 -0700244template <size_t pointer_size>
245void Mir2Lir::CallRuntimeHelperImmMethod(ThreadOffset<pointer_size> helper_offset, int arg0,
Ian Rogersdd7624d2014-03-14 17:43:00 -0700246 bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800247 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700248 LoadCurrMethodDirect(TargetReg(kArg1));
249 LoadConstant(TargetReg(kArg0), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000250 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700251 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700252}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700253INSTANTIATE(void Mir2Lir::CallRuntimeHelperImmMethod, int arg0, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700254
Andreas Gampe2f244e92014-05-08 03:35:25 -0700255template <size_t pointer_size>
256void Mir2Lir::CallRuntimeHelperRegMethod(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
buzbee2700f7e2014-03-07 09:46:20 -0800257 bool safepoint_pc) {
258 RegStorage r_tgt = CallHelperSetup(helper_offset);
259 DCHECK_NE(TargetReg(kArg1).GetReg(), arg0.GetReg());
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -0800260 if (TargetReg(kArg0) != arg0) {
261 OpRegCopy(TargetReg(kArg0), arg0);
262 }
263 LoadCurrMethodDirect(TargetReg(kArg1));
264 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700265 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -0800266}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700267INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegMethod, RegStorage arg0, bool safepoint_pc)
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -0800268
Andreas Gampe2f244e92014-05-08 03:35:25 -0700269template <size_t pointer_size>
270void Mir2Lir::CallRuntimeHelperRegMethodRegLocation(ThreadOffset<pointer_size> helper_offset,
271 RegStorage arg0, RegLocation arg2,
272 bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800273 RegStorage r_tgt = CallHelperSetup(helper_offset);
274 DCHECK_NE(TargetReg(kArg1).GetReg(), arg0.GetReg());
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800275 if (TargetReg(kArg0) != arg0) {
276 OpRegCopy(TargetReg(kArg0), arg0);
277 }
278 LoadCurrMethodDirect(TargetReg(kArg1));
279 LoadValueDirectFixed(arg2, TargetReg(kArg2));
280 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700281 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800282}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700283INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegMethodRegLocation, RegStorage arg0, RegLocation arg2,
284 bool safepoint_pc)
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800285
Andreas Gampe2f244e92014-05-08 03:35:25 -0700286template <size_t pointer_size>
287void Mir2Lir::CallRuntimeHelperRegLocationRegLocation(ThreadOffset<pointer_size> helper_offset,
Ian Rogersdd7624d2014-03-14 17:43:00 -0700288 RegLocation arg0, RegLocation arg1,
289 bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800290 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700291 if (arg0.wide == 0) {
292 LoadValueDirectFixed(arg0, arg0.fp ? TargetReg(kFArg0) : TargetReg(kArg0));
293 if (arg1.wide == 0) {
294 if (cu_->instruction_set == kMips) {
295 LoadValueDirectFixed(arg1, arg1.fp ? TargetReg(kFArg2) : TargetReg(kArg1));
Zheng Xu2d41a652014-06-09 11:05:31 +0800296 } else if (cu_->instruction_set == kArm64) {
297 LoadValueDirectFixed(arg1, arg1.fp ? TargetReg(kFArg1) : TargetReg(kArg1));
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700298 } else if (cu_->instruction_set == kX86_64) {
299 if (arg0.fp) {
300 LoadValueDirectFixed(arg1, arg1.fp ? TargetReg(kFArg1) : TargetReg(kArg0));
301 } else {
302 LoadValueDirectFixed(arg1, arg1.fp ? TargetReg(kFArg0) : TargetReg(kArg1));
303 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700304 } else {
305 LoadValueDirectFixed(arg1, TargetReg(kArg1));
306 }
307 } else {
308 if (cu_->instruction_set == kMips) {
buzbee2700f7e2014-03-07 09:46:20 -0800309 RegStorage r_tmp;
310 if (arg1.fp) {
311 r_tmp = RegStorage::MakeRegPair(TargetReg(kFArg2), TargetReg(kFArg3));
312 } else {
Douglas Leung2db3e262014-06-25 16:02:55 -0700313 // skip kArg1 for stack alignment.
314 r_tmp = RegStorage::MakeRegPair(TargetReg(kArg2), TargetReg(kArg3));
buzbee2700f7e2014-03-07 09:46:20 -0800315 }
316 LoadValueDirectWideFixed(arg1, r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700317 } else {
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700318 RegStorage r_tmp;
buzbee33ae5582014-06-12 14:56:32 -0700319 if (cu_->target64) {
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700320 r_tmp = RegStorage::Solo64(TargetReg(kArg1).GetReg());
321 } else {
322 r_tmp = RegStorage::MakeRegPair(TargetReg(kArg1), TargetReg(kArg2));
323 }
buzbee2700f7e2014-03-07 09:46:20 -0800324 LoadValueDirectWideFixed(arg1, r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700325 }
326 }
327 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800328 RegStorage r_tmp;
329 if (arg0.fp) {
buzbee33ae5582014-06-12 14:56:32 -0700330 if (cu_->target64) {
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700331 r_tmp = RegStorage::FloatSolo64(TargetReg(kFArg0).GetReg());
332 } else {
333 r_tmp = RegStorage::MakeRegPair(TargetReg(kFArg0), TargetReg(kFArg1));
334 }
buzbee2700f7e2014-03-07 09:46:20 -0800335 } else {
buzbee33ae5582014-06-12 14:56:32 -0700336 if (cu_->target64) {
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700337 r_tmp = RegStorage::Solo64(TargetReg(kArg0).GetReg());
338 } else {
339 r_tmp = RegStorage::MakeRegPair(TargetReg(kArg0), TargetReg(kArg1));
340 }
buzbee2700f7e2014-03-07 09:46:20 -0800341 }
342 LoadValueDirectWideFixed(arg0, r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700343 if (arg1.wide == 0) {
buzbee33ae5582014-06-12 14:56:32 -0700344 if (cu_->target64) {
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700345 LoadValueDirectFixed(arg1, arg1.fp ? TargetReg(kFArg1) : TargetReg(kArg1));
346 } else {
347 LoadValueDirectFixed(arg1, arg1.fp ? TargetReg(kFArg2) : TargetReg(kArg2));
348 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700349 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800350 RegStorage r_tmp;
351 if (arg1.fp) {
buzbee33ae5582014-06-12 14:56:32 -0700352 if (cu_->target64) {
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700353 r_tmp = RegStorage::FloatSolo64(TargetReg(kFArg1).GetReg());
354 } else {
355 r_tmp = RegStorage::MakeRegPair(TargetReg(kFArg2), TargetReg(kFArg3));
356 }
buzbee2700f7e2014-03-07 09:46:20 -0800357 } else {
buzbee33ae5582014-06-12 14:56:32 -0700358 if (cu_->target64) {
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700359 r_tmp = RegStorage::Solo64(TargetReg(kArg1).GetReg());
360 } else {
361 r_tmp = RegStorage::MakeRegPair(TargetReg(kArg2), TargetReg(kArg3));
362 }
buzbee2700f7e2014-03-07 09:46:20 -0800363 }
364 LoadValueDirectWideFixed(arg1, r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700365 }
366 }
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000367 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700368 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700369}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700370INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegLocationRegLocation, RegLocation arg0,
371 RegLocation arg1, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700372
Andreas Gampe49c5f502014-06-20 11:34:17 -0700373// TODO: This is a hack! Reshape the two macros into functions and move them to a better place.
374#define IsSameReg(r1, r2) \
375 (GetRegInfo(r1)->Master()->GetReg().GetReg() == GetRegInfo(r2)->Master()->GetReg().GetReg())
376#define TargetArgReg(arg, is_wide) \
377 (GetRegInfo(TargetReg(arg))->FindMatchingView( \
378 (is_wide) ? RegisterInfo::k64SoloStorageMask : RegisterInfo::k32SoloStorageMask)->GetReg())
379
Mingyao Yang80365d92014-04-18 12:10:58 -0700380void Mir2Lir::CopyToArgumentRegs(RegStorage arg0, RegStorage arg1) {
Andreas Gampe49c5f502014-06-20 11:34:17 -0700381 if (IsSameReg(arg1, TargetReg(kArg0))) {
382 if (IsSameReg(arg0, TargetReg(kArg1))) {
Mingyao Yang80365d92014-04-18 12:10:58 -0700383 // Swap kArg0 and kArg1 with kArg2 as temp.
Andreas Gampe49c5f502014-06-20 11:34:17 -0700384 OpRegCopy(TargetArgReg(kArg2, arg1.Is64Bit()), arg1);
385 OpRegCopy(TargetArgReg(kArg0, arg0.Is64Bit()), arg0);
386 OpRegCopy(TargetArgReg(kArg1, arg1.Is64Bit()), TargetReg(kArg2));
Mingyao Yang80365d92014-04-18 12:10:58 -0700387 } else {
Andreas Gampe49c5f502014-06-20 11:34:17 -0700388 OpRegCopy(TargetArgReg(kArg1, arg1.Is64Bit()), arg1);
389 OpRegCopy(TargetArgReg(kArg0, arg0.Is64Bit()), arg0);
Mingyao Yang80365d92014-04-18 12:10:58 -0700390 }
391 } else {
Andreas Gampe49c5f502014-06-20 11:34:17 -0700392 OpRegCopy(TargetArgReg(kArg0, arg0.Is64Bit()), arg0);
393 OpRegCopy(TargetArgReg(kArg1, arg1.Is64Bit()), arg1);
Mingyao Yang80365d92014-04-18 12:10:58 -0700394 }
395}
396
Andreas Gampe2f244e92014-05-08 03:35:25 -0700397template <size_t pointer_size>
398void Mir2Lir::CallRuntimeHelperRegReg(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
buzbee2700f7e2014-03-07 09:46:20 -0800399 RegStorage arg1, bool safepoint_pc) {
400 RegStorage r_tgt = CallHelperSetup(helper_offset);
Mingyao Yang80365d92014-04-18 12:10:58 -0700401 CopyToArgumentRegs(arg0, arg1);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000402 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700403 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700404}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700405INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegReg, RegStorage arg0, RegStorage arg1,
406 bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700407
Andreas Gampe2f244e92014-05-08 03:35:25 -0700408template <size_t pointer_size>
409void Mir2Lir::CallRuntimeHelperRegRegImm(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
buzbee2700f7e2014-03-07 09:46:20 -0800410 RegStorage arg1, int arg2, bool safepoint_pc) {
411 RegStorage r_tgt = CallHelperSetup(helper_offset);
Mingyao Yang80365d92014-04-18 12:10:58 -0700412 CopyToArgumentRegs(arg0, arg1);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700413 LoadConstant(TargetReg(kArg2), arg2);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000414 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700415 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700416}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700417INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegRegImm, RegStorage arg0, RegStorage arg1, int arg2,
418 bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700419
Andreas Gampe2f244e92014-05-08 03:35:25 -0700420template <size_t pointer_size>
421void Mir2Lir::CallRuntimeHelperImmMethodRegLocation(ThreadOffset<pointer_size> helper_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700422 int arg0, RegLocation arg2, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800423 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700424 LoadValueDirectFixed(arg2, TargetReg(kArg2));
425 LoadCurrMethodDirect(TargetReg(kArg1));
426 LoadConstant(TargetReg(kArg0), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000427 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700428 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700429}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700430INSTANTIATE(void Mir2Lir::CallRuntimeHelperImmMethodRegLocation, int arg0, RegLocation arg2,
431 bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700432
Andreas Gampe2f244e92014-05-08 03:35:25 -0700433template <size_t pointer_size>
434void Mir2Lir::CallRuntimeHelperImmMethodImm(ThreadOffset<pointer_size> helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700435 int arg2, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800436 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700437 LoadCurrMethodDirect(TargetReg(kArg1));
438 LoadConstant(TargetReg(kArg2), arg2);
439 LoadConstant(TargetReg(kArg0), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000440 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700441 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700442}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700443INSTANTIATE(void Mir2Lir::CallRuntimeHelperImmMethodImm, int arg0, int arg2, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700444
Andreas Gampe2f244e92014-05-08 03:35:25 -0700445template <size_t pointer_size>
446void Mir2Lir::CallRuntimeHelperImmRegLocationRegLocation(ThreadOffset<pointer_size> helper_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700447 int arg0, RegLocation arg1,
448 RegLocation arg2, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800449 RegStorage r_tgt = CallHelperSetup(helper_offset);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700450 DCHECK_EQ(static_cast<unsigned int>(arg1.wide), 0U); // The static_cast works around an
451 // instantiation bug in GCC.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700452 LoadValueDirectFixed(arg1, TargetReg(kArg1));
453 if (arg2.wide == 0) {
454 LoadValueDirectFixed(arg2, TargetReg(kArg2));
455 } else {
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700456 RegStorage r_tmp;
buzbee33ae5582014-06-12 14:56:32 -0700457 if (cu_->target64) {
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700458 r_tmp = RegStorage::Solo64(TargetReg(kArg2).GetReg());
459 } else {
460 r_tmp = RegStorage::MakeRegPair(TargetReg(kArg2), TargetReg(kArg3));
461 }
buzbee2700f7e2014-03-07 09:46:20 -0800462 LoadValueDirectWideFixed(arg2, r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700463 }
464 LoadConstant(TargetReg(kArg0), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000465 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700466 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700467}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700468INSTANTIATE(void Mir2Lir::CallRuntimeHelperImmRegLocationRegLocation, int arg0, RegLocation arg1,
469 RegLocation arg2, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700470
Andreas Gampe2f244e92014-05-08 03:35:25 -0700471template <size_t pointer_size>
472void Mir2Lir::CallRuntimeHelperRegLocationRegLocationRegLocation(ThreadOffset<pointer_size> helper_offset,
Ian Rogersa9a82542013-10-04 11:17:26 -0700473 RegLocation arg0, RegLocation arg1,
474 RegLocation arg2,
475 bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800476 RegStorage r_tgt = CallHelperSetup(helper_offset);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700477 DCHECK_EQ(static_cast<unsigned int>(arg0.wide), 0U);
Ian Rogersa9a82542013-10-04 11:17:26 -0700478 LoadValueDirectFixed(arg0, TargetReg(kArg0));
Andreas Gampe2f244e92014-05-08 03:35:25 -0700479 DCHECK_EQ(static_cast<unsigned int>(arg1.wide), 0U);
Ian Rogersa9a82542013-10-04 11:17:26 -0700480 LoadValueDirectFixed(arg1, TargetReg(kArg1));
Andreas Gampe2f244e92014-05-08 03:35:25 -0700481 DCHECK_EQ(static_cast<unsigned int>(arg1.wide), 0U);
Ian Rogersa9a82542013-10-04 11:17:26 -0700482 LoadValueDirectFixed(arg2, TargetReg(kArg2));
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000483 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700484 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Ian Rogersa9a82542013-10-04 11:17:26 -0700485}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700486INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegLocationRegLocationRegLocation, RegLocation arg0,
487 RegLocation arg1, RegLocation arg2, bool safepoint_pc)
Ian Rogersa9a82542013-10-04 11:17:26 -0700488
Brian Carlstrom7940e442013-07-12 13:46:57 -0700489/*
490 * If there are any ins passed in registers that have not been promoted
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100491 * to a callee-save register, flush them to the frame. Perform initial
Brian Carlstrom7940e442013-07-12 13:46:57 -0700492 * assignment of promoted arguments.
493 *
494 * ArgLocs is an array of location records describing the incoming arguments
495 * with one location record per word of argument.
496 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700497void Mir2Lir::FlushIns(RegLocation* ArgLocs, RegLocation rl_method) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700498 /*
Zheng Xu511c8a62014-06-03 16:22:23 +0800499 * Dummy up a RegLocation for the incoming StackReference<mirror::ArtMethod>
Brian Carlstrom7940e442013-07-12 13:46:57 -0700500 * It will attempt to keep kArg0 live (or copy it to home location
501 * if promoted).
502 */
503 RegLocation rl_src = rl_method;
504 rl_src.location = kLocPhysReg;
buzbee2700f7e2014-03-07 09:46:20 -0800505 rl_src.reg = TargetReg(kArg0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700506 rl_src.home = false;
buzbee091cc402014-03-31 10:14:40 -0700507 MarkLive(rl_src);
buzbeef2c3e562014-05-29 12:37:25 -0700508 StoreValue(rl_method, rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700509 // If Method* has been promoted, explicitly flush
510 if (rl_method.location == kLocPhysReg) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000511 StoreRefDisp(TargetReg(kSp), 0, TargetReg(kArg0), kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700512 }
513
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800514 if (cu_->num_ins == 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700515 return;
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800516 }
517
Brian Carlstrom7940e442013-07-12 13:46:57 -0700518 int start_vreg = cu_->num_dalvik_registers - cu_->num_ins;
519 /*
520 * Copy incoming arguments to their proper home locations.
521 * NOTE: an older version of dx had an issue in which
522 * it would reuse static method argument registers.
523 * This could result in the same Dalvik virtual register
524 * being promoted to both core and fp regs. To account for this,
525 * we only copy to the corresponding promoted physical register
526 * if it matches the type of the SSA name for the incoming
527 * argument. It is also possible that long and double arguments
528 * end up half-promoted. In those cases, we must flush the promoted
529 * half to memory as well.
530 */
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100531 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700532 for (int i = 0; i < cu_->num_ins; i++) {
533 PromotionMap* v_map = &promotion_map_[start_vreg + i];
buzbee2700f7e2014-03-07 09:46:20 -0800534 RegStorage reg = GetArgMappingToPhysicalReg(i);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800535
buzbee2700f7e2014-03-07 09:46:20 -0800536 if (reg.Valid()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700537 // If arriving in register
538 bool need_flush = true;
539 RegLocation* t_loc = &ArgLocs[i];
540 if ((v_map->core_location == kLocPhysReg) && !t_loc->fp) {
buzbee2700f7e2014-03-07 09:46:20 -0800541 OpRegCopy(RegStorage::Solo32(v_map->core_reg), reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700542 need_flush = false;
543 } else if ((v_map->fp_location == kLocPhysReg) && t_loc->fp) {
buzbee2700f7e2014-03-07 09:46:20 -0800544 OpRegCopy(RegStorage::Solo32(v_map->FpReg), reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700545 need_flush = false;
546 } else {
547 need_flush = true;
548 }
549
buzbeed0a03b82013-09-14 08:21:05 -0700550 // For wide args, force flush if not fully promoted
Brian Carlstrom7940e442013-07-12 13:46:57 -0700551 if (t_loc->wide) {
552 PromotionMap* p_map = v_map + (t_loc->high_word ? -1 : +1);
buzbeed0a03b82013-09-14 08:21:05 -0700553 // Is only half promoted?
Brian Carlstrom7940e442013-07-12 13:46:57 -0700554 need_flush |= (p_map->core_location != v_map->core_location) ||
555 (p_map->fp_location != v_map->fp_location);
buzbeed0a03b82013-09-14 08:21:05 -0700556 if ((cu_->instruction_set == kThumb2) && t_loc->fp && !need_flush) {
557 /*
558 * In Arm, a double is represented as a pair of consecutive single float
559 * registers starting at an even number. It's possible that both Dalvik vRegs
560 * representing the incoming double were independently promoted as singles - but
561 * not in a form usable as a double. If so, we need to flush - even though the
562 * incoming arg appears fully in register. At this point in the code, both
563 * halves of the double are promoted. Make sure they are in a usable form.
564 */
565 int lowreg_index = start_vreg + i + (t_loc->high_word ? -1 : 0);
566 int low_reg = promotion_map_[lowreg_index].FpReg;
567 int high_reg = promotion_map_[lowreg_index + 1].FpReg;
568 if (((low_reg & 0x1) != 0) || (high_reg != (low_reg + 1))) {
569 need_flush = true;
570 }
571 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700572 }
573 if (need_flush) {
buzbee695d13a2014-04-19 13:32:20 -0700574 Store32Disp(TargetReg(kSp), SRegOffset(start_vreg + i), reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700575 }
576 } else {
577 // If arriving in frame & promoted
578 if (v_map->core_location == kLocPhysReg) {
buzbee695d13a2014-04-19 13:32:20 -0700579 Load32Disp(TargetReg(kSp), SRegOffset(start_vreg + i), RegStorage::Solo32(v_map->core_reg));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700580 }
581 if (v_map->fp_location == kLocPhysReg) {
buzbee695d13a2014-04-19 13:32:20 -0700582 Load32Disp(TargetReg(kSp), SRegOffset(start_vreg + i), RegStorage::Solo32(v_map->FpReg));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700583 }
584 }
585 }
586}
587
588/*
589 * Bit of a hack here - in the absence of a real scheduling pass,
590 * emit the next instruction in static & direct invoke sequences.
591 */
592static int NextSDCallInsn(CompilationUnit* cu, CallInfo* info,
593 int state, const MethodReference& target_method,
594 uint32_t unused,
595 uintptr_t direct_code, uintptr_t direct_method,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700596 InvokeType type) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700597 Mir2Lir* cg = static_cast<Mir2Lir*>(cu->cg.get());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700598 if (direct_code != 0 && direct_method != 0) {
599 switch (state) {
600 case 0: // Get the current Method* [sets kArg0]
Ian Rogersff093b32014-04-30 19:04:27 -0700601 if (direct_code != static_cast<uintptr_t>(-1)) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700602 if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Ian Rogers83883d72013-10-21 21:07:24 -0700603 cg->LoadConstant(cg->TargetReg(kInvokeTgt), direct_code);
604 }
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700605 } else if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Jeff Hao49161ce2014-03-12 11:05:25 -0700606 cg->LoadCodeAddress(target_method, type, kInvokeTgt);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700607 }
Ian Rogersff093b32014-04-30 19:04:27 -0700608 if (direct_method != static_cast<uintptr_t>(-1)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700609 cg->LoadConstant(cg->TargetReg(kArg0), direct_method);
610 } else {
Jeff Hao49161ce2014-03-12 11:05:25 -0700611 cg->LoadMethodAddress(target_method, type, kArg0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700612 }
613 break;
614 default:
615 return -1;
616 }
617 } else {
618 switch (state) {
619 case 0: // Get the current Method* [sets kArg0]
620 // TUNING: we can save a reg copy if Method* has been promoted.
621 cg->LoadCurrMethodDirect(cg->TargetReg(kArg0));
622 break;
623 case 1: // Get method->dex_cache_resolved_methods_
buzbee695d13a2014-04-19 13:32:20 -0700624 cg->LoadRefDisp(cg->TargetReg(kArg0),
625 mirror::ArtMethod::DexCacheResolvedMethodsOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +0000626 cg->TargetReg(kArg0),
627 kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700628 // Set up direct code if known.
629 if (direct_code != 0) {
Ian Rogersff093b32014-04-30 19:04:27 -0700630 if (direct_code != static_cast<uintptr_t>(-1)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700631 cg->LoadConstant(cg->TargetReg(kInvokeTgt), direct_code);
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700632 } else if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Ian Rogers83883d72013-10-21 21:07:24 -0700633 CHECK_LT(target_method.dex_method_index, target_method.dex_file->NumMethodIds());
Jeff Hao49161ce2014-03-12 11:05:25 -0700634 cg->LoadCodeAddress(target_method, type, kInvokeTgt);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700635 }
636 }
637 break;
638 case 2: // Grab target method*
639 CHECK_EQ(cu->dex_file, target_method.dex_file);
buzbee695d13a2014-04-19 13:32:20 -0700640 cg->LoadRefDisp(cg->TargetReg(kArg0),
Dmitry Petrochenko37498b62014-05-05 20:33:38 +0700641 ObjArray::OffsetOfElement(target_method.dex_method_index).Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +0000642 cg->TargetReg(kArg0),
643 kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700644 break;
645 case 3: // Grab the code from the method*
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700646 if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700647 if (direct_code == 0) {
648 cg->LoadWordDisp(cg->TargetReg(kArg0),
Ian Rogersef7d42f2014-01-06 12:55:46 -0800649 mirror::ArtMethod::EntryPointFromQuickCompiledCodeOffset().Int32Value(),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700650 cg->TargetReg(kInvokeTgt));
651 }
652 break;
653 }
654 // Intentional fallthrough for x86
655 default:
656 return -1;
657 }
658 }
659 return state + 1;
660}
661
662/*
663 * Bit of a hack here - in the absence of a real scheduling pass,
664 * emit the next instruction in a virtual invoke sequence.
665 * We can use kLr as a temp prior to target address loading
666 * Note also that we'll load the first argument ("this") into
667 * kArg1 here rather than the standard LoadArgRegs.
668 */
669static int NextVCallInsn(CompilationUnit* cu, CallInfo* info,
670 int state, const MethodReference& target_method,
671 uint32_t method_idx, uintptr_t unused, uintptr_t unused2,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700672 InvokeType unused3) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700673 Mir2Lir* cg = static_cast<Mir2Lir*>(cu->cg.get());
674 /*
675 * This is the fast path in which the target virtual method is
676 * fully resolved at compile time.
677 */
678 switch (state) {
679 case 0: { // Get "this" [set kArg1]
680 RegLocation rl_arg = info->args[0];
681 cg->LoadValueDirectFixed(rl_arg, cg->TargetReg(kArg1));
682 break;
683 }
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700684 case 1: // Is "this" null? [use kArg1]
Dave Allisonb373e092014-02-20 16:06:36 -0800685 cg->GenNullCheck(cg->TargetReg(kArg1), info->opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700686 // get this->klass_ [use kArg1, set kInvokeTgt]
buzbee695d13a2014-04-19 13:32:20 -0700687 cg->LoadRefDisp(cg->TargetReg(kArg1), mirror::Object::ClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +0000688 cg->TargetReg(kInvokeTgt),
689 kNotVolatile);
Dave Allisonb373e092014-02-20 16:06:36 -0800690 cg->MarkPossibleNullPointerException(info->opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700691 break;
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700692 case 2: // Get this->klass_->vtable [usr kInvokeTgt, set kInvokeTgt]
buzbee695d13a2014-04-19 13:32:20 -0700693 cg->LoadRefDisp(cg->TargetReg(kInvokeTgt), mirror::Class::VTableOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +0000694 cg->TargetReg(kInvokeTgt),
695 kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700696 break;
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700697 case 3: // Get target method [use kInvokeTgt, set kArg0]
Dmitry Petrochenko37498b62014-05-05 20:33:38 +0700698 cg->LoadRefDisp(cg->TargetReg(kInvokeTgt),
699 ObjArray::OffsetOfElement(method_idx).Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +0000700 cg->TargetReg(kArg0),
701 kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700702 break;
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700703 case 4: // Get the compiled code address [uses kArg0, sets kInvokeTgt]
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700704 if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700705 cg->LoadWordDisp(cg->TargetReg(kArg0),
Ian Rogersef7d42f2014-01-06 12:55:46 -0800706 mirror::ArtMethod::EntryPointFromQuickCompiledCodeOffset().Int32Value(),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700707 cg->TargetReg(kInvokeTgt));
708 break;
709 }
710 // Intentional fallthrough for X86
711 default:
712 return -1;
713 }
714 return state + 1;
715}
716
717/*
Jeff Hao88474b42013-10-23 16:24:40 -0700718 * Emit the next instruction in an invoke interface sequence. This will do a lookup in the
719 * class's IMT, calling either the actual method or art_quick_imt_conflict_trampoline if
720 * more than one interface method map to the same index. Note also that we'll load the first
721 * argument ("this") into kArg1 here rather than the standard LoadArgRegs.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700722 */
723static int NextInterfaceCallInsn(CompilationUnit* cu, CallInfo* info, int state,
724 const MethodReference& target_method,
Jeff Hao88474b42013-10-23 16:24:40 -0700725 uint32_t method_idx, uintptr_t unused,
726 uintptr_t direct_method, InvokeType unused2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700727 Mir2Lir* cg = static_cast<Mir2Lir*>(cu->cg.get());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700728
Jeff Hao88474b42013-10-23 16:24:40 -0700729 switch (state) {
730 case 0: // Set target method index in case of conflict [set kHiddenArg, kHiddenFpArg (x86)]
Jeff Hao88474b42013-10-23 16:24:40 -0700731 CHECK_LT(target_method.dex_method_index, target_method.dex_file->NumMethodIds());
732 cg->LoadConstant(cg->TargetReg(kHiddenArg), target_method.dex_method_index);
Mark Mendelld3703d82014-06-09 15:10:50 -0400733 if (cu->instruction_set == kX86) {
Jeff Hao88474b42013-10-23 16:24:40 -0700734 cg->OpRegCopy(cg->TargetReg(kHiddenFpArg), cg->TargetReg(kHiddenArg));
735 }
736 break;
737 case 1: { // Get "this" [set kArg1]
738 RegLocation rl_arg = info->args[0];
739 cg->LoadValueDirectFixed(rl_arg, cg->TargetReg(kArg1));
740 break;
741 }
742 case 2: // Is "this" null? [use kArg1]
Dave Allisonb373e092014-02-20 16:06:36 -0800743 cg->GenNullCheck(cg->TargetReg(kArg1), info->opt_flags);
Jeff Hao88474b42013-10-23 16:24:40 -0700744 // Get this->klass_ [use kArg1, set kInvokeTgt]
buzbee695d13a2014-04-19 13:32:20 -0700745 cg->LoadRefDisp(cg->TargetReg(kArg1), mirror::Object::ClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +0000746 cg->TargetReg(kInvokeTgt),
747 kNotVolatile);
Dave Allisonb373e092014-02-20 16:06:36 -0800748 cg->MarkPossibleNullPointerException(info->opt_flags);
Jeff Hao88474b42013-10-23 16:24:40 -0700749 break;
750 case 3: // Get this->klass_->imtable [use kInvokeTgt, set kInvokeTgt]
buzbee695d13a2014-04-19 13:32:20 -0700751 // NOTE: native pointer.
752 cg->LoadRefDisp(cg->TargetReg(kInvokeTgt), mirror::Class::ImTableOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +0000753 cg->TargetReg(kInvokeTgt),
754 kNotVolatile);
Jeff Hao88474b42013-10-23 16:24:40 -0700755 break;
756 case 4: // Get target method [use kInvokeTgt, set kArg0]
buzbee695d13a2014-04-19 13:32:20 -0700757 // NOTE: native pointer.
Dmitry Petrochenko37498b62014-05-05 20:33:38 +0700758 cg->LoadRefDisp(cg->TargetReg(kInvokeTgt),
759 ObjArray::OffsetOfElement(method_idx % ClassLinker::kImtSize).Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +0000760 cg->TargetReg(kArg0),
761 kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700762 break;
Jeff Hao88474b42013-10-23 16:24:40 -0700763 case 5: // Get the compiled code address [use kArg0, set kInvokeTgt]
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700764 if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Jeff Hao88474b42013-10-23 16:24:40 -0700765 cg->LoadWordDisp(cg->TargetReg(kArg0),
Ian Rogersef7d42f2014-01-06 12:55:46 -0800766 mirror::ArtMethod::EntryPointFromQuickCompiledCodeOffset().Int32Value(),
Jeff Hao88474b42013-10-23 16:24:40 -0700767 cg->TargetReg(kInvokeTgt));
768 break;
769 }
770 // Intentional fallthrough for X86
Brian Carlstrom7940e442013-07-12 13:46:57 -0700771 default:
772 return -1;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700773 }
774 return state + 1;
775}
776
Andreas Gampe2f244e92014-05-08 03:35:25 -0700777template <size_t pointer_size>
778static int NextInvokeInsnSP(CompilationUnit* cu, CallInfo* info, ThreadOffset<pointer_size> trampoline,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700779 int state, const MethodReference& target_method,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700780 uint32_t method_idx) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700781 Mir2Lir* cg = static_cast<Mir2Lir*>(cu->cg.get());
782 /*
783 * This handles the case in which the base method is not fully
784 * resolved at compile time, we bail to a runtime helper.
785 */
786 if (state == 0) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700787 if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700788 // Load trampoline target
Ian Rogers848871b2013-08-05 10:56:33 -0700789 cg->LoadWordDisp(cg->TargetReg(kSelf), trampoline.Int32Value(), cg->TargetReg(kInvokeTgt));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700790 }
791 // Load kArg0 with method index
792 CHECK_EQ(cu->dex_file, target_method.dex_file);
793 cg->LoadConstant(cg->TargetReg(kArg0), target_method.dex_method_index);
794 return 1;
795 }
796 return -1;
797}
798
799static int NextStaticCallInsnSP(CompilationUnit* cu, CallInfo* info,
800 int state,
801 const MethodReference& target_method,
Vladimir Markof096aad2014-01-23 15:51:58 +0000802 uint32_t unused, uintptr_t unused2,
803 uintptr_t unused3, InvokeType unused4) {
buzbee33ae5582014-06-12 14:56:32 -0700804 if (cu->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700805 ThreadOffset<8> trampoline = QUICK_ENTRYPOINT_OFFSET(8, pInvokeStaticTrampolineWithAccessCheck);
806 return NextInvokeInsnSP<8>(cu, info, trampoline, state, target_method, 0);
807 } else {
808 ThreadOffset<4> trampoline = QUICK_ENTRYPOINT_OFFSET(4, pInvokeStaticTrampolineWithAccessCheck);
809 return NextInvokeInsnSP<4>(cu, info, trampoline, state, target_method, 0);
810 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700811}
812
813static int NextDirectCallInsnSP(CompilationUnit* cu, CallInfo* info, int state,
814 const MethodReference& target_method,
Vladimir Markof096aad2014-01-23 15:51:58 +0000815 uint32_t unused, uintptr_t unused2,
816 uintptr_t unused3, InvokeType unused4) {
buzbee33ae5582014-06-12 14:56:32 -0700817 if (cu->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700818 ThreadOffset<8> trampoline = QUICK_ENTRYPOINT_OFFSET(8, pInvokeDirectTrampolineWithAccessCheck);
819 return NextInvokeInsnSP<8>(cu, info, trampoline, state, target_method, 0);
820 } else {
821 ThreadOffset<4> trampoline = QUICK_ENTRYPOINT_OFFSET(4, pInvokeDirectTrampolineWithAccessCheck);
822 return NextInvokeInsnSP<4>(cu, info, trampoline, state, target_method, 0);
823 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700824}
825
826static int NextSuperCallInsnSP(CompilationUnit* cu, CallInfo* info, int state,
827 const MethodReference& target_method,
Vladimir Markof096aad2014-01-23 15:51:58 +0000828 uint32_t unused, uintptr_t unused2,
829 uintptr_t unused3, InvokeType unused4) {
buzbee33ae5582014-06-12 14:56:32 -0700830 if (cu->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700831 ThreadOffset<8> trampoline = QUICK_ENTRYPOINT_OFFSET(8, pInvokeSuperTrampolineWithAccessCheck);
832 return NextInvokeInsnSP<8>(cu, info, trampoline, state, target_method, 0);
833 } else {
834 ThreadOffset<4> trampoline = QUICK_ENTRYPOINT_OFFSET(4, pInvokeSuperTrampolineWithAccessCheck);
835 return NextInvokeInsnSP<4>(cu, info, trampoline, state, target_method, 0);
836 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700837}
838
839static int NextVCallInsnSP(CompilationUnit* cu, CallInfo* info, int state,
840 const MethodReference& target_method,
Vladimir Markof096aad2014-01-23 15:51:58 +0000841 uint32_t unused, uintptr_t unused2,
842 uintptr_t unused3, InvokeType unused4) {
buzbee33ae5582014-06-12 14:56:32 -0700843 if (cu->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700844 ThreadOffset<8> trampoline = QUICK_ENTRYPOINT_OFFSET(8, pInvokeVirtualTrampolineWithAccessCheck);
845 return NextInvokeInsnSP<8>(cu, info, trampoline, state, target_method, 0);
846 } else {
847 ThreadOffset<4> trampoline = QUICK_ENTRYPOINT_OFFSET(4, pInvokeVirtualTrampolineWithAccessCheck);
848 return NextInvokeInsnSP<4>(cu, info, trampoline, state, target_method, 0);
849 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700850}
851
852static int NextInterfaceCallInsnWithAccessCheck(CompilationUnit* cu,
853 CallInfo* info, int state,
854 const MethodReference& target_method,
Vladimir Markof096aad2014-01-23 15:51:58 +0000855 uint32_t unused, uintptr_t unused2,
856 uintptr_t unused3, InvokeType unused4) {
buzbee33ae5582014-06-12 14:56:32 -0700857 if (cu->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700858 ThreadOffset<8> trampoline = QUICK_ENTRYPOINT_OFFSET(8, pInvokeInterfaceTrampolineWithAccessCheck);
859 return NextInvokeInsnSP<8>(cu, info, trampoline, state, target_method, 0);
860 } else {
861 ThreadOffset<4> trampoline = QUICK_ENTRYPOINT_OFFSET(4, pInvokeInterfaceTrampolineWithAccessCheck);
862 return NextInvokeInsnSP<4>(cu, info, trampoline, state, target_method, 0);
863 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700864}
865
866int Mir2Lir::LoadArgRegs(CallInfo* info, int call_state,
867 NextCallInsn next_call_insn,
868 const MethodReference& target_method,
869 uint32_t vtable_idx, uintptr_t direct_code,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700870 uintptr_t direct_method, InvokeType type, bool skip_this) {
Dmitry Petrochenko26ee07a2014-05-13 12:58:19 +0700871 int last_arg_reg = 3 - 1;
872 int arg_regs[3] = {TargetReg(kArg1).GetReg(), TargetReg(kArg2).GetReg(), TargetReg(kArg3).GetReg()};
873
874 int next_reg = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700875 int next_arg = 0;
876 if (skip_this) {
877 next_reg++;
878 next_arg++;
879 }
880 for (; (next_reg <= last_arg_reg) && (next_arg < info->num_arg_words); next_reg++) {
881 RegLocation rl_arg = info->args[next_arg++];
882 rl_arg = UpdateRawLoc(rl_arg);
Dmitry Petrochenko26ee07a2014-05-13 12:58:19 +0700883 if (rl_arg.wide && (next_reg <= last_arg_reg - 1)) {
884 RegStorage r_tmp(RegStorage::k64BitPair, arg_regs[next_reg], arg_regs[next_reg + 1]);
buzbee2700f7e2014-03-07 09:46:20 -0800885 LoadValueDirectWideFixed(rl_arg, r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700886 next_reg++;
887 next_arg++;
888 } else {
889 if (rl_arg.wide) {
buzbee2700f7e2014-03-07 09:46:20 -0800890 rl_arg = NarrowRegLoc(rl_arg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700891 rl_arg.is_const = false;
892 }
Dmitry Petrochenko26ee07a2014-05-13 12:58:19 +0700893 LoadValueDirectFixed(rl_arg, RegStorage::Solo32(arg_regs[next_reg]));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700894 }
895 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
896 direct_code, direct_method, type);
897 }
898 return call_state;
899}
900
901/*
902 * Load up to 5 arguments, the first three of which will be in
903 * kArg1 .. kArg3. On entry kArg0 contains the current method pointer,
904 * and as part of the load sequence, it must be replaced with
905 * the target method pointer. Note, this may also be called
906 * for "range" variants if the number of arguments is 5 or fewer.
907 */
908int Mir2Lir::GenDalvikArgsNoRange(CallInfo* info,
909 int call_state, LIR** pcrLabel, NextCallInsn next_call_insn,
910 const MethodReference& target_method,
911 uint32_t vtable_idx, uintptr_t direct_code,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700912 uintptr_t direct_method, InvokeType type, bool skip_this) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700913 RegLocation rl_arg;
914
915 /* If no arguments, just return */
916 if (info->num_arg_words == 0)
917 return call_state;
918
919 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
920 direct_code, direct_method, type);
921
922 DCHECK_LE(info->num_arg_words, 5);
923 if (info->num_arg_words > 3) {
924 int32_t next_use = 3;
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700925 // Detect special case of wide arg spanning arg3/arg4
Brian Carlstrom7940e442013-07-12 13:46:57 -0700926 RegLocation rl_use0 = info->args[0];
927 RegLocation rl_use1 = info->args[1];
928 RegLocation rl_use2 = info->args[2];
buzbee2700f7e2014-03-07 09:46:20 -0800929 if (((!rl_use0.wide && !rl_use1.wide) || rl_use0.wide) && rl_use2.wide) {
930 RegStorage reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700931 // Wide spans, we need the 2nd half of uses[2].
932 rl_arg = UpdateLocWide(rl_use2);
933 if (rl_arg.location == kLocPhysReg) {
buzbee85089dd2014-05-25 15:10:52 -0700934 if (rl_arg.reg.IsPair()) {
935 reg = rl_arg.reg.GetHigh();
936 } else {
937 RegisterInfo* info = GetRegInfo(rl_arg.reg);
938 info = info->FindMatchingView(RegisterInfo::kHighSingleStorageMask);
939 if (info == nullptr) {
940 // NOTE: For hard float convention we won't split arguments across reg/mem.
941 UNIMPLEMENTED(FATAL) << "Needs hard float api.";
942 }
943 reg = info->GetReg();
944 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700945 } else {
946 // kArg2 & rArg3 can safely be used here
947 reg = TargetReg(kArg3);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100948 {
949 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
950 Load32Disp(TargetReg(kSp), SRegOffset(rl_arg.s_reg_low) + 4, reg);
951 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700952 call_state = next_call_insn(cu_, info, call_state, target_method,
953 vtable_idx, direct_code, direct_method, type);
954 }
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100955 {
956 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
957 Store32Disp(TargetReg(kSp), (next_use + 1) * 4, reg);
958 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700959 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
960 direct_code, direct_method, type);
961 next_use++;
962 }
963 // Loop through the rest
964 while (next_use < info->num_arg_words) {
buzbee091cc402014-03-31 10:14:40 -0700965 RegStorage arg_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700966 rl_arg = info->args[next_use];
967 rl_arg = UpdateRawLoc(rl_arg);
968 if (rl_arg.location == kLocPhysReg) {
buzbee091cc402014-03-31 10:14:40 -0700969 arg_reg = rl_arg.reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700970 } else {
buzbee091cc402014-03-31 10:14:40 -0700971 arg_reg = rl_arg.wide ? RegStorage::MakeRegPair(TargetReg(kArg2), TargetReg(kArg3)) :
972 TargetReg(kArg2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700973 if (rl_arg.wide) {
buzbee091cc402014-03-31 10:14:40 -0700974 LoadValueDirectWideFixed(rl_arg, arg_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700975 } else {
buzbee091cc402014-03-31 10:14:40 -0700976 LoadValueDirectFixed(rl_arg, arg_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700977 }
978 call_state = next_call_insn(cu_, info, call_state, target_method,
979 vtable_idx, direct_code, direct_method, type);
980 }
981 int outs_offset = (next_use + 1) * 4;
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100982 {
983 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
984 if (rl_arg.wide) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000985 StoreBaseDisp(TargetReg(kSp), outs_offset, arg_reg, k64, kNotVolatile);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100986 next_use += 2;
987 } else {
988 Store32Disp(TargetReg(kSp), outs_offset, arg_reg);
989 next_use++;
990 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700991 }
992 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
993 direct_code, direct_method, type);
994 }
995 }
996
997 call_state = LoadArgRegs(info, call_state, next_call_insn,
998 target_method, vtable_idx, direct_code, direct_method,
999 type, skip_this);
1000
1001 if (pcrLabel) {
Andreas Gampe5655e842014-06-17 16:36:07 -07001002 if (cu_->compiler_driver->GetCompilerOptions().GetExplicitNullChecks()) {
Dave Allisonf9439142014-03-27 15:10:22 -07001003 *pcrLabel = GenExplicitNullCheck(TargetReg(kArg1), info->opt_flags);
1004 } else {
1005 *pcrLabel = nullptr;
1006 // In lieu of generating a check for kArg1 being null, we need to
1007 // perform a load when doing implicit checks.
1008 RegStorage tmp = AllocTemp();
buzbee695d13a2014-04-19 13:32:20 -07001009 Load32Disp(TargetReg(kArg1), 0, tmp);
Dave Allisonf9439142014-03-27 15:10:22 -07001010 MarkPossibleNullPointerException(info->opt_flags);
1011 FreeTemp(tmp);
1012 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001013 }
1014 return call_state;
1015}
1016
1017/*
1018 * May have 0+ arguments (also used for jumbo). Note that
1019 * source virtual registers may be in physical registers, so may
1020 * need to be flushed to home location before copying. This
1021 * applies to arg3 and above (see below).
1022 *
1023 * Two general strategies:
1024 * If < 20 arguments
1025 * Pass args 3-18 using vldm/vstm block copy
1026 * Pass arg0, arg1 & arg2 in kArg1-kArg3
1027 * If 20+ arguments
1028 * Pass args arg19+ using memcpy block copy
1029 * Pass arg0, arg1 & arg2 in kArg1-kArg3
1030 *
1031 */
1032int Mir2Lir::GenDalvikArgsRange(CallInfo* info, int call_state,
1033 LIR** pcrLabel, NextCallInsn next_call_insn,
1034 const MethodReference& target_method,
1035 uint32_t vtable_idx, uintptr_t direct_code, uintptr_t direct_method,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001036 InvokeType type, bool skip_this) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001037 // If we can treat it as non-range (Jumbo ops will use range form)
1038 if (info->num_arg_words <= 5)
1039 return GenDalvikArgsNoRange(info, call_state, pcrLabel,
1040 next_call_insn, target_method, vtable_idx,
1041 direct_code, direct_method, type, skip_this);
1042 /*
1043 * First load the non-register arguments. Both forms expect all
1044 * of the source arguments to be in their home frame location, so
1045 * scan the s_reg names and flush any that have been promoted to
1046 * frame backing storage.
1047 */
1048 // Scan the rest of the args - if in phys_reg flush to memory
1049 for (int next_arg = 0; next_arg < info->num_arg_words;) {
1050 RegLocation loc = info->args[next_arg];
1051 if (loc.wide) {
1052 loc = UpdateLocWide(loc);
1053 if ((next_arg >= 2) && (loc.location == kLocPhysReg)) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001054 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Andreas Gampe3c12c512014-06-24 18:46:29 +00001055 StoreBaseDisp(TargetReg(kSp), SRegOffset(loc.s_reg_low), loc.reg, k64, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001056 }
1057 next_arg += 2;
1058 } else {
1059 loc = UpdateLoc(loc);
1060 if ((next_arg >= 3) && (loc.location == kLocPhysReg)) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001061 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
buzbee695d13a2014-04-19 13:32:20 -07001062 Store32Disp(TargetReg(kSp), SRegOffset(loc.s_reg_low), loc.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001063 }
1064 next_arg++;
1065 }
1066 }
1067
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001068 // Logic below assumes that Method pointer is at offset zero from SP.
1069 DCHECK_EQ(VRegOffset(static_cast<int>(kVRegMethodPtrBaseReg)), 0);
1070
1071 // The first 3 arguments are passed via registers.
1072 // TODO: For 64-bit, instead of hardcoding 4 for Method* size, we should either
1073 // get size of uintptr_t or size of object reference according to model being used.
1074 int outs_offset = 4 /* Method* */ + (3 * sizeof(uint32_t));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001075 int start_offset = SRegOffset(info->args[3].s_reg_low);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001076 int regs_left_to_pass_via_stack = info->num_arg_words - 3;
1077 DCHECK_GT(regs_left_to_pass_via_stack, 0);
1078
1079 if (cu_->instruction_set == kThumb2 && regs_left_to_pass_via_stack <= 16) {
1080 // Use vldm/vstm pair using kArg3 as a temp
1081 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
1082 direct_code, direct_method, type);
1083 OpRegRegImm(kOpAdd, TargetReg(kArg3), TargetReg(kSp), start_offset);
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001084 LIR* ld = nullptr;
1085 {
1086 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1087 ld = OpVldm(TargetReg(kArg3), regs_left_to_pass_via_stack);
1088 }
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001089 // TUNING: loosen barrier
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001090 ld->u.m.def_mask = &kEncodeAll;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001091 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
1092 direct_code, direct_method, type);
1093 OpRegRegImm(kOpAdd, TargetReg(kArg3), TargetReg(kSp), 4 /* Method* */ + (3 * 4));
1094 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
1095 direct_code, direct_method, type);
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001096 LIR* st = nullptr;
1097 {
1098 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1099 st = OpVstm(TargetReg(kArg3), regs_left_to_pass_via_stack);
1100 }
1101 st->u.m.def_mask = &kEncodeAll;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001102 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
1103 direct_code, direct_method, type);
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001104 } else if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001105 int current_src_offset = start_offset;
1106 int current_dest_offset = outs_offset;
1107
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001108 // Only davik regs are accessed in this loop; no next_call_insn() calls.
1109 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001110 while (regs_left_to_pass_via_stack > 0) {
1111 // This is based on the knowledge that the stack itself is 16-byte aligned.
1112 bool src_is_16b_aligned = (current_src_offset & 0xF) == 0;
1113 bool dest_is_16b_aligned = (current_dest_offset & 0xF) == 0;
1114 size_t bytes_to_move;
1115
1116 /*
1117 * The amount to move defaults to 32-bit. If there are 4 registers left to move, then do a
1118 * a 128-bit move because we won't get the chance to try to aligned. If there are more than
1119 * 4 registers left to move, consider doing a 128-bit only if either src or dest are aligned.
1120 * We do this because we could potentially do a smaller move to align.
1121 */
1122 if (regs_left_to_pass_via_stack == 4 ||
1123 (regs_left_to_pass_via_stack > 4 && (src_is_16b_aligned || dest_is_16b_aligned))) {
1124 // Moving 128-bits via xmm register.
1125 bytes_to_move = sizeof(uint32_t) * 4;
1126
1127 // Allocate a free xmm temp. Since we are working through the calling sequence,
Mark Mendelle87f9b52014-04-30 14:13:18 -04001128 // we expect to have an xmm temporary available. AllocTempDouble will abort if
1129 // there are no free registers.
buzbee2700f7e2014-03-07 09:46:20 -08001130 RegStorage temp = AllocTempDouble();
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001131
1132 LIR* ld1 = nullptr;
1133 LIR* ld2 = nullptr;
1134 LIR* st1 = nullptr;
1135 LIR* st2 = nullptr;
1136
1137 /*
1138 * The logic is similar for both loads and stores. If we have 16-byte alignment,
1139 * do an aligned move. If we have 8-byte alignment, then do the move in two
1140 * parts. This approach prevents possible cache line splits. Finally, fall back
1141 * to doing an unaligned move. In most cases we likely won't split the cache
1142 * line but we cannot prove it and thus take a conservative approach.
1143 */
1144 bool src_is_8b_aligned = (current_src_offset & 0x7) == 0;
1145 bool dest_is_8b_aligned = (current_dest_offset & 0x7) == 0;
1146
1147 if (src_is_16b_aligned) {
1148 ld1 = OpMovRegMem(temp, TargetReg(kSp), current_src_offset, kMovA128FP);
1149 } else if (src_is_8b_aligned) {
1150 ld1 = OpMovRegMem(temp, TargetReg(kSp), current_src_offset, kMovLo128FP);
buzbee2700f7e2014-03-07 09:46:20 -08001151 ld2 = OpMovRegMem(temp, TargetReg(kSp), current_src_offset + (bytes_to_move >> 1),
1152 kMovHi128FP);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001153 } else {
1154 ld1 = OpMovRegMem(temp, TargetReg(kSp), current_src_offset, kMovU128FP);
1155 }
1156
1157 if (dest_is_16b_aligned) {
1158 st1 = OpMovMemReg(TargetReg(kSp), current_dest_offset, temp, kMovA128FP);
1159 } else if (dest_is_8b_aligned) {
1160 st1 = OpMovMemReg(TargetReg(kSp), current_dest_offset, temp, kMovLo128FP);
buzbee2700f7e2014-03-07 09:46:20 -08001161 st2 = OpMovMemReg(TargetReg(kSp), current_dest_offset + (bytes_to_move >> 1),
1162 temp, kMovHi128FP);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001163 } else {
1164 st1 = OpMovMemReg(TargetReg(kSp), current_dest_offset, temp, kMovU128FP);
1165 }
1166
1167 // TODO If we could keep track of aliasing information for memory accesses that are wider
1168 // than 64-bit, we wouldn't need to set up a barrier.
1169 if (ld1 != nullptr) {
1170 if (ld2 != nullptr) {
1171 // For 64-bit load we can actually set up the aliasing information.
1172 AnnotateDalvikRegAccess(ld1, current_src_offset >> 2, true, true);
1173 AnnotateDalvikRegAccess(ld2, (current_src_offset + (bytes_to_move >> 1)) >> 2, true, true);
1174 } else {
1175 // Set barrier for 128-bit load.
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001176 ld1->u.m.def_mask = &kEncodeAll;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001177 }
1178 }
1179 if (st1 != nullptr) {
1180 if (st2 != nullptr) {
1181 // For 64-bit store we can actually set up the aliasing information.
1182 AnnotateDalvikRegAccess(st1, current_dest_offset >> 2, false, true);
1183 AnnotateDalvikRegAccess(st2, (current_dest_offset + (bytes_to_move >> 1)) >> 2, false, true);
1184 } else {
1185 // Set barrier for 128-bit store.
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001186 st1->u.m.def_mask = &kEncodeAll;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001187 }
1188 }
1189
1190 // Free the temporary used for the data movement.
buzbee091cc402014-03-31 10:14:40 -07001191 FreeTemp(temp);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001192 } else {
1193 // Moving 32-bits via general purpose register.
1194 bytes_to_move = sizeof(uint32_t);
1195
1196 // Instead of allocating a new temp, simply reuse one of the registers being used
1197 // for argument passing.
buzbee2700f7e2014-03-07 09:46:20 -08001198 RegStorage temp = TargetReg(kArg3);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001199
1200 // Now load the argument VR and store to the outs.
buzbee695d13a2014-04-19 13:32:20 -07001201 Load32Disp(TargetReg(kSp), current_src_offset, temp);
1202 Store32Disp(TargetReg(kSp), current_dest_offset, temp);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001203 }
1204
1205 current_src_offset += bytes_to_move;
1206 current_dest_offset += bytes_to_move;
1207 regs_left_to_pass_via_stack -= (bytes_to_move >> 2);
1208 }
1209 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001210 // Generate memcpy
1211 OpRegRegImm(kOpAdd, TargetReg(kArg0), TargetReg(kSp), outs_offset);
1212 OpRegRegImm(kOpAdd, TargetReg(kArg1), TargetReg(kSp), start_offset);
buzbee33ae5582014-06-12 14:56:32 -07001213 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001214 CallRuntimeHelperRegRegImm(QUICK_ENTRYPOINT_OFFSET(8, pMemcpy), TargetReg(kArg0),
1215 TargetReg(kArg1), (info->num_arg_words - 3) * 4, false);
1216 } else {
1217 CallRuntimeHelperRegRegImm(QUICK_ENTRYPOINT_OFFSET(4, pMemcpy), TargetReg(kArg0),
1218 TargetReg(kArg1), (info->num_arg_words - 3) * 4, false);
1219 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001220 }
1221
1222 call_state = LoadArgRegs(info, call_state, next_call_insn,
1223 target_method, vtable_idx, direct_code, direct_method,
1224 type, skip_this);
1225
1226 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
1227 direct_code, direct_method, type);
1228 if (pcrLabel) {
Andreas Gampe5655e842014-06-17 16:36:07 -07001229 if (cu_->compiler_driver->GetCompilerOptions().GetExplicitNullChecks()) {
Dave Allisonf9439142014-03-27 15:10:22 -07001230 *pcrLabel = GenExplicitNullCheck(TargetReg(kArg1), info->opt_flags);
1231 } else {
1232 *pcrLabel = nullptr;
1233 // In lieu of generating a check for kArg1 being null, we need to
1234 // perform a load when doing implicit checks.
1235 RegStorage tmp = AllocTemp();
buzbee695d13a2014-04-19 13:32:20 -07001236 Load32Disp(TargetReg(kArg1), 0, tmp);
Dave Allisonf9439142014-03-27 15:10:22 -07001237 MarkPossibleNullPointerException(info->opt_flags);
1238 FreeTemp(tmp);
1239 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001240 }
1241 return call_state;
1242}
1243
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001244RegLocation Mir2Lir::InlineTarget(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001245 RegLocation res;
1246 if (info->result.location == kLocInvalid) {
buzbeea0cd2d72014-06-01 09:33:49 -07001247 res = GetReturn(LocToRegClass(info->result));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001248 } else {
1249 res = info->result;
1250 }
1251 return res;
1252}
1253
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001254RegLocation Mir2Lir::InlineTargetWide(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001255 RegLocation res;
1256 if (info->result.location == kLocInvalid) {
buzbeea0cd2d72014-06-01 09:33:49 -07001257 res = GetReturnWide(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001258 } else {
1259 res = info->result;
1260 }
1261 return res;
1262}
1263
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001264bool Mir2Lir::GenInlinedCharAt(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001265 if (cu_->instruction_set == kMips) {
1266 // TODO - add Mips implementation
1267 return false;
1268 }
1269 // Location of reference to data array
1270 int value_offset = mirror::String::ValueOffset().Int32Value();
1271 // Location of count
1272 int count_offset = mirror::String::CountOffset().Int32Value();
1273 // Starting offset within data array
1274 int offset_offset = mirror::String::OffsetOffset().Int32Value();
1275 // Start of char data with array_
1276 int data_offset = mirror::Array::DataOffset(sizeof(uint16_t)).Int32Value();
1277
1278 RegLocation rl_obj = info->args[0];
1279 RegLocation rl_idx = info->args[1];
buzbeea0cd2d72014-06-01 09:33:49 -07001280 rl_obj = LoadValue(rl_obj, kRefReg);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001281 // X86 wants to avoid putting a constant index into a register.
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001282 if (!((cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64)&& rl_idx.is_const)) {
Mark Mendell2b724cb2014-02-06 05:24:20 -08001283 rl_idx = LoadValue(rl_idx, kCoreReg);
1284 }
buzbee2700f7e2014-03-07 09:46:20 -08001285 RegStorage reg_max;
1286 GenNullCheck(rl_obj.reg, info->opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001287 bool range_check = (!(info->opt_flags & MIR_IGNORE_RANGE_CHECK));
Vladimir Marko3bc86152014-03-13 14:11:28 +00001288 LIR* range_check_branch = nullptr;
buzbee2700f7e2014-03-07 09:46:20 -08001289 RegStorage reg_off;
1290 RegStorage reg_ptr;
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001291 if (cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001292 reg_off = AllocTemp();
buzbeea0cd2d72014-06-01 09:33:49 -07001293 reg_ptr = AllocTempRef();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001294 if (range_check) {
1295 reg_max = AllocTemp();
buzbee695d13a2014-04-19 13:32:20 -07001296 Load32Disp(rl_obj.reg, count_offset, reg_max);
Dave Allisonb373e092014-02-20 16:06:36 -08001297 MarkPossibleNullPointerException(info->opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001298 }
buzbee695d13a2014-04-19 13:32:20 -07001299 Load32Disp(rl_obj.reg, offset_offset, reg_off);
Dave Allisonb373e092014-02-20 16:06:36 -08001300 MarkPossibleNullPointerException(info->opt_flags);
buzbee695d13a2014-04-19 13:32:20 -07001301 Load32Disp(rl_obj.reg, value_offset, reg_ptr);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001302 if (range_check) {
Mingyao Yang3a74d152014-04-21 15:39:44 -07001303 // Set up a slow path to allow retry in case of bounds violation */
buzbee2700f7e2014-03-07 09:46:20 -08001304 OpRegReg(kOpCmp, rl_idx.reg, reg_max);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001305 FreeTemp(reg_max);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001306 range_check_branch = OpCondBranch(kCondUge, nullptr);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001307 }
Mark Mendell2b724cb2014-02-06 05:24:20 -08001308 OpRegImm(kOpAdd, reg_ptr, data_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001309 } else {
1310 if (range_check) {
Mark Mendell2b724cb2014-02-06 05:24:20 -08001311 // On x86, we can compare to memory directly
Brian Carlstrom7940e442013-07-12 13:46:57 -07001312 // Set up a launch pad to allow retry in case of bounds violation */
Mark Mendell2b724cb2014-02-06 05:24:20 -08001313 if (rl_idx.is_const) {
Vladimir Marko3bc86152014-03-13 14:11:28 +00001314 range_check_branch = OpCmpMemImmBranch(
buzbee2700f7e2014-03-07 09:46:20 -08001315 kCondUlt, RegStorage::InvalidReg(), rl_obj.reg, count_offset,
Vladimir Marko3bc86152014-03-13 14:11:28 +00001316 mir_graph_->ConstantValue(rl_idx.orig_sreg), nullptr);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001317 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001318 OpRegMem(kOpCmp, rl_idx.reg, rl_obj.reg, count_offset);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001319 range_check_branch = OpCondBranch(kCondUge, nullptr);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001320 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001321 }
1322 reg_off = AllocTemp();
buzbeea0cd2d72014-06-01 09:33:49 -07001323 reg_ptr = AllocTempRef();
buzbee695d13a2014-04-19 13:32:20 -07001324 Load32Disp(rl_obj.reg, offset_offset, reg_off);
Andreas Gampe3c12c512014-06-24 18:46:29 +00001325 LoadRefDisp(rl_obj.reg, value_offset, reg_ptr, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001326 }
Mark Mendell2b724cb2014-02-06 05:24:20 -08001327 if (rl_idx.is_const) {
1328 OpRegImm(kOpAdd, reg_off, mir_graph_->ConstantValue(rl_idx.orig_sreg));
1329 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001330 OpRegReg(kOpAdd, reg_off, rl_idx.reg);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001331 }
buzbee2700f7e2014-03-07 09:46:20 -08001332 FreeTemp(rl_obj.reg);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001333 if (rl_idx.location == kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -08001334 FreeTemp(rl_idx.reg);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001335 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001336 RegLocation rl_dest = InlineTarget(info);
1337 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001338 if (cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64) {
buzbee2700f7e2014-03-07 09:46:20 -08001339 LoadBaseIndexed(reg_ptr, reg_off, rl_result.reg, 1, kUnsignedHalf);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001340 } else {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001341 LoadBaseIndexedDisp(reg_ptr, reg_off, 1, data_offset, rl_result.reg, kUnsignedHalf);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001342 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001343 FreeTemp(reg_off);
1344 FreeTemp(reg_ptr);
1345 StoreValue(rl_dest, rl_result);
1346 if (range_check) {
Vladimir Marko3bc86152014-03-13 14:11:28 +00001347 DCHECK(range_check_branch != nullptr);
1348 info->opt_flags |= MIR_IGNORE_NULL_CHECK; // Record that we've already null checked.
Mingyao Yang3a74d152014-04-21 15:39:44 -07001349 AddIntrinsicSlowPath(info, range_check_branch);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001350 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001351 return true;
1352}
1353
1354// Generates an inlined String.is_empty or String.length.
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001355bool Mir2Lir::GenInlinedStringIsEmptyOrLength(CallInfo* info, bool is_empty) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001356 if (cu_->instruction_set == kMips) {
1357 // TODO - add Mips implementation
1358 return false;
1359 }
1360 // dst = src.length();
1361 RegLocation rl_obj = info->args[0];
buzbeea0cd2d72014-06-01 09:33:49 -07001362 rl_obj = LoadValue(rl_obj, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001363 RegLocation rl_dest = InlineTarget(info);
1364 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001365 GenNullCheck(rl_obj.reg, info->opt_flags);
buzbee695d13a2014-04-19 13:32:20 -07001366 Load32Disp(rl_obj.reg, mirror::String::CountOffset().Int32Value(), rl_result.reg);
Dave Allisonb373e092014-02-20 16:06:36 -08001367 MarkPossibleNullPointerException(info->opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001368 if (is_empty) {
1369 // dst = (dst == 0);
1370 if (cu_->instruction_set == kThumb2) {
buzbee2700f7e2014-03-07 09:46:20 -08001371 RegStorage t_reg = AllocTemp();
1372 OpRegReg(kOpNeg, t_reg, rl_result.reg);
1373 OpRegRegReg(kOpAdc, rl_result.reg, rl_result.reg, t_reg);
Serban Constantinescu169489b2014-06-11 16:43:35 +01001374 } else if (cu_->instruction_set == kArm64) {
1375 OpRegImm(kOpSub, rl_result.reg, 1);
1376 OpRegRegImm(kOpLsr, rl_result.reg, rl_result.reg, 31);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001377 } else {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001378 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
buzbee2700f7e2014-03-07 09:46:20 -08001379 OpRegImm(kOpSub, rl_result.reg, 1);
1380 OpRegImm(kOpLsr, rl_result.reg, 31);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001381 }
1382 }
1383 StoreValue(rl_dest, rl_result);
1384 return true;
1385}
1386
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +00001387bool Mir2Lir::GenInlinedReverseBytes(CallInfo* info, OpSize size) {
1388 if (cu_->instruction_set == kMips) {
1389 // TODO - add Mips implementation
1390 return false;
1391 }
1392 RegLocation rl_src_i = info->args[0];
buzbee695d13a2014-04-19 13:32:20 -07001393 RegLocation rl_dest = (size == k64) ? InlineTargetWide(info) : InlineTarget(info); // result reg
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +00001394 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee695d13a2014-04-19 13:32:20 -07001395 if (size == k64) {
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +00001396 RegLocation rl_i = LoadValueWide(rl_src_i, kCoreReg);
Serban Constantinescu169489b2014-06-11 16:43:35 +01001397 if (cu_->instruction_set == kArm64) {
1398 OpRegReg(kOpRev, rl_result.reg, rl_i.reg);
1399 StoreValueWide(rl_dest, rl_result);
1400 return true;
1401 }
buzbee2700f7e2014-03-07 09:46:20 -08001402 RegStorage r_i_low = rl_i.reg.GetLow();
1403 if (rl_i.reg.GetLowReg() == rl_result.reg.GetLowReg()) {
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001404 // First REV shall clobber rl_result.reg.GetReg(), save the value in a temp for the second REV.
Vladimir Markof246af22013-11-27 12:30:15 +00001405 r_i_low = AllocTemp();
buzbee2700f7e2014-03-07 09:46:20 -08001406 OpRegCopy(r_i_low, rl_i.reg);
Vladimir Markof246af22013-11-27 12:30:15 +00001407 }
buzbee2700f7e2014-03-07 09:46:20 -08001408 OpRegReg(kOpRev, rl_result.reg.GetLow(), rl_i.reg.GetHigh());
1409 OpRegReg(kOpRev, rl_result.reg.GetHigh(), r_i_low);
1410 if (rl_i.reg.GetLowReg() == rl_result.reg.GetLowReg()) {
Vladimir Markof246af22013-11-27 12:30:15 +00001411 FreeTemp(r_i_low);
1412 }
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +00001413 StoreValueWide(rl_dest, rl_result);
1414 } else {
buzbee695d13a2014-04-19 13:32:20 -07001415 DCHECK(size == k32 || size == kSignedHalf);
1416 OpKind op = (size == k32) ? kOpRev : kOpRevsh;
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +00001417 RegLocation rl_i = LoadValue(rl_src_i, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -08001418 OpRegReg(op, rl_result.reg, rl_i.reg);
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +00001419 StoreValue(rl_dest, rl_result);
1420 }
1421 return true;
1422}
1423
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001424bool Mir2Lir::GenInlinedAbsInt(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001425 if (cu_->instruction_set == kMips) {
1426 // TODO - add Mips implementation
1427 return false;
1428 }
1429 RegLocation rl_src = info->args[0];
1430 rl_src = LoadValue(rl_src, kCoreReg);
1431 RegLocation rl_dest = InlineTarget(info);
1432 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001433 RegStorage sign_reg = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001434 // abs(x) = y<=x>>31, (x+y)^y.
buzbee2700f7e2014-03-07 09:46:20 -08001435 OpRegRegImm(kOpAsr, sign_reg, rl_src.reg, 31);
1436 OpRegRegReg(kOpAdd, rl_result.reg, rl_src.reg, sign_reg);
1437 OpRegReg(kOpXor, rl_result.reg, sign_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001438 StoreValue(rl_dest, rl_result);
1439 return true;
1440}
1441
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001442bool Mir2Lir::GenInlinedAbsLong(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001443 if (cu_->instruction_set == kMips) {
1444 // TODO - add Mips implementation
1445 return false;
1446 }
Vladimir Markob9823312014-03-20 17:38:43 +00001447 RegLocation rl_src = info->args[0];
1448 rl_src = LoadValueWide(rl_src, kCoreReg);
1449 RegLocation rl_dest = InlineTargetWide(info);
1450 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
1451
1452 // If on x86 or if we would clobber a register needed later, just copy the source first.
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001453 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64 || rl_result.reg.GetLowReg() == rl_src.reg.GetHighReg()) {
buzbee2700f7e2014-03-07 09:46:20 -08001454 OpRegCopyWide(rl_result.reg, rl_src.reg);
1455 if (rl_result.reg.GetLowReg() != rl_src.reg.GetLowReg() &&
1456 rl_result.reg.GetLowReg() != rl_src.reg.GetHighReg() &&
1457 rl_result.reg.GetHighReg() != rl_src.reg.GetLowReg() &&
Vladimir Markob9823312014-03-20 17:38:43 +00001458 rl_result.reg.GetHighReg() != rl_src.reg.GetHighReg()) {
1459 // Reuse source registers to avoid running out of temps.
buzbee2700f7e2014-03-07 09:46:20 -08001460 FreeTemp(rl_src.reg);
Vladimir Markob9823312014-03-20 17:38:43 +00001461 }
1462 rl_src = rl_result;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001463 }
Vladimir Markob9823312014-03-20 17:38:43 +00001464
1465 // abs(x) = y<=x>>31, (x+y)^y.
buzbee2700f7e2014-03-07 09:46:20 -08001466 RegStorage sign_reg = AllocTemp();
1467 OpRegRegImm(kOpAsr, sign_reg, rl_src.reg.GetHigh(), 31);
1468 OpRegRegReg(kOpAdd, rl_result.reg.GetLow(), rl_src.reg.GetLow(), sign_reg);
1469 OpRegRegReg(kOpAdc, rl_result.reg.GetHigh(), rl_src.reg.GetHigh(), sign_reg);
1470 OpRegReg(kOpXor, rl_result.reg.GetLow(), sign_reg);
1471 OpRegReg(kOpXor, rl_result.reg.GetHigh(), sign_reg);
buzbee082833c2014-05-17 23:16:26 -07001472 FreeTemp(sign_reg);
Vladimir Markob9823312014-03-20 17:38:43 +00001473 StoreValueWide(rl_dest, rl_result);
1474 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001475}
1476
Yixin Shoudbb17e32014-02-07 05:09:30 -08001477bool Mir2Lir::GenInlinedAbsFloat(CallInfo* info) {
1478 if (cu_->instruction_set == kMips) {
1479 // TODO - add Mips implementation
1480 return false;
1481 }
1482 RegLocation rl_src = info->args[0];
1483 rl_src = LoadValue(rl_src, kCoreReg);
1484 RegLocation rl_dest = InlineTarget(info);
1485 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001486 OpRegRegImm(kOpAnd, rl_result.reg, rl_src.reg, 0x7fffffff);
Yixin Shoudbb17e32014-02-07 05:09:30 -08001487 StoreValue(rl_dest, rl_result);
1488 return true;
1489}
1490
1491bool Mir2Lir::GenInlinedAbsDouble(CallInfo* info) {
1492 if (cu_->instruction_set == kMips) {
1493 // TODO - add Mips implementation
1494 return false;
1495 }
1496 RegLocation rl_src = info->args[0];
1497 rl_src = LoadValueWide(rl_src, kCoreReg);
1498 RegLocation rl_dest = InlineTargetWide(info);
1499 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Serban Constantinescu169489b2014-06-11 16:43:35 +01001500
1501 if (cu_->instruction_set == kArm64) {
1502 // TODO - Can ecode ? UBXF otherwise
1503 // OpRegRegImm(kOpAnd, rl_result.reg, 0x7fffffffffffffff);
1504 return false;
1505 } else {
1506 OpRegCopyWide(rl_result.reg, rl_src.reg);
1507 OpRegImm(kOpAnd, rl_result.reg.GetHigh(), 0x7fffffff);
1508 }
Yixin Shoudbb17e32014-02-07 05:09:30 -08001509 StoreValueWide(rl_dest, rl_result);
1510 return true;
1511}
1512
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001513bool Mir2Lir::GenInlinedFloatCvt(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001514 if (cu_->instruction_set == kMips) {
1515 // TODO - add Mips implementation
1516 return false;
1517 }
1518 RegLocation rl_src = info->args[0];
1519 RegLocation rl_dest = InlineTarget(info);
1520 StoreValue(rl_dest, rl_src);
1521 return true;
1522}
1523
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001524bool Mir2Lir::GenInlinedDoubleCvt(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001525 if (cu_->instruction_set == kMips) {
1526 // TODO - add Mips implementation
1527 return false;
1528 }
1529 RegLocation rl_src = info->args[0];
1530 RegLocation rl_dest = InlineTargetWide(info);
1531 StoreValueWide(rl_dest, rl_src);
1532 return true;
1533}
1534
1535/*
Vladimir Marko3bc86152014-03-13 14:11:28 +00001536 * Fast String.indexOf(I) & (II). Tests for simple case of char <= 0xFFFF,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001537 * otherwise bails to standard library code.
1538 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001539bool Mir2Lir::GenInlinedIndexOf(CallInfo* info, bool zero_based) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001540 if (cu_->instruction_set == kMips) {
1541 // TODO - add Mips implementation
1542 return false;
1543 }
Vladimir Marko3bc86152014-03-13 14:11:28 +00001544 RegLocation rl_obj = info->args[0];
1545 RegLocation rl_char = info->args[1];
1546 if (rl_char.is_const && (mir_graph_->ConstantValue(rl_char) & ~0xFFFF) != 0) {
1547 // Code point beyond 0xFFFF. Punt to the real String.indexOf().
1548 return false;
1549 }
1550
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001551 ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001552 LockCallTemps(); // Using fixed registers
buzbee2700f7e2014-03-07 09:46:20 -08001553 RegStorage reg_ptr = TargetReg(kArg0);
1554 RegStorage reg_char = TargetReg(kArg1);
1555 RegStorage reg_start = TargetReg(kArg2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001556
Brian Carlstrom7940e442013-07-12 13:46:57 -07001557 LoadValueDirectFixed(rl_obj, reg_ptr);
1558 LoadValueDirectFixed(rl_char, reg_char);
1559 if (zero_based) {
1560 LoadConstant(reg_start, 0);
1561 } else {
buzbeea44d4f52014-03-05 11:26:39 -08001562 RegLocation rl_start = info->args[2]; // 3rd arg only present in III flavor of IndexOf.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001563 LoadValueDirectFixed(rl_start, reg_start);
1564 }
buzbee33ae5582014-06-12 14:56:32 -07001565 RegStorage r_tgt = cu_->target64 ?
Andreas Gampe2f244e92014-05-08 03:35:25 -07001566 LoadHelper(QUICK_ENTRYPOINT_OFFSET(8, pIndexOf)) :
1567 LoadHelper(QUICK_ENTRYPOINT_OFFSET(4, pIndexOf));
Dave Allisonf9439142014-03-27 15:10:22 -07001568 GenExplicitNullCheck(reg_ptr, info->opt_flags);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001569 LIR* high_code_point_branch =
1570 rl_char.is_const ? nullptr : OpCmpImmBranch(kCondGt, reg_char, 0xFFFF, nullptr);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001571 // NOTE: not a safepoint
Mark Mendell4028a6c2014-02-19 20:06:20 -08001572 OpReg(kOpBlx, r_tgt);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001573 if (!rl_char.is_const) {
1574 // Add the slow path for code points beyond 0xFFFF.
1575 DCHECK(high_code_point_branch != nullptr);
1576 LIR* resume_tgt = NewLIR0(kPseudoTargetLabel);
1577 info->opt_flags |= MIR_IGNORE_NULL_CHECK; // Record that we've null checked.
Mingyao Yang3a74d152014-04-21 15:39:44 -07001578 AddIntrinsicSlowPath(info, high_code_point_branch, resume_tgt);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001579 } else {
1580 DCHECK_EQ(mir_graph_->ConstantValue(rl_char) & ~0xFFFF, 0);
1581 DCHECK(high_code_point_branch == nullptr);
1582 }
buzbeea0cd2d72014-06-01 09:33:49 -07001583 RegLocation rl_return = GetReturn(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001584 RegLocation rl_dest = InlineTarget(info);
1585 StoreValue(rl_dest, rl_return);
1586 return true;
1587}
1588
1589/* Fast string.compareTo(Ljava/lang/string;)I. */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001590bool Mir2Lir::GenInlinedStringCompareTo(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001591 if (cu_->instruction_set == kMips) {
1592 // TODO - add Mips implementation
1593 return false;
1594 }
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001595 ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001596 LockCallTemps(); // Using fixed registers
buzbee2700f7e2014-03-07 09:46:20 -08001597 RegStorage reg_this = TargetReg(kArg0);
1598 RegStorage reg_cmp = TargetReg(kArg1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001599
1600 RegLocation rl_this = info->args[0];
1601 RegLocation rl_cmp = info->args[1];
1602 LoadValueDirectFixed(rl_this, reg_this);
1603 LoadValueDirectFixed(rl_cmp, reg_cmp);
Andreas Gampe2f244e92014-05-08 03:35:25 -07001604 RegStorage r_tgt;
1605 if (cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64) {
buzbee33ae5582014-06-12 14:56:32 -07001606 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001607 r_tgt = LoadHelper(QUICK_ENTRYPOINT_OFFSET(8, pStringCompareTo));
1608 } else {
1609 r_tgt = LoadHelper(QUICK_ENTRYPOINT_OFFSET(4, pStringCompareTo));
1610 }
1611 } else {
1612 r_tgt = RegStorage::InvalidReg();
1613 }
Dave Allisonf9439142014-03-27 15:10:22 -07001614 GenExplicitNullCheck(reg_this, info->opt_flags);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001615 info->opt_flags |= MIR_IGNORE_NULL_CHECK; // Record that we've null checked.
Brian Carlstrom7934ac22013-07-26 10:54:15 -07001616 // TUNING: check if rl_cmp.s_reg_low is already null checked
Vladimir Marko3bc86152014-03-13 14:11:28 +00001617 LIR* cmp_null_check_branch = OpCmpImmBranch(kCondEq, reg_cmp, 0, nullptr);
Mingyao Yang3a74d152014-04-21 15:39:44 -07001618 AddIntrinsicSlowPath(info, cmp_null_check_branch);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001619 // NOTE: not a safepoint
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001620 if (cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001621 OpReg(kOpBlx, r_tgt);
1622 } else {
buzbee33ae5582014-06-12 14:56:32 -07001623 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001624 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(8, pStringCompareTo));
1625 } else {
1626 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(4, pStringCompareTo));
1627 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001628 }
buzbeea0cd2d72014-06-01 09:33:49 -07001629 RegLocation rl_return = GetReturn(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001630 RegLocation rl_dest = InlineTarget(info);
1631 StoreValue(rl_dest, rl_return);
1632 return true;
1633}
1634
1635bool Mir2Lir::GenInlinedCurrentThread(CallInfo* info) {
1636 RegLocation rl_dest = InlineTarget(info);
1637 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Andreas Gampe2f244e92014-05-08 03:35:25 -07001638
1639 switch (cu_->instruction_set) {
1640 case kArm:
1641 // Fall-through.
1642 case kThumb2:
1643 // Fall-through.
1644 case kMips:
1645 Load32Disp(TargetReg(kSelf), Thread::PeerOffset<4>().Int32Value(), rl_result.reg);
1646 break;
1647
1648 case kArm64:
1649 Load32Disp(TargetReg(kSelf), Thread::PeerOffset<8>().Int32Value(), rl_result.reg);
1650 break;
1651
1652 case kX86:
1653 reinterpret_cast<X86Mir2Lir*>(this)->OpRegThreadMem(kOpMov, rl_result.reg,
1654 Thread::PeerOffset<4>());
1655 break;
1656
1657 case kX86_64:
1658 reinterpret_cast<X86Mir2Lir*>(this)->OpRegThreadMem(kOpMov, rl_result.reg,
1659 Thread::PeerOffset<8>());
1660 break;
1661
1662 default:
1663 LOG(FATAL) << "Unexpected isa " << cu_->instruction_set;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001664 }
1665 StoreValue(rl_dest, rl_result);
1666 return true;
1667}
1668
1669bool Mir2Lir::GenInlinedUnsafeGet(CallInfo* info,
1670 bool is_long, bool is_volatile) {
1671 if (cu_->instruction_set == kMips) {
1672 // TODO - add Mips implementation
1673 return false;
1674 }
1675 // Unused - RegLocation rl_src_unsafe = info->args[0];
1676 RegLocation rl_src_obj = info->args[1]; // Object
1677 RegLocation rl_src_offset = info->args[2]; // long low
buzbee2700f7e2014-03-07 09:46:20 -08001678 rl_src_offset = NarrowRegLoc(rl_src_offset); // ignore high half in info->args[3]
Mark Mendell55d0eac2014-02-06 11:02:52 -08001679 RegLocation rl_dest = is_long ? InlineTargetWide(info) : InlineTarget(info); // result reg
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001680
buzbeea0cd2d72014-06-01 09:33:49 -07001681 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001682 RegLocation rl_offset = LoadValue(rl_src_offset, kCoreReg);
1683 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
1684 if (is_long) {
Dmitry Petrochenko9bf549d2014-05-12 11:14:46 +07001685 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001686 LoadBaseIndexedDisp(rl_object.reg, rl_offset.reg, 0, 0, rl_result.reg, k64);
Mathieu Chartier7c95cef2014-04-02 17:09:17 -07001687 } else {
1688 RegStorage rl_temp_offset = AllocTemp();
1689 OpRegRegReg(kOpAdd, rl_temp_offset, rl_object.reg, rl_offset.reg);
Andreas Gampe3c12c512014-06-24 18:46:29 +00001690 LoadBaseDisp(rl_temp_offset, 0, rl_result.reg, k64, kNotVolatile);
buzbee091cc402014-03-31 10:14:40 -07001691 FreeTemp(rl_temp_offset);
Mathieu Chartier7c95cef2014-04-02 17:09:17 -07001692 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001693 } else {
buzbee695d13a2014-04-19 13:32:20 -07001694 LoadBaseIndexed(rl_object.reg, rl_offset.reg, rl_result.reg, 0, k32);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001695 }
1696
1697 if (is_volatile) {
1698 // Without context sensitive analysis, we must issue the most conservative barriers.
1699 // In this case, either a load or store may follow so we issue both barriers.
1700 GenMemBarrier(kLoadLoad);
1701 GenMemBarrier(kLoadStore);
1702 }
1703
1704 if (is_long) {
1705 StoreValueWide(rl_dest, rl_result);
1706 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001707 StoreValue(rl_dest, rl_result);
1708 }
1709 return true;
1710}
1711
1712bool Mir2Lir::GenInlinedUnsafePut(CallInfo* info, bool is_long,
1713 bool is_object, bool is_volatile, bool is_ordered) {
1714 if (cu_->instruction_set == kMips) {
1715 // TODO - add Mips implementation
1716 return false;
1717 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001718 // Unused - RegLocation rl_src_unsafe = info->args[0];
1719 RegLocation rl_src_obj = info->args[1]; // Object
1720 RegLocation rl_src_offset = info->args[2]; // long low
buzbee2700f7e2014-03-07 09:46:20 -08001721 rl_src_offset = NarrowRegLoc(rl_src_offset); // ignore high half in info->args[3]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001722 RegLocation rl_src_value = info->args[4]; // value to store
1723 if (is_volatile || is_ordered) {
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001724 // There might have been a store before this volatile one so insert StoreStore barrier.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001725 GenMemBarrier(kStoreStore);
1726 }
buzbeea0cd2d72014-06-01 09:33:49 -07001727 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001728 RegLocation rl_offset = LoadValue(rl_src_offset, kCoreReg);
1729 RegLocation rl_value;
1730 if (is_long) {
1731 rl_value = LoadValueWide(rl_src_value, kCoreReg);
Dmitry Petrochenko9bf549d2014-05-12 11:14:46 +07001732 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001733 StoreBaseIndexedDisp(rl_object.reg, rl_offset.reg, 0, 0, rl_value.reg, k64);
Mathieu Chartier7c95cef2014-04-02 17:09:17 -07001734 } else {
1735 RegStorage rl_temp_offset = AllocTemp();
1736 OpRegRegReg(kOpAdd, rl_temp_offset, rl_object.reg, rl_offset.reg);
Andreas Gampe3c12c512014-06-24 18:46:29 +00001737 StoreBaseDisp(rl_temp_offset, 0, rl_value.reg, k64, kNotVolatile);
buzbee091cc402014-03-31 10:14:40 -07001738 FreeTemp(rl_temp_offset);
Mathieu Chartier7c95cef2014-04-02 17:09:17 -07001739 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001740 } else {
buzbeea0cd2d72014-06-01 09:33:49 -07001741 rl_value = LoadValue(rl_src_value);
buzbee695d13a2014-04-19 13:32:20 -07001742 StoreBaseIndexed(rl_object.reg, rl_offset.reg, rl_value.reg, 0, k32);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001743 }
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001744
1745 // Free up the temp early, to ensure x86 doesn't run out of temporaries in MarkGCCard.
buzbee091cc402014-03-31 10:14:40 -07001746 FreeTemp(rl_offset.reg);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001747
Brian Carlstrom7940e442013-07-12 13:46:57 -07001748 if (is_volatile) {
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001749 // A load might follow the volatile store so insert a StoreLoad barrier.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001750 GenMemBarrier(kStoreLoad);
1751 }
1752 if (is_object) {
buzbee2700f7e2014-03-07 09:46:20 -08001753 MarkGCCard(rl_value.reg, rl_object.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001754 }
1755 return true;
1756}
1757
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001758void Mir2Lir::GenInvoke(CallInfo* info) {
Vladimir Marko9820b7c2014-01-02 16:40:37 +00001759 if ((info->opt_flags & MIR_INLINED) != 0) {
1760 // Already inlined but we may still need the null check.
1761 if (info->type != kStatic &&
1762 ((cu_->disable_opt & (1 << kNullCheckElimination)) != 0 ||
1763 (info->opt_flags & MIR_IGNORE_NULL_CHECK) == 0)) {
buzbeea0cd2d72014-06-01 09:33:49 -07001764 RegLocation rl_obj = LoadValue(info->args[0], kRefReg);
Mingyao Yange643a172014-04-08 11:02:52 -07001765 GenNullCheck(rl_obj.reg);
Vladimir Marko9820b7c2014-01-02 16:40:37 +00001766 }
1767 return;
1768 }
Vladimir Marko3bc86152014-03-13 14:11:28 +00001769 DCHECK(cu_->compiler_driver->GetMethodInlinerMap() != nullptr);
Dmitry Petrochenko4c800432014-05-08 12:20:24 +07001770 // TODO: Enable instrinsics for x86_64
1771 // Temporary disable intrinsics for x86_64. We will enable them later step by step.
buzbee33ae5582014-06-12 14:56:32 -07001772 // Temporary disable intrinsics for Arm64. We will enable them later step by step.
1773 if ((cu_->instruction_set != kX86_64) && (cu_->instruction_set != kArm64)) {
Dmitry Petrochenko4c800432014-05-08 12:20:24 +07001774 if (cu_->compiler_driver->GetMethodInlinerMap()->GetMethodInliner(cu_->dex_file)
1775 ->GenIntrinsic(this, info)) {
1776 return;
1777 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001778 }
Vladimir Marko3bc86152014-03-13 14:11:28 +00001779 GenInvokeNoInline(info);
1780}
1781
Andreas Gampe2f244e92014-05-08 03:35:25 -07001782template <size_t pointer_size>
1783static LIR* GenInvokeNoInlineCall(Mir2Lir* mir_to_lir, InvokeType type) {
1784 ThreadOffset<pointer_size> trampoline(-1);
1785 switch (type) {
1786 case kInterface:
1787 trampoline = QUICK_ENTRYPOINT_OFFSET(pointer_size, pInvokeInterfaceTrampolineWithAccessCheck);
1788 break;
1789 case kDirect:
1790 trampoline = QUICK_ENTRYPOINT_OFFSET(pointer_size, pInvokeDirectTrampolineWithAccessCheck);
1791 break;
1792 case kStatic:
1793 trampoline = QUICK_ENTRYPOINT_OFFSET(pointer_size, pInvokeStaticTrampolineWithAccessCheck);
1794 break;
1795 case kSuper:
1796 trampoline = QUICK_ENTRYPOINT_OFFSET(pointer_size, pInvokeSuperTrampolineWithAccessCheck);
1797 break;
1798 case kVirtual:
1799 trampoline = QUICK_ENTRYPOINT_OFFSET(pointer_size, pInvokeVirtualTrampolineWithAccessCheck);
1800 break;
1801 default:
1802 LOG(FATAL) << "Unexpected invoke type";
1803 }
1804 return mir_to_lir->OpThreadMem(kOpBlx, trampoline);
1805}
1806
Vladimir Marko3bc86152014-03-13 14:11:28 +00001807void Mir2Lir::GenInvokeNoInline(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001808 int call_state = 0;
1809 LIR* null_ck;
1810 LIR** p_null_ck = NULL;
1811 NextCallInsn next_call_insn;
1812 FlushAllRegs(); /* Everything to home location */
1813 // Explicit register usage
1814 LockCallTemps();
1815
Vladimir Markof096aad2014-01-23 15:51:58 +00001816 const MirMethodLoweringInfo& method_info = mir_graph_->GetMethodLoweringInfo(info->mir);
1817 cu_->compiler_driver->ProcessedInvoke(method_info.GetInvokeType(), method_info.StatsFlags());
Mark Mendelle87f9b52014-04-30 14:13:18 -04001818 BeginInvoke(info);
Vladimir Markof096aad2014-01-23 15:51:58 +00001819 InvokeType original_type = static_cast<InvokeType>(method_info.GetInvokeType());
1820 info->type = static_cast<InvokeType>(method_info.GetSharpType());
1821 bool fast_path = method_info.FastPath();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001822 bool skip_this;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001823 if (info->type == kInterface) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001824 next_call_insn = fast_path ? NextInterfaceCallInsn : NextInterfaceCallInsnWithAccessCheck;
Jeff Hao88474b42013-10-23 16:24:40 -07001825 skip_this = fast_path;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001826 } else if (info->type == kDirect) {
1827 if (fast_path) {
1828 p_null_ck = &null_ck;
1829 }
1830 next_call_insn = fast_path ? NextSDCallInsn : NextDirectCallInsnSP;
1831 skip_this = false;
1832 } else if (info->type == kStatic) {
1833 next_call_insn = fast_path ? NextSDCallInsn : NextStaticCallInsnSP;
1834 skip_this = false;
1835 } else if (info->type == kSuper) {
1836 DCHECK(!fast_path); // Fast path is a direct call.
1837 next_call_insn = NextSuperCallInsnSP;
1838 skip_this = false;
1839 } else {
1840 DCHECK_EQ(info->type, kVirtual);
1841 next_call_insn = fast_path ? NextVCallInsn : NextVCallInsnSP;
1842 skip_this = fast_path;
1843 }
Vladimir Markof096aad2014-01-23 15:51:58 +00001844 MethodReference target_method = method_info.GetTargetMethod();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001845 if (!info->is_range) {
1846 call_state = GenDalvikArgsNoRange(info, call_state, p_null_ck,
Vladimir Markof096aad2014-01-23 15:51:58 +00001847 next_call_insn, target_method, method_info.VTableIndex(),
1848 method_info.DirectCode(), method_info.DirectMethod(),
Brian Carlstrom7940e442013-07-12 13:46:57 -07001849 original_type, skip_this);
1850 } else {
1851 call_state = GenDalvikArgsRange(info, call_state, p_null_ck,
Vladimir Markof096aad2014-01-23 15:51:58 +00001852 next_call_insn, target_method, method_info.VTableIndex(),
1853 method_info.DirectCode(), method_info.DirectMethod(),
1854 original_type, skip_this);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001855 }
1856 // Finish up any of the call sequence not interleaved in arg loading
1857 while (call_state >= 0) {
Vladimir Markof096aad2014-01-23 15:51:58 +00001858 call_state = next_call_insn(cu_, info, call_state, target_method, method_info.VTableIndex(),
1859 method_info.DirectCode(), method_info.DirectMethod(), original_type);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001860 }
1861 LIR* call_inst;
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001862 if (cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001863 call_inst = OpReg(kOpBlx, TargetReg(kInvokeTgt));
1864 } else {
Jeff Hao88474b42013-10-23 16:24:40 -07001865 if (fast_path) {
Vladimir Markof096aad2014-01-23 15:51:58 +00001866 if (method_info.DirectCode() == static_cast<uintptr_t>(-1)) {
Mark Mendell55d0eac2014-02-06 11:02:52 -08001867 // We can have the linker fixup a call relative.
1868 call_inst =
Jeff Hao49161ce2014-03-12 11:05:25 -07001869 reinterpret_cast<X86Mir2Lir*>(this)->CallWithLinkerFixup(target_method, info->type);
Mark Mendell55d0eac2014-02-06 11:02:52 -08001870 } else {
1871 call_inst = OpMem(kOpBlx, TargetReg(kArg0),
1872 mirror::ArtMethod::EntryPointFromQuickCompiledCodeOffset().Int32Value());
1873 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001874 } else {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001875 // TODO: Extract?
buzbee33ae5582014-06-12 14:56:32 -07001876 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001877 call_inst = GenInvokeNoInlineCall<8>(this, info->type);
1878 } else {
Andreas Gampe3ec5da22014-05-12 18:43:28 -07001879 call_inst = GenInvokeNoInlineCall<4>(this, info->type);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001880 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001881 }
1882 }
Mark Mendelle87f9b52014-04-30 14:13:18 -04001883 EndInvoke(info);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001884 MarkSafepointPC(call_inst);
1885
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001886 ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001887 if (info->result.location != kLocInvalid) {
1888 // We have a following MOVE_RESULT - do it now.
1889 if (info->result.wide) {
buzbeea0cd2d72014-06-01 09:33:49 -07001890 RegLocation ret_loc = GetReturnWide(LocToRegClass(info->result));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001891 StoreValueWide(info->result, ret_loc);
1892 } else {
buzbeea0cd2d72014-06-01 09:33:49 -07001893 RegLocation ret_loc = GetReturn(LocToRegClass(info->result));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001894 StoreValue(info->result, ret_loc);
1895 }
1896 }
1897}
1898
1899} // namespace art