blob: aa574dce2a1f665e9cb7a46df84c021d0fd7f1f2 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "dex/compiler_ir.h"
Vladimir Marko5c96e6b2013-11-14 15:34:17 +000018#include "dex/frontend.h"
19#include "dex/quick/dex_file_method_inliner.h"
20#include "dex/quick/dex_file_to_method_inliner_map.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070021#include "dex_file-inl.h"
Ian Rogers166db042013-07-26 12:05:57 -070022#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070023#include "invoke_type.h"
24#include "mirror/array.h"
Dmitry Petrochenko37498b62014-05-05 20:33:38 +070025#include "mirror/object_array-inl.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070026#include "mirror/string.h"
27#include "mir_to_lir-inl.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070028#include "x86/codegen_x86.h"
29
30namespace art {
31
Dmitry Petrochenko37498b62014-05-05 20:33:38 +070032// Shortcuts to repeatedly used long types.
33typedef mirror::ObjectArray<mirror::Object> ObjArray;
34
Brian Carlstrom7940e442013-07-12 13:46:57 -070035/*
36 * This source files contains "gen" codegen routines that should
37 * be applicable to most targets. Only mid-level support utilities
38 * and "op" calls may be used here.
39 */
40
Mingyao Yang3a74d152014-04-21 15:39:44 -070041void Mir2Lir::AddIntrinsicSlowPath(CallInfo* info, LIR* branch, LIR* resume) {
42 class IntrinsicSlowPathPath : public Mir2Lir::LIRSlowPath {
Vladimir Marko3bc86152014-03-13 14:11:28 +000043 public:
Mingyao Yang3a74d152014-04-21 15:39:44 -070044 IntrinsicSlowPathPath(Mir2Lir* m2l, CallInfo* info, LIR* branch, LIR* resume = nullptr)
Vladimir Marko3bc86152014-03-13 14:11:28 +000045 : LIRSlowPath(m2l, info->offset, branch, resume), info_(info) {
46 }
47
48 void Compile() {
49 m2l_->ResetRegPool();
50 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -070051 GenerateTargetLabel(kPseudoIntrinsicRetry);
Vladimir Marko3bc86152014-03-13 14:11:28 +000052 // NOTE: GenInvokeNoInline() handles MarkSafepointPC.
53 m2l_->GenInvokeNoInline(info_);
54 if (cont_ != nullptr) {
55 m2l_->OpUnconditionalBranch(cont_);
56 }
57 }
58
59 private:
60 CallInfo* const info_;
61 };
62
Mingyao Yang3a74d152014-04-21 15:39:44 -070063 AddSlowPath(new (arena_) IntrinsicSlowPathPath(this, info, branch, resume));
Vladimir Marko3bc86152014-03-13 14:11:28 +000064}
65
Andreas Gampe2f244e92014-05-08 03:35:25 -070066// Macro to help instantiate.
67// TODO: This might be used to only instantiate <4> on pure 32b systems.
68#define INSTANTIATE(sig_part1, ...) \
69 template sig_part1(ThreadOffset<4>, __VA_ARGS__); \
70 template sig_part1(ThreadOffset<8>, __VA_ARGS__); \
71
72
Brian Carlstrom7940e442013-07-12 13:46:57 -070073/*
74 * To save scheduling time, helper calls are broken into two parts: generation of
Dave Allisond6ed6422014-04-09 23:36:15 +000075 * the helper target address, and the actual call to the helper. Because x86
76 * has a memory call operation, part 1 is a NOP for x86. For other targets,
77 * load arguments between the two parts.
Brian Carlstrom7940e442013-07-12 13:46:57 -070078 */
Andreas Gampe2f244e92014-05-08 03:35:25 -070079// template <size_t pointer_size>
Ian Rogersdd7624d2014-03-14 17:43:00 -070080RegStorage Mir2Lir::CallHelperSetup(ThreadOffset<4> helper_offset) {
Andreas Gampe2f244e92014-05-08 03:35:25 -070081 // All CallRuntimeHelperXXX call this first. So make a central check here.
82 DCHECK_EQ(4U, GetInstructionSetPointerSize(cu_->instruction_set));
83
84 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
85 return RegStorage::InvalidReg();
86 } else {
87 return LoadHelper(helper_offset);
88 }
89}
90
91RegStorage Mir2Lir::CallHelperSetup(ThreadOffset<8> helper_offset) {
92 // All CallRuntimeHelperXXX call this first. So make a central check here.
93 DCHECK_EQ(8U, GetInstructionSetPointerSize(cu_->instruction_set));
94
95 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
96 return RegStorage::InvalidReg();
97 } else {
98 return LoadHelper(helper_offset);
99 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700100}
101
102/* NOTE: if r_tgt is a temp, it will be freed following use */
Andreas Gampe2f244e92014-05-08 03:35:25 -0700103template <size_t pointer_size>
104LIR* Mir2Lir::CallHelper(RegStorage r_tgt, ThreadOffset<pointer_size> helper_offset,
105 bool safepoint_pc, bool use_link) {
Dave Allisond6ed6422014-04-09 23:36:15 +0000106 LIR* call_inst;
Brian Carlstrom60d7a652014-03-13 18:10:08 -0700107 OpKind op = use_link ? kOpBlx : kOpBx;
Dave Allisond6ed6422014-04-09 23:36:15 +0000108 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
109 call_inst = OpThreadMem(op, helper_offset);
110 } else {
111 call_inst = OpReg(op, r_tgt);
112 FreeTemp(r_tgt);
113 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700114 if (safepoint_pc) {
115 MarkSafepointPC(call_inst);
116 }
117 return call_inst;
118}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700119template LIR* Mir2Lir::CallHelper(RegStorage r_tgt, ThreadOffset<4> helper_offset,
120 bool safepoint_pc, bool use_link);
121template LIR* Mir2Lir::CallHelper(RegStorage r_tgt, ThreadOffset<8> helper_offset,
122 bool safepoint_pc, bool use_link);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700123
Andreas Gampe2f244e92014-05-08 03:35:25 -0700124template <size_t pointer_size>
125void Mir2Lir::CallRuntimeHelper(ThreadOffset<pointer_size> helper_offset, bool safepoint_pc) {
Mingyao Yang42894562014-04-07 12:42:16 -0700126 RegStorage r_tgt = CallHelperSetup(helper_offset);
127 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700128 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Mingyao Yang42894562014-04-07 12:42:16 -0700129}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700130INSTANTIATE(void Mir2Lir::CallRuntimeHelper, bool safepoint_pc)
Mingyao Yang42894562014-04-07 12:42:16 -0700131
Andreas Gampe2f244e92014-05-08 03:35:25 -0700132template <size_t pointer_size>
133void Mir2Lir::CallRuntimeHelperImm(ThreadOffset<pointer_size> helper_offset, int arg0, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800134 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700135 LoadConstant(TargetReg(kArg0), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000136 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700137 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700138}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700139INSTANTIATE(void Mir2Lir::CallRuntimeHelperImm, int arg0, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700140
Andreas Gampe2f244e92014-05-08 03:35:25 -0700141template <size_t pointer_size>
142void Mir2Lir::CallRuntimeHelperReg(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
Ian Rogersdd7624d2014-03-14 17:43:00 -0700143 bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800144 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700145 OpRegCopy(TargetReg(kArg0), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000146 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700147 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700148}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700149INSTANTIATE(void Mir2Lir::CallRuntimeHelperReg, RegStorage arg0, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700150
Andreas Gampe2f244e92014-05-08 03:35:25 -0700151template <size_t pointer_size>
152void Mir2Lir::CallRuntimeHelperRegLocation(ThreadOffset<pointer_size> helper_offset,
153 RegLocation arg0, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800154 RegStorage r_tgt = CallHelperSetup(helper_offset);
155 if (arg0.wide == 0) {
Douglas Leung2db3e262014-06-25 16:02:55 -0700156 LoadValueDirectFixed(arg0, TargetReg(arg0.fp ? kFArg0 : kArg0));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700157 } else {
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700158 RegStorage r_tmp;
buzbee33ae5582014-06-12 14:56:32 -0700159 if (cu_->target64) {
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700160 r_tmp = RegStorage::Solo64(TargetReg(kArg0).GetReg());
161 } else {
Douglas Leung2db3e262014-06-25 16:02:55 -0700162 r_tmp = RegStorage::MakeRegPair(TargetReg(arg0.fp ? kFArg0 : kArg0),
163 TargetReg(arg0.fp ? kFArg1 : kArg1));
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700164 }
buzbee2700f7e2014-03-07 09:46:20 -0800165 LoadValueDirectWideFixed(arg0, r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700166 }
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000167 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700168 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700169}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700170INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegLocation, RegLocation arg0, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700171
Andreas Gampe2f244e92014-05-08 03:35:25 -0700172template <size_t pointer_size>
173void Mir2Lir::CallRuntimeHelperImmImm(ThreadOffset<pointer_size> helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700174 bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800175 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700176 LoadConstant(TargetReg(kArg0), arg0);
177 LoadConstant(TargetReg(kArg1), arg1);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000178 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700179 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700180}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700181INSTANTIATE(void Mir2Lir::CallRuntimeHelperImmImm, int arg0, int arg1, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700182
Andreas Gampe2f244e92014-05-08 03:35:25 -0700183template <size_t pointer_size>
184void Mir2Lir::CallRuntimeHelperImmRegLocation(ThreadOffset<pointer_size> helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700185 RegLocation arg1, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800186 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700187 if (arg1.wide == 0) {
188 LoadValueDirectFixed(arg1, TargetReg(kArg1));
189 } else {
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700190 RegStorage r_tmp;
buzbee33ae5582014-06-12 14:56:32 -0700191 if (cu_->target64) {
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700192 r_tmp = RegStorage::Solo64(TargetReg(kArg1).GetReg());
193 } else {
Douglas Leung2db3e262014-06-25 16:02:55 -0700194 if (cu_->instruction_set == kMips) {
195 // skip kArg1 for stack alignment.
196 r_tmp = RegStorage::MakeRegPair(TargetReg(kArg2), TargetReg(kArg3));
197 } else {
198 r_tmp = RegStorage::MakeRegPair(TargetReg(kArg1), TargetReg(kArg2));
199 }
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700200 }
buzbee2700f7e2014-03-07 09:46:20 -0800201 LoadValueDirectWideFixed(arg1, r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700202 }
203 LoadConstant(TargetReg(kArg0), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000204 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700205 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700206}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700207INSTANTIATE(void Mir2Lir::CallRuntimeHelperImmRegLocation, int arg0, RegLocation arg1,
208 bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700209
Andreas Gampe2f244e92014-05-08 03:35:25 -0700210template <size_t pointer_size>
211void Mir2Lir::CallRuntimeHelperRegLocationImm(ThreadOffset<pointer_size> helper_offset,
212 RegLocation arg0, int arg1, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800213 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700214 LoadValueDirectFixed(arg0, TargetReg(kArg0));
215 LoadConstant(TargetReg(kArg1), arg1);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000216 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700217 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700218}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700219INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegLocationImm, RegLocation arg0, int arg1,
220 bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700221
Andreas Gampe2f244e92014-05-08 03:35:25 -0700222template <size_t pointer_size>
223void Mir2Lir::CallRuntimeHelperImmReg(ThreadOffset<pointer_size> helper_offset, int arg0,
224 RegStorage arg1, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800225 RegStorage r_tgt = CallHelperSetup(helper_offset);
Andreas Gampe4b537a82014-06-30 22:24:53 -0700226 OpRegCopy(TargetReg(kArg1, arg1.Is64Bit()), arg1);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700227 LoadConstant(TargetReg(kArg0), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000228 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700229 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700230}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700231INSTANTIATE(void Mir2Lir::CallRuntimeHelperImmReg, int arg0, RegStorage arg1, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700232
Andreas Gampe2f244e92014-05-08 03:35:25 -0700233template <size_t pointer_size>
234void Mir2Lir::CallRuntimeHelperRegImm(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
235 int arg1, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800236 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700237 OpRegCopy(TargetReg(kArg0), arg0);
238 LoadConstant(TargetReg(kArg1), arg1);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000239 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700240 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700241}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700242INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegImm, RegStorage arg0, int arg1, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700243
Andreas Gampe2f244e92014-05-08 03:35:25 -0700244template <size_t pointer_size>
245void Mir2Lir::CallRuntimeHelperImmMethod(ThreadOffset<pointer_size> helper_offset, int arg0,
Ian Rogersdd7624d2014-03-14 17:43:00 -0700246 bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800247 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700248 LoadCurrMethodDirect(TargetReg(kArg1));
249 LoadConstant(TargetReg(kArg0), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000250 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700251 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700252}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700253INSTANTIATE(void Mir2Lir::CallRuntimeHelperImmMethod, int arg0, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700254
Andreas Gampe2f244e92014-05-08 03:35:25 -0700255template <size_t pointer_size>
256void Mir2Lir::CallRuntimeHelperRegMethod(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
buzbee2700f7e2014-03-07 09:46:20 -0800257 bool safepoint_pc) {
258 RegStorage r_tgt = CallHelperSetup(helper_offset);
259 DCHECK_NE(TargetReg(kArg1).GetReg(), arg0.GetReg());
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -0800260 if (TargetReg(kArg0) != arg0) {
261 OpRegCopy(TargetReg(kArg0), arg0);
262 }
263 LoadCurrMethodDirect(TargetReg(kArg1));
264 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700265 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -0800266}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700267INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegMethod, RegStorage arg0, bool safepoint_pc)
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -0800268
Andreas Gampe2f244e92014-05-08 03:35:25 -0700269template <size_t pointer_size>
270void Mir2Lir::CallRuntimeHelperRegMethodRegLocation(ThreadOffset<pointer_size> helper_offset,
271 RegStorage arg0, RegLocation arg2,
272 bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800273 RegStorage r_tgt = CallHelperSetup(helper_offset);
274 DCHECK_NE(TargetReg(kArg1).GetReg(), arg0.GetReg());
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800275 if (TargetReg(kArg0) != arg0) {
276 OpRegCopy(TargetReg(kArg0), arg0);
277 }
278 LoadCurrMethodDirect(TargetReg(kArg1));
Andreas Gampe4b537a82014-06-30 22:24:53 -0700279 LoadValueDirectFixed(arg2, TargetReg(kArg2, arg2));
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800280 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700281 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800282}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700283INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegMethodRegLocation, RegStorage arg0, RegLocation arg2,
284 bool safepoint_pc)
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800285
Andreas Gampe2f244e92014-05-08 03:35:25 -0700286template <size_t pointer_size>
287void Mir2Lir::CallRuntimeHelperRegLocationRegLocation(ThreadOffset<pointer_size> helper_offset,
Ian Rogersdd7624d2014-03-14 17:43:00 -0700288 RegLocation arg0, RegLocation arg1,
289 bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800290 RegStorage r_tgt = CallHelperSetup(helper_offset);
Andreas Gampe4b537a82014-06-30 22:24:53 -0700291 if (cu_->instruction_set == kArm64) {
292 RegStorage arg0_reg = TargetReg((arg0.fp) ? kFArg0 : kArg0, arg0);
293
294 RegStorage arg1_reg;
295 if (arg1.fp == arg0.fp) {
296 arg1_reg = TargetReg((arg1.fp) ? kFArg1 : kArg1, arg1);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700297 } else {
Andreas Gampe4b537a82014-06-30 22:24:53 -0700298 arg1_reg = TargetReg((arg1.fp) ? kFArg0 : kArg0, arg1);
299 }
300
301 if (arg0.wide == 0) {
302 LoadValueDirectFixed(arg0, arg0_reg);
303 } else {
304 LoadValueDirectWideFixed(arg0, arg0_reg);
305 }
306
307 if (arg1.wide == 0) {
308 LoadValueDirectFixed(arg1, arg1_reg);
309 } else {
310 LoadValueDirectWideFixed(arg1, arg1_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700311 }
312 } else {
Andreas Gampe4b537a82014-06-30 22:24:53 -0700313 if (arg0.wide == 0) {
314 LoadValueDirectFixed(arg0, arg0.fp ? TargetReg(kFArg0) : TargetReg(kArg0));
315 if (arg1.wide == 0) {
316 if (cu_->instruction_set == kMips) {
317 LoadValueDirectFixed(arg1, arg1.fp ? TargetReg(kFArg2) : TargetReg(kArg1));
318 } else if (cu_->instruction_set == kArm64) {
319 LoadValueDirectFixed(arg1, arg1.fp ? TargetReg(kFArg1) : TargetReg(kArg1));
320 } else if (cu_->instruction_set == kX86_64) {
321 if (arg0.fp) {
322 LoadValueDirectFixed(arg1, arg1.fp ? TargetReg(kFArg1) : TargetReg(kArg0));
323 } else {
324 LoadValueDirectFixed(arg1, arg1.fp ? TargetReg(kFArg0) : TargetReg(kArg1));
325 }
326 } else {
327 LoadValueDirectFixed(arg1, TargetReg(kArg1));
328 }
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700329 } else {
Andreas Gampe4b537a82014-06-30 22:24:53 -0700330 if (cu_->instruction_set == kMips) {
331 RegStorage r_tmp;
332 if (arg1.fp) {
333 r_tmp = RegStorage::MakeRegPair(TargetReg(kFArg2), TargetReg(kFArg3));
334 } else {
335 // skip kArg1 for stack alignment.
336 r_tmp = RegStorage::MakeRegPair(TargetReg(kArg2), TargetReg(kArg3));
337 }
338 LoadValueDirectWideFixed(arg1, r_tmp);
339 } else {
340 RegStorage r_tmp;
341 if (cu_->target64) {
342 r_tmp = RegStorage::Solo64(TargetReg(kArg1).GetReg());
343 } else {
344 r_tmp = RegStorage::MakeRegPair(TargetReg(kArg1), TargetReg(kArg2));
345 }
346 LoadValueDirectWideFixed(arg1, r_tmp);
347 }
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700348 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700349 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800350 RegStorage r_tmp;
Andreas Gampe4b537a82014-06-30 22:24:53 -0700351 if (arg0.fp) {
buzbee33ae5582014-06-12 14:56:32 -0700352 if (cu_->target64) {
Andreas Gampe4b537a82014-06-30 22:24:53 -0700353 r_tmp = RegStorage::FloatSolo64(TargetReg(kFArg0).GetReg());
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700354 } else {
Andreas Gampe4b537a82014-06-30 22:24:53 -0700355 r_tmp = RegStorage::MakeRegPair(TargetReg(kFArg0), TargetReg(kFArg1));
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700356 }
buzbee2700f7e2014-03-07 09:46:20 -0800357 } else {
buzbee33ae5582014-06-12 14:56:32 -0700358 if (cu_->target64) {
Andreas Gampe4b537a82014-06-30 22:24:53 -0700359 r_tmp = RegStorage::Solo64(TargetReg(kArg0).GetReg());
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700360 } else {
Andreas Gampe4b537a82014-06-30 22:24:53 -0700361 r_tmp = RegStorage::MakeRegPair(TargetReg(kArg0), TargetReg(kArg1));
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700362 }
buzbee2700f7e2014-03-07 09:46:20 -0800363 }
Andreas Gampe4b537a82014-06-30 22:24:53 -0700364 LoadValueDirectWideFixed(arg0, r_tmp);
365 if (arg1.wide == 0) {
366 if (cu_->target64) {
367 LoadValueDirectFixed(arg1, arg1.fp ? TargetReg(kFArg1) : TargetReg(kArg1));
368 } else {
369 LoadValueDirectFixed(arg1, arg1.fp ? TargetReg(kFArg2) : TargetReg(kArg2));
370 }
371 } else {
372 RegStorage r_tmp;
373 if (arg1.fp) {
374 if (cu_->target64) {
375 r_tmp = RegStorage::FloatSolo64(TargetReg(kFArg1).GetReg());
376 } else {
377 r_tmp = RegStorage::MakeRegPair(TargetReg(kFArg2), TargetReg(kFArg3));
378 }
379 } else {
380 if (cu_->target64) {
381 r_tmp = RegStorage::Solo64(TargetReg(kArg1).GetReg());
382 } else {
383 r_tmp = RegStorage::MakeRegPair(TargetReg(kArg2), TargetReg(kArg3));
384 }
385 }
386 LoadValueDirectWideFixed(arg1, r_tmp);
387 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700388 }
389 }
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000390 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700391 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700392}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700393INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegLocationRegLocation, RegLocation arg0,
394 RegLocation arg1, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700395
Andreas Gampe49c5f502014-06-20 11:34:17 -0700396// TODO: This is a hack! Reshape the two macros into functions and move them to a better place.
397#define IsSameReg(r1, r2) \
398 (GetRegInfo(r1)->Master()->GetReg().GetReg() == GetRegInfo(r2)->Master()->GetReg().GetReg())
399#define TargetArgReg(arg, is_wide) \
400 (GetRegInfo(TargetReg(arg))->FindMatchingView( \
401 (is_wide) ? RegisterInfo::k64SoloStorageMask : RegisterInfo::k32SoloStorageMask)->GetReg())
402
Mingyao Yang80365d92014-04-18 12:10:58 -0700403void Mir2Lir::CopyToArgumentRegs(RegStorage arg0, RegStorage arg1) {
Andreas Gampe49c5f502014-06-20 11:34:17 -0700404 if (IsSameReg(arg1, TargetReg(kArg0))) {
405 if (IsSameReg(arg0, TargetReg(kArg1))) {
Mingyao Yang80365d92014-04-18 12:10:58 -0700406 // Swap kArg0 and kArg1 with kArg2 as temp.
Andreas Gampe4b537a82014-06-30 22:24:53 -0700407 OpRegCopy(TargetReg(kArg2, arg1.Is64Bit()), arg1);
408 OpRegCopy(TargetReg(kArg0, arg0.Is64Bit()), arg0);
409 OpRegCopy(TargetReg(kArg1, arg1.Is64Bit()), TargetReg(kArg2, arg1.Is64Bit()));
Mingyao Yang80365d92014-04-18 12:10:58 -0700410 } else {
Andreas Gampe4b537a82014-06-30 22:24:53 -0700411 OpRegCopy(TargetReg(kArg1, arg1.Is64Bit()), arg1);
412 OpRegCopy(TargetReg(kArg0, arg0.Is64Bit()), arg0);
Mingyao Yang80365d92014-04-18 12:10:58 -0700413 }
414 } else {
Andreas Gampe4b537a82014-06-30 22:24:53 -0700415 OpRegCopy(TargetReg(kArg0, arg0.Is64Bit()), arg0);
416 OpRegCopy(TargetReg(kArg1, arg1.Is64Bit()), arg1);
Mingyao Yang80365d92014-04-18 12:10:58 -0700417 }
418}
419
Andreas Gampe2f244e92014-05-08 03:35:25 -0700420template <size_t pointer_size>
421void Mir2Lir::CallRuntimeHelperRegReg(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
buzbee2700f7e2014-03-07 09:46:20 -0800422 RegStorage arg1, bool safepoint_pc) {
423 RegStorage r_tgt = CallHelperSetup(helper_offset);
Mingyao Yang80365d92014-04-18 12:10:58 -0700424 CopyToArgumentRegs(arg0, arg1);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000425 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700426 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700427}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700428INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegReg, RegStorage arg0, RegStorage arg1,
429 bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700430
Andreas Gampe2f244e92014-05-08 03:35:25 -0700431template <size_t pointer_size>
432void Mir2Lir::CallRuntimeHelperRegRegImm(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
buzbee2700f7e2014-03-07 09:46:20 -0800433 RegStorage arg1, int arg2, bool safepoint_pc) {
434 RegStorage r_tgt = CallHelperSetup(helper_offset);
Mingyao Yang80365d92014-04-18 12:10:58 -0700435 CopyToArgumentRegs(arg0, arg1);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700436 LoadConstant(TargetReg(kArg2), arg2);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000437 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700438 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700439}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700440INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegRegImm, RegStorage arg0, RegStorage arg1, int arg2,
441 bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700442
Andreas Gampe2f244e92014-05-08 03:35:25 -0700443template <size_t pointer_size>
444void Mir2Lir::CallRuntimeHelperImmMethodRegLocation(ThreadOffset<pointer_size> helper_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700445 int arg0, RegLocation arg2, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800446 RegStorage r_tgt = CallHelperSetup(helper_offset);
Andreas Gampe4b537a82014-06-30 22:24:53 -0700447 LoadValueDirectFixed(arg2, TargetReg(kArg2, arg2));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700448 LoadCurrMethodDirect(TargetReg(kArg1));
Andreas Gampe4b537a82014-06-30 22:24:53 -0700449 LoadConstant(TargetReg(kArg0, arg0), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000450 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700451 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700452}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700453INSTANTIATE(void Mir2Lir::CallRuntimeHelperImmMethodRegLocation, int arg0, RegLocation arg2,
454 bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700455
Andreas Gampe2f244e92014-05-08 03:35:25 -0700456template <size_t pointer_size>
457void Mir2Lir::CallRuntimeHelperImmMethodImm(ThreadOffset<pointer_size> helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700458 int arg2, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800459 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700460 LoadCurrMethodDirect(TargetReg(kArg1));
461 LoadConstant(TargetReg(kArg2), arg2);
462 LoadConstant(TargetReg(kArg0), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000463 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700464 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700465}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700466INSTANTIATE(void Mir2Lir::CallRuntimeHelperImmMethodImm, int arg0, int arg2, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700467
Andreas Gampe2f244e92014-05-08 03:35:25 -0700468template <size_t pointer_size>
469void Mir2Lir::CallRuntimeHelperImmRegLocationRegLocation(ThreadOffset<pointer_size> helper_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700470 int arg0, RegLocation arg1,
471 RegLocation arg2, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800472 RegStorage r_tgt = CallHelperSetup(helper_offset);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700473 DCHECK_EQ(static_cast<unsigned int>(arg1.wide), 0U); // The static_cast works around an
474 // instantiation bug in GCC.
Andreas Gampe4b537a82014-06-30 22:24:53 -0700475 LoadValueDirectFixed(arg1, TargetReg(kArg1, arg1));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700476 if (arg2.wide == 0) {
Andreas Gampe4b537a82014-06-30 22:24:53 -0700477 LoadValueDirectFixed(arg2, TargetReg(kArg2, arg2));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700478 } else {
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700479 RegStorage r_tmp;
buzbee33ae5582014-06-12 14:56:32 -0700480 if (cu_->target64) {
Andreas Gampe4b537a82014-06-30 22:24:53 -0700481 r_tmp = TargetReg(kArg2, true);
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700482 } else {
483 r_tmp = RegStorage::MakeRegPair(TargetReg(kArg2), TargetReg(kArg3));
484 }
buzbee2700f7e2014-03-07 09:46:20 -0800485 LoadValueDirectWideFixed(arg2, r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700486 }
487 LoadConstant(TargetReg(kArg0), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000488 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700489 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700490}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700491INSTANTIATE(void Mir2Lir::CallRuntimeHelperImmRegLocationRegLocation, int arg0, RegLocation arg1,
492 RegLocation arg2, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700493
Andreas Gampe2f244e92014-05-08 03:35:25 -0700494template <size_t pointer_size>
495void Mir2Lir::CallRuntimeHelperRegLocationRegLocationRegLocation(ThreadOffset<pointer_size> helper_offset,
Ian Rogersa9a82542013-10-04 11:17:26 -0700496 RegLocation arg0, RegLocation arg1,
497 RegLocation arg2,
498 bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800499 RegStorage r_tgt = CallHelperSetup(helper_offset);
Andreas Gampe4b537a82014-06-30 22:24:53 -0700500 LoadValueDirectFixed(arg0, TargetReg(kArg0, arg0));
501 LoadValueDirectFixed(arg1, TargetReg(kArg1, arg1));
502 LoadValueDirectFixed(arg2, TargetReg(kArg2, arg2));
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000503 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700504 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Ian Rogersa9a82542013-10-04 11:17:26 -0700505}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700506INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegLocationRegLocationRegLocation, RegLocation arg0,
507 RegLocation arg1, RegLocation arg2, bool safepoint_pc)
Ian Rogersa9a82542013-10-04 11:17:26 -0700508
Brian Carlstrom7940e442013-07-12 13:46:57 -0700509/*
510 * If there are any ins passed in registers that have not been promoted
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100511 * to a callee-save register, flush them to the frame. Perform initial
Brian Carlstrom7940e442013-07-12 13:46:57 -0700512 * assignment of promoted arguments.
513 *
514 * ArgLocs is an array of location records describing the incoming arguments
515 * with one location record per word of argument.
516 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700517void Mir2Lir::FlushIns(RegLocation* ArgLocs, RegLocation rl_method) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700518 /*
Zheng Xu511c8a62014-06-03 16:22:23 +0800519 * Dummy up a RegLocation for the incoming StackReference<mirror::ArtMethod>
Brian Carlstrom7940e442013-07-12 13:46:57 -0700520 * It will attempt to keep kArg0 live (or copy it to home location
521 * if promoted).
522 */
523 RegLocation rl_src = rl_method;
524 rl_src.location = kLocPhysReg;
Andreas Gampe4b537a82014-06-30 22:24:53 -0700525 rl_src.reg = TargetRefReg(kArg0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700526 rl_src.home = false;
buzbee091cc402014-03-31 10:14:40 -0700527 MarkLive(rl_src);
buzbeef2c3e562014-05-29 12:37:25 -0700528 StoreValue(rl_method, rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700529 // If Method* has been promoted, explicitly flush
530 if (rl_method.location == kLocPhysReg) {
Andreas Gampe4b537a82014-06-30 22:24:53 -0700531 StoreRefDisp(TargetReg(kSp), 0, rl_src.reg, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700532 }
533
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800534 if (cu_->num_ins == 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700535 return;
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800536 }
537
Brian Carlstrom7940e442013-07-12 13:46:57 -0700538 int start_vreg = cu_->num_dalvik_registers - cu_->num_ins;
539 /*
540 * Copy incoming arguments to their proper home locations.
541 * NOTE: an older version of dx had an issue in which
542 * it would reuse static method argument registers.
543 * This could result in the same Dalvik virtual register
544 * being promoted to both core and fp regs. To account for this,
545 * we only copy to the corresponding promoted physical register
546 * if it matches the type of the SSA name for the incoming
547 * argument. It is also possible that long and double arguments
548 * end up half-promoted. In those cases, we must flush the promoted
549 * half to memory as well.
550 */
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100551 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700552 for (int i = 0; i < cu_->num_ins; i++) {
553 PromotionMap* v_map = &promotion_map_[start_vreg + i];
buzbee2700f7e2014-03-07 09:46:20 -0800554 RegStorage reg = GetArgMappingToPhysicalReg(i);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800555
buzbee2700f7e2014-03-07 09:46:20 -0800556 if (reg.Valid()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700557 // If arriving in register
558 bool need_flush = true;
559 RegLocation* t_loc = &ArgLocs[i];
560 if ((v_map->core_location == kLocPhysReg) && !t_loc->fp) {
buzbee2700f7e2014-03-07 09:46:20 -0800561 OpRegCopy(RegStorage::Solo32(v_map->core_reg), reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700562 need_flush = false;
563 } else if ((v_map->fp_location == kLocPhysReg) && t_loc->fp) {
buzbee2700f7e2014-03-07 09:46:20 -0800564 OpRegCopy(RegStorage::Solo32(v_map->FpReg), reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700565 need_flush = false;
566 } else {
567 need_flush = true;
568 }
569
buzbeed0a03b82013-09-14 08:21:05 -0700570 // For wide args, force flush if not fully promoted
Brian Carlstrom7940e442013-07-12 13:46:57 -0700571 if (t_loc->wide) {
572 PromotionMap* p_map = v_map + (t_loc->high_word ? -1 : +1);
buzbeed0a03b82013-09-14 08:21:05 -0700573 // Is only half promoted?
Brian Carlstrom7940e442013-07-12 13:46:57 -0700574 need_flush |= (p_map->core_location != v_map->core_location) ||
575 (p_map->fp_location != v_map->fp_location);
buzbeed0a03b82013-09-14 08:21:05 -0700576 if ((cu_->instruction_set == kThumb2) && t_loc->fp && !need_flush) {
577 /*
578 * In Arm, a double is represented as a pair of consecutive single float
579 * registers starting at an even number. It's possible that both Dalvik vRegs
580 * representing the incoming double were independently promoted as singles - but
581 * not in a form usable as a double. If so, we need to flush - even though the
582 * incoming arg appears fully in register. At this point in the code, both
583 * halves of the double are promoted. Make sure they are in a usable form.
584 */
585 int lowreg_index = start_vreg + i + (t_loc->high_word ? -1 : 0);
586 int low_reg = promotion_map_[lowreg_index].FpReg;
587 int high_reg = promotion_map_[lowreg_index + 1].FpReg;
588 if (((low_reg & 0x1) != 0) || (high_reg != (low_reg + 1))) {
589 need_flush = true;
590 }
591 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700592 }
593 if (need_flush) {
buzbee695d13a2014-04-19 13:32:20 -0700594 Store32Disp(TargetReg(kSp), SRegOffset(start_vreg + i), reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700595 }
596 } else {
597 // If arriving in frame & promoted
598 if (v_map->core_location == kLocPhysReg) {
buzbee695d13a2014-04-19 13:32:20 -0700599 Load32Disp(TargetReg(kSp), SRegOffset(start_vreg + i), RegStorage::Solo32(v_map->core_reg));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700600 }
601 if (v_map->fp_location == kLocPhysReg) {
buzbee695d13a2014-04-19 13:32:20 -0700602 Load32Disp(TargetReg(kSp), SRegOffset(start_vreg + i), RegStorage::Solo32(v_map->FpReg));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700603 }
604 }
605 }
606}
607
608/*
609 * Bit of a hack here - in the absence of a real scheduling pass,
610 * emit the next instruction in static & direct invoke sequences.
611 */
612static int NextSDCallInsn(CompilationUnit* cu, CallInfo* info,
613 int state, const MethodReference& target_method,
614 uint32_t unused,
615 uintptr_t direct_code, uintptr_t direct_method,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700616 InvokeType type) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700617 Mir2Lir* cg = static_cast<Mir2Lir*>(cu->cg.get());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700618 if (direct_code != 0 && direct_method != 0) {
619 switch (state) {
620 case 0: // Get the current Method* [sets kArg0]
Ian Rogersff093b32014-04-30 19:04:27 -0700621 if (direct_code != static_cast<uintptr_t>(-1)) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700622 if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Ian Rogers83883d72013-10-21 21:07:24 -0700623 cg->LoadConstant(cg->TargetReg(kInvokeTgt), direct_code);
624 }
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700625 } else if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Jeff Hao49161ce2014-03-12 11:05:25 -0700626 cg->LoadCodeAddress(target_method, type, kInvokeTgt);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700627 }
Ian Rogersff093b32014-04-30 19:04:27 -0700628 if (direct_method != static_cast<uintptr_t>(-1)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700629 cg->LoadConstant(cg->TargetReg(kArg0), direct_method);
630 } else {
Jeff Hao49161ce2014-03-12 11:05:25 -0700631 cg->LoadMethodAddress(target_method, type, kArg0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700632 }
633 break;
634 default:
635 return -1;
636 }
637 } else {
Andreas Gampe4b537a82014-06-30 22:24:53 -0700638 RegStorage arg0_ref = cg->TargetRefReg(kArg0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700639 switch (state) {
640 case 0: // Get the current Method* [sets kArg0]
641 // TUNING: we can save a reg copy if Method* has been promoted.
Andreas Gampe4b537a82014-06-30 22:24:53 -0700642 cg->LoadCurrMethodDirect(arg0_ref);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700643 break;
644 case 1: // Get method->dex_cache_resolved_methods_
Andreas Gampe4b537a82014-06-30 22:24:53 -0700645 cg->LoadRefDisp(arg0_ref,
buzbee695d13a2014-04-19 13:32:20 -0700646 mirror::ArtMethod::DexCacheResolvedMethodsOffset().Int32Value(),
Andreas Gampe4b537a82014-06-30 22:24:53 -0700647 arg0_ref,
Andreas Gampe3c12c512014-06-24 18:46:29 +0000648 kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700649 // Set up direct code if known.
650 if (direct_code != 0) {
Ian Rogersff093b32014-04-30 19:04:27 -0700651 if (direct_code != static_cast<uintptr_t>(-1)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700652 cg->LoadConstant(cg->TargetReg(kInvokeTgt), direct_code);
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700653 } else if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Ian Rogers83883d72013-10-21 21:07:24 -0700654 CHECK_LT(target_method.dex_method_index, target_method.dex_file->NumMethodIds());
Jeff Hao49161ce2014-03-12 11:05:25 -0700655 cg->LoadCodeAddress(target_method, type, kInvokeTgt);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700656 }
657 }
658 break;
659 case 2: // Grab target method*
660 CHECK_EQ(cu->dex_file, target_method.dex_file);
Andreas Gampe4b537a82014-06-30 22:24:53 -0700661 cg->LoadRefDisp(arg0_ref,
Dmitry Petrochenko37498b62014-05-05 20:33:38 +0700662 ObjArray::OffsetOfElement(target_method.dex_method_index).Int32Value(),
Andreas Gampe4b537a82014-06-30 22:24:53 -0700663 arg0_ref,
Andreas Gampe3c12c512014-06-24 18:46:29 +0000664 kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700665 break;
666 case 3: // Grab the code from the method*
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700667 if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700668 if (direct_code == 0) {
Andreas Gampe4b537a82014-06-30 22:24:53 -0700669 cg->LoadWordDisp(arg0_ref,
Ian Rogersef7d42f2014-01-06 12:55:46 -0800670 mirror::ArtMethod::EntryPointFromQuickCompiledCodeOffset().Int32Value(),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700671 cg->TargetReg(kInvokeTgt));
672 }
673 break;
674 }
675 // Intentional fallthrough for x86
676 default:
677 return -1;
678 }
679 }
680 return state + 1;
681}
682
683/*
684 * Bit of a hack here - in the absence of a real scheduling pass,
685 * emit the next instruction in a virtual invoke sequence.
686 * We can use kLr as a temp prior to target address loading
687 * Note also that we'll load the first argument ("this") into
688 * kArg1 here rather than the standard LoadArgRegs.
689 */
690static int NextVCallInsn(CompilationUnit* cu, CallInfo* info,
691 int state, const MethodReference& target_method,
692 uint32_t method_idx, uintptr_t unused, uintptr_t unused2,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700693 InvokeType unused3) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700694 Mir2Lir* cg = static_cast<Mir2Lir*>(cu->cg.get());
695 /*
696 * This is the fast path in which the target virtual method is
697 * fully resolved at compile time.
698 */
699 switch (state) {
700 case 0: { // Get "this" [set kArg1]
701 RegLocation rl_arg = info->args[0];
Andreas Gampe4b537a82014-06-30 22:24:53 -0700702 cg->LoadValueDirectFixed(rl_arg, cg->TargetRefReg(kArg1));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700703 break;
704 }
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700705 case 1: // Is "this" null? [use kArg1]
Andreas Gampe4b537a82014-06-30 22:24:53 -0700706 cg->GenNullCheck(cg->TargetRefReg(kArg1), info->opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700707 // get this->klass_ [use kArg1, set kInvokeTgt]
Andreas Gampe4b537a82014-06-30 22:24:53 -0700708 cg->LoadRefDisp(cg->TargetRefReg(kArg1), mirror::Object::ClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +0000709 cg->TargetReg(kInvokeTgt),
710 kNotVolatile);
Dave Allisonb373e092014-02-20 16:06:36 -0800711 cg->MarkPossibleNullPointerException(info->opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700712 break;
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700713 case 2: // Get this->klass_->vtable [usr kInvokeTgt, set kInvokeTgt]
buzbee695d13a2014-04-19 13:32:20 -0700714 cg->LoadRefDisp(cg->TargetReg(kInvokeTgt), mirror::Class::VTableOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +0000715 cg->TargetReg(kInvokeTgt),
716 kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700717 break;
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700718 case 3: // Get target method [use kInvokeTgt, set kArg0]
Dmitry Petrochenko37498b62014-05-05 20:33:38 +0700719 cg->LoadRefDisp(cg->TargetReg(kInvokeTgt),
720 ObjArray::OffsetOfElement(method_idx).Int32Value(),
Andreas Gampe4b537a82014-06-30 22:24:53 -0700721 cg->TargetRefReg(kArg0),
Andreas Gampe3c12c512014-06-24 18:46:29 +0000722 kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700723 break;
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700724 case 4: // Get the compiled code address [uses kArg0, sets kInvokeTgt]
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700725 if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Andreas Gampe4b537a82014-06-30 22:24:53 -0700726 cg->LoadWordDisp(cg->TargetRefReg(kArg0),
Ian Rogersef7d42f2014-01-06 12:55:46 -0800727 mirror::ArtMethod::EntryPointFromQuickCompiledCodeOffset().Int32Value(),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700728 cg->TargetReg(kInvokeTgt));
729 break;
730 }
731 // Intentional fallthrough for X86
732 default:
733 return -1;
734 }
735 return state + 1;
736}
737
738/*
Jeff Hao88474b42013-10-23 16:24:40 -0700739 * Emit the next instruction in an invoke interface sequence. This will do a lookup in the
740 * class's IMT, calling either the actual method or art_quick_imt_conflict_trampoline if
741 * more than one interface method map to the same index. Note also that we'll load the first
742 * argument ("this") into kArg1 here rather than the standard LoadArgRegs.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700743 */
744static int NextInterfaceCallInsn(CompilationUnit* cu, CallInfo* info, int state,
745 const MethodReference& target_method,
Jeff Hao88474b42013-10-23 16:24:40 -0700746 uint32_t method_idx, uintptr_t unused,
747 uintptr_t direct_method, InvokeType unused2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700748 Mir2Lir* cg = static_cast<Mir2Lir*>(cu->cg.get());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700749
Jeff Hao88474b42013-10-23 16:24:40 -0700750 switch (state) {
751 case 0: // Set target method index in case of conflict [set kHiddenArg, kHiddenFpArg (x86)]
Jeff Hao88474b42013-10-23 16:24:40 -0700752 CHECK_LT(target_method.dex_method_index, target_method.dex_file->NumMethodIds());
753 cg->LoadConstant(cg->TargetReg(kHiddenArg), target_method.dex_method_index);
Mark Mendelld3703d82014-06-09 15:10:50 -0400754 if (cu->instruction_set == kX86) {
Jeff Hao88474b42013-10-23 16:24:40 -0700755 cg->OpRegCopy(cg->TargetReg(kHiddenFpArg), cg->TargetReg(kHiddenArg));
756 }
757 break;
758 case 1: { // Get "this" [set kArg1]
759 RegLocation rl_arg = info->args[0];
Andreas Gampe4b537a82014-06-30 22:24:53 -0700760 cg->LoadValueDirectFixed(rl_arg, cg->TargetRefReg(kArg1));
Jeff Hao88474b42013-10-23 16:24:40 -0700761 break;
762 }
763 case 2: // Is "this" null? [use kArg1]
Andreas Gampe4b537a82014-06-30 22:24:53 -0700764 cg->GenNullCheck(cg->TargetRefReg(kArg1), info->opt_flags);
Jeff Hao88474b42013-10-23 16:24:40 -0700765 // Get this->klass_ [use kArg1, set kInvokeTgt]
Andreas Gampe4b537a82014-06-30 22:24:53 -0700766 cg->LoadRefDisp(cg->TargetRefReg(kArg1), mirror::Object::ClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +0000767 cg->TargetReg(kInvokeTgt),
768 kNotVolatile);
Dave Allisonb373e092014-02-20 16:06:36 -0800769 cg->MarkPossibleNullPointerException(info->opt_flags);
Jeff Hao88474b42013-10-23 16:24:40 -0700770 break;
771 case 3: // Get this->klass_->imtable [use kInvokeTgt, set kInvokeTgt]
buzbee695d13a2014-04-19 13:32:20 -0700772 // NOTE: native pointer.
773 cg->LoadRefDisp(cg->TargetReg(kInvokeTgt), mirror::Class::ImTableOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +0000774 cg->TargetReg(kInvokeTgt),
775 kNotVolatile);
Jeff Hao88474b42013-10-23 16:24:40 -0700776 break;
777 case 4: // Get target method [use kInvokeTgt, set kArg0]
buzbee695d13a2014-04-19 13:32:20 -0700778 // NOTE: native pointer.
Dmitry Petrochenko37498b62014-05-05 20:33:38 +0700779 cg->LoadRefDisp(cg->TargetReg(kInvokeTgt),
780 ObjArray::OffsetOfElement(method_idx % ClassLinker::kImtSize).Int32Value(),
Andreas Gampe4b537a82014-06-30 22:24:53 -0700781 cg->TargetRefReg(kArg0),
Andreas Gampe3c12c512014-06-24 18:46:29 +0000782 kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700783 break;
Jeff Hao88474b42013-10-23 16:24:40 -0700784 case 5: // Get the compiled code address [use kArg0, set kInvokeTgt]
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700785 if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Andreas Gampe4b537a82014-06-30 22:24:53 -0700786 cg->LoadWordDisp(cg->TargetRefReg(kArg0),
Ian Rogersef7d42f2014-01-06 12:55:46 -0800787 mirror::ArtMethod::EntryPointFromQuickCompiledCodeOffset().Int32Value(),
Jeff Hao88474b42013-10-23 16:24:40 -0700788 cg->TargetReg(kInvokeTgt));
789 break;
790 }
791 // Intentional fallthrough for X86
Brian Carlstrom7940e442013-07-12 13:46:57 -0700792 default:
793 return -1;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700794 }
795 return state + 1;
796}
797
Andreas Gampe2f244e92014-05-08 03:35:25 -0700798template <size_t pointer_size>
799static int NextInvokeInsnSP(CompilationUnit* cu, CallInfo* info, ThreadOffset<pointer_size> trampoline,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700800 int state, const MethodReference& target_method,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700801 uint32_t method_idx) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700802 Mir2Lir* cg = static_cast<Mir2Lir*>(cu->cg.get());
803 /*
804 * This handles the case in which the base method is not fully
805 * resolved at compile time, we bail to a runtime helper.
806 */
807 if (state == 0) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700808 if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700809 // Load trampoline target
Ian Rogers848871b2013-08-05 10:56:33 -0700810 cg->LoadWordDisp(cg->TargetReg(kSelf), trampoline.Int32Value(), cg->TargetReg(kInvokeTgt));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700811 }
812 // Load kArg0 with method index
813 CHECK_EQ(cu->dex_file, target_method.dex_file);
814 cg->LoadConstant(cg->TargetReg(kArg0), target_method.dex_method_index);
815 return 1;
816 }
817 return -1;
818}
819
820static int NextStaticCallInsnSP(CompilationUnit* cu, CallInfo* info,
821 int state,
822 const MethodReference& target_method,
Vladimir Markof096aad2014-01-23 15:51:58 +0000823 uint32_t unused, uintptr_t unused2,
824 uintptr_t unused3, InvokeType unused4) {
buzbee33ae5582014-06-12 14:56:32 -0700825 if (cu->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700826 ThreadOffset<8> trampoline = QUICK_ENTRYPOINT_OFFSET(8, pInvokeStaticTrampolineWithAccessCheck);
827 return NextInvokeInsnSP<8>(cu, info, trampoline, state, target_method, 0);
828 } else {
829 ThreadOffset<4> trampoline = QUICK_ENTRYPOINT_OFFSET(4, pInvokeStaticTrampolineWithAccessCheck);
830 return NextInvokeInsnSP<4>(cu, info, trampoline, state, target_method, 0);
831 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700832}
833
834static int NextDirectCallInsnSP(CompilationUnit* cu, CallInfo* info, int state,
835 const MethodReference& target_method,
Vladimir Markof096aad2014-01-23 15:51:58 +0000836 uint32_t unused, uintptr_t unused2,
837 uintptr_t unused3, InvokeType unused4) {
buzbee33ae5582014-06-12 14:56:32 -0700838 if (cu->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700839 ThreadOffset<8> trampoline = QUICK_ENTRYPOINT_OFFSET(8, pInvokeDirectTrampolineWithAccessCheck);
840 return NextInvokeInsnSP<8>(cu, info, trampoline, state, target_method, 0);
841 } else {
842 ThreadOffset<4> trampoline = QUICK_ENTRYPOINT_OFFSET(4, pInvokeDirectTrampolineWithAccessCheck);
843 return NextInvokeInsnSP<4>(cu, info, trampoline, state, target_method, 0);
844 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700845}
846
847static int NextSuperCallInsnSP(CompilationUnit* cu, CallInfo* info, int state,
848 const MethodReference& target_method,
Vladimir Markof096aad2014-01-23 15:51:58 +0000849 uint32_t unused, uintptr_t unused2,
850 uintptr_t unused3, InvokeType unused4) {
buzbee33ae5582014-06-12 14:56:32 -0700851 if (cu->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700852 ThreadOffset<8> trampoline = QUICK_ENTRYPOINT_OFFSET(8, pInvokeSuperTrampolineWithAccessCheck);
853 return NextInvokeInsnSP<8>(cu, info, trampoline, state, target_method, 0);
854 } else {
855 ThreadOffset<4> trampoline = QUICK_ENTRYPOINT_OFFSET(4, pInvokeSuperTrampolineWithAccessCheck);
856 return NextInvokeInsnSP<4>(cu, info, trampoline, state, target_method, 0);
857 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700858}
859
860static int NextVCallInsnSP(CompilationUnit* cu, CallInfo* info, int state,
861 const MethodReference& target_method,
Vladimir Markof096aad2014-01-23 15:51:58 +0000862 uint32_t unused, uintptr_t unused2,
863 uintptr_t unused3, InvokeType unused4) {
buzbee33ae5582014-06-12 14:56:32 -0700864 if (cu->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700865 ThreadOffset<8> trampoline = QUICK_ENTRYPOINT_OFFSET(8, pInvokeVirtualTrampolineWithAccessCheck);
866 return NextInvokeInsnSP<8>(cu, info, trampoline, state, target_method, 0);
867 } else {
868 ThreadOffset<4> trampoline = QUICK_ENTRYPOINT_OFFSET(4, pInvokeVirtualTrampolineWithAccessCheck);
869 return NextInvokeInsnSP<4>(cu, info, trampoline, state, target_method, 0);
870 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700871}
872
873static int NextInterfaceCallInsnWithAccessCheck(CompilationUnit* cu,
874 CallInfo* info, int state,
875 const MethodReference& target_method,
Vladimir Markof096aad2014-01-23 15:51:58 +0000876 uint32_t unused, uintptr_t unused2,
877 uintptr_t unused3, InvokeType unused4) {
buzbee33ae5582014-06-12 14:56:32 -0700878 if (cu->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700879 ThreadOffset<8> trampoline = QUICK_ENTRYPOINT_OFFSET(8, pInvokeInterfaceTrampolineWithAccessCheck);
880 return NextInvokeInsnSP<8>(cu, info, trampoline, state, target_method, 0);
881 } else {
882 ThreadOffset<4> trampoline = QUICK_ENTRYPOINT_OFFSET(4, pInvokeInterfaceTrampolineWithAccessCheck);
883 return NextInvokeInsnSP<4>(cu, info, trampoline, state, target_method, 0);
884 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700885}
886
887int Mir2Lir::LoadArgRegs(CallInfo* info, int call_state,
888 NextCallInsn next_call_insn,
889 const MethodReference& target_method,
890 uint32_t vtable_idx, uintptr_t direct_code,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700891 uintptr_t direct_method, InvokeType type, bool skip_this) {
Dmitry Petrochenko26ee07a2014-05-13 12:58:19 +0700892 int last_arg_reg = 3 - 1;
893 int arg_regs[3] = {TargetReg(kArg1).GetReg(), TargetReg(kArg2).GetReg(), TargetReg(kArg3).GetReg()};
894
895 int next_reg = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700896 int next_arg = 0;
897 if (skip_this) {
898 next_reg++;
899 next_arg++;
900 }
901 for (; (next_reg <= last_arg_reg) && (next_arg < info->num_arg_words); next_reg++) {
902 RegLocation rl_arg = info->args[next_arg++];
903 rl_arg = UpdateRawLoc(rl_arg);
Dmitry Petrochenko26ee07a2014-05-13 12:58:19 +0700904 if (rl_arg.wide && (next_reg <= last_arg_reg - 1)) {
905 RegStorage r_tmp(RegStorage::k64BitPair, arg_regs[next_reg], arg_regs[next_reg + 1]);
buzbee2700f7e2014-03-07 09:46:20 -0800906 LoadValueDirectWideFixed(rl_arg, r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700907 next_reg++;
908 next_arg++;
909 } else {
910 if (rl_arg.wide) {
buzbee2700f7e2014-03-07 09:46:20 -0800911 rl_arg = NarrowRegLoc(rl_arg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700912 rl_arg.is_const = false;
913 }
Dmitry Petrochenko26ee07a2014-05-13 12:58:19 +0700914 LoadValueDirectFixed(rl_arg, RegStorage::Solo32(arg_regs[next_reg]));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700915 }
916 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
917 direct_code, direct_method, type);
918 }
919 return call_state;
920}
921
922/*
923 * Load up to 5 arguments, the first three of which will be in
924 * kArg1 .. kArg3. On entry kArg0 contains the current method pointer,
925 * and as part of the load sequence, it must be replaced with
926 * the target method pointer. Note, this may also be called
927 * for "range" variants if the number of arguments is 5 or fewer.
928 */
929int Mir2Lir::GenDalvikArgsNoRange(CallInfo* info,
930 int call_state, LIR** pcrLabel, NextCallInsn next_call_insn,
931 const MethodReference& target_method,
932 uint32_t vtable_idx, uintptr_t direct_code,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700933 uintptr_t direct_method, InvokeType type, bool skip_this) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700934 RegLocation rl_arg;
935
936 /* If no arguments, just return */
937 if (info->num_arg_words == 0)
938 return call_state;
939
940 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
941 direct_code, direct_method, type);
942
943 DCHECK_LE(info->num_arg_words, 5);
944 if (info->num_arg_words > 3) {
945 int32_t next_use = 3;
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700946 // Detect special case of wide arg spanning arg3/arg4
Brian Carlstrom7940e442013-07-12 13:46:57 -0700947 RegLocation rl_use0 = info->args[0];
948 RegLocation rl_use1 = info->args[1];
949 RegLocation rl_use2 = info->args[2];
buzbee2700f7e2014-03-07 09:46:20 -0800950 if (((!rl_use0.wide && !rl_use1.wide) || rl_use0.wide) && rl_use2.wide) {
951 RegStorage reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700952 // Wide spans, we need the 2nd half of uses[2].
953 rl_arg = UpdateLocWide(rl_use2);
954 if (rl_arg.location == kLocPhysReg) {
buzbee85089dd2014-05-25 15:10:52 -0700955 if (rl_arg.reg.IsPair()) {
956 reg = rl_arg.reg.GetHigh();
957 } else {
958 RegisterInfo* info = GetRegInfo(rl_arg.reg);
959 info = info->FindMatchingView(RegisterInfo::kHighSingleStorageMask);
960 if (info == nullptr) {
961 // NOTE: For hard float convention we won't split arguments across reg/mem.
962 UNIMPLEMENTED(FATAL) << "Needs hard float api.";
963 }
964 reg = info->GetReg();
965 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700966 } else {
967 // kArg2 & rArg3 can safely be used here
968 reg = TargetReg(kArg3);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100969 {
970 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
971 Load32Disp(TargetReg(kSp), SRegOffset(rl_arg.s_reg_low) + 4, reg);
972 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700973 call_state = next_call_insn(cu_, info, call_state, target_method,
974 vtable_idx, direct_code, direct_method, type);
975 }
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100976 {
977 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
978 Store32Disp(TargetReg(kSp), (next_use + 1) * 4, reg);
979 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700980 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
981 direct_code, direct_method, type);
982 next_use++;
983 }
984 // Loop through the rest
985 while (next_use < info->num_arg_words) {
buzbee091cc402014-03-31 10:14:40 -0700986 RegStorage arg_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700987 rl_arg = info->args[next_use];
988 rl_arg = UpdateRawLoc(rl_arg);
989 if (rl_arg.location == kLocPhysReg) {
buzbee091cc402014-03-31 10:14:40 -0700990 arg_reg = rl_arg.reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700991 } else {
buzbee091cc402014-03-31 10:14:40 -0700992 arg_reg = rl_arg.wide ? RegStorage::MakeRegPair(TargetReg(kArg2), TargetReg(kArg3)) :
993 TargetReg(kArg2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700994 if (rl_arg.wide) {
buzbee091cc402014-03-31 10:14:40 -0700995 LoadValueDirectWideFixed(rl_arg, arg_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700996 } else {
buzbee091cc402014-03-31 10:14:40 -0700997 LoadValueDirectFixed(rl_arg, arg_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700998 }
999 call_state = next_call_insn(cu_, info, call_state, target_method,
1000 vtable_idx, direct_code, direct_method, type);
1001 }
1002 int outs_offset = (next_use + 1) * 4;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001003 {
1004 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1005 if (rl_arg.wide) {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001006 StoreBaseDisp(TargetReg(kSp), outs_offset, arg_reg, k64, kNotVolatile);
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001007 next_use += 2;
1008 } else {
1009 Store32Disp(TargetReg(kSp), outs_offset, arg_reg);
1010 next_use++;
1011 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001012 }
1013 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
1014 direct_code, direct_method, type);
1015 }
1016 }
1017
1018 call_state = LoadArgRegs(info, call_state, next_call_insn,
1019 target_method, vtable_idx, direct_code, direct_method,
1020 type, skip_this);
1021
1022 if (pcrLabel) {
Andreas Gampe5655e842014-06-17 16:36:07 -07001023 if (cu_->compiler_driver->GetCompilerOptions().GetExplicitNullChecks()) {
Dave Allisonf9439142014-03-27 15:10:22 -07001024 *pcrLabel = GenExplicitNullCheck(TargetReg(kArg1), info->opt_flags);
1025 } else {
1026 *pcrLabel = nullptr;
1027 // In lieu of generating a check for kArg1 being null, we need to
1028 // perform a load when doing implicit checks.
1029 RegStorage tmp = AllocTemp();
buzbee695d13a2014-04-19 13:32:20 -07001030 Load32Disp(TargetReg(kArg1), 0, tmp);
Dave Allisonf9439142014-03-27 15:10:22 -07001031 MarkPossibleNullPointerException(info->opt_flags);
1032 FreeTemp(tmp);
1033 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001034 }
1035 return call_state;
1036}
1037
1038/*
1039 * May have 0+ arguments (also used for jumbo). Note that
1040 * source virtual registers may be in physical registers, so may
1041 * need to be flushed to home location before copying. This
1042 * applies to arg3 and above (see below).
1043 *
1044 * Two general strategies:
1045 * If < 20 arguments
1046 * Pass args 3-18 using vldm/vstm block copy
1047 * Pass arg0, arg1 & arg2 in kArg1-kArg3
1048 * If 20+ arguments
1049 * Pass args arg19+ using memcpy block copy
1050 * Pass arg0, arg1 & arg2 in kArg1-kArg3
1051 *
1052 */
1053int Mir2Lir::GenDalvikArgsRange(CallInfo* info, int call_state,
1054 LIR** pcrLabel, NextCallInsn next_call_insn,
1055 const MethodReference& target_method,
1056 uint32_t vtable_idx, uintptr_t direct_code, uintptr_t direct_method,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001057 InvokeType type, bool skip_this) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001058 // If we can treat it as non-range (Jumbo ops will use range form)
1059 if (info->num_arg_words <= 5)
1060 return GenDalvikArgsNoRange(info, call_state, pcrLabel,
1061 next_call_insn, target_method, vtable_idx,
1062 direct_code, direct_method, type, skip_this);
1063 /*
1064 * First load the non-register arguments. Both forms expect all
1065 * of the source arguments to be in their home frame location, so
1066 * scan the s_reg names and flush any that have been promoted to
1067 * frame backing storage.
1068 */
1069 // Scan the rest of the args - if in phys_reg flush to memory
1070 for (int next_arg = 0; next_arg < info->num_arg_words;) {
1071 RegLocation loc = info->args[next_arg];
1072 if (loc.wide) {
1073 loc = UpdateLocWide(loc);
1074 if ((next_arg >= 2) && (loc.location == kLocPhysReg)) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001075 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Andreas Gampe3c12c512014-06-24 18:46:29 +00001076 StoreBaseDisp(TargetReg(kSp), SRegOffset(loc.s_reg_low), loc.reg, k64, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001077 }
1078 next_arg += 2;
1079 } else {
1080 loc = UpdateLoc(loc);
1081 if ((next_arg >= 3) && (loc.location == kLocPhysReg)) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001082 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
buzbee695d13a2014-04-19 13:32:20 -07001083 Store32Disp(TargetReg(kSp), SRegOffset(loc.s_reg_low), loc.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001084 }
1085 next_arg++;
1086 }
1087 }
1088
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001089 // Logic below assumes that Method pointer is at offset zero from SP.
1090 DCHECK_EQ(VRegOffset(static_cast<int>(kVRegMethodPtrBaseReg)), 0);
1091
1092 // The first 3 arguments are passed via registers.
1093 // TODO: For 64-bit, instead of hardcoding 4 for Method* size, we should either
1094 // get size of uintptr_t or size of object reference according to model being used.
1095 int outs_offset = 4 /* Method* */ + (3 * sizeof(uint32_t));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001096 int start_offset = SRegOffset(info->args[3].s_reg_low);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001097 int regs_left_to_pass_via_stack = info->num_arg_words - 3;
1098 DCHECK_GT(regs_left_to_pass_via_stack, 0);
1099
1100 if (cu_->instruction_set == kThumb2 && regs_left_to_pass_via_stack <= 16) {
1101 // Use vldm/vstm pair using kArg3 as a temp
1102 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
1103 direct_code, direct_method, type);
1104 OpRegRegImm(kOpAdd, TargetReg(kArg3), TargetReg(kSp), start_offset);
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001105 LIR* ld = nullptr;
1106 {
1107 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1108 ld = OpVldm(TargetReg(kArg3), regs_left_to_pass_via_stack);
1109 }
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001110 // TUNING: loosen barrier
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001111 ld->u.m.def_mask = &kEncodeAll;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001112 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
1113 direct_code, direct_method, type);
1114 OpRegRegImm(kOpAdd, TargetReg(kArg3), TargetReg(kSp), 4 /* Method* */ + (3 * 4));
1115 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
1116 direct_code, direct_method, type);
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001117 LIR* st = nullptr;
1118 {
1119 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1120 st = OpVstm(TargetReg(kArg3), regs_left_to_pass_via_stack);
1121 }
1122 st->u.m.def_mask = &kEncodeAll;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001123 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
1124 direct_code, direct_method, type);
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001125 } else if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001126 int current_src_offset = start_offset;
1127 int current_dest_offset = outs_offset;
1128
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001129 // Only davik regs are accessed in this loop; no next_call_insn() calls.
1130 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001131 while (regs_left_to_pass_via_stack > 0) {
1132 // This is based on the knowledge that the stack itself is 16-byte aligned.
1133 bool src_is_16b_aligned = (current_src_offset & 0xF) == 0;
1134 bool dest_is_16b_aligned = (current_dest_offset & 0xF) == 0;
1135 size_t bytes_to_move;
1136
1137 /*
1138 * The amount to move defaults to 32-bit. If there are 4 registers left to move, then do a
1139 * a 128-bit move because we won't get the chance to try to aligned. If there are more than
1140 * 4 registers left to move, consider doing a 128-bit only if either src or dest are aligned.
1141 * We do this because we could potentially do a smaller move to align.
1142 */
1143 if (regs_left_to_pass_via_stack == 4 ||
1144 (regs_left_to_pass_via_stack > 4 && (src_is_16b_aligned || dest_is_16b_aligned))) {
1145 // Moving 128-bits via xmm register.
1146 bytes_to_move = sizeof(uint32_t) * 4;
1147
1148 // Allocate a free xmm temp. Since we are working through the calling sequence,
Mark Mendelle87f9b52014-04-30 14:13:18 -04001149 // we expect to have an xmm temporary available. AllocTempDouble will abort if
1150 // there are no free registers.
buzbee2700f7e2014-03-07 09:46:20 -08001151 RegStorage temp = AllocTempDouble();
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001152
1153 LIR* ld1 = nullptr;
1154 LIR* ld2 = nullptr;
1155 LIR* st1 = nullptr;
1156 LIR* st2 = nullptr;
1157
1158 /*
1159 * The logic is similar for both loads and stores. If we have 16-byte alignment,
1160 * do an aligned move. If we have 8-byte alignment, then do the move in two
1161 * parts. This approach prevents possible cache line splits. Finally, fall back
1162 * to doing an unaligned move. In most cases we likely won't split the cache
1163 * line but we cannot prove it and thus take a conservative approach.
1164 */
1165 bool src_is_8b_aligned = (current_src_offset & 0x7) == 0;
1166 bool dest_is_8b_aligned = (current_dest_offset & 0x7) == 0;
1167
1168 if (src_is_16b_aligned) {
1169 ld1 = OpMovRegMem(temp, TargetReg(kSp), current_src_offset, kMovA128FP);
1170 } else if (src_is_8b_aligned) {
1171 ld1 = OpMovRegMem(temp, TargetReg(kSp), current_src_offset, kMovLo128FP);
buzbee2700f7e2014-03-07 09:46:20 -08001172 ld2 = OpMovRegMem(temp, TargetReg(kSp), current_src_offset + (bytes_to_move >> 1),
1173 kMovHi128FP);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001174 } else {
1175 ld1 = OpMovRegMem(temp, TargetReg(kSp), current_src_offset, kMovU128FP);
1176 }
1177
1178 if (dest_is_16b_aligned) {
1179 st1 = OpMovMemReg(TargetReg(kSp), current_dest_offset, temp, kMovA128FP);
1180 } else if (dest_is_8b_aligned) {
1181 st1 = OpMovMemReg(TargetReg(kSp), current_dest_offset, temp, kMovLo128FP);
buzbee2700f7e2014-03-07 09:46:20 -08001182 st2 = OpMovMemReg(TargetReg(kSp), current_dest_offset + (bytes_to_move >> 1),
1183 temp, kMovHi128FP);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001184 } else {
1185 st1 = OpMovMemReg(TargetReg(kSp), current_dest_offset, temp, kMovU128FP);
1186 }
1187
1188 // TODO If we could keep track of aliasing information for memory accesses that are wider
1189 // than 64-bit, we wouldn't need to set up a barrier.
1190 if (ld1 != nullptr) {
1191 if (ld2 != nullptr) {
1192 // For 64-bit load we can actually set up the aliasing information.
1193 AnnotateDalvikRegAccess(ld1, current_src_offset >> 2, true, true);
1194 AnnotateDalvikRegAccess(ld2, (current_src_offset + (bytes_to_move >> 1)) >> 2, true, true);
1195 } else {
1196 // Set barrier for 128-bit load.
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001197 ld1->u.m.def_mask = &kEncodeAll;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001198 }
1199 }
1200 if (st1 != nullptr) {
1201 if (st2 != nullptr) {
1202 // For 64-bit store we can actually set up the aliasing information.
1203 AnnotateDalvikRegAccess(st1, current_dest_offset >> 2, false, true);
1204 AnnotateDalvikRegAccess(st2, (current_dest_offset + (bytes_to_move >> 1)) >> 2, false, true);
1205 } else {
1206 // Set barrier for 128-bit store.
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001207 st1->u.m.def_mask = &kEncodeAll;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001208 }
1209 }
1210
1211 // Free the temporary used for the data movement.
buzbee091cc402014-03-31 10:14:40 -07001212 FreeTemp(temp);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001213 } else {
1214 // Moving 32-bits via general purpose register.
1215 bytes_to_move = sizeof(uint32_t);
1216
1217 // Instead of allocating a new temp, simply reuse one of the registers being used
1218 // for argument passing.
buzbee2700f7e2014-03-07 09:46:20 -08001219 RegStorage temp = TargetReg(kArg3);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001220
1221 // Now load the argument VR and store to the outs.
buzbee695d13a2014-04-19 13:32:20 -07001222 Load32Disp(TargetReg(kSp), current_src_offset, temp);
1223 Store32Disp(TargetReg(kSp), current_dest_offset, temp);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001224 }
1225
1226 current_src_offset += bytes_to_move;
1227 current_dest_offset += bytes_to_move;
1228 regs_left_to_pass_via_stack -= (bytes_to_move >> 2);
1229 }
1230 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001231 // Generate memcpy
1232 OpRegRegImm(kOpAdd, TargetReg(kArg0), TargetReg(kSp), outs_offset);
1233 OpRegRegImm(kOpAdd, TargetReg(kArg1), TargetReg(kSp), start_offset);
buzbee33ae5582014-06-12 14:56:32 -07001234 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001235 CallRuntimeHelperRegRegImm(QUICK_ENTRYPOINT_OFFSET(8, pMemcpy), TargetReg(kArg0),
1236 TargetReg(kArg1), (info->num_arg_words - 3) * 4, false);
1237 } else {
1238 CallRuntimeHelperRegRegImm(QUICK_ENTRYPOINT_OFFSET(4, pMemcpy), TargetReg(kArg0),
1239 TargetReg(kArg1), (info->num_arg_words - 3) * 4, false);
1240 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001241 }
1242
1243 call_state = LoadArgRegs(info, call_state, next_call_insn,
1244 target_method, vtable_idx, direct_code, direct_method,
1245 type, skip_this);
1246
1247 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
1248 direct_code, direct_method, type);
1249 if (pcrLabel) {
Andreas Gampe5655e842014-06-17 16:36:07 -07001250 if (cu_->compiler_driver->GetCompilerOptions().GetExplicitNullChecks()) {
Dave Allisonf9439142014-03-27 15:10:22 -07001251 *pcrLabel = GenExplicitNullCheck(TargetReg(kArg1), info->opt_flags);
1252 } else {
1253 *pcrLabel = nullptr;
1254 // In lieu of generating a check for kArg1 being null, we need to
1255 // perform a load when doing implicit checks.
1256 RegStorage tmp = AllocTemp();
buzbee695d13a2014-04-19 13:32:20 -07001257 Load32Disp(TargetReg(kArg1), 0, tmp);
Dave Allisonf9439142014-03-27 15:10:22 -07001258 MarkPossibleNullPointerException(info->opt_flags);
1259 FreeTemp(tmp);
1260 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001261 }
1262 return call_state;
1263}
1264
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001265RegLocation Mir2Lir::InlineTarget(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001266 RegLocation res;
1267 if (info->result.location == kLocInvalid) {
buzbeea0cd2d72014-06-01 09:33:49 -07001268 res = GetReturn(LocToRegClass(info->result));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001269 } else {
1270 res = info->result;
1271 }
1272 return res;
1273}
1274
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001275RegLocation Mir2Lir::InlineTargetWide(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001276 RegLocation res;
1277 if (info->result.location == kLocInvalid) {
buzbeea0cd2d72014-06-01 09:33:49 -07001278 res = GetReturnWide(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001279 } else {
1280 res = info->result;
1281 }
1282 return res;
1283}
1284
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001285bool Mir2Lir::GenInlinedCharAt(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001286 if (cu_->instruction_set == kMips) {
1287 // TODO - add Mips implementation
1288 return false;
1289 }
1290 // Location of reference to data array
1291 int value_offset = mirror::String::ValueOffset().Int32Value();
1292 // Location of count
1293 int count_offset = mirror::String::CountOffset().Int32Value();
1294 // Starting offset within data array
1295 int offset_offset = mirror::String::OffsetOffset().Int32Value();
1296 // Start of char data with array_
1297 int data_offset = mirror::Array::DataOffset(sizeof(uint16_t)).Int32Value();
1298
1299 RegLocation rl_obj = info->args[0];
1300 RegLocation rl_idx = info->args[1];
buzbeea0cd2d72014-06-01 09:33:49 -07001301 rl_obj = LoadValue(rl_obj, kRefReg);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001302 // X86 wants to avoid putting a constant index into a register.
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001303 if (!((cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64)&& rl_idx.is_const)) {
Mark Mendell2b724cb2014-02-06 05:24:20 -08001304 rl_idx = LoadValue(rl_idx, kCoreReg);
1305 }
buzbee2700f7e2014-03-07 09:46:20 -08001306 RegStorage reg_max;
1307 GenNullCheck(rl_obj.reg, info->opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001308 bool range_check = (!(info->opt_flags & MIR_IGNORE_RANGE_CHECK));
Vladimir Marko3bc86152014-03-13 14:11:28 +00001309 LIR* range_check_branch = nullptr;
buzbee2700f7e2014-03-07 09:46:20 -08001310 RegStorage reg_off;
1311 RegStorage reg_ptr;
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001312 if (cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001313 reg_off = AllocTemp();
buzbeea0cd2d72014-06-01 09:33:49 -07001314 reg_ptr = AllocTempRef();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001315 if (range_check) {
1316 reg_max = AllocTemp();
buzbee695d13a2014-04-19 13:32:20 -07001317 Load32Disp(rl_obj.reg, count_offset, reg_max);
Dave Allisonb373e092014-02-20 16:06:36 -08001318 MarkPossibleNullPointerException(info->opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001319 }
buzbee695d13a2014-04-19 13:32:20 -07001320 Load32Disp(rl_obj.reg, offset_offset, reg_off);
Dave Allisonb373e092014-02-20 16:06:36 -08001321 MarkPossibleNullPointerException(info->opt_flags);
buzbee695d13a2014-04-19 13:32:20 -07001322 Load32Disp(rl_obj.reg, value_offset, reg_ptr);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001323 if (range_check) {
Mingyao Yang3a74d152014-04-21 15:39:44 -07001324 // Set up a slow path to allow retry in case of bounds violation */
buzbee2700f7e2014-03-07 09:46:20 -08001325 OpRegReg(kOpCmp, rl_idx.reg, reg_max);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001326 FreeTemp(reg_max);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001327 range_check_branch = OpCondBranch(kCondUge, nullptr);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001328 }
Mark Mendell2b724cb2014-02-06 05:24:20 -08001329 OpRegImm(kOpAdd, reg_ptr, data_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001330 } else {
1331 if (range_check) {
Mark Mendell2b724cb2014-02-06 05:24:20 -08001332 // On x86, we can compare to memory directly
Brian Carlstrom7940e442013-07-12 13:46:57 -07001333 // Set up a launch pad to allow retry in case of bounds violation */
Mark Mendell2b724cb2014-02-06 05:24:20 -08001334 if (rl_idx.is_const) {
Vladimir Marko3bc86152014-03-13 14:11:28 +00001335 range_check_branch = OpCmpMemImmBranch(
buzbee2700f7e2014-03-07 09:46:20 -08001336 kCondUlt, RegStorage::InvalidReg(), rl_obj.reg, count_offset,
Vladimir Marko3bc86152014-03-13 14:11:28 +00001337 mir_graph_->ConstantValue(rl_idx.orig_sreg), nullptr);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001338 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001339 OpRegMem(kOpCmp, rl_idx.reg, rl_obj.reg, count_offset);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001340 range_check_branch = OpCondBranch(kCondUge, nullptr);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001341 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001342 }
1343 reg_off = AllocTemp();
buzbeea0cd2d72014-06-01 09:33:49 -07001344 reg_ptr = AllocTempRef();
buzbee695d13a2014-04-19 13:32:20 -07001345 Load32Disp(rl_obj.reg, offset_offset, reg_off);
Andreas Gampe3c12c512014-06-24 18:46:29 +00001346 LoadRefDisp(rl_obj.reg, value_offset, reg_ptr, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001347 }
Mark Mendell2b724cb2014-02-06 05:24:20 -08001348 if (rl_idx.is_const) {
1349 OpRegImm(kOpAdd, reg_off, mir_graph_->ConstantValue(rl_idx.orig_sreg));
1350 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001351 OpRegReg(kOpAdd, reg_off, rl_idx.reg);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001352 }
buzbee2700f7e2014-03-07 09:46:20 -08001353 FreeTemp(rl_obj.reg);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001354 if (rl_idx.location == kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -08001355 FreeTemp(rl_idx.reg);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001356 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001357 RegLocation rl_dest = InlineTarget(info);
1358 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001359 if (cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64) {
buzbee2700f7e2014-03-07 09:46:20 -08001360 LoadBaseIndexed(reg_ptr, reg_off, rl_result.reg, 1, kUnsignedHalf);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001361 } else {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001362 LoadBaseIndexedDisp(reg_ptr, reg_off, 1, data_offset, rl_result.reg, kUnsignedHalf);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001363 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001364 FreeTemp(reg_off);
1365 FreeTemp(reg_ptr);
1366 StoreValue(rl_dest, rl_result);
1367 if (range_check) {
Vladimir Marko3bc86152014-03-13 14:11:28 +00001368 DCHECK(range_check_branch != nullptr);
1369 info->opt_flags |= MIR_IGNORE_NULL_CHECK; // Record that we've already null checked.
Mingyao Yang3a74d152014-04-21 15:39:44 -07001370 AddIntrinsicSlowPath(info, range_check_branch);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001371 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001372 return true;
1373}
1374
1375// Generates an inlined String.is_empty or String.length.
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001376bool Mir2Lir::GenInlinedStringIsEmptyOrLength(CallInfo* info, bool is_empty) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001377 if (cu_->instruction_set == kMips) {
1378 // TODO - add Mips implementation
1379 return false;
1380 }
1381 // dst = src.length();
1382 RegLocation rl_obj = info->args[0];
buzbeea0cd2d72014-06-01 09:33:49 -07001383 rl_obj = LoadValue(rl_obj, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001384 RegLocation rl_dest = InlineTarget(info);
1385 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001386 GenNullCheck(rl_obj.reg, info->opt_flags);
buzbee695d13a2014-04-19 13:32:20 -07001387 Load32Disp(rl_obj.reg, mirror::String::CountOffset().Int32Value(), rl_result.reg);
Dave Allisonb373e092014-02-20 16:06:36 -08001388 MarkPossibleNullPointerException(info->opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001389 if (is_empty) {
1390 // dst = (dst == 0);
1391 if (cu_->instruction_set == kThumb2) {
buzbee2700f7e2014-03-07 09:46:20 -08001392 RegStorage t_reg = AllocTemp();
1393 OpRegReg(kOpNeg, t_reg, rl_result.reg);
1394 OpRegRegReg(kOpAdc, rl_result.reg, rl_result.reg, t_reg);
Serban Constantinescu169489b2014-06-11 16:43:35 +01001395 } else if (cu_->instruction_set == kArm64) {
1396 OpRegImm(kOpSub, rl_result.reg, 1);
1397 OpRegRegImm(kOpLsr, rl_result.reg, rl_result.reg, 31);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001398 } else {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001399 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
buzbee2700f7e2014-03-07 09:46:20 -08001400 OpRegImm(kOpSub, rl_result.reg, 1);
1401 OpRegImm(kOpLsr, rl_result.reg, 31);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001402 }
1403 }
1404 StoreValue(rl_dest, rl_result);
1405 return true;
1406}
1407
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +00001408bool Mir2Lir::GenInlinedReverseBytes(CallInfo* info, OpSize size) {
1409 if (cu_->instruction_set == kMips) {
1410 // TODO - add Mips implementation
1411 return false;
1412 }
1413 RegLocation rl_src_i = info->args[0];
buzbee695d13a2014-04-19 13:32:20 -07001414 RegLocation rl_dest = (size == k64) ? InlineTargetWide(info) : InlineTarget(info); // result reg
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +00001415 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee695d13a2014-04-19 13:32:20 -07001416 if (size == k64) {
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +00001417 RegLocation rl_i = LoadValueWide(rl_src_i, kCoreReg);
Serban Constantinescu169489b2014-06-11 16:43:35 +01001418 if (cu_->instruction_set == kArm64) {
1419 OpRegReg(kOpRev, rl_result.reg, rl_i.reg);
1420 StoreValueWide(rl_dest, rl_result);
1421 return true;
1422 }
buzbee2700f7e2014-03-07 09:46:20 -08001423 RegStorage r_i_low = rl_i.reg.GetLow();
1424 if (rl_i.reg.GetLowReg() == rl_result.reg.GetLowReg()) {
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001425 // First REV shall clobber rl_result.reg.GetReg(), save the value in a temp for the second REV.
Vladimir Markof246af22013-11-27 12:30:15 +00001426 r_i_low = AllocTemp();
buzbee2700f7e2014-03-07 09:46:20 -08001427 OpRegCopy(r_i_low, rl_i.reg);
Vladimir Markof246af22013-11-27 12:30:15 +00001428 }
buzbee2700f7e2014-03-07 09:46:20 -08001429 OpRegReg(kOpRev, rl_result.reg.GetLow(), rl_i.reg.GetHigh());
1430 OpRegReg(kOpRev, rl_result.reg.GetHigh(), r_i_low);
1431 if (rl_i.reg.GetLowReg() == rl_result.reg.GetLowReg()) {
Vladimir Markof246af22013-11-27 12:30:15 +00001432 FreeTemp(r_i_low);
1433 }
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +00001434 StoreValueWide(rl_dest, rl_result);
1435 } else {
buzbee695d13a2014-04-19 13:32:20 -07001436 DCHECK(size == k32 || size == kSignedHalf);
1437 OpKind op = (size == k32) ? kOpRev : kOpRevsh;
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +00001438 RegLocation rl_i = LoadValue(rl_src_i, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -08001439 OpRegReg(op, rl_result.reg, rl_i.reg);
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +00001440 StoreValue(rl_dest, rl_result);
1441 }
1442 return true;
1443}
1444
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001445bool Mir2Lir::GenInlinedAbsInt(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001446 if (cu_->instruction_set == kMips) {
1447 // TODO - add Mips implementation
1448 return false;
1449 }
1450 RegLocation rl_src = info->args[0];
1451 rl_src = LoadValue(rl_src, kCoreReg);
1452 RegLocation rl_dest = InlineTarget(info);
1453 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001454 RegStorage sign_reg = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001455 // abs(x) = y<=x>>31, (x+y)^y.
buzbee2700f7e2014-03-07 09:46:20 -08001456 OpRegRegImm(kOpAsr, sign_reg, rl_src.reg, 31);
1457 OpRegRegReg(kOpAdd, rl_result.reg, rl_src.reg, sign_reg);
1458 OpRegReg(kOpXor, rl_result.reg, sign_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001459 StoreValue(rl_dest, rl_result);
1460 return true;
1461}
1462
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001463bool Mir2Lir::GenInlinedAbsLong(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001464 if (cu_->instruction_set == kMips) {
1465 // TODO - add Mips implementation
1466 return false;
1467 }
Vladimir Markob9823312014-03-20 17:38:43 +00001468 RegLocation rl_src = info->args[0];
1469 rl_src = LoadValueWide(rl_src, kCoreReg);
1470 RegLocation rl_dest = InlineTargetWide(info);
1471 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
1472
1473 // If on x86 or if we would clobber a register needed later, just copy the source first.
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001474 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64 || rl_result.reg.GetLowReg() == rl_src.reg.GetHighReg()) {
buzbee2700f7e2014-03-07 09:46:20 -08001475 OpRegCopyWide(rl_result.reg, rl_src.reg);
1476 if (rl_result.reg.GetLowReg() != rl_src.reg.GetLowReg() &&
1477 rl_result.reg.GetLowReg() != rl_src.reg.GetHighReg() &&
1478 rl_result.reg.GetHighReg() != rl_src.reg.GetLowReg() &&
Vladimir Markob9823312014-03-20 17:38:43 +00001479 rl_result.reg.GetHighReg() != rl_src.reg.GetHighReg()) {
1480 // Reuse source registers to avoid running out of temps.
buzbee2700f7e2014-03-07 09:46:20 -08001481 FreeTemp(rl_src.reg);
Vladimir Markob9823312014-03-20 17:38:43 +00001482 }
1483 rl_src = rl_result;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001484 }
Vladimir Markob9823312014-03-20 17:38:43 +00001485
1486 // abs(x) = y<=x>>31, (x+y)^y.
buzbee2700f7e2014-03-07 09:46:20 -08001487 RegStorage sign_reg = AllocTemp();
1488 OpRegRegImm(kOpAsr, sign_reg, rl_src.reg.GetHigh(), 31);
1489 OpRegRegReg(kOpAdd, rl_result.reg.GetLow(), rl_src.reg.GetLow(), sign_reg);
1490 OpRegRegReg(kOpAdc, rl_result.reg.GetHigh(), rl_src.reg.GetHigh(), sign_reg);
1491 OpRegReg(kOpXor, rl_result.reg.GetLow(), sign_reg);
1492 OpRegReg(kOpXor, rl_result.reg.GetHigh(), sign_reg);
buzbee082833c2014-05-17 23:16:26 -07001493 FreeTemp(sign_reg);
Vladimir Markob9823312014-03-20 17:38:43 +00001494 StoreValueWide(rl_dest, rl_result);
1495 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001496}
1497
Yixin Shoudbb17e32014-02-07 05:09:30 -08001498bool Mir2Lir::GenInlinedAbsFloat(CallInfo* info) {
1499 if (cu_->instruction_set == kMips) {
1500 // TODO - add Mips implementation
1501 return false;
1502 }
1503 RegLocation rl_src = info->args[0];
1504 rl_src = LoadValue(rl_src, kCoreReg);
1505 RegLocation rl_dest = InlineTarget(info);
1506 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001507 OpRegRegImm(kOpAnd, rl_result.reg, rl_src.reg, 0x7fffffff);
Yixin Shoudbb17e32014-02-07 05:09:30 -08001508 StoreValue(rl_dest, rl_result);
1509 return true;
1510}
1511
1512bool Mir2Lir::GenInlinedAbsDouble(CallInfo* info) {
1513 if (cu_->instruction_set == kMips) {
1514 // TODO - add Mips implementation
1515 return false;
1516 }
1517 RegLocation rl_src = info->args[0];
1518 rl_src = LoadValueWide(rl_src, kCoreReg);
1519 RegLocation rl_dest = InlineTargetWide(info);
1520 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Serban Constantinescu169489b2014-06-11 16:43:35 +01001521
1522 if (cu_->instruction_set == kArm64) {
1523 // TODO - Can ecode ? UBXF otherwise
1524 // OpRegRegImm(kOpAnd, rl_result.reg, 0x7fffffffffffffff);
1525 return false;
1526 } else {
1527 OpRegCopyWide(rl_result.reg, rl_src.reg);
1528 OpRegImm(kOpAnd, rl_result.reg.GetHigh(), 0x7fffffff);
1529 }
Yixin Shoudbb17e32014-02-07 05:09:30 -08001530 StoreValueWide(rl_dest, rl_result);
1531 return true;
1532}
1533
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001534bool Mir2Lir::GenInlinedFloatCvt(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001535 if (cu_->instruction_set == kMips) {
1536 // TODO - add Mips implementation
1537 return false;
1538 }
1539 RegLocation rl_src = info->args[0];
1540 RegLocation rl_dest = InlineTarget(info);
1541 StoreValue(rl_dest, rl_src);
1542 return true;
1543}
1544
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001545bool Mir2Lir::GenInlinedDoubleCvt(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001546 if (cu_->instruction_set == kMips) {
1547 // TODO - add Mips implementation
1548 return false;
1549 }
1550 RegLocation rl_src = info->args[0];
1551 RegLocation rl_dest = InlineTargetWide(info);
1552 StoreValueWide(rl_dest, rl_src);
1553 return true;
1554}
1555
1556/*
Vladimir Marko3bc86152014-03-13 14:11:28 +00001557 * Fast String.indexOf(I) & (II). Tests for simple case of char <= 0xFFFF,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001558 * otherwise bails to standard library code.
1559 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001560bool Mir2Lir::GenInlinedIndexOf(CallInfo* info, bool zero_based) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001561 if (cu_->instruction_set == kMips) {
1562 // TODO - add Mips implementation
1563 return false;
1564 }
Vladimir Marko3bc86152014-03-13 14:11:28 +00001565 RegLocation rl_obj = info->args[0];
1566 RegLocation rl_char = info->args[1];
1567 if (rl_char.is_const && (mir_graph_->ConstantValue(rl_char) & ~0xFFFF) != 0) {
1568 // Code point beyond 0xFFFF. Punt to the real String.indexOf().
1569 return false;
1570 }
1571
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001572 ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001573 LockCallTemps(); // Using fixed registers
buzbee2700f7e2014-03-07 09:46:20 -08001574 RegStorage reg_ptr = TargetReg(kArg0);
1575 RegStorage reg_char = TargetReg(kArg1);
1576 RegStorage reg_start = TargetReg(kArg2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001577
Brian Carlstrom7940e442013-07-12 13:46:57 -07001578 LoadValueDirectFixed(rl_obj, reg_ptr);
1579 LoadValueDirectFixed(rl_char, reg_char);
1580 if (zero_based) {
1581 LoadConstant(reg_start, 0);
1582 } else {
buzbeea44d4f52014-03-05 11:26:39 -08001583 RegLocation rl_start = info->args[2]; // 3rd arg only present in III flavor of IndexOf.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001584 LoadValueDirectFixed(rl_start, reg_start);
1585 }
buzbee33ae5582014-06-12 14:56:32 -07001586 RegStorage r_tgt = cu_->target64 ?
Andreas Gampe2f244e92014-05-08 03:35:25 -07001587 LoadHelper(QUICK_ENTRYPOINT_OFFSET(8, pIndexOf)) :
1588 LoadHelper(QUICK_ENTRYPOINT_OFFSET(4, pIndexOf));
Dave Allisonf9439142014-03-27 15:10:22 -07001589 GenExplicitNullCheck(reg_ptr, info->opt_flags);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001590 LIR* high_code_point_branch =
1591 rl_char.is_const ? nullptr : OpCmpImmBranch(kCondGt, reg_char, 0xFFFF, nullptr);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001592 // NOTE: not a safepoint
Mark Mendell4028a6c2014-02-19 20:06:20 -08001593 OpReg(kOpBlx, r_tgt);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001594 if (!rl_char.is_const) {
1595 // Add the slow path for code points beyond 0xFFFF.
1596 DCHECK(high_code_point_branch != nullptr);
1597 LIR* resume_tgt = NewLIR0(kPseudoTargetLabel);
1598 info->opt_flags |= MIR_IGNORE_NULL_CHECK; // Record that we've null checked.
Mingyao Yang3a74d152014-04-21 15:39:44 -07001599 AddIntrinsicSlowPath(info, high_code_point_branch, resume_tgt);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001600 } else {
1601 DCHECK_EQ(mir_graph_->ConstantValue(rl_char) & ~0xFFFF, 0);
1602 DCHECK(high_code_point_branch == nullptr);
1603 }
buzbeea0cd2d72014-06-01 09:33:49 -07001604 RegLocation rl_return = GetReturn(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001605 RegLocation rl_dest = InlineTarget(info);
1606 StoreValue(rl_dest, rl_return);
1607 return true;
1608}
1609
1610/* Fast string.compareTo(Ljava/lang/string;)I. */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001611bool Mir2Lir::GenInlinedStringCompareTo(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001612 if (cu_->instruction_set == kMips) {
1613 // TODO - add Mips implementation
1614 return false;
1615 }
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001616 ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001617 LockCallTemps(); // Using fixed registers
buzbee2700f7e2014-03-07 09:46:20 -08001618 RegStorage reg_this = TargetReg(kArg0);
1619 RegStorage reg_cmp = TargetReg(kArg1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001620
1621 RegLocation rl_this = info->args[0];
1622 RegLocation rl_cmp = info->args[1];
1623 LoadValueDirectFixed(rl_this, reg_this);
1624 LoadValueDirectFixed(rl_cmp, reg_cmp);
Andreas Gampe2f244e92014-05-08 03:35:25 -07001625 RegStorage r_tgt;
1626 if (cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64) {
buzbee33ae5582014-06-12 14:56:32 -07001627 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001628 r_tgt = LoadHelper(QUICK_ENTRYPOINT_OFFSET(8, pStringCompareTo));
1629 } else {
1630 r_tgt = LoadHelper(QUICK_ENTRYPOINT_OFFSET(4, pStringCompareTo));
1631 }
1632 } else {
1633 r_tgt = RegStorage::InvalidReg();
1634 }
Dave Allisonf9439142014-03-27 15:10:22 -07001635 GenExplicitNullCheck(reg_this, info->opt_flags);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001636 info->opt_flags |= MIR_IGNORE_NULL_CHECK; // Record that we've null checked.
Brian Carlstrom7934ac22013-07-26 10:54:15 -07001637 // TUNING: check if rl_cmp.s_reg_low is already null checked
Vladimir Marko3bc86152014-03-13 14:11:28 +00001638 LIR* cmp_null_check_branch = OpCmpImmBranch(kCondEq, reg_cmp, 0, nullptr);
Mingyao Yang3a74d152014-04-21 15:39:44 -07001639 AddIntrinsicSlowPath(info, cmp_null_check_branch);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001640 // NOTE: not a safepoint
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001641 if (cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001642 OpReg(kOpBlx, r_tgt);
1643 } else {
buzbee33ae5582014-06-12 14:56:32 -07001644 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001645 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(8, pStringCompareTo));
1646 } else {
1647 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(4, pStringCompareTo));
1648 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001649 }
buzbeea0cd2d72014-06-01 09:33:49 -07001650 RegLocation rl_return = GetReturn(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001651 RegLocation rl_dest = InlineTarget(info);
1652 StoreValue(rl_dest, rl_return);
1653 return true;
1654}
1655
1656bool Mir2Lir::GenInlinedCurrentThread(CallInfo* info) {
1657 RegLocation rl_dest = InlineTarget(info);
1658 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Andreas Gampe2f244e92014-05-08 03:35:25 -07001659
1660 switch (cu_->instruction_set) {
1661 case kArm:
1662 // Fall-through.
1663 case kThumb2:
1664 // Fall-through.
1665 case kMips:
1666 Load32Disp(TargetReg(kSelf), Thread::PeerOffset<4>().Int32Value(), rl_result.reg);
1667 break;
1668
1669 case kArm64:
1670 Load32Disp(TargetReg(kSelf), Thread::PeerOffset<8>().Int32Value(), rl_result.reg);
1671 break;
1672
1673 case kX86:
1674 reinterpret_cast<X86Mir2Lir*>(this)->OpRegThreadMem(kOpMov, rl_result.reg,
1675 Thread::PeerOffset<4>());
1676 break;
1677
1678 case kX86_64:
1679 reinterpret_cast<X86Mir2Lir*>(this)->OpRegThreadMem(kOpMov, rl_result.reg,
1680 Thread::PeerOffset<8>());
1681 break;
1682
1683 default:
1684 LOG(FATAL) << "Unexpected isa " << cu_->instruction_set;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001685 }
1686 StoreValue(rl_dest, rl_result);
1687 return true;
1688}
1689
1690bool Mir2Lir::GenInlinedUnsafeGet(CallInfo* info,
1691 bool is_long, bool is_volatile) {
1692 if (cu_->instruction_set == kMips) {
1693 // TODO - add Mips implementation
1694 return false;
1695 }
1696 // Unused - RegLocation rl_src_unsafe = info->args[0];
1697 RegLocation rl_src_obj = info->args[1]; // Object
1698 RegLocation rl_src_offset = info->args[2]; // long low
buzbee2700f7e2014-03-07 09:46:20 -08001699 rl_src_offset = NarrowRegLoc(rl_src_offset); // ignore high half in info->args[3]
Mark Mendell55d0eac2014-02-06 11:02:52 -08001700 RegLocation rl_dest = is_long ? InlineTargetWide(info) : InlineTarget(info); // result reg
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001701
buzbeea0cd2d72014-06-01 09:33:49 -07001702 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001703 RegLocation rl_offset = LoadValue(rl_src_offset, kCoreReg);
1704 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
1705 if (is_long) {
Dmitry Petrochenko9bf549d2014-05-12 11:14:46 +07001706 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001707 LoadBaseIndexedDisp(rl_object.reg, rl_offset.reg, 0, 0, rl_result.reg, k64);
Mathieu Chartier7c95cef2014-04-02 17:09:17 -07001708 } else {
1709 RegStorage rl_temp_offset = AllocTemp();
1710 OpRegRegReg(kOpAdd, rl_temp_offset, rl_object.reg, rl_offset.reg);
Andreas Gampe3c12c512014-06-24 18:46:29 +00001711 LoadBaseDisp(rl_temp_offset, 0, rl_result.reg, k64, kNotVolatile);
buzbee091cc402014-03-31 10:14:40 -07001712 FreeTemp(rl_temp_offset);
Mathieu Chartier7c95cef2014-04-02 17:09:17 -07001713 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001714 } else {
buzbee695d13a2014-04-19 13:32:20 -07001715 LoadBaseIndexed(rl_object.reg, rl_offset.reg, rl_result.reg, 0, k32);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001716 }
1717
1718 if (is_volatile) {
1719 // Without context sensitive analysis, we must issue the most conservative barriers.
1720 // In this case, either a load or store may follow so we issue both barriers.
1721 GenMemBarrier(kLoadLoad);
1722 GenMemBarrier(kLoadStore);
1723 }
1724
1725 if (is_long) {
1726 StoreValueWide(rl_dest, rl_result);
1727 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001728 StoreValue(rl_dest, rl_result);
1729 }
1730 return true;
1731}
1732
1733bool Mir2Lir::GenInlinedUnsafePut(CallInfo* info, bool is_long,
1734 bool is_object, bool is_volatile, bool is_ordered) {
1735 if (cu_->instruction_set == kMips) {
1736 // TODO - add Mips implementation
1737 return false;
1738 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001739 // Unused - RegLocation rl_src_unsafe = info->args[0];
1740 RegLocation rl_src_obj = info->args[1]; // Object
1741 RegLocation rl_src_offset = info->args[2]; // long low
buzbee2700f7e2014-03-07 09:46:20 -08001742 rl_src_offset = NarrowRegLoc(rl_src_offset); // ignore high half in info->args[3]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001743 RegLocation rl_src_value = info->args[4]; // value to store
1744 if (is_volatile || is_ordered) {
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001745 // There might have been a store before this volatile one so insert StoreStore barrier.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001746 GenMemBarrier(kStoreStore);
1747 }
buzbeea0cd2d72014-06-01 09:33:49 -07001748 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001749 RegLocation rl_offset = LoadValue(rl_src_offset, kCoreReg);
1750 RegLocation rl_value;
1751 if (is_long) {
1752 rl_value = LoadValueWide(rl_src_value, kCoreReg);
Dmitry Petrochenko9bf549d2014-05-12 11:14:46 +07001753 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001754 StoreBaseIndexedDisp(rl_object.reg, rl_offset.reg, 0, 0, rl_value.reg, k64);
Mathieu Chartier7c95cef2014-04-02 17:09:17 -07001755 } else {
1756 RegStorage rl_temp_offset = AllocTemp();
1757 OpRegRegReg(kOpAdd, rl_temp_offset, rl_object.reg, rl_offset.reg);
Andreas Gampe3c12c512014-06-24 18:46:29 +00001758 StoreBaseDisp(rl_temp_offset, 0, rl_value.reg, k64, kNotVolatile);
buzbee091cc402014-03-31 10:14:40 -07001759 FreeTemp(rl_temp_offset);
Mathieu Chartier7c95cef2014-04-02 17:09:17 -07001760 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001761 } else {
buzbeea0cd2d72014-06-01 09:33:49 -07001762 rl_value = LoadValue(rl_src_value);
buzbee695d13a2014-04-19 13:32:20 -07001763 StoreBaseIndexed(rl_object.reg, rl_offset.reg, rl_value.reg, 0, k32);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001764 }
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001765
1766 // Free up the temp early, to ensure x86 doesn't run out of temporaries in MarkGCCard.
buzbee091cc402014-03-31 10:14:40 -07001767 FreeTemp(rl_offset.reg);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001768
Brian Carlstrom7940e442013-07-12 13:46:57 -07001769 if (is_volatile) {
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001770 // A load might follow the volatile store so insert a StoreLoad barrier.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001771 GenMemBarrier(kStoreLoad);
1772 }
1773 if (is_object) {
buzbee2700f7e2014-03-07 09:46:20 -08001774 MarkGCCard(rl_value.reg, rl_object.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001775 }
1776 return true;
1777}
1778
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001779void Mir2Lir::GenInvoke(CallInfo* info) {
Vladimir Marko9820b7c2014-01-02 16:40:37 +00001780 if ((info->opt_flags & MIR_INLINED) != 0) {
1781 // Already inlined but we may still need the null check.
1782 if (info->type != kStatic &&
1783 ((cu_->disable_opt & (1 << kNullCheckElimination)) != 0 ||
1784 (info->opt_flags & MIR_IGNORE_NULL_CHECK) == 0)) {
buzbeea0cd2d72014-06-01 09:33:49 -07001785 RegLocation rl_obj = LoadValue(info->args[0], kRefReg);
Mingyao Yange643a172014-04-08 11:02:52 -07001786 GenNullCheck(rl_obj.reg);
Vladimir Marko9820b7c2014-01-02 16:40:37 +00001787 }
1788 return;
1789 }
Vladimir Marko3bc86152014-03-13 14:11:28 +00001790 DCHECK(cu_->compiler_driver->GetMethodInlinerMap() != nullptr);
Dmitry Petrochenko4c800432014-05-08 12:20:24 +07001791 // TODO: Enable instrinsics for x86_64
1792 // Temporary disable intrinsics for x86_64. We will enable them later step by step.
buzbee33ae5582014-06-12 14:56:32 -07001793 // Temporary disable intrinsics for Arm64. We will enable them later step by step.
1794 if ((cu_->instruction_set != kX86_64) && (cu_->instruction_set != kArm64)) {
Dmitry Petrochenko4c800432014-05-08 12:20:24 +07001795 if (cu_->compiler_driver->GetMethodInlinerMap()->GetMethodInliner(cu_->dex_file)
1796 ->GenIntrinsic(this, info)) {
1797 return;
1798 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001799 }
Vladimir Marko3bc86152014-03-13 14:11:28 +00001800 GenInvokeNoInline(info);
1801}
1802
Andreas Gampe2f244e92014-05-08 03:35:25 -07001803template <size_t pointer_size>
1804static LIR* GenInvokeNoInlineCall(Mir2Lir* mir_to_lir, InvokeType type) {
1805 ThreadOffset<pointer_size> trampoline(-1);
1806 switch (type) {
1807 case kInterface:
1808 trampoline = QUICK_ENTRYPOINT_OFFSET(pointer_size, pInvokeInterfaceTrampolineWithAccessCheck);
1809 break;
1810 case kDirect:
1811 trampoline = QUICK_ENTRYPOINT_OFFSET(pointer_size, pInvokeDirectTrampolineWithAccessCheck);
1812 break;
1813 case kStatic:
1814 trampoline = QUICK_ENTRYPOINT_OFFSET(pointer_size, pInvokeStaticTrampolineWithAccessCheck);
1815 break;
1816 case kSuper:
1817 trampoline = QUICK_ENTRYPOINT_OFFSET(pointer_size, pInvokeSuperTrampolineWithAccessCheck);
1818 break;
1819 case kVirtual:
1820 trampoline = QUICK_ENTRYPOINT_OFFSET(pointer_size, pInvokeVirtualTrampolineWithAccessCheck);
1821 break;
1822 default:
1823 LOG(FATAL) << "Unexpected invoke type";
1824 }
1825 return mir_to_lir->OpThreadMem(kOpBlx, trampoline);
1826}
1827
Vladimir Marko3bc86152014-03-13 14:11:28 +00001828void Mir2Lir::GenInvokeNoInline(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001829 int call_state = 0;
1830 LIR* null_ck;
1831 LIR** p_null_ck = NULL;
1832 NextCallInsn next_call_insn;
1833 FlushAllRegs(); /* Everything to home location */
1834 // Explicit register usage
1835 LockCallTemps();
1836
Vladimir Markof096aad2014-01-23 15:51:58 +00001837 const MirMethodLoweringInfo& method_info = mir_graph_->GetMethodLoweringInfo(info->mir);
1838 cu_->compiler_driver->ProcessedInvoke(method_info.GetInvokeType(), method_info.StatsFlags());
Mark Mendelle87f9b52014-04-30 14:13:18 -04001839 BeginInvoke(info);
Vladimir Markof096aad2014-01-23 15:51:58 +00001840 InvokeType original_type = static_cast<InvokeType>(method_info.GetInvokeType());
1841 info->type = static_cast<InvokeType>(method_info.GetSharpType());
1842 bool fast_path = method_info.FastPath();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001843 bool skip_this;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001844 if (info->type == kInterface) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001845 next_call_insn = fast_path ? NextInterfaceCallInsn : NextInterfaceCallInsnWithAccessCheck;
Jeff Hao88474b42013-10-23 16:24:40 -07001846 skip_this = fast_path;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001847 } else if (info->type == kDirect) {
1848 if (fast_path) {
1849 p_null_ck = &null_ck;
1850 }
1851 next_call_insn = fast_path ? NextSDCallInsn : NextDirectCallInsnSP;
1852 skip_this = false;
1853 } else if (info->type == kStatic) {
1854 next_call_insn = fast_path ? NextSDCallInsn : NextStaticCallInsnSP;
1855 skip_this = false;
1856 } else if (info->type == kSuper) {
1857 DCHECK(!fast_path); // Fast path is a direct call.
1858 next_call_insn = NextSuperCallInsnSP;
1859 skip_this = false;
1860 } else {
1861 DCHECK_EQ(info->type, kVirtual);
1862 next_call_insn = fast_path ? NextVCallInsn : NextVCallInsnSP;
1863 skip_this = fast_path;
1864 }
Vladimir Markof096aad2014-01-23 15:51:58 +00001865 MethodReference target_method = method_info.GetTargetMethod();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001866 if (!info->is_range) {
1867 call_state = GenDalvikArgsNoRange(info, call_state, p_null_ck,
Vladimir Markof096aad2014-01-23 15:51:58 +00001868 next_call_insn, target_method, method_info.VTableIndex(),
1869 method_info.DirectCode(), method_info.DirectMethod(),
Brian Carlstrom7940e442013-07-12 13:46:57 -07001870 original_type, skip_this);
1871 } else {
1872 call_state = GenDalvikArgsRange(info, call_state, p_null_ck,
Vladimir Markof096aad2014-01-23 15:51:58 +00001873 next_call_insn, target_method, method_info.VTableIndex(),
1874 method_info.DirectCode(), method_info.DirectMethod(),
1875 original_type, skip_this);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001876 }
1877 // Finish up any of the call sequence not interleaved in arg loading
1878 while (call_state >= 0) {
Vladimir Markof096aad2014-01-23 15:51:58 +00001879 call_state = next_call_insn(cu_, info, call_state, target_method, method_info.VTableIndex(),
1880 method_info.DirectCode(), method_info.DirectMethod(), original_type);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001881 }
1882 LIR* call_inst;
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001883 if (cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001884 call_inst = OpReg(kOpBlx, TargetReg(kInvokeTgt));
1885 } else {
Jeff Hao88474b42013-10-23 16:24:40 -07001886 if (fast_path) {
Vladimir Markof096aad2014-01-23 15:51:58 +00001887 if (method_info.DirectCode() == static_cast<uintptr_t>(-1)) {
Mark Mendell55d0eac2014-02-06 11:02:52 -08001888 // We can have the linker fixup a call relative.
1889 call_inst =
Jeff Hao49161ce2014-03-12 11:05:25 -07001890 reinterpret_cast<X86Mir2Lir*>(this)->CallWithLinkerFixup(target_method, info->type);
Mark Mendell55d0eac2014-02-06 11:02:52 -08001891 } else {
1892 call_inst = OpMem(kOpBlx, TargetReg(kArg0),
1893 mirror::ArtMethod::EntryPointFromQuickCompiledCodeOffset().Int32Value());
1894 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001895 } else {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001896 // TODO: Extract?
buzbee33ae5582014-06-12 14:56:32 -07001897 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001898 call_inst = GenInvokeNoInlineCall<8>(this, info->type);
1899 } else {
Andreas Gampe3ec5da22014-05-12 18:43:28 -07001900 call_inst = GenInvokeNoInlineCall<4>(this, info->type);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001901 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001902 }
1903 }
Mark Mendelle87f9b52014-04-30 14:13:18 -04001904 EndInvoke(info);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001905 MarkSafepointPC(call_inst);
1906
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001907 ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001908 if (info->result.location != kLocInvalid) {
1909 // We have a following MOVE_RESULT - do it now.
1910 if (info->result.wide) {
buzbeea0cd2d72014-06-01 09:33:49 -07001911 RegLocation ret_loc = GetReturnWide(LocToRegClass(info->result));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001912 StoreValueWide(info->result, ret_loc);
1913 } else {
buzbeea0cd2d72014-06-01 09:33:49 -07001914 RegLocation ret_loc = GetReturn(LocToRegClass(info->result));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001915 StoreValue(info->result, ret_loc);
1916 }
1917 }
1918}
1919
1920} // namespace art