blob: a12ba10c333502b840293a90aa735073a165c5f5 [file] [log] [blame]
Scott Michel564427e2007-12-05 01:24:05 +00001//===-- SPUTargetMachine.cpp - Define TargetMachine for Cell SPU ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel564427e2007-12-05 01:24:05 +00007//
8//===----------------------------------------------------------------------===//
9//
10// Top-level implementation for the Cell SPU target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SPU.h"
Scott Michel564427e2007-12-05 01:24:05 +000015#include "SPUTargetMachine.h"
Scott Michel564427e2007-12-05 01:24:05 +000016#include "llvm/PassManager.h"
Scott Michelaedc6372008-12-10 00:15:19 +000017#include "llvm/CodeGen/RegAllocRegistry.h"
18#include "llvm/CodeGen/SchedulerRegistry.h"
Kalle Raiskila67a9b1f2011-08-19 10:50:24 +000019#include "llvm/Support/DynamicLibrary.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000020#include "llvm/Support/TargetRegistry.h"
Scott Michel564427e2007-12-05 01:24:05 +000021
22using namespace llvm;
23
Andrew Trick843ee2e2012-02-03 05:12:41 +000024extern "C" void LLVMInitializeCellSPUTarget() {
Daniel Dunbar0c795d62009-07-25 06:49:55 +000025 // Register the target.
26 RegisterTargetMachine<SPUTargetMachine> X(TheCellSPUTarget);
Scott Michel564427e2007-12-05 01:24:05 +000027}
28
29const std::pair<unsigned, int> *
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000030SPUFrameLowering::getCalleeSaveSpillSlots(unsigned &NumEntries) const {
Scott Michel564427e2007-12-05 01:24:05 +000031 NumEntries = 1;
32 return &LR[0];
33}
34
Evan Cheng43966132011-07-19 06:37:02 +000035SPUTargetMachine::SPUTargetMachine(const Target &T, StringRef TT,
Evan Cheng34ad6db2011-07-20 07:51:56 +000036 StringRef CPU, StringRef FS,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000037 const TargetOptions &Options,
Evan Chengb95fc312011-11-16 08:38:26 +000038 Reloc::Model RM, CodeModel::Model CM,
39 CodeGenOpt::Level OL)
Nick Lewycky8a8d4792011-12-02 22:16:29 +000040 : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
Evan Cheng276365d2011-06-30 01:53:36 +000041 Subtarget(TT, CPU, FS),
Scott Michel564427e2007-12-05 01:24:05 +000042 DataLayout(Subtarget.getTargetDataString()),
43 InstrInfo(*this),
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000044 FrameLowering(Subtarget),
Scott Michel564427e2007-12-05 01:24:05 +000045 TLInfo(*this),
Dan Gohmanff7a5622010-05-11 17:31:57 +000046 TSInfo(*this),
Chris Lattner09e820b2009-08-02 04:44:33 +000047 InstrItins(Subtarget.getInstrItineraryData()) {
Scott Michel564427e2007-12-05 01:24:05 +000048}
49
50//===----------------------------------------------------------------------===//
51// Pass Pipeline Configuration
52//===----------------------------------------------------------------------===//
53
Andrew Trick843ee2e2012-02-03 05:12:41 +000054namespace {
55/// SPU Code Generator Pass Configuration Options.
56class SPUPassConfig : public TargetPassConfig {
57public:
Andrew Trick061efcf2012-02-04 02:56:59 +000058 SPUPassConfig(SPUTargetMachine *TM, PassManagerBase &PM)
59 : TargetPassConfig(TM, PM) {}
Andrew Trick843ee2e2012-02-03 05:12:41 +000060
61 SPUTargetMachine &getSPUTargetMachine() const {
62 return getTM<SPUTargetMachine>();
63 }
64
65 virtual bool addInstSelector();
66 virtual bool addPreEmitPass();
67};
68} // namespace
69
Andrew Trick061efcf2012-02-04 02:56:59 +000070TargetPassConfig *SPUTargetMachine::createPassConfig(PassManagerBase &PM) {
71 return new SPUPassConfig(this, PM);
Andrew Trick843ee2e2012-02-03 05:12:41 +000072}
73
74bool SPUPassConfig::addInstSelector() {
Scott Michel564427e2007-12-05 01:24:05 +000075 // Install an instruction selector.
Andrew Trick843ee2e2012-02-03 05:12:41 +000076 PM.add(createSPUISelDag(getSPUTargetMachine()));
Scott Michel564427e2007-12-05 01:24:05 +000077 return false;
78}
Kalle Raiskila76020ed2011-01-11 09:07:54 +000079
80// passes to run just before printing the assembly
Andrew Trick843ee2e2012-02-03 05:12:41 +000081bool SPUPassConfig::addPreEmitPass() {
Kalle Raiskila67a9b1f2011-08-19 10:50:24 +000082 // load the TCE instruction scheduler, if available via
83 // loaded plugins
84 typedef llvm::FunctionPass* (*BuilderFunc)(const char*);
Benjamin Kramer0dac82d2011-08-20 02:22:42 +000085 BuilderFunc schedulerCreator =
86 (BuilderFunc)(intptr_t)sys::DynamicLibrary::SearchForAddressOfSymbol(
Kalle Raiskila67a9b1f2011-08-19 10:50:24 +000087 "createTCESchedulerPass");
88 if (schedulerCreator != NULL)
89 PM.add(schedulerCreator("cellspu"));
90
Kalle Raiskila76020ed2011-01-11 09:07:54 +000091 //align instructions with nops/lnops for dual issue
Andrew Trick843ee2e2012-02-03 05:12:41 +000092 PM.add(createSPUNopFillerPass(getSPUTargetMachine()));
Kalle Raiskila76020ed2011-01-11 09:07:54 +000093 return true;
94}