blob: 7e1132e4ea598b6daaed5d20e08540054745950f [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.h - ARM DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef ARMISELLOWERING_H
16#define ARMISELLOWERING_H
17
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +000018#include "ARMSubtarget.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "llvm/Target/TargetLowering.h"
20#include "llvm/CodeGen/SelectionDAG.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000021#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include <vector>
23
24namespace llvm {
25 class ARMConstantPoolValue;
Evan Chenga8e29892007-01-19 07:51:42 +000026
27 namespace ARMISD {
28 // ARM Specific DAG Nodes
29 enum NodeType {
Jim Grosbach6aa71972009-05-13 22:32:43 +000030 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohman0ba2bcf2008-09-23 18:42:32 +000031 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Evan Chenga8e29892007-01-19 07:51:42 +000032
33 Wrapper, // Wrapper - A wrapper node for TargetConstantPool,
34 // TargetExternalSymbol, and TargetGlobalAddress.
Evan Chenga8e29892007-01-19 07:51:42 +000035 WrapperJT, // WrapperJT - A wrapper node for TargetJumpTable
Jim Grosbach6aa71972009-05-13 22:32:43 +000036
Evan Chenga8e29892007-01-19 07:51:42 +000037 CALL, // Function call.
Evan Cheng277f0742007-06-19 21:05:09 +000038 CALL_PRED, // Function call that's predicable.
Evan Chenga8e29892007-01-19 07:51:42 +000039 CALL_NOLINK, // Function call with branch not branch-and-link.
40 tCALL, // Thumb function call.
41 BRCOND, // Conditional branch.
42 BR_JT, // Jumptable branch.
Evan Cheng5657c012009-07-29 02:18:14 +000043 BR2_JT, // Jumptable branch (2 level - jumptable entry is a jump).
Evan Chenga8e29892007-01-19 07:51:42 +000044 RET_FLAG, // Return with a flag operand.
45
46 PIC_ADD, // Add with a PC operand and a PIC label.
47
48 CMP, // ARM compare instructions.
David Goodwinc0309b42009-06-29 15:33:01 +000049 CMPZ, // ARM compare that sets only Z flag.
Evan Chenga8e29892007-01-19 07:51:42 +000050 CMPFP, // ARM VFP compare instruction, sets FPSCR.
51 CMPFPw0, // ARM VFP compare against zero instruction, sets FPSCR.
52 FMSTAT, // ARM fmstat instruction.
53 CMOV, // ARM conditional move instructions.
54 CNEG, // ARM conditional negate instructions.
Jim Grosbach6aa71972009-05-13 22:32:43 +000055
Jim Grosbach3482c802010-01-18 19:58:49 +000056 RBIT, // ARM bitreverse instruction
57
Bob Wilson76a312b2010-03-19 22:51:32 +000058 FTOSI, // FP to sint within a FP register.
59 FTOUI, // FP to uint within a FP register.
60 SITOF, // sint to FP within a FP register.
61 UITOF, // uint to FP within a FP register.
62
Evan Chenga8e29892007-01-19 07:51:42 +000063 SRL_FLAG, // V,Flag = srl_flag X -> srl X, 1 + save carry out.
64 SRA_FLAG, // V,Flag = sra_flag X -> sra X, 1 + save carry out.
65 RRX, // V = RRX X, Flag -> srl X, 1 + shift in carry flag.
Jim Grosbach6aa71972009-05-13 22:32:43 +000066
Jim Grosbache5165492009-11-09 00:11:35 +000067 VMOVRRD, // double to two gprs.
68 VMOVDRR, // Two gprs to double.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000069
Evan Cheng86198642009-08-07 00:34:42 +000070 EH_SJLJ_SETJMP, // SjLj exception handling setjmp.
71 EH_SJLJ_LONGJMP, // SjLj exception handling longjmp.
Jim Grosbach0e0da732009-05-12 23:59:14 +000072
Bob Wilson5bafff32009-06-22 23:27:02 +000073 THREAD_POINTER,
74
Evan Cheng86198642009-08-07 00:34:42 +000075 DYN_ALLOC, // Dynamic allocation on the stack.
76
Jim Grosbach3728e962009-12-10 00:11:09 +000077 MEMBARRIER, // Memory barrier
78 SYNCBARRIER, // Memory sync barrier
79
Bob Wilson5bafff32009-06-22 23:27:02 +000080 VCEQ, // Vector compare equal.
81 VCGE, // Vector compare greater than or equal.
82 VCGEU, // Vector compare unsigned greater than or equal.
83 VCGT, // Vector compare greater than.
84 VCGTU, // Vector compare unsigned greater than.
85 VTST, // Vector test bits.
86
87 // Vector shift by immediate:
88 VSHL, // ...left
89 VSHRs, // ...right (signed)
90 VSHRu, // ...right (unsigned)
91 VSHLLs, // ...left long (signed)
92 VSHLLu, // ...left long (unsigned)
93 VSHLLi, // ...left long (with maximum shift count)
94 VSHRN, // ...right narrow
95
96 // Vector rounding shift by immediate:
97 VRSHRs, // ...right (signed)
98 VRSHRu, // ...right (unsigned)
99 VRSHRN, // ...right narrow
100
101 // Vector saturating shift by immediate:
102 VQSHLs, // ...left (signed)
103 VQSHLu, // ...left (unsigned)
104 VQSHLsu, // ...left (signed to unsigned)
105 VQSHRNs, // ...right narrow (signed)
106 VQSHRNu, // ...right narrow (unsigned)
107 VQSHRNsu, // ...right narrow (signed to unsigned)
108
109 // Vector saturating rounding shift by immediate:
110 VQRSHRNs, // ...right narrow (signed)
111 VQRSHRNu, // ...right narrow (unsigned)
112 VQRSHRNsu, // ...right narrow (signed to unsigned)
113
114 // Vector shift and insert:
115 VSLI, // ...left
116 VSRI, // ...right
117
118 // Vector get lane (VMOV scalar to ARM core register)
119 // (These are used for 8- and 16-bit element types only.)
120 VGETLANEu, // zero-extend vector extract element
121 VGETLANEs, // sign-extend vector extract element
122
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000123 // Vector duplicate:
124 VDUP,
Bob Wilson0ce37102009-08-14 05:08:32 +0000125 VDUPLANE,
Bob Wilsona599bff2009-08-04 00:36:16 +0000126
Bob Wilsond8e17572009-08-12 22:31:50 +0000127 // Vector shuffles:
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000128 VEXT, // extract
Bob Wilsond8e17572009-08-12 22:31:50 +0000129 VREV64, // reverse elements within 64-bit doublewords
130 VREV32, // reverse elements within 32-bit words
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +0000131 VREV16, // reverse elements within 16-bit halfwords
Bob Wilsonc692cb72009-08-21 20:54:19 +0000132 VZIP, // zip (interleave)
133 VUZP, // unzip (deinterleave)
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000134 VTRN, // transpose
135
136 // Floating-point max and min:
137 FMAX,
138 FMIN
Evan Chenga8e29892007-01-19 07:51:42 +0000139 };
140 }
141
Bob Wilson5bafff32009-06-22 23:27:02 +0000142 /// Define some predicates that are used for node matching.
143 namespace ARM {
144 /// getVMOVImm - If this is a build_vector of constants which can be
145 /// formed by using a VMOV instruction of the specified element size,
146 /// return the constant being splatted. The ByteSize field indicates the
147 /// number of bytes of each element [1248].
148 SDValue getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG);
Evan Cheng39382422009-10-28 01:44:26 +0000149
150 /// getVFPf32Imm / getVFPf64Imm - If the given fp immediate can be
151 /// materialized with a VMOV.f32 / VMOV.f64 (i.e. fconsts / fconstd)
152 /// instruction, returns its 8-bit integer representation. Otherwise,
153 /// returns -1.
154 int getVFPf32Imm(const APFloat &FPImm);
155 int getVFPf64Imm(const APFloat &FPImm);
Bob Wilson5bafff32009-06-22 23:27:02 +0000156 }
157
Bob Wilson261f2a22009-05-20 16:30:25 +0000158 //===--------------------------------------------------------------------===//
Dale Johannesen80dae192007-03-20 00:30:56 +0000159 // ARMTargetLowering - ARM Implementation of the TargetLowering interface
Jim Grosbach6aa71972009-05-13 22:32:43 +0000160
Evan Chenga8e29892007-01-19 07:51:42 +0000161 class ARMTargetLowering : public TargetLowering {
Evan Chenga8e29892007-01-19 07:51:42 +0000162 public:
Dan Gohman61e729e2007-08-02 21:21:54 +0000163 explicit ARMTargetLowering(TargetMachine &TM);
Evan Chenga8e29892007-01-19 07:51:42 +0000164
Dan Gohmand858e902010-04-17 15:26:15 +0000165 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Duncan Sands1607f052008-12-01 11:39:25 +0000166
167 /// ReplaceNodeResults - Replace the results of node with an illegal result
168 /// type with new values built out of custom code.
169 ///
170 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +0000171 SelectionDAG &DAG) const;
Duncan Sands1607f052008-12-01 11:39:25 +0000172
Dan Gohman475871a2008-07-27 21:46:04 +0000173 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Jim Grosbach6aa71972009-05-13 22:32:43 +0000174
Evan Chenga8e29892007-01-19 07:51:42 +0000175 virtual const char *getTargetNodeName(unsigned Opcode) const;
176
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000177 virtual MachineBasicBlock *
178 EmitInstrWithCustomInserter(MachineInstr *MI,
179 MachineBasicBlock *MBB) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000180
Bill Wendlingaf566342009-08-15 21:21:19 +0000181 /// allowsUnalignedMemoryAccesses - Returns true if the target allows
182 /// unaligned memory accesses. of the specified type.
183 /// FIXME: Add getOptimalMemOpType to implement memcpy with NEON?
184 virtual bool allowsUnalignedMemoryAccesses(EVT VT) const;
185
Chris Lattnerc9addb72007-03-30 23:15:24 +0000186 /// isLegalAddressingMode - Return true if the addressing mode represented
187 /// by AM is legal for this target, for a load/store of the specified type.
188 virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
Evan Chenge6c835f2009-08-14 20:09:37 +0000189 bool isLegalT2ScaledAddressingMode(const AddrMode &AM, EVT VT) const;
Jim Grosbach6aa71972009-05-13 22:32:43 +0000190
Evan Cheng77e47512009-11-11 19:05:52 +0000191 /// isLegalICmpImmediate - Return true if the specified immediate is legal
192 /// icmp immediate, that is the target has icmp instructions which can compare
193 /// a register against the immediate without having to materialize the
194 /// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +0000195 virtual bool isLegalICmpImmediate(int64_t Imm) const;
Evan Cheng77e47512009-11-11 19:05:52 +0000196
Evan Chenga8e29892007-01-19 07:51:42 +0000197 /// getPreIndexedAddressParts - returns true by value, base pointer and
198 /// offset pointer and addressing mode by reference if the node's address
199 /// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +0000200 virtual bool getPreIndexedAddressParts(SDNode *N, SDValue &Base,
201 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +0000202 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +0000203 SelectionDAG &DAG) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000204
205 /// getPostIndexedAddressParts - returns true by value, base pointer and
206 /// offset pointer and addressing mode by reference if this node can be
207 /// combined with a load / store to form a post-indexed load / store.
208 virtual bool getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +0000209 SDValue &Base, SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +0000210 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +0000211 SelectionDAG &DAG) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000212
Dan Gohman475871a2008-07-27 21:46:04 +0000213 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +0000214 const APInt &Mask,
Jim Grosbach6aa71972009-05-13 22:32:43 +0000215 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +0000216 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +0000217 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +0000218 unsigned Depth) const;
Bill Wendlingaf566342009-08-15 21:21:19 +0000219
220
Chris Lattner4234f572007-03-25 02:14:49 +0000221 ConstraintType getConstraintType(const std::string &Constraint) const;
Jim Grosbach6aa71972009-05-13 22:32:43 +0000222 std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +0000223 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +0000224 EVT VT) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000225 std::vector<unsigned>
226 getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +0000227 EVT VT) const;
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +0000228
Bob Wilsonbf6396b2009-04-01 17:58:54 +0000229 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
230 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
231 /// true it means one of the asm constraint of the inline asm instruction
232 /// being processed is 'm'.
233 virtual void LowerAsmOperandForConstraint(SDValue Op,
234 char ConstraintLetter,
235 bool hasMemory,
236 std::vector<SDValue> &Ops,
237 SelectionDAG &DAG) const;
Jim Grosbach6aa71972009-05-13 22:32:43 +0000238
Dan Gohman419e4f92010-05-11 16:21:03 +0000239 const ARMSubtarget* getSubtarget() const {
Dan Gohman707e0182008-04-12 04:36:06 +0000240 return Subtarget;
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +0000241 }
242
Bill Wendlingb4202b82009-07-01 18:50:55 +0000243 /// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000244 virtual unsigned getFunctionAlignment(const Function *F) const;
245
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +0000246 bool isShuffleMaskLegal(const SmallVectorImpl<int> &M, EVT VT) const;
Anton Korobeynikov48e19352009-09-23 19:04:09 +0000247 bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
Evan Cheng39382422009-10-28 01:44:26 +0000248
249 /// isFPImmLegal - Returns true if the target can instruction select the
250 /// specified FP immediate natively. If false, the legalizer will
251 /// materialize the FP immediate as a load from a constant pool.
252 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
253
Evan Chenga8e29892007-01-19 07:51:42 +0000254 private:
255 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
256 /// make the right decision when generating code for different targets.
257 const ARMSubtarget *Subtarget;
258
Bob Wilsond2559bf2009-07-13 18:11:36 +0000259 /// ARMPCLabelIndex - Keep track of the number of ARM PC labels created.
Evan Chenga8e29892007-01-19 07:51:42 +0000260 ///
261 unsigned ARMPCLabelIndex;
262
Owen Andersone50ed302009-08-10 22:56:29 +0000263 void addTypeForNEON(EVT VT, EVT PromotedLdStVT, EVT PromotedBitwiseVT);
264 void addDRTypeForNEON(EVT VT);
265 void addQRTypeForNEON(EVT VT);
Bob Wilson5bafff32009-06-22 23:27:02 +0000266
267 typedef SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPassVector;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000268 void PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000269 SDValue Chain, SDValue &Arg,
270 RegsToPassVector &RegsToPass,
271 CCValAssign &VA, CCValAssign &NextVA,
272 SDValue &StackPtr,
273 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +0000274 ISD::ArgFlagsTy Flags) const;
Bob Wilson5bafff32009-06-22 23:27:02 +0000275 SDValue GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
Dan Gohmand858e902010-04-17 15:26:15 +0000276 SDValue &Root, SelectionDAG &DAG,
277 DebugLoc dl) const;
Bob Wilson5bafff32009-06-22 23:27:02 +0000278
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000279 CCAssignFn *CCAssignFnForNode(CallingConv::ID CC, bool Return, bool isVarArg) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000280 SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
281 DebugLoc dl, SelectionDAG &DAG,
282 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +0000283 ISD::ArgFlagsTy Flags) const;
284 SDValue LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) const;
Jim Grosbacha87ded22010-02-08 23:22:00 +0000285 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000286 const ARMSubtarget *Subtarget) const;
287 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
288 SDValue LowerGlobalAddressDarwin(SDValue Op, SelectionDAG &DAG) const;
289 SDValue LowerGlobalAddressELF(SDValue Op, SelectionDAG &DAG) const;
290 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000291 SDValue LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +0000292 SelectionDAG &DAG) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000293 SDValue LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +0000294 SelectionDAG &DAG) const;
295 SDValue LowerGLOBAL_OFFSET_TABLE(SDValue Op, SelectionDAG &DAG) const;
296 SDValue LowerBR_JT(SDValue Op, SelectionDAG &DAG) const;
297 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
298 SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG) const;
299 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
300 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const;
301 SDValue LowerShiftRightParts(SDValue Op, SelectionDAG &DAG) const;
302 SDValue LowerShiftLeftParts(SDValue Op, SelectionDAG &DAG) const;
Rafael Espindola7b73a5d2007-10-19 14:35:17 +0000303
Dan Gohman98ca4f22009-08-05 01:29:28 +0000304 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000305 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000306 const SmallVectorImpl<ISD::InputArg> &Ins,
307 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000308 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000309
310 virtual SDValue
311 LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000312 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000313 const SmallVectorImpl<ISD::InputArg> &Ins,
314 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000315 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000316
317 virtual SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000318 LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000319 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000320 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000321 const SmallVectorImpl<ISD::OutputArg> &Outs,
322 const SmallVectorImpl<ISD::InputArg> &Ins,
323 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000324 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000325
326 virtual SDValue
327 LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000328 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000329 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmand858e902010-04-17 15:26:15 +0000330 DebugLoc dl, SelectionDAG &DAG) const;
Evan Cheng06b53c02009-11-12 07:13:11 +0000331
332 SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Dan Gohmand858e902010-04-17 15:26:15 +0000333 SDValue &ARMCC, SelectionDAG &DAG, DebugLoc dl) const;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000334
Jim Grosbache801dc42009-12-12 01:40:06 +0000335 MachineBasicBlock *EmitAtomicCmpSwap(MachineInstr *MI,
336 MachineBasicBlock *BB,
337 unsigned Size) const;
338 MachineBasicBlock *EmitAtomicBinary(MachineInstr *MI,
339 MachineBasicBlock *BB,
340 unsigned Size,
341 unsigned BinOpcode) const;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000342
Evan Chenga8e29892007-01-19 07:51:42 +0000343 };
344}
345
346#endif // ARMISELLOWERING_H