blob: 553a86d077b716cdc26f8f748ffcaa8bb7e916c0 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.h - ARM DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef ARMISELLOWERING_H
16#define ARMISELLOWERING_H
17
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +000018#include "ARMSubtarget.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "llvm/Target/TargetLowering.h"
20#include "llvm/CodeGen/SelectionDAG.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000021#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include <vector>
23
24namespace llvm {
25 class ARMConstantPoolValue;
Evan Chenga8e29892007-01-19 07:51:42 +000026
27 namespace ARMISD {
28 // ARM Specific DAG Nodes
29 enum NodeType {
Jim Grosbach6aa71972009-05-13 22:32:43 +000030 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohman0ba2bcf2008-09-23 18:42:32 +000031 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Evan Chenga8e29892007-01-19 07:51:42 +000032
33 Wrapper, // Wrapper - A wrapper node for TargetConstantPool,
34 // TargetExternalSymbol, and TargetGlobalAddress.
Evan Chenga8e29892007-01-19 07:51:42 +000035 WrapperJT, // WrapperJT - A wrapper node for TargetJumpTable
Jim Grosbach6aa71972009-05-13 22:32:43 +000036
Evan Chenga8e29892007-01-19 07:51:42 +000037 CALL, // Function call.
Evan Cheng277f0742007-06-19 21:05:09 +000038 CALL_PRED, // Function call that's predicable.
Evan Chenga8e29892007-01-19 07:51:42 +000039 CALL_NOLINK, // Function call with branch not branch-and-link.
40 tCALL, // Thumb function call.
41 BRCOND, // Conditional branch.
42 BR_JT, // Jumptable branch.
43 RET_FLAG, // Return with a flag operand.
44
45 PIC_ADD, // Add with a PC operand and a PIC label.
46
47 CMP, // ARM compare instructions.
David Goodwinc0309b42009-06-29 15:33:01 +000048 CMPZ, // ARM compare that sets only Z flag.
Evan Chenga8e29892007-01-19 07:51:42 +000049 CMPFP, // ARM VFP compare instruction, sets FPSCR.
50 CMPFPw0, // ARM VFP compare against zero instruction, sets FPSCR.
51 FMSTAT, // ARM fmstat instruction.
52 CMOV, // ARM conditional move instructions.
53 CNEG, // ARM conditional negate instructions.
Jim Grosbach6aa71972009-05-13 22:32:43 +000054
Evan Chenga8e29892007-01-19 07:51:42 +000055 FTOSI, // FP to sint within a FP register.
56 FTOUI, // FP to uint within a FP register.
57 SITOF, // sint to FP within a FP register.
58 UITOF, // uint to FP within a FP register.
59
Evan Chenga8e29892007-01-19 07:51:42 +000060 SRL_FLAG, // V,Flag = srl_flag X -> srl X, 1 + save carry out.
61 SRA_FLAG, // V,Flag = sra_flag X -> sra X, 1 + save carry out.
62 RRX, // V = RRX X, Flag -> srl X, 1 + shift in carry flag.
Jim Grosbach6aa71972009-05-13 22:32:43 +000063
Evan Chenga8e29892007-01-19 07:51:42 +000064 FMRRD, // double to two gprs.
Bob Wilson261f2a22009-05-20 16:30:25 +000065 FMDRR, // Two gprs to double.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000066
Jim Grosbachf9570122009-05-14 00:46:35 +000067 EH_SJLJ_SETJMP, // SjLj exception handling setjmp
68 EH_SJLJ_LONGJMP, // SjLj exception handling longjmp
Jim Grosbach0e0da732009-05-12 23:59:14 +000069
Bob Wilson5bafff32009-06-22 23:27:02 +000070 THREAD_POINTER,
71
72 VCEQ, // Vector compare equal.
73 VCGE, // Vector compare greater than or equal.
74 VCGEU, // Vector compare unsigned greater than or equal.
75 VCGT, // Vector compare greater than.
76 VCGTU, // Vector compare unsigned greater than.
77 VTST, // Vector test bits.
78
79 // Vector shift by immediate:
80 VSHL, // ...left
81 VSHRs, // ...right (signed)
82 VSHRu, // ...right (unsigned)
83 VSHLLs, // ...left long (signed)
84 VSHLLu, // ...left long (unsigned)
85 VSHLLi, // ...left long (with maximum shift count)
86 VSHRN, // ...right narrow
87
88 // Vector rounding shift by immediate:
89 VRSHRs, // ...right (signed)
90 VRSHRu, // ...right (unsigned)
91 VRSHRN, // ...right narrow
92
93 // Vector saturating shift by immediate:
94 VQSHLs, // ...left (signed)
95 VQSHLu, // ...left (unsigned)
96 VQSHLsu, // ...left (signed to unsigned)
97 VQSHRNs, // ...right narrow (signed)
98 VQSHRNu, // ...right narrow (unsigned)
99 VQSHRNsu, // ...right narrow (signed to unsigned)
100
101 // Vector saturating rounding shift by immediate:
102 VQRSHRNs, // ...right narrow (signed)
103 VQRSHRNu, // ...right narrow (unsigned)
104 VQRSHRNsu, // ...right narrow (signed to unsigned)
105
106 // Vector shift and insert:
107 VSLI, // ...left
108 VSRI, // ...right
109
110 // Vector get lane (VMOV scalar to ARM core register)
111 // (These are used for 8- and 16-bit element types only.)
112 VGETLANEu, // zero-extend vector extract element
113 VGETLANEs, // sign-extend vector extract element
114
115 // Vector duplicate lane (128-bit result only; 64-bit is a shuffle)
116 VDUPLANEQ // splat a lane from a 64-bit vector to a 128-bit vector
Evan Chenga8e29892007-01-19 07:51:42 +0000117 };
118 }
119
Bob Wilson5bafff32009-06-22 23:27:02 +0000120 /// Define some predicates that are used for node matching.
121 namespace ARM {
122 /// getVMOVImm - If this is a build_vector of constants which can be
123 /// formed by using a VMOV instruction of the specified element size,
124 /// return the constant being splatted. The ByteSize field indicates the
125 /// number of bytes of each element [1248].
126 SDValue getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG);
127 }
128
Bob Wilson261f2a22009-05-20 16:30:25 +0000129 //===--------------------------------------------------------------------===//
Dale Johannesen80dae192007-03-20 00:30:56 +0000130 // ARMTargetLowering - ARM Implementation of the TargetLowering interface
Jim Grosbach6aa71972009-05-13 22:32:43 +0000131
Evan Chenga8e29892007-01-19 07:51:42 +0000132 class ARMTargetLowering : public TargetLowering {
133 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
134 public:
Dan Gohman61e729e2007-08-02 21:21:54 +0000135 explicit ARMTargetLowering(TargetMachine &TM);
Evan Chenga8e29892007-01-19 07:51:42 +0000136
Dan Gohman475871a2008-07-27 21:46:04 +0000137 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG);
Duncan Sands1607f052008-12-01 11:39:25 +0000138
139 /// ReplaceNodeResults - Replace the results of node with an illegal result
140 /// type with new values built out of custom code.
141 ///
142 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
143 SelectionDAG &DAG);
144
Dan Gohman475871a2008-07-27 21:46:04 +0000145 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Jim Grosbach6aa71972009-05-13 22:32:43 +0000146
Evan Chenga8e29892007-01-19 07:51:42 +0000147 virtual const char *getTargetNodeName(unsigned Opcode) const;
148
Evan Chengff9b3732008-01-30 18:18:23 +0000149 virtual MachineBasicBlock *EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000150 MachineBasicBlock *MBB) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000151
Chris Lattnerc9addb72007-03-30 23:15:24 +0000152 /// isLegalAddressingMode - Return true if the addressing mode represented
153 /// by AM is legal for this target, for a load/store of the specified type.
154 virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
Jim Grosbach6aa71972009-05-13 22:32:43 +0000155
Evan Chenga8e29892007-01-19 07:51:42 +0000156 /// getPreIndexedAddressParts - returns true by value, base pointer and
157 /// offset pointer and addressing mode by reference if the node's address
158 /// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +0000159 virtual bool getPreIndexedAddressParts(SDNode *N, SDValue &Base,
160 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +0000161 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +0000162 SelectionDAG &DAG) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000163
164 /// getPostIndexedAddressParts - returns true by value, base pointer and
165 /// offset pointer and addressing mode by reference if this node can be
166 /// combined with a load / store to form a post-indexed load / store.
167 virtual bool getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +0000168 SDValue &Base, SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +0000169 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +0000170 SelectionDAG &DAG) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000171
Dan Gohman475871a2008-07-27 21:46:04 +0000172 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +0000173 const APInt &Mask,
Jim Grosbach6aa71972009-05-13 22:32:43 +0000174 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +0000175 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +0000176 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +0000177 unsigned Depth) const;
Chris Lattner4234f572007-03-25 02:14:49 +0000178 ConstraintType getConstraintType(const std::string &Constraint) const;
Jim Grosbach6aa71972009-05-13 22:32:43 +0000179 std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +0000180 getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000181 MVT VT) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000182 std::vector<unsigned>
183 getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000184 MVT VT) const;
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +0000185
Bob Wilsonbf6396b2009-04-01 17:58:54 +0000186 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
187 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
188 /// true it means one of the asm constraint of the inline asm instruction
189 /// being processed is 'm'.
190 virtual void LowerAsmOperandForConstraint(SDValue Op,
191 char ConstraintLetter,
192 bool hasMemory,
193 std::vector<SDValue> &Ops,
194 SelectionDAG &DAG) const;
Jim Grosbach6aa71972009-05-13 22:32:43 +0000195
Dan Gohman707e0182008-04-12 04:36:06 +0000196 virtual const ARMSubtarget* getSubtarget() {
197 return Subtarget;
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +0000198 }
199
Bill Wendlingb4202b82009-07-01 18:50:55 +0000200 /// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000201 virtual unsigned getFunctionAlignment(const Function *F) const;
202
Evan Chenga8e29892007-01-19 07:51:42 +0000203 private:
204 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
205 /// make the right decision when generating code for different targets.
206 const ARMSubtarget *Subtarget;
207
208 /// ARMPCLabelIndex - Keep track the number of ARM PC labels created.
209 ///
210 unsigned ARMPCLabelIndex;
211
Bob Wilson5bafff32009-06-22 23:27:02 +0000212 void addTypeForNEON(MVT VT, MVT PromotedLdStVT, MVT PromotedBitwiseVT);
213 void addDRTypeForNEON(MVT VT);
214 void addQRTypeForNEON(MVT VT);
215
216 typedef SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPassVector;
217 void PassF64ArgInRegs(CallSDNode *TheCall, SelectionDAG &DAG,
218 SDValue Chain, SDValue &Arg,
219 RegsToPassVector &RegsToPass,
220 CCValAssign &VA, CCValAssign &NextVA,
221 SDValue &StackPtr,
222 SmallVector<SDValue, 8> &MemOpChains,
223 ISD::ArgFlagsTy Flags);
224 SDValue GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
225 SDValue &Root, SelectionDAG &DAG, DebugLoc dl);
226
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000227 CCAssignFn *CCAssignFnForNode(unsigned CC, bool Return) const;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000228 SDValue LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
229 const SDValue &StackPtr, const CCValAssign &VA,
Bob Wilsondee46d72009-04-17 20:35:10 +0000230 SDValue Chain, SDValue Arg, ISD::ArgFlagsTy Flags);
231 SDNode *LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000232 unsigned CallingConv, SelectionDAG &DAG);
Dan Gohman475871a2008-07-27 21:46:04 +0000233 SDValue LowerCALL(SDValue Op, SelectionDAG &DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +0000234 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000235 SDValue LowerRET(SDValue Op, SelectionDAG &DAG);
Dan Gohman475871a2008-07-27 21:46:04 +0000236 SDValue LowerGlobalAddressDarwin(SDValue Op, SelectionDAG &DAG);
237 SDValue LowerGlobalAddressELF(SDValue Op, SelectionDAG &DAG);
238 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG);
239 SDValue LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000240 SelectionDAG &DAG);
Dan Gohman475871a2008-07-27 21:46:04 +0000241 SDValue LowerToTLSExecModels(GlobalAddressSDNode *GA,
Evan Cheng4102eb52007-10-22 22:11:27 +0000242 SelectionDAG &DAG);
Dan Gohman475871a2008-07-27 21:46:04 +0000243 SDValue LowerGLOBAL_OFFSET_TABLE(SDValue Op, SelectionDAG &DAG);
244 SDValue LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG);
245 SDValue LowerBR_JT(SDValue Op, SelectionDAG &DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +0000246 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG);
Rafael Espindola7b73a5d2007-10-19 14:35:17 +0000247
Dale Johannesen0f502f62009-02-03 22:26:09 +0000248 SDValue EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +0000249 SDValue Chain,
250 SDValue Dst, SDValue Src,
251 SDValue Size, unsigned Align,
Dan Gohman707e0182008-04-12 04:36:06 +0000252 bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +0000253 const Value *DstSV, uint64_t DstSVOff,
254 const Value *SrcSV, uint64_t SrcSVOff);
Evan Chenga8e29892007-01-19 07:51:42 +0000255 };
256}
257
258#endif // ARMISELLOWERING_H