blob: 30894ad6ad71fa3f84b49c4afe489fdf13706a93 [file] [log] [blame]
Christopher Lambbab24742007-07-26 08:18:32 +00001//===-- LowerSubregs.cpp - Subregister Lowering instruction pass ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Christopher Lambbab24742007-07-26 08:18:32 +00007//
8//===----------------------------------------------------------------------===//
9
10#define DEBUG_TYPE "lowersubregs"
11#include "llvm/CodeGen/Passes.h"
12#include "llvm/Function.h"
13#include "llvm/CodeGen/MachineFunctionPass.h"
14#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000015#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000016#include "llvm/Target/TargetRegisterInfo.h"
Christopher Lambbab24742007-07-26 08:18:32 +000017#include "llvm/Target/TargetInstrInfo.h"
18#include "llvm/Target/TargetMachine.h"
19#include "llvm/Support/Debug.h"
20#include "llvm/Support/Compiler.h"
21using namespace llvm;
22
23namespace {
24 struct VISIBILITY_HIDDEN LowerSubregsInstructionPass
25 : public MachineFunctionPass {
26 static char ID; // Pass identification, replacement for typeid
27 LowerSubregsInstructionPass() : MachineFunctionPass((intptr_t)&ID) {}
28
29 const char *getPassName() const {
30 return "Subregister lowering instruction pass";
31 }
32
33 /// runOnMachineFunction - pass entry point
34 bool runOnMachineFunction(MachineFunction&);
Christopher Lamb98363222007-08-06 16:33:56 +000035
36 bool LowerExtract(MachineInstr *MI);
37 bool LowerInsert(MachineInstr *MI);
Christopher Lambc9298232008-03-16 03:12:01 +000038 bool LowerSubregToReg(MachineInstr *MI);
Christopher Lambbab24742007-07-26 08:18:32 +000039 };
40
41 char LowerSubregsInstructionPass::ID = 0;
42}
43
44FunctionPass *llvm::createLowerSubregsPass() {
45 return new LowerSubregsInstructionPass();
46}
47
Christopher Lamb98363222007-08-06 16:33:56 +000048bool LowerSubregsInstructionPass::LowerExtract(MachineInstr *MI) {
49 MachineBasicBlock *MBB = MI->getParent();
50 MachineFunction &MF = *MBB->getParent();
Dan Gohman6f0d0242008-02-10 18:45:23 +000051 const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo();
Owen Andersond10fd972007-12-31 06:32:00 +000052 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
Christopher Lamb98363222007-08-06 16:33:56 +000053
54 assert(MI->getOperand(0).isRegister() && MI->getOperand(0).isDef() &&
55 MI->getOperand(1).isRegister() && MI->getOperand(1).isUse() &&
Dan Gohman92dfe202007-09-14 20:33:02 +000056 MI->getOperand(2).isImmediate() && "Malformed extract_subreg");
Christopher Lamb98363222007-08-06 16:33:56 +000057
Christopher Lambc9298232008-03-16 03:12:01 +000058 unsigned DstReg = MI->getOperand(0).getReg();
Christopher Lamb98363222007-08-06 16:33:56 +000059 unsigned SuperReg = MI->getOperand(1).getReg();
Christopher Lambc9298232008-03-16 03:12:01 +000060 unsigned SubIdx = MI->getOperand(2).getImm();
61 unsigned SrcReg = TRI.getSubReg(SuperReg, SubIdx);
Christopher Lamb98363222007-08-06 16:33:56 +000062
Dan Gohman6f0d0242008-02-10 18:45:23 +000063 assert(TargetRegisterInfo::isPhysicalRegister(SuperReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +000064 "Extract supperg source must be a physical register");
Christopher Lambc9298232008-03-16 03:12:01 +000065 assert(TargetRegisterInfo::isPhysicalRegister(DstReg) &&
66 "Insert destination must be in a physical register");
67
Christopher Lamb98363222007-08-06 16:33:56 +000068 DOUT << "subreg: CONVERTING: " << *MI;
69
70 if (SrcReg != DstReg) {
Christopher Lambc9298232008-03-16 03:12:01 +000071 const TargetRegisterClass *TRC = TRI.getPhysicalRegisterRegClass(DstReg);
Evan Chengea237812008-03-11 07:55:13 +000072 assert(TRC == TRI.getPhysicalRegisterRegClass(SrcReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +000073 "Extract subreg and Dst must be of same register class");
Owen Andersond10fd972007-12-31 06:32:00 +000074 TII.copyRegToReg(*MBB, MI, DstReg, SrcReg, TRC, TRC);
Christopher Lambc9298232008-03-16 03:12:01 +000075
76#ifndef NDEBUG
Christopher Lamb98363222007-08-06 16:33:56 +000077 MachineBasicBlock::iterator dMI = MI;
78 DOUT << "subreg: " << *(--dMI);
Christopher Lambc9298232008-03-16 03:12:01 +000079#endif
Christopher Lamb98363222007-08-06 16:33:56 +000080 }
81
82 DOUT << "\n";
Dan Gohman2c3f7ae2008-07-17 23:49:46 +000083 MBB->erase(MI);
Christopher Lamb98363222007-08-06 16:33:56 +000084 return true;
85}
86
Christopher Lambc9298232008-03-16 03:12:01 +000087bool LowerSubregsInstructionPass::LowerSubregToReg(MachineInstr *MI) {
88 MachineBasicBlock *MBB = MI->getParent();
89 MachineFunction &MF = *MBB->getParent();
90 const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo();
91 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
92 assert((MI->getOperand(0).isRegister() && MI->getOperand(0).isDef()) &&
93 MI->getOperand(1).isImmediate() &&
94 (MI->getOperand(2).isRegister() && MI->getOperand(2).isUse()) &&
95 MI->getOperand(3).isImmediate() && "Invalid subreg_to_reg");
96
97 unsigned DstReg = MI->getOperand(0).getReg();
98 unsigned InsReg = MI->getOperand(2).getReg();
99 unsigned SubIdx = MI->getOperand(3).getImm();
100
101 assert(SubIdx != 0 && "Invalid index for insert_subreg");
102 unsigned DstSubReg = TRI.getSubReg(DstReg, SubIdx);
103
104 assert(TargetRegisterInfo::isPhysicalRegister(DstReg) &&
105 "Insert destination must be in a physical register");
106 assert(TargetRegisterInfo::isPhysicalRegister(InsReg) &&
107 "Inserted value must be in a physical register");
108
109 DOUT << "subreg: CONVERTING: " << *MI;
110
Dan Gohmane3d92062008-08-07 02:54:50 +0000111 if (DstSubReg == InsReg) {
112 // No need to insert an identify copy instruction.
113 DOUT << "subreg: eliminated!";
114 } else {
115 // Insert sub-register copy
116 const TargetRegisterClass *TRC0= TRI.getPhysicalRegisterRegClass(DstSubReg);
117 const TargetRegisterClass *TRC1= TRI.getPhysicalRegisterRegClass(InsReg);
118 TII.copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC0, TRC1);
Christopher Lambc9298232008-03-16 03:12:01 +0000119
120#ifndef NDEBUG
Evan Cheng95350b92008-06-17 17:59:16 +0000121 MachineBasicBlock::iterator dMI = MI;
122 DOUT << "subreg: " << *(--dMI);
Christopher Lambc9298232008-03-16 03:12:01 +0000123#endif
Dan Gohmane3d92062008-08-07 02:54:50 +0000124 }
Christopher Lambc9298232008-03-16 03:12:01 +0000125
126 DOUT << "\n";
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000127 MBB->erase(MI);
Christopher Lambc9298232008-03-16 03:12:01 +0000128 return true;
129}
Christopher Lamb98363222007-08-06 16:33:56 +0000130
131bool LowerSubregsInstructionPass::LowerInsert(MachineInstr *MI) {
132 MachineBasicBlock *MBB = MI->getParent();
133 MachineFunction &MF = *MBB->getParent();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000134 const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo();
Owen Andersond10fd972007-12-31 06:32:00 +0000135 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
Christopher Lamb1fab4a62008-03-11 10:09:17 +0000136 assert((MI->getOperand(0).isRegister() && MI->getOperand(0).isDef()) &&
Christopher Lambc9298232008-03-16 03:12:01 +0000137 (MI->getOperand(1).isRegister() && MI->getOperand(1).isUse()) &&
Christopher Lamb1fab4a62008-03-11 10:09:17 +0000138 (MI->getOperand(2).isRegister() && MI->getOperand(2).isUse()) &&
139 MI->getOperand(3).isImmediate() && "Invalid insert_subreg");
140
141 unsigned DstReg = MI->getOperand(0).getReg();
Christopher Lambc9298232008-03-16 03:12:01 +0000142 unsigned SrcReg = MI->getOperand(1).getReg();
Christopher Lamb1fab4a62008-03-11 10:09:17 +0000143 unsigned InsReg = MI->getOperand(2).getReg();
144 unsigned SubIdx = MI->getOperand(3).getImm();
Christopher Lamb98363222007-08-06 16:33:56 +0000145
Christopher Lambc9298232008-03-16 03:12:01 +0000146 assert(DstReg == SrcReg && "insert_subreg not a two-address instruction?");
147 assert(SubIdx != 0 && "Invalid index for insert_subreg");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000148 unsigned DstSubReg = TRI.getSubReg(DstReg, SubIdx);
Christopher Lambc9298232008-03-16 03:12:01 +0000149
Dan Gohman6f0d0242008-02-10 18:45:23 +0000150 assert(TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +0000151 "Insert superreg source must be in a physical register");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000152 assert(TargetRegisterInfo::isPhysicalRegister(InsReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +0000153 "Inserted value must be in a physical register");
154
155 DOUT << "subreg: CONVERTING: " << *MI;
Christopher Lambc9298232008-03-16 03:12:01 +0000156
Evan Chengc3de8022008-06-16 22:52:53 +0000157 if (DstSubReg == InsReg) {
158 // No need to insert an identify copy instruction.
159 DOUT << "subreg: eliminated!";
160 } else {
161 // Insert sub-register copy
162 const TargetRegisterClass *TRC0= TRI.getPhysicalRegisterRegClass(DstSubReg);
163 const TargetRegisterClass *TRC1= TRI.getPhysicalRegisterRegClass(InsReg);
164 TII.copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC0, TRC1);
Christopher Lamb8b165732007-08-10 21:11:55 +0000165#ifndef NDEBUG
Evan Chengc3de8022008-06-16 22:52:53 +0000166 MachineBasicBlock::iterator dMI = MI;
167 DOUT << "subreg: " << *(--dMI);
Christopher Lamb8b165732007-08-10 21:11:55 +0000168#endif
Evan Chengc3de8022008-06-16 22:52:53 +0000169 }
Christopher Lamb98363222007-08-06 16:33:56 +0000170
171 DOUT << "\n";
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000172 MBB->erase(MI);
Christopher Lamb98363222007-08-06 16:33:56 +0000173 return true;
174}
Christopher Lambbab24742007-07-26 08:18:32 +0000175
176/// runOnMachineFunction - Reduce subregister inserts and extracts to register
177/// copies.
178///
179bool LowerSubregsInstructionPass::runOnMachineFunction(MachineFunction &MF) {
180 DOUT << "Machine Function\n";
Christopher Lambbab24742007-07-26 08:18:32 +0000181
182 bool MadeChange = false;
183
184 DOUT << "********** LOWERING SUBREG INSTRS **********\n";
185 DOUT << "********** Function: " << MF.getFunction()->getName() << '\n';
186
187 for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end();
188 mbbi != mbbe; ++mbbi) {
189 for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end();
Christopher Lamb98363222007-08-06 16:33:56 +0000190 mi != me;) {
191 MachineInstr *MI = mi++;
192
193 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) {
194 MadeChange |= LowerExtract(MI);
195 } else if (MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG) {
196 MadeChange |= LowerInsert(MI);
Christopher Lambc9298232008-03-16 03:12:01 +0000197 } else if (MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG) {
198 MadeChange |= LowerSubregToReg(MI);
Christopher Lambbab24742007-07-26 08:18:32 +0000199 }
200 }
201 }
202
203 return MadeChange;
204}