David Goodwin | b50ea5c | 2009-07-02 22:18:33 +0000 | [diff] [blame] | 1 | //===- Thumb2InstrInfo.cpp - Thumb-2 Instruction Information --------*- C++ -*-===// |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
David Goodwin | b50ea5c | 2009-07-02 22:18:33 +0000 | [diff] [blame] | 10 | // This file contains the Thumb-2 implementation of the TargetInstrInfo class. |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "ARMInstrInfo.h" |
| 15 | #include "ARM.h" |
| 16 | #include "ARMGenInstrInfo.inc" |
| 17 | #include "ARMMachineFunctionInfo.h" |
| 18 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 19 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 20 | #include "llvm/ADT/SmallVector.h" |
David Goodwin | b50ea5c | 2009-07-02 22:18:33 +0000 | [diff] [blame] | 21 | #include "Thumb2InstrInfo.h" |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 22 | |
| 23 | using namespace llvm; |
| 24 | |
David Goodwin | b50ea5c | 2009-07-02 22:18:33 +0000 | [diff] [blame] | 25 | Thumb2InstrInfo::Thumb2InstrInfo(const ARMSubtarget &STI) |
Anton Korobeynikov | a98cbc5 | 2009-06-27 12:16:40 +0000 | [diff] [blame] | 26 | : ARMBaseInstrInfo(STI), RI(*this, STI) { |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 27 | } |
| 28 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 29 | unsigned Thumb2InstrInfo::getUnindexedOpcode(unsigned Opc) const { |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 30 | // FIXME |
| 31 | return 0; |
| 32 | } |
| 33 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 34 | unsigned Thumb2InstrInfo::getOpcode(ARMII::Op Op) const { |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 35 | switch (Op) { |
| 36 | case ARMII::ADDri: return ARM::t2ADDri; |
| 37 | case ARMII::ADDrs: return ARM::t2ADDrs; |
| 38 | case ARMII::ADDrr: return ARM::t2ADDrr; |
| 39 | case ARMII::B: return ARM::t2B; |
| 40 | case ARMII::Bcc: return ARM::t2Bcc; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 41 | case ARMII::BX_RET: return ARM::tBX_RET; |
David Goodwin | 5ff58b5 | 2009-07-24 00:16:18 +0000 | [diff] [blame] | 42 | case ARMII::LDRrr: return ARM::t2LDRs; |
| 43 | case ARMII::LDRri: return ARM::t2LDRi12; |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 44 | case ARMII::MOVr: return ARM::t2MOVr; |
David Goodwin | 5ff58b5 | 2009-07-24 00:16:18 +0000 | [diff] [blame] | 45 | case ARMII::STRrr: return ARM::t2STRs; |
| 46 | case ARMII::STRri: return ARM::t2STRi12; |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 47 | case ARMII::SUBri: return ARM::t2SUBri; |
| 48 | case ARMII::SUBrs: return ARM::t2SUBrs; |
| 49 | case ARMII::SUBrr: return ARM::t2SUBrr; |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 50 | default: |
| 51 | break; |
| 52 | } |
| 53 | |
| 54 | return 0; |
| 55 | } |
| 56 | |
| 57 | bool |
| 58 | Thumb2InstrInfo::BlockHasNoFallThrough(const MachineBasicBlock &MBB) const { |
| 59 | if (MBB.empty()) return false; |
| 60 | |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 61 | switch (MBB.back().getOpcode()) { |
David Goodwin | b1beca6 | 2009-07-10 15:33:46 +0000 | [diff] [blame] | 62 | case ARM::t2LDM_RET: |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 63 | case ARM::t2B: // Uncond branch. |
Evan Cheng | 66ac531 | 2009-07-25 00:33:29 +0000 | [diff] [blame] | 64 | case ARM::t2BR_JT: // Jumptable branch. |
Evan Cheng | 23606e3 | 2009-07-24 18:20:16 +0000 | [diff] [blame] | 65 | case ARM::tBR_JTr: // Jumptable branch (16-bit version). |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 66 | case ARM::tBX_RET: |
| 67 | case ARM::tBX_RET_vararg: |
| 68 | case ARM::tPOP_RET: |
| 69 | case ARM::tB: |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 70 | return true; |
| 71 | default: |
| 72 | break; |
| 73 | } |
| 74 | |
| 75 | return false; |
| 76 | } |
Anton Korobeynikov | b8e9ac8 | 2009-07-16 23:26:06 +0000 | [diff] [blame] | 77 | |
| 78 | bool |
| 79 | Thumb2InstrInfo::copyRegToReg(MachineBasicBlock &MBB, |
| 80 | MachineBasicBlock::iterator I, |
| 81 | unsigned DestReg, unsigned SrcReg, |
| 82 | const TargetRegisterClass *DestRC, |
| 83 | const TargetRegisterClass *SrcRC) const { |
| 84 | DebugLoc DL = DebugLoc::getUnknownLoc(); |
| 85 | if (I != MBB.end()) DL = I->getDebugLoc(); |
| 86 | |
Evan Cheng | 08b93c6 | 2009-07-27 00:33:08 +0000 | [diff] [blame^] | 87 | if (DestRC == ARM::GPRRegisterClass && |
| 88 | SrcRC == ARM::GPRRegisterClass) { |
Evan Cheng | c6b54d5 | 2009-07-25 01:25:08 +0000 | [diff] [blame] | 89 | AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2MOVr), |
Anton Korobeynikov | b8e9ac8 | 2009-07-16 23:26:06 +0000 | [diff] [blame] | 90 | DestReg).addReg(SrcReg))); |
| 91 | return true; |
Evan Cheng | 08b93c6 | 2009-07-27 00:33:08 +0000 | [diff] [blame^] | 92 | } else if (DestRC == ARM::GPRRegisterClass && |
| 93 | SrcRC == ARM::tGPRRegisterClass) { |
| 94 | BuildMI(MBB, I, DL, get(ARM::tMOVtgpr2gpr), DestReg).addReg(SrcReg); |
| 95 | return true; |
| 96 | } else if (DestRC == ARM::tGPRRegisterClass && |
| 97 | SrcRC == ARM::GPRRegisterClass) { |
| 98 | BuildMI(MBB, I, DL, get(ARM::tMOVgpr2tgpr), DestReg).addReg(SrcReg); |
| 99 | return true; |
Anton Korobeynikov | b8e9ac8 | 2009-07-16 23:26:06 +0000 | [diff] [blame] | 100 | } |
| 101 | |
Evan Cheng | 08b93c6 | 2009-07-27 00:33:08 +0000 | [diff] [blame^] | 102 | // Handle SPR, DPR, and QPR copies. |
Anton Korobeynikov | b8e9ac8 | 2009-07-16 23:26:06 +0000 | [diff] [blame] | 103 | return ARMBaseInstrInfo::copyRegToReg(MBB, I, DestReg, SrcReg, DestRC, SrcRC); |
| 104 | } |