blob: 01350dcd3ae9f0cee4d3313038a042994cd45528 [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
16 let PrintMethod = "printPredicateOperand";
17}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Evan Cheng5657c012009-07-29 02:18:14 +000024// Table branch address
25def tb_addrmode : Operand<i32> {
26 let PrintMethod = "printTBAddrMode";
27}
28
Anton Korobeynikov52237112009-06-17 18:13:58 +000029// Shifted operands. No register controlled shifts for Thumb2.
30// Note: We do not support rrx shifted operands yet.
31def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000032 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000033 [shl,srl,sra,rotr]> {
Evan Cheng9cb9e672009-06-27 02:26:13 +000034 let PrintMethod = "printT2SOOperand";
Anton Korobeynikov52237112009-06-17 18:13:58 +000035 let MIOperandInfo = (ops GPR, i32imm);
36}
37
Evan Chengf49810c2009-06-23 17:48:47 +000038// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
39def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000040 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000041}]>;
42
Evan Chengf49810c2009-06-23 17:48:47 +000043// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
44def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000045 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000046}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000047
Evan Chengf49810c2009-06-23 17:48:47 +000048// t2_so_imm - Match a 32-bit immediate operand, which is an
49// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
50// immediate splatted into multiple bytes of the word. t2_so_imm values are
51// represented in the imm field in the same 12-bit form that they are encoded
Jim Grosbach6935efc2009-11-24 00:20:27 +000052// into t2_so_imm instructions: the 8-bit immediate is the least significant
53// bits [bits 0-7], the 4-bit shift/splat amount is the next 4 bits [bits 8-11].
Evan Chengf49810c2009-06-23 17:48:47 +000054def t2_so_imm : Operand<i32>,
55 PatLeaf<(imm), [{
Jim Grosbach64171712010-02-16 21:07:46 +000056 return ARM_AM::getT2SOImmVal((uint32_t)N->getZExtValue()) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000057}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000058
Jim Grosbach64171712010-02-16 21:07:46 +000059// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000060// of a t2_so_imm.
61def t2_so_imm_not : Operand<i32>,
62 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000063 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
64}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000065
66// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
67def t2_so_imm_neg : Operand<i32>,
68 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000069 return ARM_AM::getT2SOImmVal(-((int)N->getZExtValue())) != -1;
70}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000071
Jim Grosbach65b7f3a2009-10-21 20:44:34 +000072// Break t2_so_imm's up into two pieces. This handles immediates with up to 16
73// bits set in them. This uses t2_so_imm2part to match and t2_so_imm2part_[12]
74// to get the first/second pieces.
75def t2_so_imm2part : Operand<i32>,
76 PatLeaf<(imm), [{
77 return ARM_AM::isT2SOImmTwoPartVal((unsigned)N->getZExtValue());
78 }]> {
79}
80
81def t2_so_imm2part_1 : SDNodeXForm<imm, [{
82 unsigned V = ARM_AM::getT2SOImmTwoPartFirst((unsigned)N->getZExtValue());
83 return CurDAG->getTargetConstant(V, MVT::i32);
84}]>;
85
86def t2_so_imm2part_2 : SDNodeXForm<imm, [{
87 unsigned V = ARM_AM::getT2SOImmTwoPartSecond((unsigned)N->getZExtValue());
88 return CurDAG->getTargetConstant(V, MVT::i32);
89}]>;
90
Jim Grosbach15e6ef82009-11-23 20:35:53 +000091def t2_so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
92 return ARM_AM::isT2SOImmTwoPartVal(-(int)N->getZExtValue());
93 }]> {
94}
95
96def t2_so_neg_imm2part_1 : SDNodeXForm<imm, [{
97 unsigned V = ARM_AM::getT2SOImmTwoPartFirst(-(int)N->getZExtValue());
98 return CurDAG->getTargetConstant(V, MVT::i32);
99}]>;
100
101def t2_so_neg_imm2part_2 : SDNodeXForm<imm, [{
102 unsigned V = ARM_AM::getT2SOImmTwoPartSecond(-(int)N->getZExtValue());
103 return CurDAG->getTargetConstant(V, MVT::i32);
104}]>;
105
Evan Chenga67efd12009-06-23 19:39:13 +0000106/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
107def imm1_31 : PatLeaf<(i32 imm), [{
108 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32;
109}]>;
110
Evan Chengf49810c2009-06-23 17:48:47 +0000111/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +0000112def imm0_4095 : Operand<i32>,
113 PatLeaf<(i32 imm), [{
Evan Chengf49810c2009-06-23 17:48:47 +0000114 return (uint32_t)N->getZExtValue() < 4096;
115}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000116
Jim Grosbach64171712010-02-16 21:07:46 +0000117def imm0_4095_neg : PatLeaf<(i32 imm), [{
118 return (uint32_t)(-N->getZExtValue()) < 4096;
119}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000120
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000121def imm0_255_neg : PatLeaf<(i32 imm), [{
122 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +0000123}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000124
Evan Cheng055b0312009-06-29 07:51:04 +0000125// Define Thumb2 specific addressing modes.
126
127// t2addrmode_imm12 := reg + imm12
128def t2addrmode_imm12 : Operand<i32>,
129 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
130 let PrintMethod = "printT2AddrModeImm12Operand";
131 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
132}
133
David Goodwin5ff58b52009-07-24 00:16:18 +0000134// t2addrmode_imm8 := reg - imm8
Evan Cheng055b0312009-06-29 07:51:04 +0000135def t2addrmode_imm8 : Operand<i32>,
136 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
137 let PrintMethod = "printT2AddrModeImm8Operand";
138 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
139}
140
Evan Cheng6d94f112009-07-03 00:06:39 +0000141def t2am_imm8_offset : Operand<i32>,
142 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset", []>{
Evan Chenge88d5ce2009-07-02 07:28:31 +0000143 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
144}
145
Evan Cheng5c874172009-07-09 22:21:59 +0000146// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
David Goodwin6647cea2009-06-30 22:50:01 +0000147def t2addrmode_imm8s4 : Operand<i32>,
148 ComplexPattern<i32, 2, "SelectT2AddrModeImm8s4", []> {
Evan Cheng5c874172009-07-09 22:21:59 +0000149 let PrintMethod = "printT2AddrModeImm8s4Operand";
David Goodwin6647cea2009-06-30 22:50:01 +0000150 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
151}
152
Evan Chengcba962d2009-07-09 20:40:44 +0000153// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000154def t2addrmode_so_reg : Operand<i32>,
155 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
156 let PrintMethod = "printT2AddrModeSoRegOperand";
157 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
158}
159
160
Anton Korobeynikov52237112009-06-17 18:13:58 +0000161//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000162// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000163//
164
Evan Chenga67efd12009-06-23 19:39:13 +0000165/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000166/// unary operation that produces a value. These are predicable and can be
167/// changed to modify CPSR.
Johnny Chend68e1192009-12-15 17:24:14 +0000168multiclass T2I_un_irs<bits<4> opcod, string opc, PatFrag opnode,
169 bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000170 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000171 def i : T2sI<(outs GPR:$dst), (ins t2_so_imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +0000172 opc, "\t$dst, $src",
Evan Chenga67efd12009-06-23 19:39:13 +0000173 [(set GPR:$dst, (opnode t2_so_imm:$src))]> {
174 let isAsCheapAsAMove = Cheap;
175 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000176 let Inst{31-27} = 0b11110;
177 let Inst{25} = 0;
178 let Inst{24-21} = opcod;
179 let Inst{20} = ?; // The S bit.
180 let Inst{19-16} = 0b1111; // Rn
181 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000182 }
183 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000184 def r : T2I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +0000185 opc, ".w\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000186 [(set GPR:$dst, (opnode GPR:$src))]> {
187 let Inst{31-27} = 0b11101;
188 let Inst{26-25} = 0b01;
189 let Inst{24-21} = opcod;
190 let Inst{20} = ?; // The S bit.
191 let Inst{19-16} = 0b1111; // Rn
192 let Inst{14-12} = 0b000; // imm3
193 let Inst{7-6} = 0b00; // imm2
194 let Inst{5-4} = 0b00; // type
195 }
Evan Chenga67efd12009-06-23 19:39:13 +0000196 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000197 def s : T2I<(outs GPR:$dst), (ins t2_so_reg:$src), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000198 opc, ".w\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000199 [(set GPR:$dst, (opnode t2_so_reg:$src))]> {
200 let Inst{31-27} = 0b11101;
201 let Inst{26-25} = 0b01;
202 let Inst{24-21} = opcod;
203 let Inst{20} = ?; // The S bit.
204 let Inst{19-16} = 0b1111; // Rn
205 }
Evan Chenga67efd12009-06-23 19:39:13 +0000206}
207
208/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000209// binary operation that produces a value. These are predicable and can be
210/// changed to modify CPSR.
Jim Grosbach64171712010-02-16 21:07:46 +0000211multiclass T2I_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
David Goodwin1f096272009-07-27 23:34:12 +0000212 bit Commutable = 0, string wide =""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000213 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000214 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000215 opc, "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000216 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]> {
217 let Inst{31-27} = 0b11110;
218 let Inst{25} = 0;
219 let Inst{24-21} = opcod;
220 let Inst{20} = ?; // The S bit.
221 let Inst{15} = 0;
222 }
Evan Chenga67efd12009-06-23 19:39:13 +0000223 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000224 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000225 opc, !strconcat(wide, "\t$dst, $lhs, $rhs"),
Evan Cheng8de898a2009-06-26 00:19:44 +0000226 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
227 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000228 let Inst{31-27} = 0b11101;
229 let Inst{26-25} = 0b01;
230 let Inst{24-21} = opcod;
231 let Inst{20} = ?; // The S bit.
232 let Inst{14-12} = 0b000; // imm3
233 let Inst{7-6} = 0b00; // imm2
234 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000235 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000236 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000237 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000238 opc, !strconcat(wide, "\t$dst, $lhs, $rhs"),
Johnny Chend68e1192009-12-15 17:24:14 +0000239 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]> {
240 let Inst{31-27} = 0b11101;
241 let Inst{26-25} = 0b01;
242 let Inst{24-21} = opcod;
243 let Inst{20} = ?; // The S bit.
244 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000245}
246
David Goodwin1f096272009-07-27 23:34:12 +0000247/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
248// the ".w" prefix to indicate that they are wide.
Johnny Chend68e1192009-12-15 17:24:14 +0000249multiclass T2I_bin_w_irs<bits<4> opcod, string opc, PatFrag opnode,
250 bit Commutable = 0> :
251 T2I_bin_irs<opcod, opc, opnode, Commutable, ".w">;
David Goodwin1f096272009-07-27 23:34:12 +0000252
Evan Cheng1e249e32009-06-25 20:59:23 +0000253/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
254/// reversed. It doesn't define the 'rr' form since it's handled by its
255/// T2I_bin_irs counterpart.
Johnny Chend68e1192009-12-15 17:24:14 +0000256multiclass T2I_rbin_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000257 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000258 def ri : T2I<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000259 opc, ".w\t$dst, $rhs, $lhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000260 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]> {
261 let Inst{31-27} = 0b11110;
262 let Inst{25} = 0;
263 let Inst{24-21} = opcod;
264 let Inst{20} = 0; // The S bit.
265 let Inst{15} = 0;
266 }
Evan Chengf49810c2009-06-23 17:48:47 +0000267 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000268 def rs : T2I<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000269 opc, "\t$dst, $rhs, $lhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000270 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]> {
271 let Inst{31-27} = 0b11101;
272 let Inst{26-25} = 0b01;
273 let Inst{24-21} = opcod;
274 let Inst{20} = 0; // The S bit.
275 }
Evan Chengf49810c2009-06-23 17:48:47 +0000276}
277
Evan Chenga67efd12009-06-23 19:39:13 +0000278/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000279/// instruction modifies the CPSR register.
280let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000281multiclass T2I_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
282 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000283 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000284 def ri : T2I<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000285 !strconcat(opc, "s"), ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000286 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]> {
287 let Inst{31-27} = 0b11110;
288 let Inst{25} = 0;
289 let Inst{24-21} = opcod;
290 let Inst{20} = 1; // The S bit.
291 let Inst{15} = 0;
292 }
Evan Chenga67efd12009-06-23 19:39:13 +0000293 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000294 def rr : T2I<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000295 !strconcat(opc, "s"), ".w\t$dst, $lhs, $rhs",
Evan Cheng8de898a2009-06-26 00:19:44 +0000296 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
297 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000298 let Inst{31-27} = 0b11101;
299 let Inst{26-25} = 0b01;
300 let Inst{24-21} = opcod;
301 let Inst{20} = 1; // The S bit.
302 let Inst{14-12} = 0b000; // imm3
303 let Inst{7-6} = 0b00; // imm2
304 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000305 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000306 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000307 def rs : T2I<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000308 !strconcat(opc, "s"), ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000309 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]> {
310 let Inst{31-27} = 0b11101;
311 let Inst{26-25} = 0b01;
312 let Inst{24-21} = opcod;
313 let Inst{20} = 1; // The S bit.
314 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000315}
316}
317
Evan Chenga67efd12009-06-23 19:39:13 +0000318/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
319/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000320multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
321 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000322 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000323 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000324 opc, ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000325 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]> {
326 let Inst{31-27} = 0b11110;
327 let Inst{25} = 0;
328 let Inst{24} = 1;
329 let Inst{23-21} = op23_21;
330 let Inst{20} = 0; // The S bit.
331 let Inst{15} = 0;
332 }
Evan Chengf49810c2009-06-23 17:48:47 +0000333 // 12-bit imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000334 def ri12 : T2sI<(outs GPR:$dst), (ins GPR:$lhs, imm0_4095:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000335 !strconcat(opc, "w"), "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000336 [(set GPR:$dst, (opnode GPR:$lhs, imm0_4095:$rhs))]> {
337 let Inst{31-27} = 0b11110;
338 let Inst{25} = 1;
339 let Inst{24} = 0;
340 let Inst{23-21} = op23_21;
341 let Inst{20} = 0; // The S bit.
342 let Inst{15} = 0;
343 }
Evan Chenga67efd12009-06-23 19:39:13 +0000344 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000345 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000346 opc, ".w\t$dst, $lhs, $rhs",
Evan Cheng8de898a2009-06-26 00:19:44 +0000347 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
348 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000349 let Inst{31-27} = 0b11101;
350 let Inst{26-25} = 0b01;
351 let Inst{24} = 1;
352 let Inst{23-21} = op23_21;
353 let Inst{20} = 0; // The S bit.
354 let Inst{14-12} = 0b000; // imm3
355 let Inst{7-6} = 0b00; // imm2
356 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000357 }
Evan Chengf49810c2009-06-23 17:48:47 +0000358 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000359 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000360 opc, ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000361 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]> {
362 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000363 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000364 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000365 let Inst{23-21} = op23_21;
366 let Inst{20} = 0; // The S bit.
367 }
Evan Chengf49810c2009-06-23 17:48:47 +0000368}
369
Jim Grosbach6935efc2009-11-24 00:20:27 +0000370/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000371/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000372/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000373let Uses = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000374multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000375 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000376 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000377 opc, "\t$dst, $lhs, $rhs",
Evan Cheng62674222009-06-25 23:34:10 +0000378 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000379 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000380 let Inst{31-27} = 0b11110;
381 let Inst{25} = 0;
382 let Inst{24-21} = opcod;
383 let Inst{20} = 0; // The S bit.
384 let Inst{15} = 0;
385 }
Evan Chenga67efd12009-06-23 19:39:13 +0000386 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000387 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000388 opc, ".w\t$dst, $lhs, $rhs",
Evan Cheng62674222009-06-25 23:34:10 +0000389 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000390 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000391 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000392 let Inst{31-27} = 0b11101;
393 let Inst{26-25} = 0b01;
394 let Inst{24-21} = opcod;
395 let Inst{20} = 0; // The S bit.
396 let Inst{14-12} = 0b000; // imm3
397 let Inst{7-6} = 0b00; // imm2
398 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000399 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000400 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000401 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000402 opc, ".w\t$dst, $lhs, $rhs",
Evan Cheng62674222009-06-25 23:34:10 +0000403 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000404 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000405 let Inst{31-27} = 0b11101;
406 let Inst{26-25} = 0b01;
407 let Inst{24-21} = opcod;
408 let Inst{20} = 0; // The S bit.
409 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000410}
411
412// Carry setting variants
413let Defs = [CPSR] in {
414multiclass T2I_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode, bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000415 // shifted imm
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000416 def Sri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
417 opc, "\t$dst, $lhs, $rhs",
Evan Cheng62674222009-06-25 23:34:10 +0000418 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000419 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000420 let Inst{31-27} = 0b11110;
421 let Inst{25} = 0;
422 let Inst{24-21} = opcod;
423 let Inst{20} = 1; // The S bit.
424 let Inst{15} = 0;
425 }
Evan Cheng62674222009-06-25 23:34:10 +0000426 // register
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000427 def Srr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
428 opc, ".w\t$dst, $lhs, $rhs",
Evan Cheng62674222009-06-25 23:34:10 +0000429 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000430 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000431 let isCommutable = Commutable;
432 let Inst{31-27} = 0b11101;
433 let Inst{26-25} = 0b01;
434 let Inst{24-21} = opcod;
435 let Inst{20} = 1; // The S bit.
436 let Inst{14-12} = 0b000; // imm3
437 let Inst{7-6} = 0b00; // imm2
438 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000439 }
Evan Cheng62674222009-06-25 23:34:10 +0000440 // shifted register
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000441 def Srs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
442 opc, ".w\t$dst, $lhs, $rhs",
Evan Cheng62674222009-06-25 23:34:10 +0000443 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000444 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000445 let Inst{31-27} = 0b11101;
446 let Inst{26-25} = 0b01;
447 let Inst{24-21} = opcod;
448 let Inst{20} = 1; // The S bit.
Evan Cheng8de898a2009-06-26 00:19:44 +0000449 }
Evan Chengf49810c2009-06-23 17:48:47 +0000450}
451}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000452}
Evan Chengf49810c2009-06-23 17:48:47 +0000453
David Goodwinaf0d08d2009-07-27 16:31:55 +0000454/// T2I_rbin_s_is - Same as T2I_rbin_is except sets 's' bit.
Evan Cheng1e249e32009-06-25 20:59:23 +0000455let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000456multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000457 // shifted imm
Evan Chenge8af1f92009-08-10 02:37:24 +0000458 def ri : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs, cc_out:$s),
David Goodwin5d598aa2009-08-19 18:00:44 +0000459 IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000460 !strconcat(opc, "${s}.w\t$dst, $rhs, $lhs"),
Johnny Chend68e1192009-12-15 17:24:14 +0000461 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]> {
462 let Inst{31-27} = 0b11110;
463 let Inst{25} = 0;
464 let Inst{24-21} = opcod;
465 let Inst{20} = 1; // The S bit.
466 let Inst{15} = 0;
467 }
Evan Chengf49810c2009-06-23 17:48:47 +0000468 // shifted register
Evan Chenge8af1f92009-08-10 02:37:24 +0000469 def rs : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs, cc_out:$s),
David Goodwin5d598aa2009-08-19 18:00:44 +0000470 IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000471 !strconcat(opc, "${s}\t$dst, $rhs, $lhs"),
Johnny Chend68e1192009-12-15 17:24:14 +0000472 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]> {
473 let Inst{31-27} = 0b11101;
474 let Inst{26-25} = 0b01;
475 let Inst{24-21} = opcod;
476 let Inst{20} = 1; // The S bit.
477 }
Evan Chengf49810c2009-06-23 17:48:47 +0000478}
479}
480
Evan Chenga67efd12009-06-23 19:39:13 +0000481/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
482// rotate operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000483multiclass T2I_sh_ir<bits<2> opcod, string opc, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000484 // 5-bit imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000485 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000486 opc, ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000487 [(set GPR:$dst, (opnode GPR:$lhs, imm1_31:$rhs))]> {
488 let Inst{31-27} = 0b11101;
489 let Inst{26-21} = 0b010010;
490 let Inst{19-16} = 0b1111; // Rn
491 let Inst{5-4} = opcod;
492 }
Evan Chenga67efd12009-06-23 19:39:13 +0000493 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000494 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000495 opc, ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000496 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
497 let Inst{31-27} = 0b11111;
498 let Inst{26-23} = 0b0100;
499 let Inst{22-21} = opcod;
500 let Inst{15-12} = 0b1111;
501 let Inst{7-4} = 0b0000;
502 }
Evan Chenga67efd12009-06-23 19:39:13 +0000503}
Evan Chengf49810c2009-06-23 17:48:47 +0000504
Johnny Chend68e1192009-12-15 17:24:14 +0000505/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000506/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000507/// a explicit result, only implicitly set CPSR.
David Goodwinc27a4542009-07-20 22:13:31 +0000508let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000509multiclass T2I_cmp_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000510 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000511 def ri : T2I<(outs), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000512 opc, ".w\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000513 [(opnode GPR:$lhs, t2_so_imm:$rhs)]> {
514 let Inst{31-27} = 0b11110;
515 let Inst{25} = 0;
516 let Inst{24-21} = opcod;
517 let Inst{20} = 1; // The S bit.
518 let Inst{15} = 0;
519 let Inst{11-8} = 0b1111; // Rd
520 }
Evan Chenga67efd12009-06-23 19:39:13 +0000521 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000522 def rr : T2I<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000523 opc, ".w\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000524 [(opnode GPR:$lhs, GPR:$rhs)]> {
525 let Inst{31-27} = 0b11101;
526 let Inst{26-25} = 0b01;
527 let Inst{24-21} = opcod;
528 let Inst{20} = 1; // The S bit.
529 let Inst{14-12} = 0b000; // imm3
530 let Inst{11-8} = 0b1111; // Rd
531 let Inst{7-6} = 0b00; // imm2
532 let Inst{5-4} = 0b00; // type
533 }
Evan Chengf49810c2009-06-23 17:48:47 +0000534 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000535 def rs : T2I<(outs), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iCMPsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000536 opc, ".w\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000537 [(opnode GPR:$lhs, t2_so_reg:$rhs)]> {
538 let Inst{31-27} = 0b11101;
539 let Inst{26-25} = 0b01;
540 let Inst{24-21} = opcod;
541 let Inst{20} = 1; // The S bit.
542 let Inst{11-8} = 0b1111; // Rd
543 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000544}
545}
546
Evan Chengf3c21b82009-06-30 02:15:48 +0000547/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Johnny Chend68e1192009-12-15 17:24:14 +0000548multiclass T2I_ld<bit signed, bits<2> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000549 def i12 : T2Ii12<(outs GPR:$dst), (ins t2addrmode_imm12:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000550 opc, ".w\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000551 [(set GPR:$dst, (opnode t2addrmode_imm12:$addr))]> {
552 let Inst{31-27} = 0b11111;
553 let Inst{26-25} = 0b00;
554 let Inst{24} = signed;
555 let Inst{23} = 1;
556 let Inst{22-21} = opcod;
557 let Inst{20} = 1; // load
558 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000559 def i8 : T2Ii8 <(outs GPR:$dst), (ins t2addrmode_imm8:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000560 opc, "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000561 [(set GPR:$dst, (opnode t2addrmode_imm8:$addr))]> {
562 let Inst{31-27} = 0b11111;
563 let Inst{26-25} = 0b00;
564 let Inst{24} = signed;
565 let Inst{23} = 0;
566 let Inst{22-21} = opcod;
567 let Inst{20} = 1; // load
568 let Inst{11} = 1;
569 // Offset: index==TRUE, wback==FALSE
570 let Inst{10} = 1; // The P bit.
571 let Inst{8} = 0; // The W bit.
572 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000573 def s : T2Iso <(outs GPR:$dst), (ins t2addrmode_so_reg:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000574 opc, ".w\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000575 [(set GPR:$dst, (opnode t2addrmode_so_reg:$addr))]> {
576 let Inst{31-27} = 0b11111;
577 let Inst{26-25} = 0b00;
578 let Inst{24} = signed;
579 let Inst{23} = 0;
580 let Inst{22-21} = opcod;
581 let Inst{20} = 1; // load
582 let Inst{11-6} = 0b000000;
583 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000584 def pci : T2Ipc <(outs GPR:$dst), (ins i32imm:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000585 opc, ".w\t$dst, $addr",
Evan Cheng9eda6892009-10-31 03:39:36 +0000586 [(set GPR:$dst, (opnode (ARMWrapper tconstpool:$addr)))]> {
587 let isReMaterializable = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000588 let Inst{31-27} = 0b11111;
589 let Inst{26-25} = 0b00;
590 let Inst{24} = signed;
591 let Inst{23} = ?; // add = (U == '1')
592 let Inst{22-21} = opcod;
593 let Inst{20} = 1; // load
594 let Inst{19-16} = 0b1111; // Rn
Evan Cheng9eda6892009-10-31 03:39:36 +0000595 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000596}
597
David Goodwin73b8f162009-06-30 22:11:34 +0000598/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Johnny Chend68e1192009-12-15 17:24:14 +0000599multiclass T2I_st<bits<2> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000600 def i12 : T2Ii12<(outs), (ins GPR:$src, t2addrmode_imm12:$addr), IIC_iStorei,
Evan Cheng699beba2009-10-27 00:08:59 +0000601 opc, ".w\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000602 [(opnode GPR:$src, t2addrmode_imm12:$addr)]> {
603 let Inst{31-27} = 0b11111;
604 let Inst{26-23} = 0b0001;
605 let Inst{22-21} = opcod;
606 let Inst{20} = 0; // !load
607 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000608 def i8 : T2Ii8 <(outs), (ins GPR:$src, t2addrmode_imm8:$addr), IIC_iStorei,
Evan Cheng699beba2009-10-27 00:08:59 +0000609 opc, "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000610 [(opnode GPR:$src, t2addrmode_imm8:$addr)]> {
611 let Inst{31-27} = 0b11111;
612 let Inst{26-23} = 0b0000;
613 let Inst{22-21} = opcod;
614 let Inst{20} = 0; // !load
615 let Inst{11} = 1;
616 // Offset: index==TRUE, wback==FALSE
617 let Inst{10} = 1; // The P bit.
618 let Inst{8} = 0; // The W bit.
619 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000620 def s : T2Iso <(outs), (ins GPR:$src, t2addrmode_so_reg:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000621 opc, ".w\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000622 [(opnode GPR:$src, t2addrmode_so_reg:$addr)]> {
623 let Inst{31-27} = 0b11111;
624 let Inst{26-23} = 0b0000;
625 let Inst{22-21} = opcod;
626 let Inst{20} = 0; // !load
627 let Inst{11-6} = 0b000000;
628 }
David Goodwin73b8f162009-06-30 22:11:34 +0000629}
630
David Goodwind1fa1202009-07-01 00:01:13 +0000631/// T2I_picld - Defines the PIC load pattern.
632class T2I_picld<string opc, PatFrag opnode> :
David Goodwin5d598aa2009-08-19 18:00:44 +0000633 T2I<(outs GPR:$dst), (ins addrmodepc:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000634 !strconcat("\n${addr:label}:\n\t", opc), "\t$dst, $addr",
David Goodwind1fa1202009-07-01 00:01:13 +0000635 [(set GPR:$dst, (opnode addrmodepc:$addr))]>;
636
637/// T2I_picst - Defines the PIC store pattern.
638class T2I_picst<string opc, PatFrag opnode> :
David Goodwin5d598aa2009-08-19 18:00:44 +0000639 T2I<(outs), (ins GPR:$src, addrmodepc:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000640 !strconcat("\n${addr:label}:\n\t", opc), "\t$src, $addr",
David Goodwind1fa1202009-07-01 00:01:13 +0000641 [(opnode GPR:$src, addrmodepc:$addr)]>;
642
Evan Chengd27c9fc2009-07-03 01:43:10 +0000643
644/// T2I_unary_rrot - A unary operation with two forms: one whose operand is a
645/// register and one whose operand is a register rotated by 8/16/24.
Johnny Chend68e1192009-12-15 17:24:14 +0000646multiclass T2I_unary_rrot<bits<3> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000647 def r : T2I<(outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000648 opc, ".w\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000649 [(set GPR:$dst, (opnode GPR:$src))]> {
650 let Inst{31-27} = 0b11111;
651 let Inst{26-23} = 0b0100;
652 let Inst{22-20} = opcod;
653 let Inst{19-16} = 0b1111; // Rn
654 let Inst{15-12} = 0b1111;
655 let Inst{7} = 1;
656 let Inst{5-4} = 0b00; // rotate
657 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000658 def r_rot : T2I<(outs GPR:$dst), (ins GPR:$src, i32imm:$rot), IIC_iUNAsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000659 opc, ".w\t$dst, $src, ror $rot",
Johnny Chend68e1192009-12-15 17:24:14 +0000660 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]> {
661 let Inst{31-27} = 0b11111;
662 let Inst{26-23} = 0b0100;
663 let Inst{22-20} = opcod;
664 let Inst{19-16} = 0b1111; // Rn
665 let Inst{15-12} = 0b1111;
666 let Inst{7} = 1;
667 let Inst{5-4} = {?,?}; // rotate
668 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000669}
670
671/// T2I_bin_rrot - A binary operation with two forms: one whose operand is a
672/// register and one whose operand is a register rotated by 8/16/24.
Johnny Chend68e1192009-12-15 17:24:14 +0000673multiclass T2I_bin_rrot<bits<3> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000674 def rr : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000675 opc, "\t$dst, $LHS, $RHS",
Johnny Chend68e1192009-12-15 17:24:14 +0000676 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]> {
677 let Inst{31-27} = 0b11111;
678 let Inst{26-23} = 0b0100;
679 let Inst{22-20} = opcod;
680 let Inst{15-12} = 0b1111;
681 let Inst{7} = 1;
682 let Inst{5-4} = 0b00; // rotate
683 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000684 def rr_rot : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
Evan Cheng699beba2009-10-27 00:08:59 +0000685 IIC_iALUsr, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chengd27c9fc2009-07-03 01:43:10 +0000686 [(set GPR:$dst, (opnode GPR:$LHS,
Johnny Chend68e1192009-12-15 17:24:14 +0000687 (rotr GPR:$RHS, rot_imm:$rot)))]> {
688 let Inst{31-27} = 0b11111;
689 let Inst{26-23} = 0b0100;
690 let Inst{22-20} = opcod;
691 let Inst{15-12} = 0b1111;
692 let Inst{7} = 1;
693 let Inst{5-4} = {?,?}; // rotate
694 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000695}
696
Anton Korobeynikov52237112009-06-17 18:13:58 +0000697//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000698// Instructions
699//===----------------------------------------------------------------------===//
700
701//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +0000702// Miscellaneous Instructions.
703//
704
Evan Chenga09b9ca2009-06-24 23:47:58 +0000705// LEApcrel - Load a pc-relative address into a register without offending the
706// assembler.
David Goodwin5d598aa2009-08-19 18:00:44 +0000707def t2LEApcrel : T2XI<(outs GPR:$dst), (ins i32imm:$label, pred:$p), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000708 "adr$p.w\t$dst, #$label", []> {
709 let Inst{31-27} = 0b11110;
710 let Inst{25-24} = 0b10;
711 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
712 let Inst{22} = 0;
713 let Inst{20} = 0;
714 let Inst{19-16} = 0b1111; // Rn
715 let Inst{15} = 0;
716}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000717def t2LEApcrelJT : T2XI<(outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000718 (ins i32imm:$label, nohash_imm:$id, pred:$p), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000719 "adr$p.w\t$dst, #${label}_${id}", []> {
720 let Inst{31-27} = 0b11110;
721 let Inst{25-24} = 0b10;
722 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
723 let Inst{22} = 0;
724 let Inst{20} = 0;
725 let Inst{19-16} = 0b1111; // Rn
726 let Inst{15} = 0;
727}
Evan Chenga09b9ca2009-06-24 23:47:58 +0000728
Evan Cheng86198642009-08-07 00:34:42 +0000729// ADD r, sp, {so_imm|i12}
David Goodwin5d598aa2009-08-19 18:00:44 +0000730def t2ADDrSPi : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000731 IIC_iALUi, "add", ".w\t$dst, $sp, $imm", []> {
732 let Inst{31-27} = 0b11110;
733 let Inst{25} = 0;
734 let Inst{24-21} = 0b1000;
735 let Inst{20} = ?; // The S bit.
736 let Inst{19-16} = 0b1101; // Rn = sp
737 let Inst{15} = 0;
738}
Jim Grosbach64171712010-02-16 21:07:46 +0000739def t2ADDrSPi12 : T2I<(outs GPR:$dst), (ins GPR:$sp, imm0_4095:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000740 IIC_iALUi, "addw", "\t$dst, $sp, $imm", []> {
741 let Inst{31-27} = 0b11110;
742 let Inst{25} = 1;
743 let Inst{24-21} = 0b0000;
744 let Inst{20} = 0; // The S bit.
745 let Inst{19-16} = 0b1101; // Rn = sp
746 let Inst{15} = 0;
747}
Evan Cheng86198642009-08-07 00:34:42 +0000748
749// ADD r, sp, so_reg
David Goodwin5d598aa2009-08-19 18:00:44 +0000750def t2ADDrSPs : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs),
Johnny Chend68e1192009-12-15 17:24:14 +0000751 IIC_iALUsi, "add", ".w\t$dst, $sp, $rhs", []> {
752 let Inst{31-27} = 0b11101;
753 let Inst{26-25} = 0b01;
754 let Inst{24-21} = 0b1000;
755 let Inst{20} = ?; // The S bit.
756 let Inst{19-16} = 0b1101; // Rn = sp
757 let Inst{15} = 0;
758}
Evan Cheng86198642009-08-07 00:34:42 +0000759
760// SUB r, sp, {so_imm|i12}
David Goodwin5d598aa2009-08-19 18:00:44 +0000761def t2SUBrSPi : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000762 IIC_iALUi, "sub", ".w\t$dst, $sp, $imm", []> {
763 let Inst{31-27} = 0b11110;
764 let Inst{25} = 0;
765 let Inst{24-21} = 0b1101;
766 let Inst{20} = ?; // The S bit.
767 let Inst{19-16} = 0b1101; // Rn = sp
768 let Inst{15} = 0;
769}
David Goodwin5d598aa2009-08-19 18:00:44 +0000770def t2SUBrSPi12 : T2I<(outs GPR:$dst), (ins GPR:$sp, imm0_4095:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000771 IIC_iALUi, "subw", "\t$dst, $sp, $imm", []> {
772 let Inst{31-27} = 0b11110;
773 let Inst{25} = 1;
774 let Inst{24-21} = 0b0101;
775 let Inst{20} = 0; // The S bit.
776 let Inst{19-16} = 0b1101; // Rn = sp
777 let Inst{15} = 0;
778}
Evan Cheng86198642009-08-07 00:34:42 +0000779
780// SUB r, sp, so_reg
David Goodwin5d598aa2009-08-19 18:00:44 +0000781def t2SUBrSPs : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs),
782 IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +0000783 "sub", "\t$dst, $sp, $rhs", []> {
784 let Inst{31-27} = 0b11101;
785 let Inst{26-25} = 0b01;
786 let Inst{24-21} = 0b1101;
787 let Inst{20} = ?; // The S bit.
788 let Inst{19-16} = 0b1101; // Rn = sp
789 let Inst{15} = 0;
790}
Evan Cheng86198642009-08-07 00:34:42 +0000791
792// Pseudo instruction that will expand into a t2SUBrSPi + a copy.
Dan Gohman533297b2009-10-29 18:10:34 +0000793let usesCustomInserter = 1 in { // Expanded after instruction selection.
Evan Cheng86198642009-08-07 00:34:42 +0000794def t2SUBrSPi_ : PseudoInst<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm),
Evan Cheng699beba2009-10-27 00:08:59 +0000795 NoItinerary, "@ sub.w\t$dst, $sp, $imm", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000796def t2SUBrSPi12_ : PseudoInst<(outs GPR:$dst), (ins GPR:$sp, imm0_4095:$imm),
Evan Cheng699beba2009-10-27 00:08:59 +0000797 NoItinerary, "@ subw\t$dst, $sp, $imm", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000798def t2SUBrSPs_ : PseudoInst<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs),
Evan Cheng699beba2009-10-27 00:08:59 +0000799 NoItinerary, "@ sub\t$dst, $sp, $rhs", []>;
Dan Gohman533297b2009-10-29 18:10:34 +0000800} // usesCustomInserter
Evan Cheng86198642009-08-07 00:34:42 +0000801
802
Evan Chenga09b9ca2009-06-24 23:47:58 +0000803//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000804// Load / store Instructions.
805//
806
Evan Cheng055b0312009-06-29 07:51:04 +0000807// Load
Jim Grosbach64171712010-02-16 21:07:46 +0000808let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000809defm t2LDR : T2I_ld<0, 0b10, "ldr", UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +0000810
Evan Chengf3c21b82009-06-30 02:15:48 +0000811// Loads with zero extension
Johnny Chend68e1192009-12-15 17:24:14 +0000812defm t2LDRH : T2I_ld<0, 0b01, "ldrh", UnOpFrag<(zextloadi16 node:$Src)>>;
813defm t2LDRB : T2I_ld<0, 0b00, "ldrb", UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +0000814
Evan Chengf3c21b82009-06-30 02:15:48 +0000815// Loads with sign extension
Johnny Chend68e1192009-12-15 17:24:14 +0000816defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", UnOpFrag<(sextloadi16 node:$Src)>>;
817defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +0000818
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000819let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +0000820// Load doubleword
Johnny Chend68e1192009-12-15 17:24:14 +0000821def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs GPR:$dst1, GPR:$dst2),
Evan Chenge298ab22009-09-27 09:46:04 +0000822 (ins t2addrmode_imm8s4:$addr),
Johnny Chen83142992010-01-05 22:37:28 +0000823 IIC_iLoadi, "ldrd", "\t$dst1, $addr", []>;
Johnny Chend68e1192009-12-15 17:24:14 +0000824def t2LDRDpci : T2Ii8s4<?, ?, 1, (outs GPR:$dst1, GPR:$dst2),
Evan Chenge298ab22009-09-27 09:46:04 +0000825 (ins i32imm:$addr), IIC_iLoadi,
Johnny Chen83142992010-01-05 22:37:28 +0000826 "ldrd", "\t$dst1, $addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +0000827 let Inst{19-16} = 0b1111; // Rn
828}
Evan Chengf3c21b82009-06-30 02:15:48 +0000829}
830
831// zextload i1 -> zextload i8
832def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
833 (t2LDRBi12 t2addrmode_imm12:$addr)>;
834def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
835 (t2LDRBi8 t2addrmode_imm8:$addr)>;
836def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
837 (t2LDRBs t2addrmode_so_reg:$addr)>;
838def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
839 (t2LDRBpci tconstpool:$addr)>;
840
841// extload -> zextload
842// FIXME: Reduce the number of patterns by legalizing extload to zextload
843// earlier?
844def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
845 (t2LDRBi12 t2addrmode_imm12:$addr)>;
846def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
847 (t2LDRBi8 t2addrmode_imm8:$addr)>;
848def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
849 (t2LDRBs t2addrmode_so_reg:$addr)>;
850def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
851 (t2LDRBpci tconstpool:$addr)>;
852
853def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
854 (t2LDRBi12 t2addrmode_imm12:$addr)>;
855def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
856 (t2LDRBi8 t2addrmode_imm8:$addr)>;
857def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
858 (t2LDRBs t2addrmode_so_reg:$addr)>;
859def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
860 (t2LDRBpci tconstpool:$addr)>;
861
862def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
863 (t2LDRHi12 t2addrmode_imm12:$addr)>;
864def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
865 (t2LDRHi8 t2addrmode_imm8:$addr)>;
866def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
867 (t2LDRHs t2addrmode_so_reg:$addr)>;
868def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
869 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +0000870
Evan Chenge88d5ce2009-07-02 07:28:31 +0000871// Indexed loads
Evan Cheng78236f82009-07-03 00:08:19 +0000872let mayLoad = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +0000873def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000874 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000875 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000876 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000877 []>;
878
Johnny Chend68e1192009-12-15 17:24:14 +0000879def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000880 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000881 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000882 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000883 []>;
884
Johnny Chend68e1192009-12-15 17:24:14 +0000885def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000886 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000887 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000888 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000889 []>;
Johnny Chend68e1192009-12-15 17:24:14 +0000890def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000891 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000892 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000893 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000894 []>;
895
Johnny Chend68e1192009-12-15 17:24:14 +0000896def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000897 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000898 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000899 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000900 []>;
Johnny Chend68e1192009-12-15 17:24:14 +0000901def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000902 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000903 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000904 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000905 []>;
906
Johnny Chend68e1192009-12-15 17:24:14 +0000907def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +0000908 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000909 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000910 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +0000911 []>;
Johnny Chend68e1192009-12-15 17:24:14 +0000912def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +0000913 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000914 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000915 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +0000916 []>;
917
Johnny Chend68e1192009-12-15 17:24:14 +0000918def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +0000919 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000920 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000921 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +0000922 []>;
Johnny Chend68e1192009-12-15 17:24:14 +0000923def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +0000924 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000925 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000926 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +0000927 []>;
Evan Cheng78236f82009-07-03 00:08:19 +0000928}
Evan Cheng4fbb9962009-07-02 23:16:11 +0000929
David Goodwin73b8f162009-06-30 22:11:34 +0000930// Store
Johnny Chend68e1192009-12-15 17:24:14 +0000931defm t2STR : T2I_st<0b10, "str", BinOpFrag<(store node:$LHS, node:$RHS)>>;
932defm t2STRB : T2I_st<0b00, "strb", BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
933defm t2STRH : T2I_st<0b01, "strh", BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +0000934
David Goodwin6647cea2009-06-30 22:50:01 +0000935// Store doubleword
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000936let mayLoad = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000937def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Evan Chenge298ab22009-09-27 09:46:04 +0000938 (ins GPR:$src1, GPR:$src2, t2addrmode_imm8s4:$addr),
Johnny Chen83142992010-01-05 22:37:28 +0000939 IIC_iStorer, "strd", "\t$src1, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +0000940
Evan Cheng6d94f112009-07-03 00:06:39 +0000941// Indexed stores
Johnny Chend68e1192009-12-15 17:24:14 +0000942def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +0000943 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000944 AddrModeT2_i8, IndexModePre, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000945 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +0000946 [(set GPR:$base_wb,
947 (pre_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
948
Johnny Chend68e1192009-12-15 17:24:14 +0000949def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +0000950 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000951 AddrModeT2_i8, IndexModePost, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000952 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +0000953 [(set GPR:$base_wb,
Jim Grosbach6935efc2009-11-24 00:20:27 +0000954 (post_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +0000955
Johnny Chend68e1192009-12-15 17:24:14 +0000956def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +0000957 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000958 AddrModeT2_i8, IndexModePre, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000959 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +0000960 [(set GPR:$base_wb,
961 (pre_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
962
Johnny Chend68e1192009-12-15 17:24:14 +0000963def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +0000964 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000965 AddrModeT2_i8, IndexModePost, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000966 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +0000967 [(set GPR:$base_wb,
968 (post_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
969
Johnny Chend68e1192009-12-15 17:24:14 +0000970def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +0000971 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000972 AddrModeT2_i8, IndexModePre, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000973 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +0000974 [(set GPR:$base_wb,
975 (pre_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
976
Johnny Chend68e1192009-12-15 17:24:14 +0000977def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +0000978 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000979 AddrModeT2_i8, IndexModePost, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000980 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +0000981 [(set GPR:$base_wb,
982 (post_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
983
David Goodwind1fa1202009-07-01 00:01:13 +0000984
Evan Cheng5c874172009-07-09 22:21:59 +0000985// FIXME: ldrd / strd pre / post variants
Evan Cheng2889cce2009-07-03 00:18:36 +0000986
987//===----------------------------------------------------------------------===//
988// Load / store multiple Instructions.
989//
990
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000991let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Evan Cheng2889cce2009-07-03 00:18:36 +0000992def t2LDM : T2XI<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000993 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Johnny Chend68e1192009-12-15 17:24:14 +0000994 IIC_iLoadm, "ldm${addr:submode}${p}${addr:wide}\t$addr, $wb", []> {
995 let Inst{31-27} = 0b11101;
996 let Inst{26-25} = 0b00;
997 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
998 let Inst{22} = 0;
999 let Inst{21} = ?; // The W bit.
1000 let Inst{20} = 1; // Load
1001}
Evan Cheng2889cce2009-07-03 00:18:36 +00001002
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001003let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Evan Cheng2889cce2009-07-03 00:18:36 +00001004def t2STM : T2XI<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +00001005 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Johnny Chend68e1192009-12-15 17:24:14 +00001006 IIC_iStorem, "stm${addr:submode}${p}${addr:wide}\t$addr, $wb", []> {
1007 let Inst{31-27} = 0b11101;
1008 let Inst{26-25} = 0b00;
1009 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
1010 let Inst{22} = 0;
1011 let Inst{21} = ?; // The W bit.
1012 let Inst{20} = 0; // Store
1013}
Evan Cheng2889cce2009-07-03 00:18:36 +00001014
Evan Cheng9cb9e672009-06-27 02:26:13 +00001015//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001016// Move Instructions.
1017//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001018
Evan Chengf49810c2009-06-23 17:48:47 +00001019let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001020def t2MOVr : T2sI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +00001021 "mov", ".w\t$dst, $src", []> {
1022 let Inst{31-27} = 0b11101;
1023 let Inst{26-25} = 0b01;
1024 let Inst{24-21} = 0b0010;
1025 let Inst{20} = ?; // The S bit.
1026 let Inst{19-16} = 0b1111; // Rn
1027 let Inst{14-12} = 0b000;
1028 let Inst{7-4} = 0b0000;
1029}
Evan Chengf49810c2009-06-23 17:48:47 +00001030
Evan Cheng5adb66a2009-09-28 09:14:39 +00001031// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
1032let isReMaterializable = 1, isAsCheapAsAMove = 1, AddedComplexity = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001033def t2MOVi : T2sI<(outs GPR:$dst), (ins t2_so_imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00001034 "mov", ".w\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +00001035 [(set GPR:$dst, t2_so_imm:$src)]> {
1036 let Inst{31-27} = 0b11110;
1037 let Inst{25} = 0;
1038 let Inst{24-21} = 0b0010;
1039 let Inst{20} = ?; // The S bit.
1040 let Inst{19-16} = 0b1111; // Rn
1041 let Inst{15} = 0;
1042}
David Goodwin83b35932009-06-26 16:10:07 +00001043
1044let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001045def t2MOVi16 : T2I<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00001046 "movw", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +00001047 [(set GPR:$dst, imm0_65535:$src)]> {
1048 let Inst{31-27} = 0b11110;
1049 let Inst{25} = 1;
1050 let Inst{24-21} = 0b0010;
1051 let Inst{20} = 0; // The S bit.
1052 let Inst{15} = 0;
1053}
Evan Chengf49810c2009-06-23 17:48:47 +00001054
Evan Cheng3850a6a2009-06-23 05:23:49 +00001055let Constraints = "$src = $dst" in
Evan Cheng5adb66a2009-09-28 09:14:39 +00001056def t2MOVTi16 : T2I<(outs GPR:$dst), (ins GPR:$src, i32imm:$imm), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00001057 "movt", "\t$dst, $imm",
Evan Cheng5adb66a2009-09-28 09:14:39 +00001058 [(set GPR:$dst,
Johnny Chend68e1192009-12-15 17:24:14 +00001059 (or (and GPR:$src, 0xffff), lo16AllZero:$imm))]> {
1060 let Inst{31-27} = 0b11110;
1061 let Inst{25} = 1;
1062 let Inst{24-21} = 0b0110;
1063 let Inst{20} = 0; // The S bit.
1064 let Inst{15} = 0;
1065}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001066
Evan Cheng20956592009-10-21 08:15:52 +00001067def : T2Pat<(or GPR:$src, 0xffff0000), (t2MOVTi16 GPR:$src, 0xffff)>;
1068
Anton Korobeynikov52237112009-06-17 18:13:58 +00001069//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001070// Extend Instructions.
1071//
1072
1073// Sign extenders
1074
Johnny Chend68e1192009-12-15 17:24:14 +00001075defm t2SXTB : T2I_unary_rrot<0b100, "sxtb",
1076 UnOpFrag<(sext_inreg node:$Src, i8)>>;
1077defm t2SXTH : T2I_unary_rrot<0b000, "sxth",
1078 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001079
Johnny Chend68e1192009-12-15 17:24:14 +00001080defm t2SXTAB : T2I_bin_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001081 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Johnny Chend68e1192009-12-15 17:24:14 +00001082defm t2SXTAH : T2I_bin_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001083 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
1084
1085// TODO: SXT(A){B|H}16
1086
1087// Zero extenders
1088
1089let AddedComplexity = 16 in {
Johnny Chend68e1192009-12-15 17:24:14 +00001090defm t2UXTB : T2I_unary_rrot<0b101, "uxtb",
1091 UnOpFrag<(and node:$Src, 0x000000FF)>>;
1092defm t2UXTH : T2I_unary_rrot<0b001, "uxth",
1093 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1094defm t2UXTB16 : T2I_unary_rrot<0b011, "uxtb16",
1095 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001096
1097def : T2Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1098 (t2UXTB16r_rot GPR:$Src, 24)>;
1099def : T2Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
1100 (t2UXTB16r_rot GPR:$Src, 8)>;
1101
Johnny Chend68e1192009-12-15 17:24:14 +00001102defm t2UXTAB : T2I_bin_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001103 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Johnny Chend68e1192009-12-15 17:24:14 +00001104defm t2UXTAH : T2I_bin_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001105 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001106}
1107
1108//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001109// Arithmetic Instructions.
1110//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001111
Johnny Chend68e1192009-12-15 17:24:14 +00001112defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1113 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1114defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1115 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001116
Evan Chengf49810c2009-06-23 17:48:47 +00001117// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001118defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
1119 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1120defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
1121 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001122
Johnny Chend68e1192009-12-15 17:24:14 +00001123defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001124 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001125defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001126 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
1127defm t2ADCS : T2I_adde_sube_s_irs<0b1010, "adcs",
1128 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
1129defm t2SBCS : T2I_adde_sube_s_irs<0b1011, "sbcs",
1130 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001131
David Goodwin752aa7d2009-07-27 16:39:05 +00001132// RSB
Johnny Chend68e1192009-12-15 17:24:14 +00001133defm t2RSB : T2I_rbin_is <0b1110, "rsb",
1134 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1135defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1136 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001137
1138// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001139let AddedComplexity = 1 in
1140def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1141 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
Evan Cheng9cb9e672009-06-27 02:26:13 +00001142def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1143 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1144def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1145 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001146
1147
Evan Chengf49810c2009-06-23 17:48:47 +00001148//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00001149// Shift and rotate Instructions.
1150//
1151
Johnny Chend68e1192009-12-15 17:24:14 +00001152defm t2LSL : T2I_sh_ir<0b00, "lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
1153defm t2LSR : T2I_sh_ir<0b01, "lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
1154defm t2ASR : T2I_sh_ir<0b10, "asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
1155defm t2ROR : T2I_sh_ir<0b11, "ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00001156
David Goodwinca01a8d2009-09-01 18:32:09 +00001157let Uses = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +00001158def t2MOVrx : T2sI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +00001159 "rrx", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +00001160 [(set GPR:$dst, (ARMrrx GPR:$src))]> {
1161 let Inst{31-27} = 0b11101;
1162 let Inst{26-25} = 0b01;
1163 let Inst{24-21} = 0b0010;
1164 let Inst{20} = ?; // The S bit.
1165 let Inst{19-16} = 0b1111; // Rn
1166 let Inst{14-12} = 0b000;
1167 let Inst{7-4} = 0b0011;
1168}
David Goodwinca01a8d2009-09-01 18:32:09 +00001169}
Evan Chenga67efd12009-06-23 19:39:13 +00001170
David Goodwin3583df72009-07-28 17:06:49 +00001171let Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +00001172def t2MOVsrl_flag : T2XI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +00001173 "lsrs.w\t$dst, $src, #1",
Johnny Chend68e1192009-12-15 17:24:14 +00001174 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]> {
1175 let Inst{31-27} = 0b11101;
1176 let Inst{26-25} = 0b01;
1177 let Inst{24-21} = 0b0010;
1178 let Inst{20} = 1; // The S bit.
1179 let Inst{19-16} = 0b1111; // Rn
1180 let Inst{5-4} = 0b01; // Shift type.
1181 // Shift amount = Inst{14-12:7-6} = 1.
1182 let Inst{14-12} = 0b000;
1183 let Inst{7-6} = 0b01;
1184}
David Goodwin5d598aa2009-08-19 18:00:44 +00001185def t2MOVsra_flag : T2XI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +00001186 "asrs.w\t$dst, $src, #1",
Johnny Chend68e1192009-12-15 17:24:14 +00001187 [(set GPR:$dst, (ARMsra_flag GPR:$src))]> {
1188 let Inst{31-27} = 0b11101;
1189 let Inst{26-25} = 0b01;
1190 let Inst{24-21} = 0b0010;
1191 let Inst{20} = 1; // The S bit.
1192 let Inst{19-16} = 0b1111; // Rn
1193 let Inst{5-4} = 0b10; // Shift type.
1194 // Shift amount = Inst{14-12:7-6} = 1.
1195 let Inst{14-12} = 0b000;
1196 let Inst{7-6} = 0b01;
1197}
David Goodwin3583df72009-07-28 17:06:49 +00001198}
1199
Evan Chenga67efd12009-06-23 19:39:13 +00001200//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00001201// Bitwise Instructions.
1202//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001203
Johnny Chend68e1192009-12-15 17:24:14 +00001204defm t2AND : T2I_bin_w_irs<0b0000, "and",
1205 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
1206defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
1207 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
1208defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
1209 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00001210
Johnny Chend68e1192009-12-15 17:24:14 +00001211defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
1212 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001213
Evan Chengf49810c2009-06-23 17:48:47 +00001214let Constraints = "$src = $dst" in
David Goodwin5d598aa2009-08-19 18:00:44 +00001215def t2BFC : T2I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001216 IIC_iUNAsi, "bfc", "\t$dst, $imm",
Johnny Chend68e1192009-12-15 17:24:14 +00001217 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]> {
1218 let Inst{31-27} = 0b11110;
1219 let Inst{25} = 1;
1220 let Inst{24-20} = 0b10110;
1221 let Inst{19-16} = 0b1111; // Rn
1222 let Inst{15} = 0;
1223}
Evan Chengf49810c2009-06-23 17:48:47 +00001224
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001225def t2SBFX : T2I<(outs GPR:$dst), (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Johnny Chend68e1192009-12-15 17:24:14 +00001226 IIC_iALUi, "sbfx", "\t$dst, $src, $lsb, $width", []> {
1227 let Inst{31-27} = 0b11110;
1228 let Inst{25} = 1;
1229 let Inst{24-20} = 0b10100;
1230 let Inst{15} = 0;
1231}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001232
1233def t2UBFX : T2I<(outs GPR:$dst), (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Johnny Chend68e1192009-12-15 17:24:14 +00001234 IIC_iALUi, "ubfx", "\t$dst, $src, $lsb, $width", []> {
1235 let Inst{31-27} = 0b11110;
1236 let Inst{25} = 1;
1237 let Inst{24-20} = 0b11100;
1238 let Inst{15} = 0;
1239}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001240
Johnny Chen9474d552010-02-02 19:31:58 +00001241// A8.6.18 BFI - Bitfield insert (Encoding T1)
1242// Added for disassembler with the pattern field purposely left blank.
1243// FIXME: Utilize this instruction in codgen.
1244def t2BFI : T2I<(outs GPR:$dst), (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1245 IIC_iALUi, "bfi", "\t$dst, $src, $lsb, $width", []> {
1246 let Inst{31-27} = 0b11110;
1247 let Inst{25} = 1;
1248 let Inst{24-20} = 0b10110;
1249 let Inst{15} = 0;
1250}
Evan Chengf49810c2009-06-23 17:48:47 +00001251
Johnny Chend68e1192009-12-15 17:24:14 +00001252defm t2ORN : T2I_bin_irs<0b0011, "orn", BinOpFrag<(or node:$LHS,
1253 (not node:$RHS))>>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001254
1255// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
1256let AddedComplexity = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001257defm t2MVN : T2I_un_irs <0b0011, "mvn", UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001258
1259
1260def : T2Pat<(and GPR:$src, t2_so_imm_not:$imm),
1261 (t2BICri GPR:$src, t2_so_imm_not:$imm)>;
1262
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001263// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
David Goodwin8f652532009-07-30 21:51:41 +00001264def : T2Pat<(or GPR:$src, t2_so_imm_not:$imm),
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001265 (t2ORNri GPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00001266 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001267
1268def : T2Pat<(t2_so_imm_not:$src),
1269 (t2MVNi t2_so_imm_not:$src)>;
1270
Evan Chengf49810c2009-06-23 17:48:47 +00001271//===----------------------------------------------------------------------===//
1272// Multiply Instructions.
1273//
Evan Cheng8de898a2009-06-26 00:19:44 +00001274let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001275def t2MUL: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001276 "mul", "\t$dst, $a, $b",
Johnny Chend68e1192009-12-15 17:24:14 +00001277 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]> {
1278 let Inst{31-27} = 0b11111;
1279 let Inst{26-23} = 0b0110;
1280 let Inst{22-20} = 0b000;
1281 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1282 let Inst{7-4} = 0b0000; // Multiply
1283}
Evan Chengf49810c2009-06-23 17:48:47 +00001284
David Goodwin5d598aa2009-08-19 18:00:44 +00001285def t2MLA: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001286 "mla", "\t$dst, $a, $b, $c",
Johnny Chend68e1192009-12-15 17:24:14 +00001287 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]> {
1288 let Inst{31-27} = 0b11111;
1289 let Inst{26-23} = 0b0110;
1290 let Inst{22-20} = 0b000;
1291 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1292 let Inst{7-4} = 0b0000; // Multiply
1293}
Evan Chengf49810c2009-06-23 17:48:47 +00001294
David Goodwin5d598aa2009-08-19 18:00:44 +00001295def t2MLS: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001296 "mls", "\t$dst, $a, $b, $c",
Johnny Chend68e1192009-12-15 17:24:14 +00001297 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]> {
1298 let Inst{31-27} = 0b11111;
1299 let Inst{26-23} = 0b0110;
1300 let Inst{22-20} = 0b000;
1301 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1302 let Inst{7-4} = 0b0001; // Multiply and Subtract
1303}
Evan Chengf49810c2009-06-23 17:48:47 +00001304
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001305// Extra precision multiplies with low / high results
1306let neverHasSideEffects = 1 in {
1307let isCommutable = 1 in {
David Goodwin5d598aa2009-08-19 18:00:44 +00001308def t2SMULL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMUL64,
Johnny Chend68e1192009-12-15 17:24:14 +00001309 "smull", "\t$ldst, $hdst, $a, $b", []> {
1310 let Inst{31-27} = 0b11111;
1311 let Inst{26-23} = 0b0111;
1312 let Inst{22-20} = 0b000;
1313 let Inst{7-4} = 0b0000;
1314}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001315
David Goodwin5d598aa2009-08-19 18:00:44 +00001316def t2UMULL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMUL64,
Johnny Chend68e1192009-12-15 17:24:14 +00001317 "umull", "\t$ldst, $hdst, $a, $b", []> {
1318 let Inst{31-27} = 0b11111;
1319 let Inst{26-23} = 0b0111;
1320 let Inst{22-20} = 0b010;
1321 let Inst{7-4} = 0b0000;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001322}
Johnny Chend68e1192009-12-15 17:24:14 +00001323} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001324
1325// Multiply + accumulate
David Goodwin5d598aa2009-08-19 18:00:44 +00001326def t2SMLAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMAC64,
Johnny Chend68e1192009-12-15 17:24:14 +00001327 "smlal", "\t$ldst, $hdst, $a, $b", []>{
1328 let Inst{31-27} = 0b11111;
1329 let Inst{26-23} = 0b0111;
1330 let Inst{22-20} = 0b100;
1331 let Inst{7-4} = 0b0000;
1332}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001333
David Goodwin5d598aa2009-08-19 18:00:44 +00001334def t2UMLAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMAC64,
Johnny Chend68e1192009-12-15 17:24:14 +00001335 "umlal", "\t$ldst, $hdst, $a, $b", []>{
1336 let Inst{31-27} = 0b11111;
1337 let Inst{26-23} = 0b0111;
1338 let Inst{22-20} = 0b110;
1339 let Inst{7-4} = 0b0000;
1340}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001341
David Goodwin5d598aa2009-08-19 18:00:44 +00001342def t2UMAAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMAC64,
Johnny Chend68e1192009-12-15 17:24:14 +00001343 "umaal", "\t$ldst, $hdst, $a, $b", []>{
1344 let Inst{31-27} = 0b11111;
1345 let Inst{26-23} = 0b0111;
1346 let Inst{22-20} = 0b110;
1347 let Inst{7-4} = 0b0110;
1348}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001349} // neverHasSideEffects
1350
1351// Most significant word multiply
David Goodwin5d598aa2009-08-19 18:00:44 +00001352def t2SMMUL : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001353 "smmul", "\t$dst, $a, $b",
Johnny Chend68e1192009-12-15 17:24:14 +00001354 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]> {
1355 let Inst{31-27} = 0b11111;
1356 let Inst{26-23} = 0b0110;
1357 let Inst{22-20} = 0b101;
1358 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1359 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
1360}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001361
David Goodwin5d598aa2009-08-19 18:00:44 +00001362def t2SMMLA : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001363 "smmla", "\t$dst, $a, $b, $c",
Johnny Chend68e1192009-12-15 17:24:14 +00001364 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]> {
1365 let Inst{31-27} = 0b11111;
1366 let Inst{26-23} = 0b0110;
1367 let Inst{22-20} = 0b101;
1368 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1369 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
1370}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001371
1372
David Goodwin5d598aa2009-08-19 18:00:44 +00001373def t2SMMLS : T2I <(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001374 "smmls", "\t$dst, $a, $b, $c",
Johnny Chend68e1192009-12-15 17:24:14 +00001375 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]> {
1376 let Inst{31-27} = 0b11111;
1377 let Inst{26-23} = 0b0110;
1378 let Inst{22-20} = 0b110;
1379 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1380 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
1381}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001382
1383multiclass T2I_smul<string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +00001384 def BB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001385 !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001386 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Johnny Chend68e1192009-12-15 17:24:14 +00001387 (sext_inreg GPR:$b, i16)))]> {
1388 let Inst{31-27} = 0b11111;
1389 let Inst{26-23} = 0b0110;
1390 let Inst{22-20} = 0b001;
1391 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1392 let Inst{7-6} = 0b00;
1393 let Inst{5-4} = 0b00;
1394 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001395
David Goodwin5d598aa2009-08-19 18:00:44 +00001396 def BT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001397 !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001398 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Johnny Chend68e1192009-12-15 17:24:14 +00001399 (sra GPR:$b, (i32 16))))]> {
1400 let Inst{31-27} = 0b11111;
1401 let Inst{26-23} = 0b0110;
1402 let Inst{22-20} = 0b001;
1403 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1404 let Inst{7-6} = 0b00;
1405 let Inst{5-4} = 0b01;
1406 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001407
David Goodwin5d598aa2009-08-19 18:00:44 +00001408 def TB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001409 !strconcat(opc, "tb"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001410 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Johnny Chend68e1192009-12-15 17:24:14 +00001411 (sext_inreg GPR:$b, i16)))]> {
1412 let Inst{31-27} = 0b11111;
1413 let Inst{26-23} = 0b0110;
1414 let Inst{22-20} = 0b001;
1415 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1416 let Inst{7-6} = 0b00;
1417 let Inst{5-4} = 0b10;
1418 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001419
David Goodwin5d598aa2009-08-19 18:00:44 +00001420 def TT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001421 !strconcat(opc, "tt"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001422 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Johnny Chend68e1192009-12-15 17:24:14 +00001423 (sra GPR:$b, (i32 16))))]> {
1424 let Inst{31-27} = 0b11111;
1425 let Inst{26-23} = 0b0110;
1426 let Inst{22-20} = 0b001;
1427 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1428 let Inst{7-6} = 0b00;
1429 let Inst{5-4} = 0b11;
1430 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001431
David Goodwin5d598aa2009-08-19 18:00:44 +00001432 def WB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL16,
Evan Cheng699beba2009-10-27 00:08:59 +00001433 !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001434 [(set GPR:$dst, (sra (opnode GPR:$a,
Johnny Chend68e1192009-12-15 17:24:14 +00001435 (sext_inreg GPR:$b, i16)), (i32 16)))]> {
1436 let Inst{31-27} = 0b11111;
1437 let Inst{26-23} = 0b0110;
1438 let Inst{22-20} = 0b011;
1439 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1440 let Inst{7-6} = 0b00;
1441 let Inst{5-4} = 0b00;
1442 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001443
David Goodwin5d598aa2009-08-19 18:00:44 +00001444 def WT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL16,
Evan Cheng699beba2009-10-27 00:08:59 +00001445 !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001446 [(set GPR:$dst, (sra (opnode GPR:$a,
Johnny Chend68e1192009-12-15 17:24:14 +00001447 (sra GPR:$b, (i32 16))), (i32 16)))]> {
1448 let Inst{31-27} = 0b11111;
1449 let Inst{26-23} = 0b0110;
1450 let Inst{22-20} = 0b011;
1451 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1452 let Inst{7-6} = 0b00;
1453 let Inst{5-4} = 0b01;
1454 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001455}
1456
1457
1458multiclass T2I_smla<string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +00001459 def BB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001460 !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001461 [(set GPR:$dst, (add GPR:$acc,
1462 (opnode (sext_inreg GPR:$a, i16),
Johnny Chend68e1192009-12-15 17:24:14 +00001463 (sext_inreg GPR:$b, i16))))]> {
1464 let Inst{31-27} = 0b11111;
1465 let Inst{26-23} = 0b0110;
1466 let Inst{22-20} = 0b001;
1467 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1468 let Inst{7-6} = 0b00;
1469 let Inst{5-4} = 0b00;
1470 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001471
David Goodwin5d598aa2009-08-19 18:00:44 +00001472 def BT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001473 !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001474 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Johnny Chend68e1192009-12-15 17:24:14 +00001475 (sra GPR:$b, (i32 16)))))]> {
1476 let Inst{31-27} = 0b11111;
1477 let Inst{26-23} = 0b0110;
1478 let Inst{22-20} = 0b001;
1479 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1480 let Inst{7-6} = 0b00;
1481 let Inst{5-4} = 0b01;
1482 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001483
David Goodwin5d598aa2009-08-19 18:00:44 +00001484 def TB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001485 !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001486 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Johnny Chend68e1192009-12-15 17:24:14 +00001487 (sext_inreg GPR:$b, i16))))]> {
1488 let Inst{31-27} = 0b11111;
1489 let Inst{26-23} = 0b0110;
1490 let Inst{22-20} = 0b001;
1491 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1492 let Inst{7-6} = 0b00;
1493 let Inst{5-4} = 0b10;
1494 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001495
David Goodwin5d598aa2009-08-19 18:00:44 +00001496 def TT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001497 !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001498 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Johnny Chend68e1192009-12-15 17:24:14 +00001499 (sra GPR:$b, (i32 16)))))]> {
1500 let Inst{31-27} = 0b11111;
1501 let Inst{26-23} = 0b0110;
1502 let Inst{22-20} = 0b001;
1503 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1504 let Inst{7-6} = 0b00;
1505 let Inst{5-4} = 0b11;
1506 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001507
David Goodwin5d598aa2009-08-19 18:00:44 +00001508 def WB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001509 !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001510 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Johnny Chend68e1192009-12-15 17:24:14 +00001511 (sext_inreg GPR:$b, i16)), (i32 16))))]> {
1512 let Inst{31-27} = 0b11111;
1513 let Inst{26-23} = 0b0110;
1514 let Inst{22-20} = 0b011;
1515 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1516 let Inst{7-6} = 0b00;
1517 let Inst{5-4} = 0b00;
1518 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001519
David Goodwin5d598aa2009-08-19 18:00:44 +00001520 def WT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001521 !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001522 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Johnny Chend68e1192009-12-15 17:24:14 +00001523 (sra GPR:$b, (i32 16))), (i32 16))))]> {
1524 let Inst{31-27} = 0b11111;
1525 let Inst{26-23} = 0b0110;
1526 let Inst{22-20} = 0b011;
1527 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1528 let Inst{7-6} = 0b00;
1529 let Inst{5-4} = 0b01;
1530 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001531}
1532
1533defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1534defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1535
1536// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1537// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
1538
Evan Chengf49810c2009-06-23 17:48:47 +00001539
1540//===----------------------------------------------------------------------===//
1541// Misc. Arithmetic Instructions.
1542//
1543
Johnny Chend68e1192009-12-15 17:24:14 +00001544class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops, InstrItinClass itin,
1545 string opc, string asm, list<dag> pattern>
1546 : T2I<oops, iops, itin, opc, asm, pattern> {
1547 let Inst{31-27} = 0b11111;
1548 let Inst{26-22} = 0b01010;
1549 let Inst{21-20} = op1;
1550 let Inst{15-12} = 0b1111;
1551 let Inst{7-6} = 0b10;
1552 let Inst{5-4} = op2;
1553}
Evan Chengf49810c2009-06-23 17:48:47 +00001554
Johnny Chend68e1192009-12-15 17:24:14 +00001555def t2CLZ : T2I_misc<0b11, 0b00, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
1556 "clz", "\t$dst, $src", [(set GPR:$dst, (ctlz GPR:$src))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00001557
Jim Grosbach3482c802010-01-18 19:58:49 +00001558def t2RBIT : T2I_misc<0b01, 0b10, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00001559 "rbit", "\t$dst, $src",
1560 [(set GPR:$dst, (ARMrbit GPR:$src))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00001561
Johnny Chend68e1192009-12-15 17:24:14 +00001562def t2REV : T2I_misc<0b01, 0b00, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
1563 "rev", ".w\t$dst, $src", [(set GPR:$dst, (bswap GPR:$src))]>;
1564
1565def t2REV16 : T2I_misc<0b01, 0b01, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
1566 "rev16", ".w\t$dst, $src",
Evan Chengf49810c2009-06-23 17:48:47 +00001567 [(set GPR:$dst,
1568 (or (and (srl GPR:$src, (i32 8)), 0xFF),
1569 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
1570 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
1571 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>;
1572
Johnny Chend68e1192009-12-15 17:24:14 +00001573def t2REVSH : T2I_misc<0b01, 0b11, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
1574 "revsh", ".w\t$dst, $src",
Evan Chengf49810c2009-06-23 17:48:47 +00001575 [(set GPR:$dst,
1576 (sext_inreg
Evan Cheng51f39962009-08-18 05:43:23 +00001577 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
Evan Chengf49810c2009-06-23 17:48:47 +00001578 (shl GPR:$src, (i32 8))), i16))]>;
1579
Evan Cheng40289b02009-07-07 05:35:52 +00001580def t2PKHBT : T2I<(outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng699beba2009-10-27 00:08:59 +00001581 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, LSL $shamt",
Evan Cheng40289b02009-07-07 05:35:52 +00001582 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1583 (and (shl GPR:$src2, (i32 imm:$shamt)),
Johnny Chend68e1192009-12-15 17:24:14 +00001584 0xFFFF0000)))]> {
1585 let Inst{31-27} = 0b11101;
1586 let Inst{26-25} = 0b01;
1587 let Inst{24-20} = 0b01100;
1588 let Inst{5} = 0; // BT form
1589 let Inst{4} = 0;
1590}
Evan Cheng40289b02009-07-07 05:35:52 +00001591
1592// Alternate cases for PKHBT where identities eliminate some nodes.
1593def : T2Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1594 (t2PKHBT GPR:$src1, GPR:$src2, 0)>;
1595def : T2Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1596 (t2PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
1597
1598def t2PKHTB : T2I<(outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng699beba2009-10-27 00:08:59 +00001599 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, ASR $shamt",
Evan Cheng40289b02009-07-07 05:35:52 +00001600 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1601 (and (sra GPR:$src2, imm16_31:$shamt),
Johnny Chend68e1192009-12-15 17:24:14 +00001602 0xFFFF)))]> {
1603 let Inst{31-27} = 0b11101;
1604 let Inst{26-25} = 0b01;
1605 let Inst{24-20} = 0b01100;
1606 let Inst{5} = 1; // TB form
1607 let Inst{4} = 0;
1608}
Evan Cheng40289b02009-07-07 05:35:52 +00001609
1610// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1611// a shift amount of 0 is *not legal* here, it is PKHBT instead.
1612def : T2Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
1613 (t2PKHTB GPR:$src1, GPR:$src2, 16)>;
1614def : T2Pat<(or (and GPR:$src1, 0xFFFF0000),
1615 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1616 (t2PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Evan Chengf49810c2009-06-23 17:48:47 +00001617
1618//===----------------------------------------------------------------------===//
1619// Comparison Instructions...
1620//
1621
Johnny Chend68e1192009-12-15 17:24:14 +00001622defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
1623 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
1624defm t2CMPz : T2I_cmp_irs<0b1101, "cmp",
1625 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001626
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00001627//FIXME: Disable CMN, as CCodes are backwards from compare expectations
1628// Compare-to-zero still works out, just not the relationals
1629//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
1630// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Johnny Chend68e1192009-12-15 17:24:14 +00001631defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
1632 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001633
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00001634//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
1635// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00001636
David Goodwinc0309b42009-06-29 15:33:01 +00001637def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00001638 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00001639
Johnny Chend68e1192009-12-15 17:24:14 +00001640defm t2TST : T2I_cmp_irs<0b0000, "tst",
1641 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>>;
1642defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
1643 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001644
1645// A8.6.27 CBNZ, CBZ - Compare and branch on (non)zero.
1646// Short range conditional branch. Looks awesome for loops. Need to figure
1647// out how to use this one.
1648
Evan Chenge253c952009-07-07 20:39:03 +00001649
1650// Conditional moves
1651// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001652// a two-value operand where a dag node expects two operands. :(
David Goodwin5d598aa2009-08-19 18:00:44 +00001653def t2MOVCCr : T2I<(outs GPR:$dst), (ins GPR:$false, GPR:$true), IIC_iCMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +00001654 "mov", ".w\t$dst, $true",
Evan Chenge253c952009-07-07 20:39:03 +00001655 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Johnny Chend68e1192009-12-15 17:24:14 +00001656 RegConstraint<"$false = $dst"> {
1657 let Inst{31-27} = 0b11101;
1658 let Inst{26-25} = 0b01;
1659 let Inst{24-21} = 0b0010;
1660 let Inst{20} = 0; // The S bit.
1661 let Inst{19-16} = 0b1111; // Rn
1662 let Inst{14-12} = 0b000;
1663 let Inst{7-4} = 0b0000;
1664}
Evan Chenge253c952009-07-07 20:39:03 +00001665
David Goodwin5d598aa2009-08-19 18:00:44 +00001666def t2MOVCCi : T2I<(outs GPR:$dst), (ins GPR:$false, t2_so_imm:$true),
Evan Cheng699beba2009-10-27 00:08:59 +00001667 IIC_iCMOVi, "mov", ".w\t$dst, $true",
Evan Chenge253c952009-07-07 20:39:03 +00001668[/*(set GPR:$dst, (ARMcmov GPR:$false, t2_so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Johnny Chend68e1192009-12-15 17:24:14 +00001669 RegConstraint<"$false = $dst"> {
1670 let Inst{31-27} = 0b11110;
1671 let Inst{25} = 0;
1672 let Inst{24-21} = 0b0010;
1673 let Inst{20} = 0; // The S bit.
1674 let Inst{19-16} = 0b1111; // Rn
1675 let Inst{15} = 0;
1676}
Evan Chengf49810c2009-06-23 17:48:47 +00001677
Johnny Chend68e1192009-12-15 17:24:14 +00001678class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
1679 string opc, string asm, list<dag> pattern>
1680 : T2I<oops, iops, itin, opc, asm, pattern> {
1681 let Inst{31-27} = 0b11101;
1682 let Inst{26-25} = 0b01;
1683 let Inst{24-21} = 0b0010;
1684 let Inst{20} = 0; // The S bit.
1685 let Inst{19-16} = 0b1111; // Rn
1686 let Inst{5-4} = opcod; // Shift type.
1687}
1688def t2MOVCClsl : T2I_movcc_sh<0b00, (outs GPR:$dst),
1689 (ins GPR:$false, GPR:$true, i32imm:$rhs),
1690 IIC_iCMOVsi, "lsl", ".w\t$dst, $true, $rhs", []>,
1691 RegConstraint<"$false = $dst">;
1692def t2MOVCClsr : T2I_movcc_sh<0b01, (outs GPR:$dst),
1693 (ins GPR:$false, GPR:$true, i32imm:$rhs),
1694 IIC_iCMOVsi, "lsr", ".w\t$dst, $true, $rhs", []>,
1695 RegConstraint<"$false = $dst">;
1696def t2MOVCCasr : T2I_movcc_sh<0b10, (outs GPR:$dst),
1697 (ins GPR:$false, GPR:$true, i32imm:$rhs),
1698 IIC_iCMOVsi, "asr", ".w\t$dst, $true, $rhs", []>,
1699 RegConstraint<"$false = $dst">;
1700def t2MOVCCror : T2I_movcc_sh<0b11, (outs GPR:$dst),
1701 (ins GPR:$false, GPR:$true, i32imm:$rhs),
1702 IIC_iCMOVsi, "ror", ".w\t$dst, $true, $rhs", []>,
1703 RegConstraint<"$false = $dst">;
Evan Cheng13f8b362009-08-01 01:43:45 +00001704
David Goodwin5e47a9a2009-06-30 18:04:13 +00001705//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00001706// Atomic operations intrinsics
1707//
1708
1709// memory barriers protect the atomic sequences
1710let hasSideEffects = 1 in {
1711def t2Int_MemBarrierV7 : AInoP<(outs), (ins),
1712 Pseudo, NoItinerary,
1713 "dmb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001714 [(ARMMemBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00001715 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001716 let Inst{31-4} = 0xF3BF8F5;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00001717 // FIXME: add support for options other than a full system DMB
Johnny Chend68e1192009-12-15 17:24:14 +00001718 let Inst{3-0} = 0b1111;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00001719}
1720
1721def t2Int_SyncBarrierV7 : AInoP<(outs), (ins),
1722 Pseudo, NoItinerary,
1723 "dsb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001724 [(ARMSyncBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00001725 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001726 let Inst{31-4} = 0xF3BF8F4;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00001727 // FIXME: add support for options other than a full system DSB
Johnny Chend68e1192009-12-15 17:24:14 +00001728 let Inst{3-0} = 0b1111;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00001729}
1730}
1731
Johnny Chend68e1192009-12-15 17:24:14 +00001732class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
1733 InstrItinClass itin, string opc, string asm, string cstr,
1734 list<dag> pattern, bits<4> rt2 = 0b1111>
1735 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
1736 let Inst{31-27} = 0b11101;
1737 let Inst{26-20} = 0b0001101;
1738 let Inst{11-8} = rt2;
1739 let Inst{7-6} = 0b01;
1740 let Inst{5-4} = opcod;
1741 let Inst{3-0} = 0b1111;
1742}
1743class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
1744 InstrItinClass itin, string opc, string asm, string cstr,
1745 list<dag> pattern, bits<4> rt2 = 0b1111>
1746 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
1747 let Inst{31-27} = 0b11101;
1748 let Inst{26-20} = 0b0001100;
1749 let Inst{11-8} = rt2;
1750 let Inst{7-6} = 0b01;
1751 let Inst{5-4} = opcod;
1752}
1753
Jim Grosbachc219e4d2009-12-14 18:56:47 +00001754let mayLoad = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +00001755def t2LDREXB : T2I_ldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), AddrModeNone,
1756 Size4Bytes, NoItinerary, "ldrexb", "\t$dest, [$ptr]",
1757 "", []>;
1758def t2LDREXH : T2I_ldrex<0b01, (outs GPR:$dest), (ins GPR:$ptr), AddrModeNone,
1759 Size4Bytes, NoItinerary, "ldrexh", "\t$dest, [$ptr]",
1760 "", []>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00001761def t2LDREX : Thumb2I<(outs GPR:$dest), (ins GPR:$ptr), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00001762 Size4Bytes, NoItinerary,
1763 "ldrex", "\t$dest, [$ptr]", "",
1764 []> {
1765 let Inst{31-27} = 0b11101;
1766 let Inst{26-20} = 0b0000101;
1767 let Inst{11-8} = 0b1111;
1768 let Inst{7-0} = 0b00000000; // imm8 = 0
1769}
1770def t2LDREXD : T2I_ldrex<0b11, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
1771 AddrModeNone, Size4Bytes, NoItinerary,
1772 "ldrexd", "\t$dest, $dest2, [$ptr]", "",
1773 [], {?, ?, ?, ?}>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00001774}
1775
Jim Grosbach587b0722009-12-16 19:44:06 +00001776let mayStore = 1, Constraints = "@earlyclobber $success" in {
Johnny Chend68e1192009-12-15 17:24:14 +00001777def t2STREXB : T2I_strex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
1778 AddrModeNone, Size4Bytes, NoItinerary,
1779 "strexb", "\t$success, $src, [$ptr]", "", []>;
1780def t2STREXH : T2I_strex<0b01, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
1781 AddrModeNone, Size4Bytes, NoItinerary,
1782 "strexh", "\t$success, $src, [$ptr]", "", []>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00001783def t2STREX : Thumb2I<(outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Johnny Chend68e1192009-12-15 17:24:14 +00001784 AddrModeNone, Size4Bytes, NoItinerary,
1785 "strex", "\t$success, $src, [$ptr]", "",
1786 []> {
1787 let Inst{31-27} = 0b11101;
1788 let Inst{26-20} = 0b0000100;
1789 let Inst{7-0} = 0b00000000; // imm8 = 0
1790}
1791def t2STREXD : T2I_strex<0b11, (outs GPR:$success),
1792 (ins GPR:$src, GPR:$src2, GPR:$ptr),
1793 AddrModeNone, Size4Bytes, NoItinerary,
1794 "strexd", "\t$success, $src, $src2, [$ptr]", "", [],
1795 {?, ?, ?, ?}>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00001796}
1797
1798//===----------------------------------------------------------------------===//
David Goodwin334c2642009-07-08 16:09:28 +00001799// TLS Instructions
1800//
1801
1802// __aeabi_read_tp preserves the registers r1-r3.
1803let isCall = 1,
1804 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001805 def t2TPsoft : T2XI<(outs), (ins), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00001806 "bl\t__aeabi_read_tp",
Johnny Chend68e1192009-12-15 17:24:14 +00001807 [(set R0, ARMthread_pointer)]> {
1808 let Inst{31-27} = 0b11110;
1809 let Inst{15-14} = 0b11;
1810 let Inst{12} = 1;
1811 }
David Goodwin334c2642009-07-08 16:09:28 +00001812}
1813
1814//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00001815// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00001816// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00001817// address and save #0 in R0 for the non-longjmp case.
1818// Since by its nature we may be coming from some other function to get
1819// here, and we're using the stack frame for the containing function to
1820// save/restore registers, we can't keep anything live in regs across
1821// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
1822// when we get here from a longjmp(). We force everthing out of registers
1823// except for our own input by listing the relevant registers in Defs. By
1824// doing so, we also cause the prologue/epilogue code to actively preserve
1825// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00001826// The current SP is passed in $val, and we reuse the reg as a scratch.
1827let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00001828 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
1829 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Jim Grosbach5aa16842009-08-11 19:42:21 +00001830 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
1831 D31 ] in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00001832 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins GPR:$src, tGPR:$val),
Jim Grosbach5aa16842009-08-11 19:42:21 +00001833 AddrModeNone, SizeSpecial, NoItinerary,
Jim Grosbacha87ded22010-02-08 23:22:00 +00001834 "str\t$val, [$src, #8]\t@ begin eh.setjmp\n"
1835 "\tmov\t$val, pc\n"
1836 "\tadds\t$val, #9\n"
1837 "\tstr\t$val, [$src, #4]\n"
Evan Cheng699beba2009-10-27 00:08:59 +00001838 "\tmovs\tr0, #0\n"
1839 "\tb\t1f\n"
Jim Grosbacha87ded22010-02-08 23:22:00 +00001840 "\tmovs\tr0, #1\t@ end eh.setjmp\n"
Jim Grosbach8db5cce2009-08-13 15:12:16 +00001841 "1:", "",
Jim Grosbacha87ded22010-02-08 23:22:00 +00001842 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, tGPR:$val))]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00001843}
1844
1845
1846
1847//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00001848// Control-Flow Instructions
1849//
1850
Evan Chengc50a1cb2009-07-09 22:58:39 +00001851// FIXME: remove when we have a way to marking a MI with these properties.
1852// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
1853// operand list.
1854// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001855let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1856 hasExtraDefRegAllocReq = 1 in
Evan Chengc50a1cb2009-07-09 22:58:39 +00001857 def t2LDM_RET : T2XI<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +00001858 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Evan Cheng699beba2009-10-27 00:08:59 +00001859 IIC_Br, "ldm${addr:submode}${p}${addr:wide}\t$addr, $wb",
Johnny Chend68e1192009-12-15 17:24:14 +00001860 []> {
1861 let Inst{31-27} = 0b11101;
1862 let Inst{26-25} = 0b00;
1863 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
1864 let Inst{22} = 0;
1865 let Inst{21} = ?; // The W bit.
1866 let Inst{20} = 1; // Load
1867}
Evan Chengc50a1cb2009-07-09 22:58:39 +00001868
David Goodwin5e47a9a2009-06-30 18:04:13 +00001869let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
1870let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001871def t2B : T2XI<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00001872 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00001873 [(br bb:$target)]> {
1874 let Inst{31-27} = 0b11110;
1875 let Inst{15-14} = 0b10;
1876 let Inst{12} = 1;
1877}
David Goodwin5e47a9a2009-06-30 18:04:13 +00001878
Evan Cheng5657c012009-07-29 02:18:14 +00001879let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng66ac5312009-07-25 00:33:29 +00001880def t2BR_JT :
Evan Cheng5657c012009-07-29 02:18:14 +00001881 T2JTI<(outs),
1882 (ins GPR:$target, GPR:$index, jt2block_operand:$jt, i32imm:$id),
Evan Cheng699beba2009-10-27 00:08:59 +00001883 IIC_Br, "mov\tpc, $target\n$jt",
Johnny Chend68e1192009-12-15 17:24:14 +00001884 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]> {
1885 let Inst{31-27} = 0b11101;
1886 let Inst{26-20} = 0b0100100;
1887 let Inst{19-16} = 0b1111;
1888 let Inst{14-12} = 0b000;
1889 let Inst{11-8} = 0b1111; // Rd = pc
1890 let Inst{7-4} = 0b0000;
1891}
Evan Cheng5657c012009-07-29 02:18:14 +00001892
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001893// FIXME: Add a non-pc based case that can be predicated.
Evan Cheng5657c012009-07-29 02:18:14 +00001894def t2TBB :
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001895 T2JTI<(outs),
Evan Cheng5657c012009-07-29 02:18:14 +00001896 (ins tb_addrmode:$index, jt2block_operand:$jt, i32imm:$id),
Johnny Chend68e1192009-12-15 17:24:14 +00001897 IIC_Br, "tbb\t$index\n$jt", []> {
1898 let Inst{31-27} = 0b11101;
1899 let Inst{26-20} = 0b0001101;
1900 let Inst{19-16} = 0b1111; // Rn = pc (table follows this instruction)
1901 let Inst{15-8} = 0b11110000;
1902 let Inst{7-4} = 0b0000; // B form
1903}
Evan Cheng5657c012009-07-29 02:18:14 +00001904
1905def t2TBH :
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001906 T2JTI<(outs),
Evan Cheng5657c012009-07-29 02:18:14 +00001907 (ins tb_addrmode:$index, jt2block_operand:$jt, i32imm:$id),
Johnny Chend68e1192009-12-15 17:24:14 +00001908 IIC_Br, "tbh\t$index\n$jt", []> {
1909 let Inst{31-27} = 0b11101;
1910 let Inst{26-20} = 0b0001101;
1911 let Inst{19-16} = 0b1111; // Rn = pc (table follows this instruction)
1912 let Inst{15-8} = 0b11110000;
1913 let Inst{7-4} = 0b0001; // H form
1914}
Evan Cheng5657c012009-07-29 02:18:14 +00001915} // isNotDuplicable, isIndirectBranch
1916
David Goodwinc9a59b52009-06-30 19:50:22 +00001917} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00001918
1919// FIXME: should be able to write a pattern for ARMBrcond, but can't use
1920// a two-value operand where a dag node expects two operands. :(
1921let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001922def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00001923 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00001924 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
1925 let Inst{31-27} = 0b11110;
1926 let Inst{15-14} = 0b10;
1927 let Inst{12} = 0;
1928}
Evan Chengf49810c2009-06-23 17:48:47 +00001929
Evan Cheng06e16582009-07-10 01:54:42 +00001930
1931// IT block
1932def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
David Goodwin5d598aa2009-08-19 18:00:44 +00001933 AddrModeNone, Size2Bytes, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00001934 "it$mask\t$cc", "", []> {
1935 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001936 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00001937 let Inst{15-8} = 0b10111111;
1938}
Evan Cheng06e16582009-07-10 01:54:42 +00001939
Evan Chengf49810c2009-06-23 17:48:47 +00001940//===----------------------------------------------------------------------===//
1941// Non-Instruction Patterns
1942//
1943
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00001944// Two piece so_imms.
1945def : T2Pat<(or GPR:$LHS, t2_so_imm2part:$RHS),
1946 (t2ORRri (t2ORRri GPR:$LHS, (t2_so_imm2part_1 imm:$RHS)),
1947 (t2_so_imm2part_2 imm:$RHS))>;
1948def : T2Pat<(xor GPR:$LHS, t2_so_imm2part:$RHS),
1949 (t2EORri (t2EORri GPR:$LHS, (t2_so_imm2part_1 imm:$RHS)),
1950 (t2_so_imm2part_2 imm:$RHS))>;
1951def : T2Pat<(add GPR:$LHS, t2_so_imm2part:$RHS),
1952 (t2ADDri (t2ADDri GPR:$LHS, (t2_so_imm2part_1 imm:$RHS)),
1953 (t2_so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00001954def : T2Pat<(add GPR:$LHS, t2_so_neg_imm2part:$RHS),
1955 (t2SUBri (t2SUBri GPR:$LHS, (t2_so_neg_imm2part_1 imm:$RHS)),
1956 (t2_so_neg_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00001957
Evan Cheng5adb66a2009-09-28 09:14:39 +00001958// 32-bit immediate using movw + movt.
1959// This is a single pseudo instruction to make it re-materializable. Remove
1960// when we can do generalized remat.
1961let isReMaterializable = 1 in
1962def t2MOVi32imm : T2Ix2<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00001963 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00001964 [(set GPR:$dst, (i32 imm:$src))]>;
Evan Chengb9803a82009-11-06 23:52:48 +00001965
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001966// ConstantPool, GlobalAddress, and JumpTable
1967def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
1968 Requires<[IsThumb2, DontUseMovt]>;
1969def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
1970def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
1971 Requires<[IsThumb2, UseMovt]>;
1972
1973def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1974 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
1975
Evan Chengb9803a82009-11-06 23:52:48 +00001976// Pseudo instruction that combines ldr from constpool and add pc. This should
1977// be expanded into two instructions late to allow if-conversion and
1978// scheduling.
Jim Grosbach64171712010-02-16 21:07:46 +00001979let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb9803a82009-11-06 23:52:48 +00001980def t2LDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
1981 NoItinerary, "@ ldr.w\t$dst, $addr\n$cp:\n\tadd\t$dst, pc",
1982 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1983 imm:$cp))]>,
1984 Requires<[IsThumb2]>;