blob: eb6109ebf3a4f2b69e583328c617202d16511ae9 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.h - ARM Instruction Information -------------*- C++ -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef ARMINSTRUCTIONINFO_H
15#define ARMINSTRUCTIONINFO_H
16
17#include "llvm/Target/TargetInstrInfo.h"
18#include "ARMRegisterInfo.h"
Jim Grosbachcbc47b82008-10-07 21:01:51 +000019#include "ARM.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000020
21namespace llvm {
Evan Chenga8e29892007-01-19 07:51:42 +000022 class ARMSubtarget;
23
24/// ARMII - This namespace holds all of the target specific flags that
25/// instruction info tracks.
26///
27namespace ARMII {
28 enum {
29 //===------------------------------------------------------------------===//
30 // Instruction Flags.
31
32 //===------------------------------------------------------------------===//
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +000033 // This four-bit field describes the addressing mode used.
Evan Chenga8e29892007-01-19 07:51:42 +000034
35 AddrModeMask = 0xf,
Evan Cheng0ff94f72007-08-07 01:37:15 +000036 AddrModeNone = 0,
Evan Chenga8e29892007-01-19 07:51:42 +000037 AddrMode1 = 1,
38 AddrMode2 = 2,
39 AddrMode3 = 3,
40 AddrMode4 = 4,
41 AddrMode5 = 5,
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +000042 AddrMode6 = 6,
43 AddrModeT1 = 7,
44 AddrModeT2 = 8,
45 AddrModeT4 = 9,
46 AddrModeTs = 10, // i8 * 4 for pc and sp relative data
Evan Chenga8e29892007-01-19 07:51:42 +000047
48 // Size* - Flags to keep track of the size of an instruction.
49 SizeShift = 4,
50 SizeMask = 7 << SizeShift,
51 SizeSpecial = 1, // 0 byte pseudo or special case.
52 Size8Bytes = 2,
53 Size4Bytes = 3,
54 Size2Bytes = 4,
55
56 // IndexMode - Unindex, pre-indexed, or post-indexed. Only valid for load
57 // and store ops
58 IndexModeShift = 7,
59 IndexModeMask = 3 << IndexModeShift,
60 IndexModePre = 1,
61 IndexModePost = 2,
62
63 // Opcode
64 OpcodeShift = 9,
Evan Cheng0ff94f72007-08-07 01:37:15 +000065 OpcodeMask = 0xf << OpcodeShift,
66
67 // Format
68 FormShift = 13,
69 FormMask = 31 << FormShift,
70
Raul Herbster8c132632007-08-30 23:34:14 +000071 // Pseudo instructions
Evan Cheng0ff94f72007-08-07 01:37:15 +000072 Pseudo = 1 << FormShift,
73
Raul Herbster8c132632007-08-30 23:34:14 +000074 // Multiply instructions
Evan Cheng0ff94f72007-08-07 01:37:15 +000075 MulFrm = 2 << FormShift,
Raul Herbster8c132632007-08-30 23:34:14 +000076 MulSMLAW = 3 << FormShift,
77 MulSMULW = 4 << FormShift,
78 MulSMLA = 5 << FormShift,
79 MulSMUL = 6 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +000080
Raul Herbster8c132632007-08-30 23:34:14 +000081 // Branch instructions
82 Branch = 7 << FormShift,
83 BranchMisc = 8 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +000084
Raul Herbster8c132632007-08-30 23:34:14 +000085 // Data Processing instructions
Evan Cheng05fc9662008-09-13 01:35:33 +000086 DPRdIm = 9 << FormShift,
87 DPRdReg = 10 << FormShift,
88 DPRdSoReg = 11 << FormShift,
89 DPRdMisc = 12 << FormShift,
90
91 DPRnIm = 13 << FormShift,
92 DPRnReg = 14 << FormShift,
93 DPRnSoReg = 15 << FormShift,
94
95 DPRIm = 16 << FormShift,
96 DPRReg = 17 << FormShift,
97 DPRSoReg = 18 << FormShift,
98
99 DPRImS = 19 << FormShift,
100 DPRRegS = 20 << FormShift,
101 DPRSoRegS = 21 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000102
Raul Herbster8c132632007-08-30 23:34:14 +0000103 // Load and Store
Evan Cheng05fc9662008-09-13 01:35:33 +0000104 LdFrm = 22 << FormShift,
105 StFrm = 23 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000106
Raul Herbster8c132632007-08-30 23:34:14 +0000107 // Miscellaneous arithmetic instructions
Evan Cheng05fc9662008-09-13 01:35:33 +0000108 ArithMisc = 24 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000109
Raul Herbster8c132632007-08-30 23:34:14 +0000110 // Thumb format
Evan Cheng05fc9662008-09-13 01:35:33 +0000111 ThumbFrm = 25 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000112
Raul Herbster8c132632007-08-30 23:34:14 +0000113 // VFP format
Evan Cheng05fc9662008-09-13 01:35:33 +0000114 VPFFrm = 26 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000115
Raul Herbster8c132632007-08-30 23:34:14 +0000116 // Field shifts - such shifts are used to set field while generating
117 // machine instructions.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000118 RotImmShift = 8,
119 RegRsShift = 8,
120 RegRdLoShift = 12,
121 RegRdShift = 12,
122 RegRdHiShift = 16,
123 RegRnShift = 16,
124 L_BitShift = 20,
125 S_BitShift = 20,
126 U_BitShift = 23,
127 IndexShift = 24,
128 I_BitShift = 25
Evan Chenga8e29892007-01-19 07:51:42 +0000129 };
130}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000131
Chris Lattner64105522008-01-01 01:03:04 +0000132class ARMInstrInfo : public TargetInstrInfoImpl {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000133 const ARMRegisterInfo RI;
134public:
Dan Gohman950a4c42008-03-25 22:06:05 +0000135 explicit ARMInstrInfo(const ARMSubtarget &STI);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000136
137 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
138 /// such, whenever a client has an instance of instruction info, it should
139 /// always be able to get register info as well (through this method).
140 ///
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000141 virtual const ARMRegisterInfo &getRegisterInfo() const { return RI; }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000142
Rafael Espindola46adf812006-08-08 20:35:03 +0000143 /// getPointerRegClass - Return the register class to use to hold pointers.
144 /// This is used for addressing modes.
145 virtual const TargetRegisterClass *getPointerRegClass() const;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147 /// Return true if the instruction is a register to register move and
148 /// leave the source and dest operands in the passed parameters.
149 ///
150 virtual bool isMoveInstr(const MachineInstr &MI,
151 unsigned &SrcReg, unsigned &DstReg) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000152 virtual unsigned isLoadFromStackSlot(MachineInstr *MI, int &FrameIndex) const;
153 virtual unsigned isStoreToStackSlot(MachineInstr *MI, int &FrameIndex) const;
154
Evan Chengca1267c2008-03-31 20:40:39 +0000155 void reMaterialize(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
156 unsigned DestReg, const MachineInstr *Orig) const;
157
Evan Chenga8e29892007-01-19 07:51:42 +0000158 virtual MachineInstr *convertToThreeAddress(MachineFunction::iterator &MFI,
159 MachineBasicBlock::iterator &MBBI,
Owen Andersonf660c172008-07-02 23:41:07 +0000160 LiveVariables *LV) const;
Chris Lattner578e64a2006-10-24 16:47:57 +0000161
Evan Chenga8e29892007-01-19 07:51:42 +0000162 // Branch analysis.
163 virtual bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
164 MachineBasicBlock *&FBB,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000165 SmallVectorImpl<MachineOperand> &Cond) const;
Evan Cheng6ae36262007-05-18 00:18:17 +0000166 virtual unsigned RemoveBranch(MachineBasicBlock &MBB) const;
167 virtual unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
168 MachineBasicBlock *FBB,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000169 const SmallVectorImpl<MachineOperand> &Cond) const;
Owen Anderson940f83e2008-08-26 18:03:31 +0000170 virtual bool copyRegToReg(MachineBasicBlock &MBB,
Owen Andersond10fd972007-12-31 06:32:00 +0000171 MachineBasicBlock::iterator I,
172 unsigned DestReg, unsigned SrcReg,
173 const TargetRegisterClass *DestRC,
174 const TargetRegisterClass *SrcRC) const;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000175 virtual void storeRegToStackSlot(MachineBasicBlock &MBB,
176 MachineBasicBlock::iterator MBBI,
177 unsigned SrcReg, bool isKill, int FrameIndex,
178 const TargetRegisterClass *RC) const;
179
180 virtual void storeRegToAddr(MachineFunction &MF, unsigned SrcReg, bool isKill,
181 SmallVectorImpl<MachineOperand> &Addr,
182 const TargetRegisterClass *RC,
183 SmallVectorImpl<MachineInstr*> &NewMIs) const;
184
185 virtual void loadRegFromStackSlot(MachineBasicBlock &MBB,
186 MachineBasicBlock::iterator MBBI,
187 unsigned DestReg, int FrameIndex,
188 const TargetRegisterClass *RC) const;
189
190 virtual void loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
191 SmallVectorImpl<MachineOperand> &Addr,
192 const TargetRegisterClass *RC,
193 SmallVectorImpl<MachineInstr*> &NewMIs) const;
Owen Andersond94b6a12008-01-04 23:57:37 +0000194 virtual bool spillCalleeSavedRegisters(MachineBasicBlock &MBB,
195 MachineBasicBlock::iterator MI,
196 const std::vector<CalleeSavedInfo> &CSI) const;
197 virtual bool restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
198 MachineBasicBlock::iterator MI,
199 const std::vector<CalleeSavedInfo> &CSI) const;
Owen Anderson43dbe052008-01-07 01:35:02 +0000200
Evan Cheng5fd79d02008-02-08 21:20:40 +0000201 virtual MachineInstr* foldMemoryOperand(MachineFunction &MF,
202 MachineInstr* MI,
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000203 const SmallVectorImpl<unsigned> &Ops,
Owen Anderson43dbe052008-01-07 01:35:02 +0000204 int FrameIndex) const;
205
Evan Cheng5fd79d02008-02-08 21:20:40 +0000206 virtual MachineInstr* foldMemoryOperand(MachineFunction &MF,
207 MachineInstr* MI,
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000208 const SmallVectorImpl<unsigned> &Ops,
Owen Anderson43dbe052008-01-07 01:35:02 +0000209 MachineInstr* LoadMI) const {
210 return 0;
211 }
212
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000213 virtual bool canFoldMemoryOperand(const MachineInstr *MI,
214 const SmallVectorImpl<unsigned> &Ops) const;
Owen Anderson43dbe052008-01-07 01:35:02 +0000215
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000216 virtual bool BlockHasNoFallThrough(const MachineBasicBlock &MBB) const;
Owen Anderson44eb65c2008-08-14 22:49:33 +0000217 virtual
218 bool ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const;
Evan Cheng93072922007-05-16 02:01:49 +0000219
220 // Predication support.
Evan Cheng62ccdbf2007-05-29 18:42:18 +0000221 virtual bool isPredicated(const MachineInstr *MI) const;
Evan Cheng69d55562007-05-23 07:22:05 +0000222
Jim Grosbach33412622008-10-07 19:05:35 +0000223 ARMCC::CondCodes getPredicate(const MachineInstr *MI) const {
224 int PIdx = MI->findFirstPredOperandIdx();
225 return PIdx != -1 ? (ARMCC::CondCodes)MI->getOperand(PIdx).getImm()
226 : ARMCC::AL;
227 }
228
Evan Cheng62ccdbf2007-05-29 18:42:18 +0000229 virtual
230 bool PredicateInstruction(MachineInstr *MI,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000231 const SmallVectorImpl<MachineOperand> &Pred) const;
Evan Cheng69d55562007-05-23 07:22:05 +0000232
Evan Cheng62ccdbf2007-05-29 18:42:18 +0000233 virtual
Owen Anderson44eb65c2008-08-14 22:49:33 +0000234 bool SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
235 const SmallVectorImpl<MachineOperand> &Pred2) const;
Evan Cheng13ab0202007-07-10 18:08:01 +0000236
237 virtual bool DefinesPredicate(MachineInstr *MI,
238 std::vector<MachineOperand> &Pred) const;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000239
240 /// GetInstSize - Returns the size of the specified MachineInstr.
241 ///
242 virtual unsigned GetInstSizeInBytes(const MachineInstr* MI) const;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000243};
244
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000245}
246
247#endif