blob: 41a13436d90c504b472416e96cd7ab6c0817d68f [file] [log] [blame]
Bill Wendling5567bb02010-08-19 18:52:17 +00001//===-- MachineVerifier.cpp - Machine Code Verifier -----------------------===//
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Pass to verify generated machine code. The following is checked:
11//
12// Operand counts: All explicit operands must be present.
13//
14// Register classes: All physical and virtual register operands must be
15// compatible with the register class required by the instruction descriptor.
16//
17// Register live intervals: Registers must be defined only once, and must be
18// defined before use.
19//
20// The machine code verifier is enabled from LLVMTargetMachine.cpp with the
21// command-line option -verify-machineinstrs, or by defining the environment
22// variable LLVM_VERIFY_MACHINEINSTRS to the name of a file that will receive
23// the verifier errors.
24//===----------------------------------------------------------------------===//
25
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +000026#include "llvm/Function.h"
Jakob Stoklund Olesen1fe9c342010-08-05 22:32:21 +000027#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +000028#include "llvm/CodeGen/LiveVariables.h"
29#include "llvm/CodeGen/MachineFunctionPass.h"
Jakob Stoklund Olesena6b677d2009-08-13 16:19:51 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Dan Gohman2dbc4c82009-10-07 17:36:00 +000031#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
33#include "llvm/CodeGen/Passes.h"
34#include "llvm/Target/TargetMachine.h"
35#include "llvm/Target/TargetRegisterInfo.h"
36#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnercf143a42009-08-23 03:13:20 +000037#include "llvm/ADT/DenseSet.h"
38#include "llvm/ADT/SetOperations.h"
39#include "llvm/ADT/SmallVector.h"
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +000040#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000041#include "llvm/Support/ErrorHandling.h"
42#include "llvm/Support/raw_ostream.h"
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +000043using namespace llvm;
44
45namespace {
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +000046 struct MachineVerifier {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +000047
Jakob Stoklund Olesen73cf7092010-08-05 18:59:59 +000048 MachineVerifier(Pass *pass) :
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +000049 PASS(pass),
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +000050 OutFileName(getenv("LLVM_VERIFY_MACHINEINSTRS"))
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +000051 {}
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +000052
53 bool runOnMachineFunction(MachineFunction &MF);
54
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +000055 Pass *const PASS;
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +000056 const char *const OutFileName;
Chris Lattner17e9edc2009-08-23 02:51:22 +000057 raw_ostream *OS;
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +000058 const MachineFunction *MF;
59 const TargetMachine *TM;
60 const TargetRegisterInfo *TRI;
61 const MachineRegisterInfo *MRI;
62
63 unsigned foundErrors;
64
65 typedef SmallVector<unsigned, 16> RegVector;
66 typedef DenseSet<unsigned> RegSet;
67 typedef DenseMap<unsigned, const MachineInstr*> RegMap;
68
69 BitVector regsReserved;
70 RegSet regsLive;
Jakob Stoklund Olesen710b13b2009-08-08 13:19:25 +000071 RegVector regsDefined, regsDead, regsKilled;
72 RegSet regsLiveInButUnused;
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +000073
74 // Add Reg and any sub-registers to RV
75 void addRegWithSubRegs(RegVector &RV, unsigned Reg) {
76 RV.push_back(Reg);
77 if (TargetRegisterInfo::isPhysicalRegister(Reg))
78 for (const unsigned *R = TRI->getSubRegisters(Reg); *R; R++)
79 RV.push_back(*R);
80 }
81
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +000082 struct BBInfo {
83 // Is this MBB reachable from the MF entry point?
84 bool reachable;
85
86 // Vregs that must be live in because they are used without being
87 // defined. Map value is the user.
88 RegMap vregsLiveIn;
89
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +000090 // Regs killed in MBB. They may be defined again, and will then be in both
91 // regsKilled and regsLiveOut.
92 RegSet regsKilled;
93
94 // Regs defined in MBB and live out. Note that vregs passing through may
95 // be live out without being mentioned here.
96 RegSet regsLiveOut;
97
98 // Vregs that pass through MBB untouched. This set is disjoint from
99 // regsKilled and regsLiveOut.
100 RegSet vregsPassed;
101
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000102 // Vregs that must pass through MBB because they are needed by a successor
103 // block. This set is disjoint from regsLiveOut.
104 RegSet vregsRequired;
105
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000106 BBInfo() : reachable(false) {}
107
108 // Add register to vregsPassed if it belongs there. Return true if
109 // anything changed.
110 bool addPassed(unsigned Reg) {
111 if (!TargetRegisterInfo::isVirtualRegister(Reg))
112 return false;
113 if (regsKilled.count(Reg) || regsLiveOut.count(Reg))
114 return false;
115 return vregsPassed.insert(Reg).second;
116 }
117
118 // Same for a full set.
119 bool addPassed(const RegSet &RS) {
120 bool changed = false;
121 for (RegSet::const_iterator I = RS.begin(), E = RS.end(); I != E; ++I)
122 if (addPassed(*I))
123 changed = true;
124 return changed;
125 }
126
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000127 // Add register to vregsRequired if it belongs there. Return true if
128 // anything changed.
129 bool addRequired(unsigned Reg) {
130 if (!TargetRegisterInfo::isVirtualRegister(Reg))
131 return false;
132 if (regsLiveOut.count(Reg))
133 return false;
134 return vregsRequired.insert(Reg).second;
135 }
136
137 // Same for a full set.
138 bool addRequired(const RegSet &RS) {
139 bool changed = false;
140 for (RegSet::const_iterator I = RS.begin(), E = RS.end(); I != E; ++I)
141 if (addRequired(*I))
142 changed = true;
143 return changed;
144 }
145
146 // Same for a full map.
147 bool addRequired(const RegMap &RM) {
148 bool changed = false;
149 for (RegMap::const_iterator I = RM.begin(), E = RM.end(); I != E; ++I)
150 if (addRequired(I->first))
151 changed = true;
152 return changed;
153 }
154
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000155 // Live-out registers are either in regsLiveOut or vregsPassed.
156 bool isLiveOut(unsigned Reg) const {
157 return regsLiveOut.count(Reg) || vregsPassed.count(Reg);
158 }
159 };
160
161 // Extra register info per MBB.
162 DenseMap<const MachineBasicBlock*, BBInfo> MBBInfoMap;
163
164 bool isReserved(unsigned Reg) {
Jakob Stoklund Olesend37bc5a2009-08-04 19:18:01 +0000165 return Reg < regsReserved.size() && regsReserved.test(Reg);
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000166 }
167
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000168 // Analysis information if available
169 LiveVariables *LiveVars;
Jakob Stoklund Olesen58e12482010-08-06 18:04:19 +0000170 const LiveIntervals *LiveInts;
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000171
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000172 void visitMachineFunctionBefore();
173 void visitMachineBasicBlockBefore(const MachineBasicBlock *MBB);
174 void visitMachineInstrBefore(const MachineInstr *MI);
175 void visitMachineOperand(const MachineOperand *MO, unsigned MONum);
176 void visitMachineInstrAfter(const MachineInstr *MI);
177 void visitMachineBasicBlockAfter(const MachineBasicBlock *MBB);
178 void visitMachineFunctionAfter();
179
180 void report(const char *msg, const MachineFunction *MF);
181 void report(const char *msg, const MachineBasicBlock *MBB);
182 void report(const char *msg, const MachineInstr *MI);
183 void report(const char *msg, const MachineOperand *MO, unsigned MONum);
184
185 void markReachable(const MachineBasicBlock *MBB);
Jakob Stoklund Olesenb31defe2010-01-05 20:59:36 +0000186 void calcRegsPassed();
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000187 void checkPHIOps(const MachineBasicBlock *MBB);
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000188
189 void calcRegsRequired();
190 void verifyLiveVariables();
Jakob Stoklund Olesen58e12482010-08-06 18:04:19 +0000191 void verifyLiveIntervals();
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000192 };
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000193
194 struct MachineVerifierPass : public MachineFunctionPass {
195 static char ID; // Pass ID, replacement for typeid
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000196
Jakob Stoklund Olesen73cf7092010-08-05 18:59:59 +0000197 MachineVerifierPass()
Owen Anderson081c34b2010-10-19 17:21:58 +0000198 : MachineFunctionPass(ID) {
199 initializeMachineVerifierPassPass(*PassRegistry::getPassRegistry());
200 }
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000201
202 void getAnalysisUsage(AnalysisUsage &AU) const {
203 AU.setPreservesAll();
204 MachineFunctionPass::getAnalysisUsage(AU);
205 }
206
207 bool runOnMachineFunction(MachineFunction &MF) {
Jakob Stoklund Olesen73cf7092010-08-05 18:59:59 +0000208 MF.verify(this);
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000209 return false;
210 }
211 };
212
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000213}
214
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000215char MachineVerifierPass::ID = 0;
Owen Anderson02dd53e2010-08-23 17:52:01 +0000216INITIALIZE_PASS(MachineVerifierPass, "machineverifier",
Owen Andersonce665bd2010-10-07 22:25:06 +0000217 "Verify generated machine code", false, false)
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000218
Jakob Stoklund Olesen73cf7092010-08-05 18:59:59 +0000219FunctionPass *llvm::createMachineVerifierPass() {
220 return new MachineVerifierPass();
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000221}
222
Jakob Stoklund Olesen73cf7092010-08-05 18:59:59 +0000223void MachineFunction::verify(Pass *p) const {
224 MachineVerifier(p).runOnMachineFunction(const_cast<MachineFunction&>(*this));
Jakob Stoklund Olesence727d02009-11-13 21:56:09 +0000225}
226
Chris Lattner17e9edc2009-08-23 02:51:22 +0000227bool MachineVerifier::runOnMachineFunction(MachineFunction &MF) {
228 raw_ostream *OutFile = 0;
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000229 if (OutFileName) {
Chris Lattner17e9edc2009-08-23 02:51:22 +0000230 std::string ErrorInfo;
231 OutFile = new raw_fd_ostream(OutFileName, ErrorInfo,
232 raw_fd_ostream::F_Append);
233 if (!ErrorInfo.empty()) {
234 errs() << "Error opening '" << OutFileName << "': " << ErrorInfo << '\n';
235 exit(1);
236 }
Jakob Stoklund Olesenb44fad72009-10-04 18:18:39 +0000237
Chris Lattner17e9edc2009-08-23 02:51:22 +0000238 OS = OutFile;
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000239 } else {
Chris Lattner17e9edc2009-08-23 02:51:22 +0000240 OS = &errs();
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000241 }
242
243 foundErrors = 0;
244
245 this->MF = &MF;
246 TM = &MF.getTarget();
247 TRI = TM->getRegisterInfo();
248 MRI = &MF.getRegInfo();
249
Jakob Stoklund Olesenc910c8d2010-08-05 23:51:26 +0000250 LiveVars = NULL;
251 LiveInts = NULL;
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000252 if (PASS) {
Jakob Stoklund Olesen1fe9c342010-08-05 22:32:21 +0000253 LiveInts = PASS->getAnalysisIfAvailable<LiveIntervals>();
Jakob Stoklund Olesenc910c8d2010-08-05 23:51:26 +0000254 // We don't want to verify LiveVariables if LiveIntervals is available.
255 if (!LiveInts)
256 LiveVars = PASS->getAnalysisIfAvailable<LiveVariables>();
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000257 }
258
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000259 visitMachineFunctionBefore();
260 for (MachineFunction::const_iterator MFI = MF.begin(), MFE = MF.end();
261 MFI!=MFE; ++MFI) {
262 visitMachineBasicBlockBefore(MFI);
263 for (MachineBasicBlock::const_iterator MBBI = MFI->begin(),
264 MBBE = MFI->end(); MBBI != MBBE; ++MBBI) {
265 visitMachineInstrBefore(MBBI);
266 for (unsigned I = 0, E = MBBI->getNumOperands(); I != E; ++I)
267 visitMachineOperand(&MBBI->getOperand(I), I);
268 visitMachineInstrAfter(MBBI);
269 }
270 visitMachineBasicBlockAfter(MFI);
271 }
272 visitMachineFunctionAfter();
273
Chris Lattner17e9edc2009-08-23 02:51:22 +0000274 if (OutFile)
275 delete OutFile;
276 else if (foundErrors)
Chris Lattner75361b62010-04-07 22:58:41 +0000277 report_fatal_error("Found "+Twine(foundErrors)+" machine code errors.");
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000278
Jakob Stoklund Olesen63496682009-08-08 15:34:50 +0000279 // Clean up.
280 regsLive.clear();
281 regsDefined.clear();
282 regsDead.clear();
283 regsKilled.clear();
284 regsLiveInButUnused.clear();
285 MBBInfoMap.clear();
286
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000287 return false; // no changes
288}
289
Chris Lattner372fefe2009-08-23 01:03:30 +0000290void MachineVerifier::report(const char *msg, const MachineFunction *MF) {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000291 assert(MF);
Chris Lattner17e9edc2009-08-23 02:51:22 +0000292 *OS << '\n';
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000293 if (!foundErrors++)
Chris Lattner372fefe2009-08-23 01:03:30 +0000294 MF->print(*OS);
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000295 *OS << "*** Bad machine code: " << msg << " ***\n"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000296 << "- function: " << MF->getFunction()->getNameStr() << "\n";
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000297}
298
Jakob Stoklund Olesenb44fad72009-10-04 18:18:39 +0000299void MachineVerifier::report(const char *msg, const MachineBasicBlock *MBB) {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000300 assert(MBB);
301 report(msg, MBB->getParent());
Jakob Stoklund Olesen324da762009-11-20 01:17:03 +0000302 *OS << "- basic block: " << MBB->getName()
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000303 << " " << (void*)MBB
Dan Gohman0ba90f32009-10-31 20:19:03 +0000304 << " (BB#" << MBB->getNumber() << ")\n";
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000305}
306
Jakob Stoklund Olesenb44fad72009-10-04 18:18:39 +0000307void MachineVerifier::report(const char *msg, const MachineInstr *MI) {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000308 assert(MI);
309 report(msg, MI->getParent());
310 *OS << "- instruction: ";
Chris Lattner705e07f2009-08-23 03:41:05 +0000311 MI->print(*OS, TM);
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000312}
313
Jakob Stoklund Olesenb44fad72009-10-04 18:18:39 +0000314void MachineVerifier::report(const char *msg,
315 const MachineOperand *MO, unsigned MONum) {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000316 assert(MO);
317 report(msg, MO->getParent());
318 *OS << "- operand " << MONum << ": ";
319 MO->print(*OS, TM);
320 *OS << "\n";
321}
322
Jakob Stoklund Olesenb44fad72009-10-04 18:18:39 +0000323void MachineVerifier::markReachable(const MachineBasicBlock *MBB) {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000324 BBInfo &MInfo = MBBInfoMap[MBB];
325 if (!MInfo.reachable) {
326 MInfo.reachable = true;
327 for (MachineBasicBlock::const_succ_iterator SuI = MBB->succ_begin(),
328 SuE = MBB->succ_end(); SuI != SuE; ++SuI)
329 markReachable(*SuI);
330 }
331}
332
Jakob Stoklund Olesenb44fad72009-10-04 18:18:39 +0000333void MachineVerifier::visitMachineFunctionBefore() {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000334 regsReserved = TRI->getReservedRegs(*MF);
Jakob Stoklund Olesend37bc5a2009-08-04 19:18:01 +0000335
336 // A sub-register of a reserved register is also reserved
337 for (int Reg = regsReserved.find_first(); Reg>=0;
338 Reg = regsReserved.find_next(Reg)) {
339 for (const unsigned *Sub = TRI->getSubRegisters(Reg); *Sub; ++Sub) {
340 // FIXME: This should probably be:
341 // assert(regsReserved.test(*Sub) && "Non-reserved sub-register");
342 regsReserved.set(*Sub);
343 }
344 }
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000345 markReachable(&MF->front());
346}
347
Jakob Stoklund Olesen1dc0fcb2009-11-13 21:55:54 +0000348// Does iterator point to a and b as the first two elements?
Dan Gohmanb3579832010-04-15 17:08:50 +0000349static bool matchPair(MachineBasicBlock::const_succ_iterator i,
350 const MachineBasicBlock *a, const MachineBasicBlock *b) {
Jakob Stoklund Olesen1dc0fcb2009-11-13 21:55:54 +0000351 if (*i == a)
352 return *++i == b;
353 if (*i == b)
354 return *++i == a;
355 return false;
356}
357
358void
359MachineVerifier::visitMachineBasicBlockBefore(const MachineBasicBlock *MBB) {
Dan Gohman27920592009-08-27 02:43:49 +0000360 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
361
Jakob Stoklund Olesen0a7bbcb2010-10-21 18:47:06 +0000362 // Count the number of landing pad successors.
363 unsigned LandingPadSuccs = 0;
364 for (MachineBasicBlock::const_succ_iterator I = MBB->succ_begin(),
365 E = MBB->succ_end(); I != E; ++I)
366 LandingPadSuccs += (*I)->isLandingPad();
367 if (LandingPadSuccs > 1)
368 report("MBB has more than one landing pad successor", MBB);
369
Dan Gohman27920592009-08-27 02:43:49 +0000370 // Call AnalyzeBranch. If it succeeds, there several more conditions to check.
371 MachineBasicBlock *TBB = 0, *FBB = 0;
372 SmallVector<MachineOperand, 4> Cond;
373 if (!TII->AnalyzeBranch(*const_cast<MachineBasicBlock *>(MBB),
374 TBB, FBB, Cond)) {
375 // Ok, AnalyzeBranch thinks it knows what's going on with this block. Let's
376 // check whether its answers match up with reality.
377 if (!TBB && !FBB) {
378 // Block falls through to its successor.
379 MachineFunction::const_iterator MBBI = MBB;
380 ++MBBI;
381 if (MBBI == MF->end()) {
Dan Gohmana01a80f2009-08-27 18:14:26 +0000382 // It's possible that the block legitimately ends with a noreturn
383 // call or an unreachable, in which case it won't actually fall
384 // out the bottom of the function.
Jakob Stoklund Olesen0a7bbcb2010-10-21 18:47:06 +0000385 } else if (MBB->succ_size() == LandingPadSuccs) {
Dan Gohmana01a80f2009-08-27 18:14:26 +0000386 // It's possible that the block legitimately ends with a noreturn
387 // call or an unreachable, in which case it won't actuall fall
388 // out of the block.
Jakob Stoklund Olesen0a7bbcb2010-10-21 18:47:06 +0000389 } else if (MBB->succ_size() != 1+LandingPadSuccs) {
Dan Gohman27920592009-08-27 02:43:49 +0000390 report("MBB exits via unconditional fall-through but doesn't have "
391 "exactly one CFG successor!", MBB);
Jakob Stoklund Olesen0a7bbcb2010-10-21 18:47:06 +0000392 } else if (!MBB->isSuccessor(MBBI)) {
Dan Gohman27920592009-08-27 02:43:49 +0000393 report("MBB exits via unconditional fall-through but its successor "
394 "differs from its CFG successor!", MBB);
395 }
Evan Cheng86050dc2010-06-18 23:09:54 +0000396 if (!MBB->empty() && MBB->back().getDesc().isBarrier() &&
397 !TII->isPredicated(&MBB->back())) {
Dan Gohman27920592009-08-27 02:43:49 +0000398 report("MBB exits via unconditional fall-through but ends with a "
399 "barrier instruction!", MBB);
400 }
401 if (!Cond.empty()) {
402 report("MBB exits via unconditional fall-through but has a condition!",
403 MBB);
404 }
405 } else if (TBB && !FBB && Cond.empty()) {
406 // Block unconditionally branches somewhere.
Jakob Stoklund Olesen0a7bbcb2010-10-21 18:47:06 +0000407 if (MBB->succ_size() != 1+LandingPadSuccs) {
Dan Gohman27920592009-08-27 02:43:49 +0000408 report("MBB exits via unconditional branch but doesn't have "
409 "exactly one CFG successor!", MBB);
Jakob Stoklund Olesen0a7bbcb2010-10-21 18:47:06 +0000410 } else if (!MBB->isSuccessor(TBB)) {
Dan Gohman27920592009-08-27 02:43:49 +0000411 report("MBB exits via unconditional branch but the CFG "
412 "successor doesn't match the actual successor!", MBB);
413 }
414 if (MBB->empty()) {
415 report("MBB exits via unconditional branch but doesn't contain "
416 "any instructions!", MBB);
417 } else if (!MBB->back().getDesc().isBarrier()) {
418 report("MBB exits via unconditional branch but doesn't end with a "
419 "barrier instruction!", MBB);
420 } else if (!MBB->back().getDesc().isTerminator()) {
421 report("MBB exits via unconditional branch but the branch isn't a "
422 "terminator instruction!", MBB);
423 }
424 } else if (TBB && !FBB && !Cond.empty()) {
425 // Block conditionally branches somewhere, otherwise falls through.
426 MachineFunction::const_iterator MBBI = MBB;
427 ++MBBI;
428 if (MBBI == MF->end()) {
429 report("MBB conditionally falls through out of function!", MBB);
430 } if (MBB->succ_size() != 2) {
431 report("MBB exits via conditional branch/fall-through but doesn't have "
432 "exactly two CFG successors!", MBB);
Jakob Stoklund Olesen1dc0fcb2009-11-13 21:55:54 +0000433 } else if (!matchPair(MBB->succ_begin(), TBB, MBBI)) {
Dan Gohman27920592009-08-27 02:43:49 +0000434 report("MBB exits via conditional branch/fall-through but the CFG "
435 "successors don't match the actual successors!", MBB);
436 }
437 if (MBB->empty()) {
438 report("MBB exits via conditional branch/fall-through but doesn't "
439 "contain any instructions!", MBB);
440 } else if (MBB->back().getDesc().isBarrier()) {
441 report("MBB exits via conditional branch/fall-through but ends with a "
442 "barrier instruction!", MBB);
443 } else if (!MBB->back().getDesc().isTerminator()) {
444 report("MBB exits via conditional branch/fall-through but the branch "
445 "isn't a terminator instruction!", MBB);
446 }
447 } else if (TBB && FBB) {
448 // Block conditionally branches somewhere, otherwise branches
449 // somewhere else.
450 if (MBB->succ_size() != 2) {
451 report("MBB exits via conditional branch/branch but doesn't have "
452 "exactly two CFG successors!", MBB);
Jakob Stoklund Olesen1dc0fcb2009-11-13 21:55:54 +0000453 } else if (!matchPair(MBB->succ_begin(), TBB, FBB)) {
Dan Gohman27920592009-08-27 02:43:49 +0000454 report("MBB exits via conditional branch/branch but the CFG "
455 "successors don't match the actual successors!", MBB);
456 }
457 if (MBB->empty()) {
458 report("MBB exits via conditional branch/branch but doesn't "
459 "contain any instructions!", MBB);
460 } else if (!MBB->back().getDesc().isBarrier()) {
461 report("MBB exits via conditional branch/branch but doesn't end with a "
462 "barrier instruction!", MBB);
463 } else if (!MBB->back().getDesc().isTerminator()) {
464 report("MBB exits via conditional branch/branch but the branch "
465 "isn't a terminator instruction!", MBB);
466 }
467 if (Cond.empty()) {
468 report("MBB exits via conditinal branch/branch but there's no "
469 "condition!", MBB);
470 }
471 } else {
472 report("AnalyzeBranch returned invalid data!", MBB);
473 }
474 }
475
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000476 regsLive.clear();
Dan Gohman81bf03e2010-04-13 16:57:55 +0000477 for (MachineBasicBlock::livein_iterator I = MBB->livein_begin(),
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000478 E = MBB->livein_end(); I != E; ++I) {
479 if (!TargetRegisterInfo::isPhysicalRegister(*I)) {
480 report("MBB live-in list contains non-physical register", MBB);
481 continue;
482 }
483 regsLive.insert(*I);
484 for (const unsigned *R = TRI->getSubRegisters(*I); *R; R++)
485 regsLive.insert(*R);
486 }
Jakob Stoklund Olesen710b13b2009-08-08 13:19:25 +0000487 regsLiveInButUnused = regsLive;
Jakob Stoklund Olesena6b677d2009-08-13 16:19:51 +0000488
489 const MachineFrameInfo *MFI = MF->getFrameInfo();
490 assert(MFI && "Function has no frame info");
491 BitVector PR = MFI->getPristineRegs(MBB);
492 for (int I = PR.find_first(); I>0; I = PR.find_next(I)) {
493 regsLive.insert(I);
494 for (const unsigned *R = TRI->getSubRegisters(I); *R; R++)
495 regsLive.insert(*R);
496 }
497
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000498 regsKilled.clear();
499 regsDefined.clear();
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000500}
501
Jakob Stoklund Olesenb44fad72009-10-04 18:18:39 +0000502void MachineVerifier::visitMachineInstrBefore(const MachineInstr *MI) {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000503 const TargetInstrDesc &TI = MI->getDesc();
Jakob Stoklund Olesen39523e22009-09-23 20:57:55 +0000504 if (MI->getNumOperands() < TI.getNumOperands()) {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000505 report("Too few operands", MI);
506 *OS << TI.getNumOperands() << " operands expected, but "
507 << MI->getNumExplicitOperands() << " given.\n";
508 }
Dan Gohman2dbc4c82009-10-07 17:36:00 +0000509
510 // Check the MachineMemOperands for basic consistency.
511 for (MachineInstr::mmo_iterator I = MI->memoperands_begin(),
512 E = MI->memoperands_end(); I != E; ++I) {
513 if ((*I)->isLoad() && !TI.mayLoad())
514 report("Missing mayLoad flag", MI);
515 if ((*I)->isStore() && !TI.mayStore())
516 report("Missing mayStore flag", MI);
517 }
Jakob Stoklund Olesen1fe9c342010-08-05 22:32:21 +0000518
519 // Debug values must not have a slot index.
520 // Other instructions must have one.
521 if (LiveInts) {
522 bool mapped = !LiveInts->isNotInMIMap(MI);
523 if (MI->isDebugValue()) {
524 if (mapped)
525 report("Debug instruction has a slot index", MI);
526 } else {
527 if (!mapped)
528 report("Missing slot index", MI);
529 }
530 }
531
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000532}
533
534void
Jakob Stoklund Olesenb44fad72009-10-04 18:18:39 +0000535MachineVerifier::visitMachineOperand(const MachineOperand *MO, unsigned MONum) {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000536 const MachineInstr *MI = MO->getParent();
Jakob Stoklund Olesen44b27e52009-05-16 07:25:20 +0000537 const TargetInstrDesc &TI = MI->getDesc();
538
539 // The first TI.NumDefs operands must be explicit register defines
540 if (MONum < TI.getNumDefs()) {
541 if (!MO->isReg())
542 report("Explicit definition must be a register", MO, MONum);
543 else if (!MO->isDef())
544 report("Explicit definition marked as use", MO, MONum);
545 else if (MO->isImplicit())
546 report("Explicit definition marked as implicit", MO, MONum);
Jakob Stoklund Olesen39523e22009-09-23 20:57:55 +0000547 } else if (MONum < TI.getNumOperands()) {
548 if (MO->isReg()) {
549 if (MO->isDef())
550 report("Explicit operand marked as def", MO, MONum);
551 if (MO->isImplicit())
552 report("Explicit operand marked as implicit", MO, MONum);
553 }
554 } else {
Jakob Stoklund Olesen57115642009-12-22 21:48:20 +0000555 // ARM adds %reg0 operands to indicate predicates. We'll allow that.
556 if (MO->isReg() && !MO->isImplicit() && !TI.isVariadic() && MO->getReg())
Jakob Stoklund Olesen39523e22009-09-23 20:57:55 +0000557 report("Extra explicit operand on non-variadic instruction", MO, MONum);
Jakob Stoklund Olesen44b27e52009-05-16 07:25:20 +0000558 }
559
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000560 switch (MO->getType()) {
561 case MachineOperand::MO_Register: {
562 const unsigned Reg = MO->getReg();
563 if (!Reg)
564 return;
565
566 // Check Live Variables.
Jakob Stoklund Olesen710b13b2009-08-08 13:19:25 +0000567 if (MO->isUndef()) {
568 // An <undef> doesn't refer to any register, so just skip it.
569 } else if (MO->isUse()) {
570 regsLiveInButUnused.erase(Reg);
571
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000572 bool isKill = false;
Jakob Stoklund Olesen1b2c7612010-05-14 20:28:32 +0000573 unsigned defIdx;
574 if (MI->isRegTiedToDefOperand(MONum, &defIdx)) {
575 // A two-addr use counts as a kill if use and def are the same.
576 unsigned DefReg = MI->getOperand(defIdx).getReg();
577 if (Reg == DefReg) {
578 isKill = true;
579 // ANd in that case an explicit kill flag is not allowed.
580 if (MO->isKill())
Jakob Stoklund Olesenf7d3e692009-07-15 23:37:26 +0000581 report("Illegal kill flag on two-address instruction operand",
582 MO, MONum);
Jakob Stoklund Olesen1b2c7612010-05-14 20:28:32 +0000583 } else if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
584 report("Two-address instruction operands must be identical",
585 MO, MONum);
586 }
587 } else
588 isKill = MO->isKill();
589
Jakob Stoklund Olesenc910c8d2010-08-05 23:51:26 +0000590 if (isKill)
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000591 addRegWithSubRegs(regsKilled, Reg);
592
Jakob Stoklund Olesenc910c8d2010-08-05 23:51:26 +0000593 // Check that LiveVars knows this kill.
594 if (LiveVars && TargetRegisterInfo::isVirtualRegister(Reg) &&
595 MO->isKill()) {
596 LiveVariables::VarInfo &VI = LiveVars->getVarInfo(Reg);
597 if (std::find(VI.Kills.begin(),
598 VI.Kills.end(), MI) == VI.Kills.end())
599 report("Kill missing from LiveVariables", MO, MONum);
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000600 }
601
Jakob Stoklund Olesen1fe9c342010-08-05 22:32:21 +0000602 // Check LiveInts liveness and kill.
603 if (LiveInts && !LiveInts->isNotInMIMap(MI)) {
604 SlotIndex UseIdx = LiveInts->getInstructionIndex(MI).getUseIndex();
605 if (LiveInts->hasInterval(Reg)) {
606 const LiveInterval &LI = LiveInts->getInterval(Reg);
607 if (!LI.liveAt(UseIdx)) {
608 report("No live range at use", MO, MONum);
609 *OS << UseIdx << " is not live in " << LI << '\n';
610 }
611 // TODO: Verify isKill == LI.killedAt.
612 } else if (TargetRegisterInfo::isVirtualRegister(Reg)) {
613 report("Virtual register has no Live interval", MO, MONum);
614 }
615 }
616
Jakob Stoklund Olesen710b13b2009-08-08 13:19:25 +0000617 // Use of a dead register.
618 if (!regsLive.count(Reg)) {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000619 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
620 // Reserved registers may be used even when 'dead'.
621 if (!isReserved(Reg))
622 report("Using an undefined physical register", MO, MONum);
623 } else {
624 BBInfo &MInfo = MBBInfoMap[MI->getParent()];
625 // We don't know which virtual registers are live in, so only complain
626 // if vreg was killed in this MBB. Otherwise keep track of vregs that
627 // must be live in. PHI instructions are handled separately.
628 if (MInfo.regsKilled.count(Reg))
629 report("Using a killed virtual register", MO, MONum);
Chris Lattner518bb532010-02-09 19:54:29 +0000630 else if (!MI->isPHI())
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000631 MInfo.vregsLiveIn.insert(std::make_pair(Reg, MI));
632 }
Duncan Sandse5567202009-05-16 03:28:54 +0000633 }
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000634 } else {
Jakob Stoklund Olesen710b13b2009-08-08 13:19:25 +0000635 assert(MO->isDef());
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000636 // Register defined.
637 // TODO: verify that earlyclobber ops are not used.
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000638 if (MO->isDead())
639 addRegWithSubRegs(regsDead, Reg);
Jakob Stoklund Olesen710b13b2009-08-08 13:19:25 +0000640 else
641 addRegWithSubRegs(regsDefined, Reg);
Jakob Stoklund Olesen1fe9c342010-08-05 22:32:21 +0000642
Jakob Stoklund Olesen775aa222010-08-06 18:04:14 +0000643 // Check LiveInts for a live range, but only for virtual registers.
644 if (LiveInts && TargetRegisterInfo::isVirtualRegister(Reg) &&
645 !LiveInts->isNotInMIMap(MI)) {
Jakob Stoklund Olesen1fe9c342010-08-05 22:32:21 +0000646 SlotIndex DefIdx = LiveInts->getInstructionIndex(MI).getDefIndex();
647 if (LiveInts->hasInterval(Reg)) {
648 const LiveInterval &LI = LiveInts->getInterval(Reg);
Jakob Stoklund Olesened826352010-10-02 05:24:46 +0000649 if (const VNInfo *VNI = LI.getVNInfoAt(DefIdx)) {
650 assert(VNI && "NULL valno is not allowed");
651 if (VNI->def != DefIdx) {
Jakob Stoklund Olesen1fe9c342010-08-05 22:32:21 +0000652 report("Inconsistent valno->def", MO, MONum);
Jakob Stoklund Olesened826352010-10-02 05:24:46 +0000653 *OS << "Valno " << VNI->id << " is not defined at "
Jakob Stoklund Olesen1fe9c342010-08-05 22:32:21 +0000654 << DefIdx << " in " << LI << '\n';
655 }
Jakob Stoklund Olesen1fe9c342010-08-05 22:32:21 +0000656 } else {
657 report("No live range at def", MO, MONum);
658 *OS << DefIdx << " is not live in " << LI << '\n';
659 }
Jakob Stoklund Olesen775aa222010-08-06 18:04:14 +0000660 } else {
Jakob Stoklund Olesen1fe9c342010-08-05 22:32:21 +0000661 report("Virtual register has no Live interval", MO, MONum);
662 }
663 }
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000664 }
665
666 // Check register classes.
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000667 if (MONum < TI.getNumOperands() && !MO->isImplicit()) {
668 const TargetOperandInfo &TOI = TI.OpInfo[MONum];
669 unsigned SubIdx = MO->getSubReg();
670
671 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
672 unsigned sr = Reg;
673 if (SubIdx) {
674 unsigned s = TRI->getSubReg(Reg, SubIdx);
675 if (!s) {
676 report("Invalid subregister index for physical register",
677 MO, MONum);
678 return;
679 }
680 sr = s;
681 }
Chris Lattnercb778a82009-07-29 21:10:12 +0000682 if (const TargetRegisterClass *DRC = TOI.getRegClass(TRI)) {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000683 if (!DRC->contains(sr)) {
684 report("Illegal physical register for instruction", MO, MONum);
685 *OS << TRI->getName(sr) << " is not a "
686 << DRC->getName() << " register.\n";
687 }
688 }
689 } else {
690 // Virtual register.
691 const TargetRegisterClass *RC = MRI->getRegClass(Reg);
692 if (SubIdx) {
Jakob Stoklund Olesen6a8d2c62010-05-18 17:31:12 +0000693 const TargetRegisterClass *SRC = RC->getSubRegisterRegClass(SubIdx);
694 if (!SRC) {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000695 report("Invalid subregister index for virtual register", MO, MONum);
Jakob Stoklund Olesen6a8d2c62010-05-18 17:31:12 +0000696 *OS << "Register class " << RC->getName()
697 << " does not support subreg index " << SubIdx << "\n";
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000698 return;
699 }
Jakob Stoklund Olesen6a8d2c62010-05-18 17:31:12 +0000700 RC = SRC;
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000701 }
Chris Lattnercb778a82009-07-29 21:10:12 +0000702 if (const TargetRegisterClass *DRC = TOI.getRegClass(TRI)) {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000703 if (RC != DRC && !RC->hasSuperClass(DRC)) {
704 report("Illegal virtual register for instruction", MO, MONum);
705 *OS << "Expected a " << DRC->getName() << " register, but got a "
706 << RC->getName() << " register\n";
707 }
708 }
709 }
710 }
711 break;
712 }
Jakob Stoklund Olesena5ba07c2009-09-21 07:19:08 +0000713
714 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner518bb532010-02-09 19:54:29 +0000715 if (MI->isPHI() && !MO->getMBB()->isSuccessor(MI->getParent()))
716 report("PHI operand is not in the CFG", MO, MONum);
Jakob Stoklund Olesena5ba07c2009-09-21 07:19:08 +0000717 break;
718
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000719 default:
720 break;
721 }
722}
723
Jakob Stoklund Olesenb44fad72009-10-04 18:18:39 +0000724void MachineVerifier::visitMachineInstrAfter(const MachineInstr *MI) {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000725 BBInfo &MInfo = MBBInfoMap[MI->getParent()];
726 set_union(MInfo.regsKilled, regsKilled);
Jakob Stoklund Olesen73cf7092010-08-05 18:59:59 +0000727 set_subtract(regsLive, regsKilled); regsKilled.clear();
728 set_subtract(regsLive, regsDead); regsDead.clear();
729 set_union(regsLive, regsDefined); regsDefined.clear();
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000730}
731
732void
Jakob Stoklund Olesenb44fad72009-10-04 18:18:39 +0000733MachineVerifier::visitMachineBasicBlockAfter(const MachineBasicBlock *MBB) {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000734 MBBInfoMap[MBB].regsLiveOut = regsLive;
735 regsLive.clear();
736}
737
738// Calculate the largest possible vregsPassed sets. These are the registers that
739// can pass through an MBB live, but may not be live every time. It is assumed
740// that all vregsPassed sets are empty before the call.
Jakob Stoklund Olesenb31defe2010-01-05 20:59:36 +0000741void MachineVerifier::calcRegsPassed() {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000742 // First push live-out regs to successors' vregsPassed. Remember the MBBs that
743 // have any vregsPassed.
744 DenseSet<const MachineBasicBlock*> todo;
745 for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end();
746 MFI != MFE; ++MFI) {
747 const MachineBasicBlock &MBB(*MFI);
748 BBInfo &MInfo = MBBInfoMap[&MBB];
749 if (!MInfo.reachable)
750 continue;
751 for (MachineBasicBlock::const_succ_iterator SuI = MBB.succ_begin(),
752 SuE = MBB.succ_end(); SuI != SuE; ++SuI) {
753 BBInfo &SInfo = MBBInfoMap[*SuI];
754 if (SInfo.addPassed(MInfo.regsLiveOut))
755 todo.insert(*SuI);
756 }
757 }
758
759 // Iteratively push vregsPassed to successors. This will converge to the same
760 // final state regardless of DenseSet iteration order.
761 while (!todo.empty()) {
762 const MachineBasicBlock *MBB = *todo.begin();
763 todo.erase(MBB);
764 BBInfo &MInfo = MBBInfoMap[MBB];
765 for (MachineBasicBlock::const_succ_iterator SuI = MBB->succ_begin(),
766 SuE = MBB->succ_end(); SuI != SuE; ++SuI) {
767 if (*SuI == MBB)
768 continue;
769 BBInfo &SInfo = MBBInfoMap[*SuI];
770 if (SInfo.addPassed(MInfo.vregsPassed))
771 todo.insert(*SuI);
772 }
773 }
774}
775
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000776// Calculate the set of virtual registers that must be passed through each basic
777// block in order to satisfy the requirements of successor blocks. This is very
Jakob Stoklund Olesenb31defe2010-01-05 20:59:36 +0000778// similar to calcRegsPassed, only backwards.
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000779void MachineVerifier::calcRegsRequired() {
780 // First push live-in regs to predecessors' vregsRequired.
781 DenseSet<const MachineBasicBlock*> todo;
782 for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end();
783 MFI != MFE; ++MFI) {
784 const MachineBasicBlock &MBB(*MFI);
785 BBInfo &MInfo = MBBInfoMap[&MBB];
786 for (MachineBasicBlock::const_pred_iterator PrI = MBB.pred_begin(),
787 PrE = MBB.pred_end(); PrI != PrE; ++PrI) {
788 BBInfo &PInfo = MBBInfoMap[*PrI];
789 if (PInfo.addRequired(MInfo.vregsLiveIn))
790 todo.insert(*PrI);
791 }
792 }
793
794 // Iteratively push vregsRequired to predecessors. This will converge to the
795 // same final state regardless of DenseSet iteration order.
796 while (!todo.empty()) {
797 const MachineBasicBlock *MBB = *todo.begin();
798 todo.erase(MBB);
799 BBInfo &MInfo = MBBInfoMap[MBB];
800 for (MachineBasicBlock::const_pred_iterator PrI = MBB->pred_begin(),
801 PrE = MBB->pred_end(); PrI != PrE; ++PrI) {
802 if (*PrI == MBB)
803 continue;
804 BBInfo &SInfo = MBBInfoMap[*PrI];
805 if (SInfo.addRequired(MInfo.vregsRequired))
806 todo.insert(*PrI);
807 }
808 }
809}
810
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000811// Check PHI instructions at the beginning of MBB. It is assumed that
Jakob Stoklund Olesenb31defe2010-01-05 20:59:36 +0000812// calcRegsPassed has been run so BBInfo::isLiveOut is valid.
Jakob Stoklund Olesenb44fad72009-10-04 18:18:39 +0000813void MachineVerifier::checkPHIOps(const MachineBasicBlock *MBB) {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000814 for (MachineBasicBlock::const_iterator BBI = MBB->begin(), BBE = MBB->end();
Chris Lattner518bb532010-02-09 19:54:29 +0000815 BBI != BBE && BBI->isPHI(); ++BBI) {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000816 DenseSet<const MachineBasicBlock*> seen;
817
818 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2) {
819 unsigned Reg = BBI->getOperand(i).getReg();
820 const MachineBasicBlock *Pre = BBI->getOperand(i + 1).getMBB();
821 if (!Pre->isSuccessor(MBB))
822 continue;
823 seen.insert(Pre);
824 BBInfo &PrInfo = MBBInfoMap[Pre];
825 if (PrInfo.reachable && !PrInfo.isLiveOut(Reg))
826 report("PHI operand is not live-out from predecessor",
827 &BBI->getOperand(i), i);
828 }
829
830 // Did we see all predecessors?
831 for (MachineBasicBlock::const_pred_iterator PrI = MBB->pred_begin(),
832 PrE = MBB->pred_end(); PrI != PrE; ++PrI) {
833 if (!seen.count(*PrI)) {
834 report("Missing PHI operand", BBI);
Dan Gohman0ba90f32009-10-31 20:19:03 +0000835 *OS << "BB#" << (*PrI)->getNumber()
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000836 << " is a predecessor according to the CFG.\n";
837 }
838 }
839 }
840}
841
Jakob Stoklund Olesenb44fad72009-10-04 18:18:39 +0000842void MachineVerifier::visitMachineFunctionAfter() {
Jakob Stoklund Olesenb31defe2010-01-05 20:59:36 +0000843 calcRegsPassed();
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000844
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000845 for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end();
846 MFI != MFE; ++MFI) {
847 BBInfo &MInfo = MBBInfoMap[MFI];
848
849 // Skip unreachable MBBs.
850 if (!MInfo.reachable)
851 continue;
852
853 checkPHIOps(MFI);
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000854 }
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000855
Jakob Stoklund Olesen58e12482010-08-06 18:04:19 +0000856 // Now check liveness info if available
857 if (LiveVars || LiveInts)
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000858 calcRegsRequired();
Jakob Stoklund Olesen58e12482010-08-06 18:04:19 +0000859 if (LiveVars)
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000860 verifyLiveVariables();
Jakob Stoklund Olesen58e12482010-08-06 18:04:19 +0000861 if (LiveInts)
862 verifyLiveIntervals();
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000863}
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000864
865void MachineVerifier::verifyLiveVariables() {
866 assert(LiveVars && "Don't call verifyLiveVariables without LiveVars");
867 for (unsigned Reg = TargetRegisterInfo::FirstVirtualRegister,
868 RegE = MRI->getLastVirtReg()-1; Reg != RegE; ++Reg) {
869 LiveVariables::VarInfo &VI = LiveVars->getVarInfo(Reg);
870 for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end();
871 MFI != MFE; ++MFI) {
872 BBInfo &MInfo = MBBInfoMap[MFI];
873
874 // Our vregsRequired should be identical to LiveVariables' AliveBlocks
875 if (MInfo.vregsRequired.count(Reg)) {
876 if (!VI.AliveBlocks.test(MFI->getNumber())) {
877 report("LiveVariables: Block missing from AliveBlocks", MFI);
878 *OS << "Virtual register %reg" << Reg
879 << " must be live through the block.\n";
880 }
881 } else {
882 if (VI.AliveBlocks.test(MFI->getNumber())) {
883 report("LiveVariables: Block should not be in AliveBlocks", MFI);
884 *OS << "Virtual register %reg" << Reg
885 << " is not needed live through the block.\n";
886 }
887 }
888 }
889 }
890}
891
Jakob Stoklund Olesen58e12482010-08-06 18:04:19 +0000892void MachineVerifier::verifyLiveIntervals() {
893 assert(LiveInts && "Don't call verifyLiveIntervals without LiveInts");
894 for (LiveIntervals::const_iterator LVI = LiveInts->begin(),
895 LVE = LiveInts->end(); LVI != LVE; ++LVI) {
896 const LiveInterval &LI = *LVI->second;
Jakob Stoklund Olesen893ab5d2010-10-06 23:54:35 +0000897
898 // Spilling and splitting may leave unused registers around. Skip them.
899 if (MRI->use_empty(LI.reg))
900 continue;
901
Jakob Stoklund Olesen58e12482010-08-06 18:04:19 +0000902 assert(LVI->first == LI.reg && "Invalid reg to interval mapping");
903
904 for (LiveInterval::const_vni_iterator I = LI.vni_begin(), E = LI.vni_end();
905 I!=E; ++I) {
906 VNInfo *VNI = *I;
Jakob Stoklund Olesened826352010-10-02 05:24:46 +0000907 const VNInfo *DefVNI = LI.getVNInfoAt(VNI->def);
Jakob Stoklund Olesen58e12482010-08-06 18:04:19 +0000908
Jakob Stoklund Olesened826352010-10-02 05:24:46 +0000909 if (!DefVNI) {
Jakob Stoklund Olesen58e12482010-08-06 18:04:19 +0000910 if (!VNI->isUnused()) {
911 report("Valno not live at def and not marked unused", MF);
912 *OS << "Valno #" << VNI->id << " in " << LI << '\n';
913 }
914 continue;
915 }
916
917 if (VNI->isUnused())
918 continue;
919
Jakob Stoklund Olesened826352010-10-02 05:24:46 +0000920 if (DefVNI != VNI) {
Jakob Stoklund Olesen58e12482010-08-06 18:04:19 +0000921 report("Live range at def has different valno", MF);
Jakob Stoklund Olesened826352010-10-02 05:24:46 +0000922 *OS << "Valno #" << VNI->id << " is defined at " << VNI->def
923 << " where valno #" << DefVNI->id << " is live.\n";
Jakob Stoklund Olesen58e12482010-08-06 18:04:19 +0000924 }
925
926 }
927
928 for (LiveInterval::const_iterator I = LI.begin(), E = LI.end(); I!=E; ++I) {
Jakob Stoklund Olesened826352010-10-02 05:24:46 +0000929 const VNInfo *VNI = I->valno;
930 assert(VNI && "Live range has no valno");
Jakob Stoklund Olesen58e12482010-08-06 18:04:19 +0000931
Jakob Stoklund Olesened826352010-10-02 05:24:46 +0000932 if (VNI->id >= LI.getNumValNums() || VNI != LI.getValNumInfo(VNI->id)) {
Jakob Stoklund Olesen58e12482010-08-06 18:04:19 +0000933 report("Foreign valno in live range", MF);
Jakob Stoklund Olesened826352010-10-02 05:24:46 +0000934 I->print(*OS);
Jakob Stoklund Olesen58e12482010-08-06 18:04:19 +0000935 *OS << " has a valno not in " << LI << '\n';
936 }
937
Jakob Stoklund Olesened826352010-10-02 05:24:46 +0000938 if (VNI->isUnused()) {
Jakob Stoklund Olesen58e12482010-08-06 18:04:19 +0000939 report("Live range valno is marked unused", MF);
Jakob Stoklund Olesened826352010-10-02 05:24:46 +0000940 I->print(*OS);
Jakob Stoklund Olesen58e12482010-08-06 18:04:19 +0000941 *OS << " in " << LI << '\n';
942 }
943
944 }
945 }
946}
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000947