blob: a38197191b1798b3f34baffb3b77e515333f2bfa [file] [log] [blame]
Chris Lattner697954c2002-01-20 22:54:45 +00001/* Title: PhyRegAlloc.h -*- C++ -*-
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +00002 Author: Ruchira Sasanka
3 Date: Aug 20, 01
4 Purpose: This is the main entry point for register allocation.
5
6 Notes:
Ruchira Sasanka42bd1772002-01-07 19:16:26 +00007 =====
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +00008
9 * RegisterClasses: Each RegClass accepts a
10 MachineRegClass which contains machine specific info about that register
11 class. The code in the RegClass is machine independent and they use
12 access functions in the MachineRegClass object passed into it to get
13 machine specific info.
14
15 * Machine dependent work: All parts of the register coloring algorithm
16 except coloring of an individual node are machine independent.
17
Ruchira Sasanka42bd1772002-01-07 19:16:26 +000018 Register allocation must be done as:
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000019
Ruchira Sasanka42bd1772002-01-07 19:16:26 +000020 MethodLiveVarInfo LVI(*MethodI ); // compute LV info
21 LVI.analyze();
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000022
Ruchira Sasanka42bd1772002-01-07 19:16:26 +000023 TargetMachine &target = ....
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000024
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000025
Ruchira Sasanka42bd1772002-01-07 19:16:26 +000026 PhyRegAlloc PRA(*MethodI, target, &LVI); // allocate regs
27 PRA.allocateRegisters();
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000028*/
29
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000030#ifndef PHY_REG_ALLOC_H
31#define PHY_REG_ALLOC_H
32
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000033#include "llvm/CodeGen/RegClass.h"
34#include "llvm/CodeGen/LiveRangeInfo.h"
Ruchira Sasanka21721b62001-10-15 16:22:44 +000035#include <deque>
Chris Lattner29f4c062002-02-03 07:13:04 +000036class MachineCodeForMethod;
Chris Lattner2182c782002-02-04 05:52:08 +000037class MachineRegInfo;
38class MethodLiveVarInfo;
39class MachineInstr;
Chris Lattner14ab1ce2002-02-04 17:48:00 +000040namespace cfg { class LoopInfo; }
Ruchira Sasanka20c82b12001-10-28 18:15:12 +000041
42//----------------------------------------------------------------------------
43// Class AddedInstrns:
44// When register allocator inserts new instructions in to the existing
45// instruction stream, it does NOT directly modify the instruction stream.
46// Rather, it creates an object of AddedInstrns and stick it in the
47// AddedInstrMap for an existing instruction. This class contains two vectors
48// to store such instructions added before and after an existing instruction.
49//----------------------------------------------------------------------------
50
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000051class AddedInstrns
52{
53 public:
Chris Lattner697954c2002-01-20 22:54:45 +000054 std::deque<MachineInstr*> InstrnsBefore;// Added insts BEFORE an existing inst
55 std::deque<MachineInstr*> InstrnsAfter; // Added insts AFTER an existing inst
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000056};
57
Chris Lattner697954c2002-01-20 22:54:45 +000058typedef std::hash_map<const MachineInstr *, AddedInstrns *> AddedInstrMapType;
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000059
60
61
Ruchira Sasanka20c82b12001-10-28 18:15:12 +000062//----------------------------------------------------------------------------
Ruchira Sasanka20c82b12001-10-28 18:15:12 +000063// class PhyRegAlloc:
64// Main class the register allocator. Call allocateRegisters() to allocate
Chris Lattnerb7653df2002-04-08 22:03:57 +000065// registers for a Function.
Ruchira Sasanka20c82b12001-10-28 18:15:12 +000066//----------------------------------------------------------------------------
67
68
Chris Lattner3e0f8282002-02-04 17:38:48 +000069class PhyRegAlloc: public NonCopyable {
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000070
Chris Lattner697954c2002-01-20 22:54:45 +000071 std::vector<RegClass *> RegClassList; // vector of register classes
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000072 const TargetMachine &TM; // target machine
Chris Lattnerb7653df2002-04-08 22:03:57 +000073 const Function *Meth; // name of the function we work on
Chris Lattner29f4c062002-02-03 07:13:04 +000074 MachineCodeForMethod &mcInfo; // descriptor for method's native code
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000075 MethodLiveVarInfo *const LVI; // LV information for this method
76 // (already computed for BBs)
77 LiveRangeInfo LRI; // LR info (will be computed)
78 const MachineRegInfo &MRI; // Machine Register information
79 const unsigned NumOfRegClasses; // recorded here for efficiency
80
Ruchira Sasanka51bc0e72001-11-03 17:14:44 +000081
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000082 AddedInstrMapType AddedInstrMap; // to store instrns added in this phase
Chris Lattner14ab1ce2002-02-04 17:48:00 +000083 cfg::LoopInfo *LoopDepthCalc; // to calculate loop depths
Ruchira Sasanka42bd1772002-01-07 19:16:26 +000084 ReservedColorListType ResColList; // A set of reserved regs if desired.
85 // currently not used
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000086
Chris Lattner3e0f8282002-02-04 17:38:48 +000087public:
Chris Lattnerb7653df2002-04-08 22:03:57 +000088 PhyRegAlloc(Function *F, const TargetMachine& TM, MethodLiveVarInfo *Lvi,
Chris Lattner14ab1ce2002-02-04 17:48:00 +000089 cfg::LoopInfo *LoopDepthCalc);
Chris Lattner3e0f8282002-02-04 17:38:48 +000090 ~PhyRegAlloc();
91
92 // main method called for allocating registers
93 //
94 void allocateRegisters();
Vikram S. Adve705f95e2002-03-18 03:26:48 +000095
96
97 // access to register classes by class ID
98 //
99 const RegClass* getRegClassByID(unsigned int id) const {
100 return RegClassList[id];
101 }
102 RegClass* getRegClassByID(unsigned int id) {
103 return RegClassList[id]; }
104
105
Chris Lattner3e0f8282002-02-04 17:38:48 +0000106private:
107
Ruchira Sasanka51bc0e72001-11-03 17:14:44 +0000108
Ruchira Sasanka42bd1772002-01-07 19:16:26 +0000109
110 //------- ------------------ private methods---------------------------------
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +0000111
Chris Lattner5e5dfa32002-02-05 02:51:01 +0000112 void addInterference(const Value *Def, const ValueSet *LVSet,
113 bool isCallInst);
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +0000114
115 void addInterferencesForArgs();
116 void createIGNodeListsAndIGs();
117 void buildInterferenceGraphs();
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000118
Ruchira Sasanka36f77072001-10-19 17:21:59 +0000119 void setCallInterferences(const MachineInstr *MInst,
Chris Lattner5e5dfa32002-02-05 02:51:01 +0000120 const ValueSet *LVSetAft );
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +0000121
Ruchira Sasankaf7434f02001-10-23 21:38:42 +0000122 void move2DelayedInstr(const MachineInstr *OrigMI,
123 const MachineInstr *DelayedMI );
124
Ruchira Sasanka44d2b942001-10-19 21:42:06 +0000125 void markUnusableSugColors();
Ruchira Sasanka20c82b12001-10-28 18:15:12 +0000126 void allocateStackSpace4SpilledLRs();
127
Chris Lattner00d91c62001-11-08 20:55:05 +0000128 void insertCode4SpilledLR (const LiveRange *LR,
129 MachineInstr *MInst,
130 const BasicBlock *BB,
131 const unsigned OpNum);
Ruchira Sasanka44d2b942001-10-19 21:42:06 +0000132
Chris Lattner697954c2002-01-20 22:54:45 +0000133 inline void constructLiveRanges() { LRI.constructLiveRanges(); }
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +0000134
135 void colorIncomingArgs();
Ruchira Sasankaab304c42001-09-30 23:19:57 +0000136 void colorCallRetArgs();
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +0000137 void updateMachineCode();
Ruchira Sasankaab304c42001-09-30 23:19:57 +0000138
Ruchira Sasanka6053b932001-09-15 19:08:41 +0000139 void printLabel(const Value *const Val);
140 void printMachineCode();
Ruchira Sasanka20c82b12001-10-28 18:15:12 +0000141
142 friend class UltraSparcRegInfo;
Ruchira Sasanka80b1a1a2001-11-03 20:41:22 +0000143
144
Chris Lattner5e5dfa32002-02-05 02:51:01 +0000145 int getUsableUniRegAtMI(RegClass *RC, int RegType,
Ruchira Sasanka825dd552001-11-15 20:22:37 +0000146 const MachineInstr *MInst,
Vikram S. Adve705f95e2002-03-18 03:26:48 +0000147 const ValueSet *LVSetBef, MachineInstr *&MIBef,
148 MachineInstr *&MIAft );
Ruchira Sasanka80b1a1a2001-11-03 20:41:22 +0000149
Ruchira Sasanka825dd552001-11-15 20:22:37 +0000150 int getUnusedUniRegAtMI(RegClass *RC, const MachineInstr *MInst,
Chris Lattner5e5dfa32002-02-05 02:51:01 +0000151 const ValueSet *LVSetBef);
Ruchira Sasanka80b1a1a2001-11-03 20:41:22 +0000152
Ruchira Sasanka825dd552001-11-15 20:22:37 +0000153 void setRelRegsUsedByThisInst(RegClass *RC, const MachineInstr *MInst );
154 int getUniRegNotUsedByThisInst(RegClass *RC, const MachineInstr *MInst);
Ruchira Sasanka20c82b12001-10-28 18:15:12 +0000155
Ruchira Sasankacbddf492001-11-14 15:37:13 +0000156 void addInterf4PseudoInstr(const MachineInstr *MInst);
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +0000157};
158
159
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +0000160#endif
161