blob: 9d34557b01efddb0ee26a4a17f201cb13185503b [file] [log] [blame]
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +00001/* Title: PhyRegAlloc.h
2 Author: Ruchira Sasanka
3 Date: Aug 20, 01
4 Purpose: This is the main entry point for register allocation.
5
6 Notes:
Ruchira Sasanka42bd1772002-01-07 19:16:26 +00007 =====
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +00008
9 * RegisterClasses: Each RegClass accepts a
10 MachineRegClass which contains machine specific info about that register
11 class. The code in the RegClass is machine independent and they use
12 access functions in the MachineRegClass object passed into it to get
13 machine specific info.
14
15 * Machine dependent work: All parts of the register coloring algorithm
16 except coloring of an individual node are machine independent.
17
Ruchira Sasanka42bd1772002-01-07 19:16:26 +000018 Register allocation must be done as:
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000019
Ruchira Sasanka42bd1772002-01-07 19:16:26 +000020 MethodLiveVarInfo LVI(*MethodI ); // compute LV info
21 LVI.analyze();
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000022
Ruchira Sasanka42bd1772002-01-07 19:16:26 +000023 TargetMachine &target = ....
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000024
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000025
Ruchira Sasanka42bd1772002-01-07 19:16:26 +000026 PhyRegAlloc PRA(*MethodI, target, &LVI); // allocate regs
27 PRA.allocateRegisters();
28
29
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000030
31*/
32
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000033#ifndef PHY_REG_ALLOC_H
34#define PHY_REG_ALLOC_H
35
36#include "llvm/CodeGen/MachineInstr.h"
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000037#include "llvm/CodeGen/RegClass.h"
38#include "llvm/CodeGen/LiveRangeInfo.h"
39#include "llvm/Analysis/LiveVar/MethodLiveVarInfo.h"
Ruchira Sasanka42bd1772002-01-07 19:16:26 +000040#include "llvm/Analysis/LoopDepth.h"
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000041
Ruchira Sasanka21721b62001-10-15 16:22:44 +000042#include <deque>
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000043
Ruchira Sasanka20c82b12001-10-28 18:15:12 +000044
45//----------------------------------------------------------------------------
46// Class AddedInstrns:
47// When register allocator inserts new instructions in to the existing
48// instruction stream, it does NOT directly modify the instruction stream.
49// Rather, it creates an object of AddedInstrns and stick it in the
50// AddedInstrMap for an existing instruction. This class contains two vectors
51// to store such instructions added before and after an existing instruction.
52//----------------------------------------------------------------------------
53
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000054class AddedInstrns
55{
56 public:
Ruchira Sasanka20c82b12001-10-28 18:15:12 +000057 deque<MachineInstr *> InstrnsBefore; // Added insts BEFORE an existing inst
58 deque<MachineInstr *> InstrnsAfter; // Added insts AFTER an existing inst
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000059
60 AddedInstrns() : InstrnsBefore(), InstrnsAfter() { }
61};
62
63typedef hash_map<const MachineInstr *, AddedInstrns *> AddedInstrMapType;
64
65
66
Ruchira Sasanka20c82b12001-10-28 18:15:12 +000067//----------------------------------------------------------------------------
Ruchira Sasanka20c82b12001-10-28 18:15:12 +000068// class PhyRegAlloc:
69// Main class the register allocator. Call allocateRegisters() to allocate
70// registers for a Method.
71//----------------------------------------------------------------------------
72
73
Vikram S. Adve12af1642001-11-08 04:48:50 +000074class PhyRegAlloc: public NonCopyable
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000075{
76
77 vector<RegClass *> RegClassList ; // vector of register classes
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000078 const TargetMachine &TM; // target machine
Vikram S. Adve12af1642001-11-08 04:48:50 +000079 const Method* Meth; // name of the method we work on
80 MachineCodeForMethod& mcInfo; // descriptor for method's native code
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000081 MethodLiveVarInfo *const LVI; // LV information for this method
82 // (already computed for BBs)
83 LiveRangeInfo LRI; // LR info (will be computed)
84 const MachineRegInfo &MRI; // Machine Register information
85 const unsigned NumOfRegClasses; // recorded here for efficiency
86
Ruchira Sasanka51bc0e72001-11-03 17:14:44 +000087
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000088 AddedInstrMapType AddedInstrMap; // to store instrns added in this phase
Ruchira Sasanka42bd1772002-01-07 19:16:26 +000089 LoopDepthCalculator LoopDepthCalc; // to calculate loop depths
90 ReservedColorListType ResColList; // A set of reserved regs if desired.
91 // currently not used
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000092
Ruchira Sasanka51bc0e72001-11-03 17:14:44 +000093
Ruchira Sasanka42bd1772002-01-07 19:16:26 +000094
95 //------- ------------------ private methods---------------------------------
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000096
97 void addInterference(const Value *const Def, const LiveVarSet *const LVSet,
98 const bool isCallInst);
99
100 void addInterferencesForArgs();
101 void createIGNodeListsAndIGs();
102 void buildInterferenceGraphs();
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000103
Ruchira Sasanka36f77072001-10-19 17:21:59 +0000104 void setCallInterferences(const MachineInstr *MInst,
105 const LiveVarSet *const LVSetAft );
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +0000106
Ruchira Sasankaf7434f02001-10-23 21:38:42 +0000107 void move2DelayedInstr(const MachineInstr *OrigMI,
108 const MachineInstr *DelayedMI );
109
Ruchira Sasanka44d2b942001-10-19 21:42:06 +0000110 void markUnusableSugColors();
Ruchira Sasanka20c82b12001-10-28 18:15:12 +0000111 void allocateStackSpace4SpilledLRs();
112
Chris Lattner00d91c62001-11-08 20:55:05 +0000113 void insertCode4SpilledLR (const LiveRange *LR,
114 MachineInstr *MInst,
115 const BasicBlock *BB,
116 const unsigned OpNum);
Ruchira Sasanka44d2b942001-10-19 21:42:06 +0000117
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +0000118 inline void constructLiveRanges()
119 { LRI.constructLiveRanges(); }
120
121 void colorIncomingArgs();
Ruchira Sasankaab304c42001-09-30 23:19:57 +0000122 void colorCallRetArgs();
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +0000123 void updateMachineCode();
Ruchira Sasankaab304c42001-09-30 23:19:57 +0000124
Ruchira Sasanka6053b932001-09-15 19:08:41 +0000125 void printLabel(const Value *const Val);
126 void printMachineCode();
Ruchira Sasanka20c82b12001-10-28 18:15:12 +0000127
128 friend class UltraSparcRegInfo;
Ruchira Sasanka80b1a1a2001-11-03 20:41:22 +0000129
130
Ruchira Sasanka825dd552001-11-15 20:22:37 +0000131 int getUsableUniRegAtMI(RegClass *RC, const int RegType,
132 const MachineInstr *MInst,
133 const LiveVarSet *LVSetBef, MachineInstr *MIBef,
134 MachineInstr *MIAft );
Ruchira Sasanka80b1a1a2001-11-03 20:41:22 +0000135
Ruchira Sasanka825dd552001-11-15 20:22:37 +0000136 int getUnusedUniRegAtMI(RegClass *RC, const MachineInstr *MInst,
Ruchira Sasanka80b1a1a2001-11-03 20:41:22 +0000137 const LiveVarSet *LVSetBef);
138
Ruchira Sasanka825dd552001-11-15 20:22:37 +0000139 void setRelRegsUsedByThisInst(RegClass *RC, const MachineInstr *MInst );
140 int getUniRegNotUsedByThisInst(RegClass *RC, const MachineInstr *MInst);
Ruchira Sasanka20c82b12001-10-28 18:15:12 +0000141
Ruchira Sasankacbddf492001-11-14 15:37:13 +0000142 void addInterf4PseudoInstr(const MachineInstr *MInst);
Ruchira Sasanka80b1a1a2001-11-03 20:41:22 +0000143
144
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +0000145 public:
Ruchira Sasanka20c82b12001-10-28 18:15:12 +0000146
Vikram S. Adve12af1642001-11-08 04:48:50 +0000147 PhyRegAlloc(Method *const M, const TargetMachine& TM,
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +0000148 MethodLiveVarInfo *const Lvi);
149
Ruchira Sasanka42bd1772002-01-07 19:16:26 +0000150 ~PhyRegAlloc();
151
152 // main method called for allocating registers
153 //
154 void allocateRegisters();
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +0000155
156};
157
158
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +0000159#endif
160