blob: bbb3323223346830b7871e96fc9a95edf231e1a4 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- HexagonInstrInfo.cpp - Hexagon Instruction Information ------------===//
Tony Linthicumb4b54152011-12-12 21:14:40 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Hexagon implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
Tony Linthicumb4b54152011-12-12 21:14:40 +000014#include "HexagonInstrInfo.h"
Craig Topper79aa3412012-03-17 18:46:09 +000015#include "HexagonRegisterInfo.h"
Tony Linthicumb4b54152011-12-12 21:14:40 +000016#include "HexagonSubtarget.h"
Sirish Pande0dac3912012-04-23 17:49:20 +000017#include "Hexagon.h"
Tony Linthicumb4b54152011-12-12 21:14:40 +000018#include "llvm/ADT/STLExtras.h"
19#include "llvm/ADT/SmallVector.h"
Benjamin Kramerf3fd7ee2012-02-06 10:19:29 +000020#include "llvm/CodeGen/DFAPacketizer.h"
Tony Linthicumb4b54152011-12-12 21:14:40 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
22#include "llvm/CodeGen/MachineRegisterInfo.h"
23#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineMemOperand.h"
25#include "llvm/CodeGen/PseudoSourceValue.h"
Benjamin Kramerf3fd7ee2012-02-06 10:19:29 +000026#include "llvm/Support/MathExtras.h"
Tony Linthicumb4b54152011-12-12 21:14:40 +000027#define GET_INSTRINFO_CTOR
28#include "HexagonGenInstrInfo.inc"
Andrew Trickee498d32012-02-01 22:13:57 +000029#include "HexagonGenDFAPacketizer.inc"
Tony Linthicumb4b54152011-12-12 21:14:40 +000030
Tony Linthicumb4b54152011-12-12 21:14:40 +000031using namespace llvm;
32
33///
34/// Constants for Hexagon instructions.
35///
36const int Hexagon_MEMW_OFFSET_MAX = 4095;
Sirish Pande0dac3912012-04-23 17:49:20 +000037const int Hexagon_MEMW_OFFSET_MIN = -4096;
Tony Linthicumb4b54152011-12-12 21:14:40 +000038const int Hexagon_MEMD_OFFSET_MAX = 8191;
Sirish Pande0dac3912012-04-23 17:49:20 +000039const int Hexagon_MEMD_OFFSET_MIN = -8192;
Tony Linthicumb4b54152011-12-12 21:14:40 +000040const int Hexagon_MEMH_OFFSET_MAX = 2047;
Sirish Pande0dac3912012-04-23 17:49:20 +000041const int Hexagon_MEMH_OFFSET_MIN = -2048;
Tony Linthicumb4b54152011-12-12 21:14:40 +000042const int Hexagon_MEMB_OFFSET_MAX = 1023;
Sirish Pande0dac3912012-04-23 17:49:20 +000043const int Hexagon_MEMB_OFFSET_MIN = -1024;
Tony Linthicumb4b54152011-12-12 21:14:40 +000044const int Hexagon_ADDI_OFFSET_MAX = 32767;
Sirish Pande0dac3912012-04-23 17:49:20 +000045const int Hexagon_ADDI_OFFSET_MIN = -32768;
Tony Linthicumb4b54152011-12-12 21:14:40 +000046const int Hexagon_MEMD_AUTOINC_MAX = 56;
Sirish Pande0dac3912012-04-23 17:49:20 +000047const int Hexagon_MEMD_AUTOINC_MIN = -64;
Tony Linthicumb4b54152011-12-12 21:14:40 +000048const int Hexagon_MEMW_AUTOINC_MAX = 28;
Sirish Pande0dac3912012-04-23 17:49:20 +000049const int Hexagon_MEMW_AUTOINC_MIN = -32;
Tony Linthicumb4b54152011-12-12 21:14:40 +000050const int Hexagon_MEMH_AUTOINC_MAX = 14;
Sirish Pande0dac3912012-04-23 17:49:20 +000051const int Hexagon_MEMH_AUTOINC_MIN = -16;
Tony Linthicumb4b54152011-12-12 21:14:40 +000052const int Hexagon_MEMB_AUTOINC_MAX = 7;
Sirish Pande0dac3912012-04-23 17:49:20 +000053const int Hexagon_MEMB_AUTOINC_MIN = -8;
Tony Linthicumb4b54152011-12-12 21:14:40 +000054
55
56
57HexagonInstrInfo::HexagonInstrInfo(HexagonSubtarget &ST)
58 : HexagonGenInstrInfo(Hexagon::ADJCALLSTACKDOWN, Hexagon::ADJCALLSTACKUP),
59 RI(ST, *this), Subtarget(ST) {
60}
61
62
63/// isLoadFromStackSlot - If the specified machine instruction is a direct
64/// load from a stack slot, return the virtual or physical register number of
65/// the destination along with the FrameIndex of the loaded stack slot. If
66/// not, return 0. This predicate must return 0 if the instruction has
67/// any side effects other than loading from the stack slot.
68unsigned HexagonInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
69 int &FrameIndex) const {
70
71
72 switch (MI->getOpcode()) {
Sirish Pande0dac3912012-04-23 17:49:20 +000073 default: break;
Tony Linthicumb4b54152011-12-12 21:14:40 +000074 case Hexagon::LDriw:
75 case Hexagon::LDrid:
76 case Hexagon::LDrih:
77 case Hexagon::LDrib:
78 case Hexagon::LDriub:
79 if (MI->getOperand(2).isFI() &&
80 MI->getOperand(1).isImm() && (MI->getOperand(1).getImm() == 0)) {
81 FrameIndex = MI->getOperand(2).getIndex();
82 return MI->getOperand(0).getReg();
83 }
84 break;
Tony Linthicumb4b54152011-12-12 21:14:40 +000085 }
Tony Linthicumb4b54152011-12-12 21:14:40 +000086 return 0;
87}
88
89
90/// isStoreToStackSlot - If the specified machine instruction is a direct
91/// store to a stack slot, return the virtual or physical register number of
92/// the source reg along with the FrameIndex of the loaded stack slot. If
93/// not, return 0. This predicate must return 0 if the instruction has
94/// any side effects other than storing to the stack slot.
95unsigned HexagonInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
96 int &FrameIndex) const {
97 switch (MI->getOpcode()) {
Sirish Pande0dac3912012-04-23 17:49:20 +000098 default: break;
Tony Linthicumb4b54152011-12-12 21:14:40 +000099 case Hexagon::STriw:
100 case Hexagon::STrid:
101 case Hexagon::STrih:
102 case Hexagon::STrib:
103 if (MI->getOperand(2).isFI() &&
104 MI->getOperand(1).isImm() && (MI->getOperand(1).getImm() == 0)) {
105 FrameIndex = MI->getOperand(2).getIndex();
106 return MI->getOperand(0).getReg();
107 }
108 break;
Tony Linthicumb4b54152011-12-12 21:14:40 +0000109 }
Tony Linthicumb4b54152011-12-12 21:14:40 +0000110 return 0;
111}
112
113
114unsigned
115HexagonInstrInfo::InsertBranch(MachineBasicBlock &MBB,MachineBasicBlock *TBB,
116 MachineBasicBlock *FBB,
117 const SmallVectorImpl<MachineOperand> &Cond,
118 DebugLoc DL) const{
119
120 int BOpc = Hexagon::JMP;
Sirish Pandeab7955b2012-02-15 18:52:27 +0000121 int BccOpc = Hexagon::JMP_c;
Tony Linthicumb4b54152011-12-12 21:14:40 +0000122
123 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
124
125 int regPos = 0;
126 // Check if ReverseBranchCondition has asked to reverse this branch
127 // If we want to reverse the branch an odd number of times, we want
Sirish Pandeab7955b2012-02-15 18:52:27 +0000128 // JMP_cNot.
Tony Linthicumb4b54152011-12-12 21:14:40 +0000129 if (!Cond.empty() && Cond[0].isImm() && Cond[0].getImm() == 0) {
Sirish Pandeab7955b2012-02-15 18:52:27 +0000130 BccOpc = Hexagon::JMP_cNot;
Tony Linthicumb4b54152011-12-12 21:14:40 +0000131 regPos = 1;
132 }
133
134 if (FBB == 0) {
135 if (Cond.empty()) {
136 // Due to a bug in TailMerging/CFG Optimization, we need to add a
137 // special case handling of a predicated jump followed by an
138 // unconditional jump. If not, Tail Merging and CFG Optimization go
139 // into an infinite loop.
140 MachineBasicBlock *NewTBB, *NewFBB;
141 SmallVector<MachineOperand, 4> Cond;
142 MachineInstr *Term = MBB.getFirstTerminator();
143 if (isPredicated(Term) && !AnalyzeBranch(MBB, NewTBB, NewFBB, Cond,
144 false)) {
145 MachineBasicBlock *NextBB =
146 llvm::next(MachineFunction::iterator(&MBB));
147 if (NewTBB == NextBB) {
148 ReverseBranchCondition(Cond);
149 RemoveBranch(MBB);
150 return InsertBranch(MBB, TBB, 0, Cond, DL);
151 }
152 }
153 BuildMI(&MBB, DL, get(BOpc)).addMBB(TBB);
154 } else {
155 BuildMI(&MBB, DL,
156 get(BccOpc)).addReg(Cond[regPos].getReg()).addMBB(TBB);
157 }
158 return 1;
159 }
160
161 BuildMI(&MBB, DL, get(BccOpc)).addReg(Cond[regPos].getReg()).addMBB(TBB);
162 BuildMI(&MBB, DL, get(BOpc)).addMBB(FBB);
163
164 return 2;
165}
166
167
168bool HexagonInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
169 MachineBasicBlock *&TBB,
170 MachineBasicBlock *&FBB,
171 SmallVectorImpl<MachineOperand> &Cond,
172 bool AllowModify) const {
173 FBB = NULL;
174
175 // If the block has no terminators, it just falls into the block after it.
176 MachineBasicBlock::iterator I = MBB.end();
177 if (I == MBB.begin())
178 return false;
179
180 // A basic block may looks like this:
181 //
182 // [ insn
183 // EH_LABEL
184 // insn
185 // insn
186 // insn
187 // EH_LABEL
188 // insn ]
189 //
190 // It has two succs but does not have a terminator
191 // Don't know how to handle it.
192 do {
193 --I;
194 if (I->isEHLabel())
195 return true;
196 } while (I != MBB.begin());
197
198 I = MBB.end();
199 --I;
200
201 while (I->isDebugValue()) {
202 if (I == MBB.begin())
203 return false;
204 --I;
205 }
206 if (!isUnpredicatedTerminator(I))
207 return false;
208
209 // Get the last instruction in the block.
210 MachineInstr *LastInst = I;
211
212 // If there is only one terminator instruction, process it.
213 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
214 if (LastInst->getOpcode() == Hexagon::JMP) {
215 TBB = LastInst->getOperand(0).getMBB();
216 return false;
217 }
Sirish Pandeab7955b2012-02-15 18:52:27 +0000218 if (LastInst->getOpcode() == Hexagon::JMP_c) {
Tony Linthicumb4b54152011-12-12 21:14:40 +0000219 // Block ends with fall-through true condbranch.
220 TBB = LastInst->getOperand(1).getMBB();
221 Cond.push_back(LastInst->getOperand(0));
222 return false;
223 }
Sirish Pandeab7955b2012-02-15 18:52:27 +0000224 if (LastInst->getOpcode() == Hexagon::JMP_cNot) {
Tony Linthicumb4b54152011-12-12 21:14:40 +0000225 // Block ends with fall-through false condbranch.
226 TBB = LastInst->getOperand(1).getMBB();
227 Cond.push_back(MachineOperand::CreateImm(0));
228 Cond.push_back(LastInst->getOperand(0));
229 return false;
230 }
231 // Otherwise, don't know what this is.
232 return true;
233 }
234
235 // Get the instruction before it if it's a terminator.
236 MachineInstr *SecondLastInst = I;
237
238 // If there are three terminators, we don't know what sort of block this is.
239 if (SecondLastInst && I != MBB.begin() &&
240 isUnpredicatedTerminator(--I))
241 return true;
242
243 // If the block ends with Hexagon::BRCOND and Hexagon:JMP, handle it.
244 if (((SecondLastInst->getOpcode() == Hexagon::BRCOND) ||
Sirish Pandeab7955b2012-02-15 18:52:27 +0000245 (SecondLastInst->getOpcode() == Hexagon::JMP_c)) &&
Tony Linthicumb4b54152011-12-12 21:14:40 +0000246 LastInst->getOpcode() == Hexagon::JMP) {
247 TBB = SecondLastInst->getOperand(1).getMBB();
248 Cond.push_back(SecondLastInst->getOperand(0));
249 FBB = LastInst->getOperand(0).getMBB();
250 return false;
251 }
252
Sirish Pandeab7955b2012-02-15 18:52:27 +0000253 // If the block ends with Hexagon::JMP_cNot and Hexagon:JMP, handle it.
254 if ((SecondLastInst->getOpcode() == Hexagon::JMP_cNot) &&
Tony Linthicumb4b54152011-12-12 21:14:40 +0000255 LastInst->getOpcode() == Hexagon::JMP) {
256 TBB = SecondLastInst->getOperand(1).getMBB();
257 Cond.push_back(MachineOperand::CreateImm(0));
258 Cond.push_back(SecondLastInst->getOperand(0));
259 FBB = LastInst->getOperand(0).getMBB();
260 return false;
261 }
262
263 // If the block ends with two Hexagon:JMPs, handle it. The second one is not
264 // executed, so remove it.
265 if (SecondLastInst->getOpcode() == Hexagon::JMP &&
266 LastInst->getOpcode() == Hexagon::JMP) {
267 TBB = SecondLastInst->getOperand(0).getMBB();
268 I = LastInst;
269 if (AllowModify)
270 I->eraseFromParent();
271 return false;
272 }
273
274 // Otherwise, can't handle this.
275 return true;
276}
277
278
279unsigned HexagonInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
280 int BOpc = Hexagon::JMP;
Sirish Pandeab7955b2012-02-15 18:52:27 +0000281 int BccOpc = Hexagon::JMP_c;
282 int BccOpcNot = Hexagon::JMP_cNot;
Tony Linthicumb4b54152011-12-12 21:14:40 +0000283
284 MachineBasicBlock::iterator I = MBB.end();
285 if (I == MBB.begin()) return 0;
286 --I;
287 if (I->getOpcode() != BOpc && I->getOpcode() != BccOpc &&
288 I->getOpcode() != BccOpcNot)
289 return 0;
290
291 // Remove the branch.
292 I->eraseFromParent();
293
294 I = MBB.end();
295
296 if (I == MBB.begin()) return 1;
297 --I;
298 if (I->getOpcode() != BccOpc && I->getOpcode() != BccOpcNot)
299 return 1;
300
301 // Remove the branch.
302 I->eraseFromParent();
303 return 2;
304}
305
306
307void HexagonInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
308 MachineBasicBlock::iterator I, DebugLoc DL,
309 unsigned DestReg, unsigned SrcReg,
310 bool KillSrc) const {
311 if (Hexagon::IntRegsRegClass.contains(SrcReg, DestReg)) {
312 BuildMI(MBB, I, DL, get(Hexagon::TFR), DestReg).addReg(SrcReg);
313 return;
314 }
315 if (Hexagon::DoubleRegsRegClass.contains(SrcReg, DestReg)) {
316 BuildMI(MBB, I, DL, get(Hexagon::TFR_64), DestReg).addReg(SrcReg);
317 return;
318 }
319 if (Hexagon::PredRegsRegClass.contains(SrcReg, DestReg)) {
320 // Map Pd = Ps to Pd = or(Ps, Ps).
321 BuildMI(MBB, I, DL, get(Hexagon::OR_pp),
322 DestReg).addReg(SrcReg).addReg(SrcReg);
323 return;
324 }
325 if (Hexagon::DoubleRegsRegClass.contains(DestReg, SrcReg)) {
326 // We can have an overlap between single and double reg: r1:0 = r0.
327 if(SrcReg == RI.getSubReg(DestReg, Hexagon::subreg_loreg)) {
328 // r1:0 = r0
329 BuildMI(MBB, I, DL, get(Hexagon::TFRI), (RI.getSubReg(DestReg,
330 Hexagon::subreg_hireg))).addImm(0);
331 } else {
332 // r1:0 = r1 or no overlap.
333 BuildMI(MBB, I, DL, get(Hexagon::TFR), (RI.getSubReg(DestReg,
334 Hexagon::subreg_loreg))).addReg(SrcReg);
335 BuildMI(MBB, I, DL, get(Hexagon::TFRI), (RI.getSubReg(DestReg,
336 Hexagon::subreg_hireg))).addImm(0);
337 }
338 return;
339 }
340 if (Hexagon::CRRegsRegClass.contains(DestReg, SrcReg)) {
341 BuildMI(MBB, I, DL, get(Hexagon::TFCR), DestReg).addReg(SrcReg);
342 return;
Sirish Pandeab7955b2012-02-15 18:52:27 +0000343 }
344
345 llvm_unreachable("Unimplemented");
Tony Linthicumb4b54152011-12-12 21:14:40 +0000346}
347
348
349void HexagonInstrInfo::
350storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
351 unsigned SrcReg, bool isKill, int FI,
352 const TargetRegisterClass *RC,
353 const TargetRegisterInfo *TRI) const {
354
355 DebugLoc DL = MBB.findDebugLoc(I);
356 MachineFunction &MF = *MBB.getParent();
357 MachineFrameInfo &MFI = *MF.getFrameInfo();
358 unsigned Align = MFI.getObjectAlignment(FI);
359
360 MachineMemOperand *MMO =
361 MF.getMachineMemOperand(
362 MachinePointerInfo(PseudoSourceValue::getFixedStack(FI)),
363 MachineMemOperand::MOStore,
364 MFI.getObjectSize(FI),
365 Align);
366
Craig Topper420761a2012-04-20 07:30:17 +0000367 if (Hexagon::IntRegsRegClass.hasSubClassEq(RC)) {
Tony Linthicumb4b54152011-12-12 21:14:40 +0000368 BuildMI(MBB, I, DL, get(Hexagon::STriw))
369 .addFrameIndex(FI).addImm(0)
370 .addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO);
Craig Topper420761a2012-04-20 07:30:17 +0000371 } else if (Hexagon::DoubleRegsRegClass.hasSubClassEq(RC)) {
Tony Linthicumb4b54152011-12-12 21:14:40 +0000372 BuildMI(MBB, I, DL, get(Hexagon::STrid))
373 .addFrameIndex(FI).addImm(0)
374 .addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO);
Craig Topper420761a2012-04-20 07:30:17 +0000375 } else if (Hexagon::PredRegsRegClass.hasSubClassEq(RC)) {
Tony Linthicumb4b54152011-12-12 21:14:40 +0000376 BuildMI(MBB, I, DL, get(Hexagon::STriw_pred))
377 .addFrameIndex(FI).addImm(0)
378 .addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO);
379 } else {
Craig Topperbc219812012-02-07 02:50:20 +0000380 llvm_unreachable("Unimplemented");
Tony Linthicumb4b54152011-12-12 21:14:40 +0000381 }
382}
383
384
385void HexagonInstrInfo::storeRegToAddr(
386 MachineFunction &MF, unsigned SrcReg,
387 bool isKill,
388 SmallVectorImpl<MachineOperand> &Addr,
389 const TargetRegisterClass *RC,
390 SmallVectorImpl<MachineInstr*> &NewMIs) const
391{
Craig Topperbc219812012-02-07 02:50:20 +0000392 llvm_unreachable("Unimplemented");
Tony Linthicumb4b54152011-12-12 21:14:40 +0000393}
394
395
396void HexagonInstrInfo::
397loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
398 unsigned DestReg, int FI,
399 const TargetRegisterClass *RC,
400 const TargetRegisterInfo *TRI) const {
401 DebugLoc DL = MBB.findDebugLoc(I);
402 MachineFunction &MF = *MBB.getParent();
403 MachineFrameInfo &MFI = *MF.getFrameInfo();
404 unsigned Align = MFI.getObjectAlignment(FI);
405
406 MachineMemOperand *MMO =
407 MF.getMachineMemOperand(
408 MachinePointerInfo(PseudoSourceValue::getFixedStack(FI)),
409 MachineMemOperand::MOLoad,
410 MFI.getObjectSize(FI),
411 Align);
Craig Topper420761a2012-04-20 07:30:17 +0000412 if (RC == &Hexagon::IntRegsRegClass) {
Tony Linthicumb4b54152011-12-12 21:14:40 +0000413 BuildMI(MBB, I, DL, get(Hexagon::LDriw), DestReg)
414 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Craig Topper420761a2012-04-20 07:30:17 +0000415 } else if (RC == &Hexagon::DoubleRegsRegClass) {
Tony Linthicumb4b54152011-12-12 21:14:40 +0000416 BuildMI(MBB, I, DL, get(Hexagon::LDrid), DestReg)
417 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Craig Topper420761a2012-04-20 07:30:17 +0000418 } else if (RC == &Hexagon::PredRegsRegClass) {
Tony Linthicumb4b54152011-12-12 21:14:40 +0000419 BuildMI(MBB, I, DL, get(Hexagon::LDriw_pred), DestReg)
420 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
421 } else {
Craig Topperbc219812012-02-07 02:50:20 +0000422 llvm_unreachable("Can't store this register to stack slot");
Tony Linthicumb4b54152011-12-12 21:14:40 +0000423 }
424}
425
426
427void HexagonInstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
428 SmallVectorImpl<MachineOperand> &Addr,
429 const TargetRegisterClass *RC,
430 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Craig Topperbc219812012-02-07 02:50:20 +0000431 llvm_unreachable("Unimplemented");
Tony Linthicumb4b54152011-12-12 21:14:40 +0000432}
433
434
435MachineInstr *HexagonInstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
436 MachineInstr* MI,
437 const SmallVectorImpl<unsigned> &Ops,
438 int FI) const {
439 // Hexagon_TODO: Implement.
440 return(0);
441}
442
443
444unsigned HexagonInstrInfo::createVR(MachineFunction* MF, MVT VT) const {
445
446 MachineRegisterInfo &RegInfo = MF->getRegInfo();
447 const TargetRegisterClass *TRC;
Sirish Pande0dac3912012-04-23 17:49:20 +0000448 if (VT == MVT::i1) {
Craig Topper420761a2012-04-20 07:30:17 +0000449 TRC = &Hexagon::PredRegsRegClass;
Sirish Pande0dac3912012-04-23 17:49:20 +0000450 } else if (VT == MVT::i32 || VT == MVT::f32) {
Craig Topper420761a2012-04-20 07:30:17 +0000451 TRC = &Hexagon::IntRegsRegClass;
Sirish Pande0dac3912012-04-23 17:49:20 +0000452 } else if (VT == MVT::i64 || VT == MVT::f64) {
Craig Topper420761a2012-04-20 07:30:17 +0000453 TRC = &Hexagon::DoubleRegsRegClass;
Sirish Pande0dac3912012-04-23 17:49:20 +0000454 } else {
Benjamin Kramer27baab62011-12-27 11:41:05 +0000455 llvm_unreachable("Cannot handle this register class");
Sirish Pande0dac3912012-04-23 17:49:20 +0000456 }
Tony Linthicumb4b54152011-12-12 21:14:40 +0000457
458 unsigned NewReg = RegInfo.createVirtualRegister(TRC);
459 return NewReg;
460}
461
Sirish Pande0dac3912012-04-23 17:49:20 +0000462bool HexagonInstrInfo::isExtendable(const MachineInstr *MI) const {
463 switch(MI->getOpcode()) {
464 default: return false;
465 // JMP_EQri
466 case Hexagon::JMP_EQriPt_nv_V4:
467 case Hexagon::JMP_EQriPnt_nv_V4:
468 case Hexagon::JMP_EQriNotPt_nv_V4:
469 case Hexagon::JMP_EQriNotPnt_nv_V4:
Sirish Panded1a87a62012-04-12 21:06:38 +0000470
Sirish Pande0dac3912012-04-23 17:49:20 +0000471 // JMP_EQri - with -1
472 case Hexagon::JMP_EQriPtneg_nv_V4:
473 case Hexagon::JMP_EQriPntneg_nv_V4:
474 case Hexagon::JMP_EQriNotPtneg_nv_V4:
475 case Hexagon::JMP_EQriNotPntneg_nv_V4:
476
477 // JMP_EQrr
478 case Hexagon::JMP_EQrrPt_nv_V4:
479 case Hexagon::JMP_EQrrPnt_nv_V4:
480 case Hexagon::JMP_EQrrNotPt_nv_V4:
481 case Hexagon::JMP_EQrrNotPnt_nv_V4:
482
483 // JMP_GTri
484 case Hexagon::JMP_GTriPt_nv_V4:
485 case Hexagon::JMP_GTriPnt_nv_V4:
486 case Hexagon::JMP_GTriNotPt_nv_V4:
487 case Hexagon::JMP_GTriNotPnt_nv_V4:
488
489 // JMP_GTri - with -1
490 case Hexagon::JMP_GTriPtneg_nv_V4:
491 case Hexagon::JMP_GTriPntneg_nv_V4:
492 case Hexagon::JMP_GTriNotPtneg_nv_V4:
493 case Hexagon::JMP_GTriNotPntneg_nv_V4:
494
495 // JMP_GTrr
496 case Hexagon::JMP_GTrrPt_nv_V4:
497 case Hexagon::JMP_GTrrPnt_nv_V4:
498 case Hexagon::JMP_GTrrNotPt_nv_V4:
499 case Hexagon::JMP_GTrrNotPnt_nv_V4:
500
501 // JMP_GTrrdn
502 case Hexagon::JMP_GTrrdnPt_nv_V4:
503 case Hexagon::JMP_GTrrdnPnt_nv_V4:
504 case Hexagon::JMP_GTrrdnNotPt_nv_V4:
505 case Hexagon::JMP_GTrrdnNotPnt_nv_V4:
506
507 // JMP_GTUri
508 case Hexagon::JMP_GTUriPt_nv_V4:
509 case Hexagon::JMP_GTUriPnt_nv_V4:
510 case Hexagon::JMP_GTUriNotPt_nv_V4:
511 case Hexagon::JMP_GTUriNotPnt_nv_V4:
512
513 // JMP_GTUrr
514 case Hexagon::JMP_GTUrrPt_nv_V4:
515 case Hexagon::JMP_GTUrrPnt_nv_V4:
516 case Hexagon::JMP_GTUrrNotPt_nv_V4:
517 case Hexagon::JMP_GTUrrNotPnt_nv_V4:
518
519 // JMP_GTUrrdn
520 case Hexagon::JMP_GTUrrdnPt_nv_V4:
521 case Hexagon::JMP_GTUrrdnPnt_nv_V4:
522 case Hexagon::JMP_GTUrrdnNotPt_nv_V4:
523 case Hexagon::JMP_GTUrrdnNotPnt_nv_V4:
524
525 // TFR_FI
526 case Hexagon::TFR_FI:
527 return true;
528 }
529}
530
531bool HexagonInstrInfo::isExtended(const MachineInstr *MI) const {
532 switch(MI->getOpcode()) {
533 default: return false;
534 // JMP_EQri
535 case Hexagon::JMP_EQriPt_ie_nv_V4:
536 case Hexagon::JMP_EQriPnt_ie_nv_V4:
537 case Hexagon::JMP_EQriNotPt_ie_nv_V4:
538 case Hexagon::JMP_EQriNotPnt_ie_nv_V4:
539
540 // JMP_EQri - with -1
541 case Hexagon::JMP_EQriPtneg_ie_nv_V4:
542 case Hexagon::JMP_EQriPntneg_ie_nv_V4:
543 case Hexagon::JMP_EQriNotPtneg_ie_nv_V4:
544 case Hexagon::JMP_EQriNotPntneg_ie_nv_V4:
545
546 // JMP_EQrr
547 case Hexagon::JMP_EQrrPt_ie_nv_V4:
548 case Hexagon::JMP_EQrrPnt_ie_nv_V4:
549 case Hexagon::JMP_EQrrNotPt_ie_nv_V4:
550 case Hexagon::JMP_EQrrNotPnt_ie_nv_V4:
551
552 // JMP_GTri
553 case Hexagon::JMP_GTriPt_ie_nv_V4:
554 case Hexagon::JMP_GTriPnt_ie_nv_V4:
555 case Hexagon::JMP_GTriNotPt_ie_nv_V4:
556 case Hexagon::JMP_GTriNotPnt_ie_nv_V4:
557
558 // JMP_GTri - with -1
559 case Hexagon::JMP_GTriPtneg_ie_nv_V4:
560 case Hexagon::JMP_GTriPntneg_ie_nv_V4:
561 case Hexagon::JMP_GTriNotPtneg_ie_nv_V4:
562 case Hexagon::JMP_GTriNotPntneg_ie_nv_V4:
563
564 // JMP_GTrr
565 case Hexagon::JMP_GTrrPt_ie_nv_V4:
566 case Hexagon::JMP_GTrrPnt_ie_nv_V4:
567 case Hexagon::JMP_GTrrNotPt_ie_nv_V4:
568 case Hexagon::JMP_GTrrNotPnt_ie_nv_V4:
569
570 // JMP_GTrrdn
571 case Hexagon::JMP_GTrrdnPt_ie_nv_V4:
572 case Hexagon::JMP_GTrrdnPnt_ie_nv_V4:
573 case Hexagon::JMP_GTrrdnNotPt_ie_nv_V4:
574 case Hexagon::JMP_GTrrdnNotPnt_ie_nv_V4:
575
576 // JMP_GTUri
577 case Hexagon::JMP_GTUriPt_ie_nv_V4:
578 case Hexagon::JMP_GTUriPnt_ie_nv_V4:
579 case Hexagon::JMP_GTUriNotPt_ie_nv_V4:
580 case Hexagon::JMP_GTUriNotPnt_ie_nv_V4:
581
582 // JMP_GTUrr
583 case Hexagon::JMP_GTUrrPt_ie_nv_V4:
584 case Hexagon::JMP_GTUrrPnt_ie_nv_V4:
585 case Hexagon::JMP_GTUrrNotPt_ie_nv_V4:
586 case Hexagon::JMP_GTUrrNotPnt_ie_nv_V4:
587
588 // JMP_GTUrrdn
589 case Hexagon::JMP_GTUrrdnPt_ie_nv_V4:
590 case Hexagon::JMP_GTUrrdnPnt_ie_nv_V4:
591 case Hexagon::JMP_GTUrrdnNotPt_ie_nv_V4:
592 case Hexagon::JMP_GTUrrdnNotPnt_ie_nv_V4:
593
594 // V4 absolute set addressing.
595 case Hexagon::LDrid_abs_setimm_V4:
596 case Hexagon::LDriw_abs_setimm_V4:
597 case Hexagon::LDrih_abs_setimm_V4:
598 case Hexagon::LDrib_abs_setimm_V4:
599 case Hexagon::LDriuh_abs_setimm_V4:
600 case Hexagon::LDriub_abs_setimm_V4:
601
602 case Hexagon::STrid_abs_setimm_V4:
603 case Hexagon::STrib_abs_setimm_V4:
604 case Hexagon::STrih_abs_setimm_V4:
605 case Hexagon::STriw_abs_setimm_V4:
606
607 // V4 global address load.
608 case Hexagon::LDrid_GP_cPt_V4 :
609 case Hexagon::LDrid_GP_cNotPt_V4 :
610 case Hexagon::LDrid_GP_cdnPt_V4 :
611 case Hexagon::LDrid_GP_cdnNotPt_V4 :
612 case Hexagon::LDrib_GP_cPt_V4 :
613 case Hexagon::LDrib_GP_cNotPt_V4 :
614 case Hexagon::LDrib_GP_cdnPt_V4 :
615 case Hexagon::LDrib_GP_cdnNotPt_V4 :
616 case Hexagon::LDriub_GP_cPt_V4 :
617 case Hexagon::LDriub_GP_cNotPt_V4 :
618 case Hexagon::LDriub_GP_cdnPt_V4 :
619 case Hexagon::LDriub_GP_cdnNotPt_V4 :
620 case Hexagon::LDrih_GP_cPt_V4 :
621 case Hexagon::LDrih_GP_cNotPt_V4 :
622 case Hexagon::LDrih_GP_cdnPt_V4 :
623 case Hexagon::LDrih_GP_cdnNotPt_V4 :
624 case Hexagon::LDriuh_GP_cPt_V4 :
625 case Hexagon::LDriuh_GP_cNotPt_V4 :
626 case Hexagon::LDriuh_GP_cdnPt_V4 :
627 case Hexagon::LDriuh_GP_cdnNotPt_V4 :
628 case Hexagon::LDriw_GP_cPt_V4 :
629 case Hexagon::LDriw_GP_cNotPt_V4 :
630 case Hexagon::LDriw_GP_cdnPt_V4 :
631 case Hexagon::LDriw_GP_cdnNotPt_V4 :
632 case Hexagon::LDd_GP_cPt_V4 :
633 case Hexagon::LDd_GP_cNotPt_V4 :
634 case Hexagon::LDd_GP_cdnPt_V4 :
635 case Hexagon::LDd_GP_cdnNotPt_V4 :
636 case Hexagon::LDb_GP_cPt_V4 :
637 case Hexagon::LDb_GP_cNotPt_V4 :
638 case Hexagon::LDb_GP_cdnPt_V4 :
639 case Hexagon::LDb_GP_cdnNotPt_V4 :
640 case Hexagon::LDub_GP_cPt_V4 :
641 case Hexagon::LDub_GP_cNotPt_V4 :
642 case Hexagon::LDub_GP_cdnPt_V4 :
643 case Hexagon::LDub_GP_cdnNotPt_V4 :
644 case Hexagon::LDh_GP_cPt_V4 :
645 case Hexagon::LDh_GP_cNotPt_V4 :
646 case Hexagon::LDh_GP_cdnPt_V4 :
647 case Hexagon::LDh_GP_cdnNotPt_V4 :
648 case Hexagon::LDuh_GP_cPt_V4 :
649 case Hexagon::LDuh_GP_cNotPt_V4 :
650 case Hexagon::LDuh_GP_cdnPt_V4 :
651 case Hexagon::LDuh_GP_cdnNotPt_V4 :
652 case Hexagon::LDw_GP_cPt_V4 :
653 case Hexagon::LDw_GP_cNotPt_V4 :
654 case Hexagon::LDw_GP_cdnPt_V4 :
655 case Hexagon::LDw_GP_cdnNotPt_V4 :
656
657 // V4 global address store.
658 case Hexagon::STrid_GP_cPt_V4 :
659 case Hexagon::STrid_GP_cNotPt_V4 :
660 case Hexagon::STrid_GP_cdnPt_V4 :
661 case Hexagon::STrid_GP_cdnNotPt_V4 :
662 case Hexagon::STrib_GP_cPt_V4 :
663 case Hexagon::STrib_GP_cNotPt_V4 :
664 case Hexagon::STrib_GP_cdnPt_V4 :
665 case Hexagon::STrib_GP_cdnNotPt_V4 :
666 case Hexagon::STrih_GP_cPt_V4 :
667 case Hexagon::STrih_GP_cNotPt_V4 :
668 case Hexagon::STrih_GP_cdnPt_V4 :
669 case Hexagon::STrih_GP_cdnNotPt_V4 :
670 case Hexagon::STriw_GP_cPt_V4 :
671 case Hexagon::STriw_GP_cNotPt_V4 :
672 case Hexagon::STriw_GP_cdnPt_V4 :
673 case Hexagon::STriw_GP_cdnNotPt_V4 :
674 case Hexagon::STd_GP_cPt_V4 :
675 case Hexagon::STd_GP_cNotPt_V4 :
676 case Hexagon::STd_GP_cdnPt_V4 :
677 case Hexagon::STd_GP_cdnNotPt_V4 :
678 case Hexagon::STb_GP_cPt_V4 :
679 case Hexagon::STb_GP_cNotPt_V4 :
680 case Hexagon::STb_GP_cdnPt_V4 :
681 case Hexagon::STb_GP_cdnNotPt_V4 :
682 case Hexagon::STh_GP_cPt_V4 :
683 case Hexagon::STh_GP_cNotPt_V4 :
684 case Hexagon::STh_GP_cdnPt_V4 :
685 case Hexagon::STh_GP_cdnNotPt_V4 :
686 case Hexagon::STw_GP_cPt_V4 :
687 case Hexagon::STw_GP_cNotPt_V4 :
688 case Hexagon::STw_GP_cdnPt_V4 :
689 case Hexagon::STw_GP_cdnNotPt_V4 :
690
691 // V4 predicated global address new value store.
692 case Hexagon::STrib_GP_cPt_nv_V4 :
693 case Hexagon::STrib_GP_cNotPt_nv_V4 :
694 case Hexagon::STrib_GP_cdnPt_nv_V4 :
695 case Hexagon::STrib_GP_cdnNotPt_nv_V4 :
696 case Hexagon::STrih_GP_cPt_nv_V4 :
697 case Hexagon::STrih_GP_cNotPt_nv_V4 :
698 case Hexagon::STrih_GP_cdnPt_nv_V4 :
699 case Hexagon::STrih_GP_cdnNotPt_nv_V4 :
700 case Hexagon::STriw_GP_cPt_nv_V4 :
701 case Hexagon::STriw_GP_cNotPt_nv_V4 :
702 case Hexagon::STriw_GP_cdnPt_nv_V4 :
703 case Hexagon::STriw_GP_cdnNotPt_nv_V4 :
704 case Hexagon::STb_GP_cPt_nv_V4 :
705 case Hexagon::STb_GP_cNotPt_nv_V4 :
706 case Hexagon::STb_GP_cdnPt_nv_V4 :
707 case Hexagon::STb_GP_cdnNotPt_nv_V4 :
708 case Hexagon::STh_GP_cPt_nv_V4 :
709 case Hexagon::STh_GP_cNotPt_nv_V4 :
710 case Hexagon::STh_GP_cdnPt_nv_V4 :
711 case Hexagon::STh_GP_cdnNotPt_nv_V4 :
712 case Hexagon::STw_GP_cPt_nv_V4 :
713 case Hexagon::STw_GP_cNotPt_nv_V4 :
714 case Hexagon::STw_GP_cdnPt_nv_V4 :
715 case Hexagon::STw_GP_cdnNotPt_nv_V4 :
716
717 // TFR_FI
718 case Hexagon::TFR_FI_immext_V4:
719 return true;
720 }
721}
722
723bool HexagonInstrInfo::isNewValueJump(const MachineInstr *MI) const {
724 switch (MI->getOpcode()) {
725 default: return false;
726 // JMP_EQri
727 case Hexagon::JMP_EQriPt_nv_V4:
728 case Hexagon::JMP_EQriPnt_nv_V4:
729 case Hexagon::JMP_EQriNotPt_nv_V4:
730 case Hexagon::JMP_EQriNotPnt_nv_V4:
731 case Hexagon::JMP_EQriPt_ie_nv_V4:
732 case Hexagon::JMP_EQriPnt_ie_nv_V4:
733 case Hexagon::JMP_EQriNotPt_ie_nv_V4:
734 case Hexagon::JMP_EQriNotPnt_ie_nv_V4:
735
736 // JMP_EQri - with -1
737 case Hexagon::JMP_EQriPtneg_nv_V4:
738 case Hexagon::JMP_EQriPntneg_nv_V4:
739 case Hexagon::JMP_EQriNotPtneg_nv_V4:
740 case Hexagon::JMP_EQriNotPntneg_nv_V4:
741 case Hexagon::JMP_EQriPtneg_ie_nv_V4:
742 case Hexagon::JMP_EQriPntneg_ie_nv_V4:
743 case Hexagon::JMP_EQriNotPtneg_ie_nv_V4:
744 case Hexagon::JMP_EQriNotPntneg_ie_nv_V4:
745
746 // JMP_EQrr
747 case Hexagon::JMP_EQrrPt_nv_V4:
748 case Hexagon::JMP_EQrrPnt_nv_V4:
749 case Hexagon::JMP_EQrrNotPt_nv_V4:
750 case Hexagon::JMP_EQrrNotPnt_nv_V4:
751 case Hexagon::JMP_EQrrPt_ie_nv_V4:
752 case Hexagon::JMP_EQrrPnt_ie_nv_V4:
753 case Hexagon::JMP_EQrrNotPt_ie_nv_V4:
754 case Hexagon::JMP_EQrrNotPnt_ie_nv_V4:
755
756 // JMP_GTri
757 case Hexagon::JMP_GTriPt_nv_V4:
758 case Hexagon::JMP_GTriPnt_nv_V4:
759 case Hexagon::JMP_GTriNotPt_nv_V4:
760 case Hexagon::JMP_GTriNotPnt_nv_V4:
761 case Hexagon::JMP_GTriPt_ie_nv_V4:
762 case Hexagon::JMP_GTriPnt_ie_nv_V4:
763 case Hexagon::JMP_GTriNotPt_ie_nv_V4:
764 case Hexagon::JMP_GTriNotPnt_ie_nv_V4:
765
766 // JMP_GTri - with -1
767 case Hexagon::JMP_GTriPtneg_nv_V4:
768 case Hexagon::JMP_GTriPntneg_nv_V4:
769 case Hexagon::JMP_GTriNotPtneg_nv_V4:
770 case Hexagon::JMP_GTriNotPntneg_nv_V4:
771 case Hexagon::JMP_GTriPtneg_ie_nv_V4:
772 case Hexagon::JMP_GTriPntneg_ie_nv_V4:
773 case Hexagon::JMP_GTriNotPtneg_ie_nv_V4:
774 case Hexagon::JMP_GTriNotPntneg_ie_nv_V4:
775
776 // JMP_GTrr
777 case Hexagon::JMP_GTrrPt_nv_V4:
778 case Hexagon::JMP_GTrrPnt_nv_V4:
779 case Hexagon::JMP_GTrrNotPt_nv_V4:
780 case Hexagon::JMP_GTrrNotPnt_nv_V4:
781 case Hexagon::JMP_GTrrPt_ie_nv_V4:
782 case Hexagon::JMP_GTrrPnt_ie_nv_V4:
783 case Hexagon::JMP_GTrrNotPt_ie_nv_V4:
784 case Hexagon::JMP_GTrrNotPnt_ie_nv_V4:
785
786 // JMP_GTrrdn
787 case Hexagon::JMP_GTrrdnPt_nv_V4:
788 case Hexagon::JMP_GTrrdnPnt_nv_V4:
789 case Hexagon::JMP_GTrrdnNotPt_nv_V4:
790 case Hexagon::JMP_GTrrdnNotPnt_nv_V4:
791 case Hexagon::JMP_GTrrdnPt_ie_nv_V4:
792 case Hexagon::JMP_GTrrdnPnt_ie_nv_V4:
793 case Hexagon::JMP_GTrrdnNotPt_ie_nv_V4:
794 case Hexagon::JMP_GTrrdnNotPnt_ie_nv_V4:
795
796 // JMP_GTUri
797 case Hexagon::JMP_GTUriPt_nv_V4:
798 case Hexagon::JMP_GTUriPnt_nv_V4:
799 case Hexagon::JMP_GTUriNotPt_nv_V4:
800 case Hexagon::JMP_GTUriNotPnt_nv_V4:
801 case Hexagon::JMP_GTUriPt_ie_nv_V4:
802 case Hexagon::JMP_GTUriPnt_ie_nv_V4:
803 case Hexagon::JMP_GTUriNotPt_ie_nv_V4:
804 case Hexagon::JMP_GTUriNotPnt_ie_nv_V4:
805
806 // JMP_GTUrr
807 case Hexagon::JMP_GTUrrPt_nv_V4:
808 case Hexagon::JMP_GTUrrPnt_nv_V4:
809 case Hexagon::JMP_GTUrrNotPt_nv_V4:
810 case Hexagon::JMP_GTUrrNotPnt_nv_V4:
811 case Hexagon::JMP_GTUrrPt_ie_nv_V4:
812 case Hexagon::JMP_GTUrrPnt_ie_nv_V4:
813 case Hexagon::JMP_GTUrrNotPt_ie_nv_V4:
814 case Hexagon::JMP_GTUrrNotPnt_ie_nv_V4:
815
816 // JMP_GTUrrdn
817 case Hexagon::JMP_GTUrrdnPt_nv_V4:
818 case Hexagon::JMP_GTUrrdnPnt_nv_V4:
819 case Hexagon::JMP_GTUrrdnNotPt_nv_V4:
820 case Hexagon::JMP_GTUrrdnNotPnt_nv_V4:
821 case Hexagon::JMP_GTUrrdnPt_ie_nv_V4:
822 case Hexagon::JMP_GTUrrdnPnt_ie_nv_V4:
823 case Hexagon::JMP_GTUrrdnNotPt_ie_nv_V4:
824 case Hexagon::JMP_GTUrrdnNotPnt_ie_nv_V4:
825 return true;
826 }
827}
828
829unsigned HexagonInstrInfo::getImmExtForm(const MachineInstr* MI) const {
830 switch(MI->getOpcode()) {
831 default: llvm_unreachable("Unknown type of instruction.");
832 // JMP_EQri
833 case Hexagon::JMP_EQriPt_nv_V4:
834 return Hexagon::JMP_EQriPt_ie_nv_V4;
835 case Hexagon::JMP_EQriNotPt_nv_V4:
836 return Hexagon::JMP_EQriNotPt_ie_nv_V4;
837 case Hexagon::JMP_EQriPnt_nv_V4:
838 return Hexagon::JMP_EQriPnt_ie_nv_V4;
839 case Hexagon::JMP_EQriNotPnt_nv_V4:
840 return Hexagon::JMP_EQriNotPnt_ie_nv_V4;
841
842 // JMP_EQri -- with -1
843 case Hexagon::JMP_EQriPtneg_nv_V4:
844 return Hexagon::JMP_EQriPtneg_ie_nv_V4;
845 case Hexagon::JMP_EQriNotPtneg_nv_V4:
846 return Hexagon::JMP_EQriNotPtneg_ie_nv_V4;
847 case Hexagon::JMP_EQriPntneg_nv_V4:
848 return Hexagon::JMP_EQriPntneg_ie_nv_V4;
849 case Hexagon::JMP_EQriNotPntneg_nv_V4:
850 return Hexagon::JMP_EQriNotPntneg_ie_nv_V4;
851
852 // JMP_EQrr
853 case Hexagon::JMP_EQrrPt_nv_V4:
854 return Hexagon::JMP_EQrrPt_ie_nv_V4;
855 case Hexagon::JMP_EQrrNotPt_nv_V4:
856 return Hexagon::JMP_EQrrNotPt_ie_nv_V4;
857 case Hexagon::JMP_EQrrPnt_nv_V4:
858 return Hexagon::JMP_EQrrPnt_ie_nv_V4;
859 case Hexagon::JMP_EQrrNotPnt_nv_V4:
860 return Hexagon::JMP_EQrrNotPnt_ie_nv_V4;
861
862 // JMP_GTri
863 case Hexagon::JMP_GTriPt_nv_V4:
864 return Hexagon::JMP_GTriPt_ie_nv_V4;
865 case Hexagon::JMP_GTriNotPt_nv_V4:
866 return Hexagon::JMP_GTriNotPt_ie_nv_V4;
867 case Hexagon::JMP_GTriPnt_nv_V4:
868 return Hexagon::JMP_GTriPnt_ie_nv_V4;
869 case Hexagon::JMP_GTriNotPnt_nv_V4:
870 return Hexagon::JMP_GTriNotPnt_ie_nv_V4;
871
872 // JMP_GTri -- with -1
873 case Hexagon::JMP_GTriPtneg_nv_V4:
874 return Hexagon::JMP_GTriPtneg_ie_nv_V4;
875 case Hexagon::JMP_GTriNotPtneg_nv_V4:
876 return Hexagon::JMP_GTriNotPtneg_ie_nv_V4;
877 case Hexagon::JMP_GTriPntneg_nv_V4:
878 return Hexagon::JMP_GTriPntneg_ie_nv_V4;
879 case Hexagon::JMP_GTriNotPntneg_nv_V4:
880 return Hexagon::JMP_GTriNotPntneg_ie_nv_V4;
881
882 // JMP_GTrr
883 case Hexagon::JMP_GTrrPt_nv_V4:
884 return Hexagon::JMP_GTrrPt_ie_nv_V4;
885 case Hexagon::JMP_GTrrNotPt_nv_V4:
886 return Hexagon::JMP_GTrrNotPt_ie_nv_V4;
887 case Hexagon::JMP_GTrrPnt_nv_V4:
888 return Hexagon::JMP_GTrrPnt_ie_nv_V4;
889 case Hexagon::JMP_GTrrNotPnt_nv_V4:
890 return Hexagon::JMP_GTrrNotPnt_ie_nv_V4;
891
892 // JMP_GTrrdn
893 case Hexagon::JMP_GTrrdnPt_nv_V4:
894 return Hexagon::JMP_GTrrdnPt_ie_nv_V4;
895 case Hexagon::JMP_GTrrdnNotPt_nv_V4:
896 return Hexagon::JMP_GTrrdnNotPt_ie_nv_V4;
897 case Hexagon::JMP_GTrrdnPnt_nv_V4:
898 return Hexagon::JMP_GTrrdnPnt_ie_nv_V4;
899 case Hexagon::JMP_GTrrdnNotPnt_nv_V4:
900 return Hexagon::JMP_GTrrdnNotPnt_ie_nv_V4;
901
902 // JMP_GTUri
903 case Hexagon::JMP_GTUriPt_nv_V4:
904 return Hexagon::JMP_GTUriPt_ie_nv_V4;
905 case Hexagon::JMP_GTUriNotPt_nv_V4:
906 return Hexagon::JMP_GTUriNotPt_ie_nv_V4;
907 case Hexagon::JMP_GTUriPnt_nv_V4:
908 return Hexagon::JMP_GTUriPnt_ie_nv_V4;
909 case Hexagon::JMP_GTUriNotPnt_nv_V4:
910 return Hexagon::JMP_GTUriNotPnt_ie_nv_V4;
911
912 // JMP_GTUrr
913 case Hexagon::JMP_GTUrrPt_nv_V4:
914 return Hexagon::JMP_GTUrrPt_ie_nv_V4;
915 case Hexagon::JMP_GTUrrNotPt_nv_V4:
916 return Hexagon::JMP_GTUrrNotPt_ie_nv_V4;
917 case Hexagon::JMP_GTUrrPnt_nv_V4:
918 return Hexagon::JMP_GTUrrPnt_ie_nv_V4;
919 case Hexagon::JMP_GTUrrNotPnt_nv_V4:
920 return Hexagon::JMP_GTUrrNotPnt_ie_nv_V4;
921
922 // JMP_GTUrrdn
923 case Hexagon::JMP_GTUrrdnPt_nv_V4:
924 return Hexagon::JMP_GTUrrdnPt_ie_nv_V4;
925 case Hexagon::JMP_GTUrrdnNotPt_nv_V4:
926 return Hexagon::JMP_GTUrrdnNotPt_ie_nv_V4;
927 case Hexagon::JMP_GTUrrdnPnt_nv_V4:
928 return Hexagon::JMP_GTUrrdnPnt_ie_nv_V4;
929 case Hexagon::JMP_GTUrrdnNotPnt_nv_V4:
930 return Hexagon::JMP_GTUrrdnNotPnt_ie_nv_V4;
931
932 case Hexagon::TFR_FI:
933 return Hexagon::TFR_FI_immext_V4;
934
935 case Hexagon::MEMw_ADDSUBi_indexed_MEM_V4 :
936 case Hexagon::MEMw_ADDi_indexed_MEM_V4 :
937 case Hexagon::MEMw_SUBi_indexed_MEM_V4 :
938 case Hexagon::MEMw_ADDr_indexed_MEM_V4 :
939 case Hexagon::MEMw_SUBr_indexed_MEM_V4 :
940 case Hexagon::MEMw_ANDr_indexed_MEM_V4 :
941 case Hexagon::MEMw_ORr_indexed_MEM_V4 :
942 case Hexagon::MEMw_ADDSUBi_MEM_V4 :
943 case Hexagon::MEMw_ADDi_MEM_V4 :
944 case Hexagon::MEMw_SUBi_MEM_V4 :
945 case Hexagon::MEMw_ADDr_MEM_V4 :
946 case Hexagon::MEMw_SUBr_MEM_V4 :
947 case Hexagon::MEMw_ANDr_MEM_V4 :
948 case Hexagon::MEMw_ORr_MEM_V4 :
949 case Hexagon::MEMh_ADDSUBi_indexed_MEM_V4 :
950 case Hexagon::MEMh_ADDi_indexed_MEM_V4 :
951 case Hexagon::MEMh_SUBi_indexed_MEM_V4 :
952 case Hexagon::MEMh_ADDr_indexed_MEM_V4 :
953 case Hexagon::MEMh_SUBr_indexed_MEM_V4 :
954 case Hexagon::MEMh_ANDr_indexed_MEM_V4 :
955 case Hexagon::MEMh_ORr_indexed_MEM_V4 :
956 case Hexagon::MEMh_ADDSUBi_MEM_V4 :
957 case Hexagon::MEMh_ADDi_MEM_V4 :
958 case Hexagon::MEMh_SUBi_MEM_V4 :
959 case Hexagon::MEMh_ADDr_MEM_V4 :
960 case Hexagon::MEMh_SUBr_MEM_V4 :
961 case Hexagon::MEMh_ANDr_MEM_V4 :
962 case Hexagon::MEMh_ORr_MEM_V4 :
963 case Hexagon::MEMb_ADDSUBi_indexed_MEM_V4 :
964 case Hexagon::MEMb_ADDi_indexed_MEM_V4 :
965 case Hexagon::MEMb_SUBi_indexed_MEM_V4 :
966 case Hexagon::MEMb_ADDr_indexed_MEM_V4 :
967 case Hexagon::MEMb_SUBr_indexed_MEM_V4 :
968 case Hexagon::MEMb_ANDr_indexed_MEM_V4 :
969 case Hexagon::MEMb_ORr_indexed_MEM_V4 :
970 case Hexagon::MEMb_ADDSUBi_MEM_V4 :
971 case Hexagon::MEMb_ADDi_MEM_V4 :
972 case Hexagon::MEMb_SUBi_MEM_V4 :
973 case Hexagon::MEMb_ADDr_MEM_V4 :
974 case Hexagon::MEMb_SUBr_MEM_V4 :
975 case Hexagon::MEMb_ANDr_MEM_V4 :
976 case Hexagon::MEMb_ORr_MEM_V4 :
977 llvm_unreachable("Needs implementing");
978 }
979}
980
981unsigned HexagonInstrInfo::getNormalBranchForm(const MachineInstr* MI) const {
982 switch(MI->getOpcode()) {
983 default: llvm_unreachable("Unknown type of jump instruction.");
984 // JMP_EQri
985 case Hexagon::JMP_EQriPt_ie_nv_V4:
986 return Hexagon::JMP_EQriPt_nv_V4;
987 case Hexagon::JMP_EQriNotPt_ie_nv_V4:
988 return Hexagon::JMP_EQriNotPt_nv_V4;
989 case Hexagon::JMP_EQriPnt_ie_nv_V4:
990 return Hexagon::JMP_EQriPnt_nv_V4;
991 case Hexagon::JMP_EQriNotPnt_ie_nv_V4:
992 return Hexagon::JMP_EQriNotPnt_nv_V4;
993
994 // JMP_EQri -- with -1
995 case Hexagon::JMP_EQriPtneg_ie_nv_V4:
996 return Hexagon::JMP_EQriPtneg_nv_V4;
997 case Hexagon::JMP_EQriNotPtneg_ie_nv_V4:
998 return Hexagon::JMP_EQriNotPtneg_nv_V4;
999 case Hexagon::JMP_EQriPntneg_ie_nv_V4:
1000 return Hexagon::JMP_EQriPntneg_nv_V4;
1001 case Hexagon::JMP_EQriNotPntneg_ie_nv_V4:
1002 return Hexagon::JMP_EQriNotPntneg_nv_V4;
1003
1004 // JMP_EQrr
1005 case Hexagon::JMP_EQrrPt_ie_nv_V4:
1006 return Hexagon::JMP_EQrrPt_nv_V4;
1007 case Hexagon::JMP_EQrrNotPt_ie_nv_V4:
1008 return Hexagon::JMP_EQrrNotPt_nv_V4;
1009 case Hexagon::JMP_EQrrPnt_ie_nv_V4:
1010 return Hexagon::JMP_EQrrPnt_nv_V4;
1011 case Hexagon::JMP_EQrrNotPnt_ie_nv_V4:
1012 return Hexagon::JMP_EQrrNotPnt_nv_V4;
1013
1014 // JMP_GTri
1015 case Hexagon::JMP_GTriPt_ie_nv_V4:
1016 return Hexagon::JMP_GTriPt_nv_V4;
1017 case Hexagon::JMP_GTriNotPt_ie_nv_V4:
1018 return Hexagon::JMP_GTriNotPt_nv_V4;
1019 case Hexagon::JMP_GTriPnt_ie_nv_V4:
1020 return Hexagon::JMP_GTriPnt_nv_V4;
1021 case Hexagon::JMP_GTriNotPnt_ie_nv_V4:
1022 return Hexagon::JMP_GTriNotPnt_nv_V4;
1023
1024 // JMP_GTri -- with -1
1025 case Hexagon::JMP_GTriPtneg_ie_nv_V4:
1026 return Hexagon::JMP_GTriPtneg_nv_V4;
1027 case Hexagon::JMP_GTriNotPtneg_ie_nv_V4:
1028 return Hexagon::JMP_GTriNotPtneg_nv_V4;
1029 case Hexagon::JMP_GTriPntneg_ie_nv_V4:
1030 return Hexagon::JMP_GTriPntneg_nv_V4;
1031 case Hexagon::JMP_GTriNotPntneg_ie_nv_V4:
1032 return Hexagon::JMP_GTriNotPntneg_nv_V4;
1033
1034 // JMP_GTrr
1035 case Hexagon::JMP_GTrrPt_ie_nv_V4:
1036 return Hexagon::JMP_GTrrPt_nv_V4;
1037 case Hexagon::JMP_GTrrNotPt_ie_nv_V4:
1038 return Hexagon::JMP_GTrrNotPt_nv_V4;
1039 case Hexagon::JMP_GTrrPnt_ie_nv_V4:
1040 return Hexagon::JMP_GTrrPnt_nv_V4;
1041 case Hexagon::JMP_GTrrNotPnt_ie_nv_V4:
1042 return Hexagon::JMP_GTrrNotPnt_nv_V4;
1043
1044 // JMP_GTrrdn
1045 case Hexagon::JMP_GTrrdnPt_ie_nv_V4:
1046 return Hexagon::JMP_GTrrdnPt_nv_V4;
1047 case Hexagon::JMP_GTrrdnNotPt_ie_nv_V4:
1048 return Hexagon::JMP_GTrrdnNotPt_nv_V4;
1049 case Hexagon::JMP_GTrrdnPnt_ie_nv_V4:
1050 return Hexagon::JMP_GTrrdnPnt_nv_V4;
1051 case Hexagon::JMP_GTrrdnNotPnt_ie_nv_V4:
1052 return Hexagon::JMP_GTrrdnNotPnt_nv_V4;
1053
1054 // JMP_GTUri
1055 case Hexagon::JMP_GTUriPt_ie_nv_V4:
1056 return Hexagon::JMP_GTUriPt_nv_V4;
1057 case Hexagon::JMP_GTUriNotPt_ie_nv_V4:
1058 return Hexagon::JMP_GTUriNotPt_nv_V4;
1059 case Hexagon::JMP_GTUriPnt_ie_nv_V4:
1060 return Hexagon::JMP_GTUriPnt_nv_V4;
1061 case Hexagon::JMP_GTUriNotPnt_ie_nv_V4:
1062 return Hexagon::JMP_GTUriNotPnt_nv_V4;
1063
1064 // JMP_GTUrr
1065 case Hexagon::JMP_GTUrrPt_ie_nv_V4:
1066 return Hexagon::JMP_GTUrrPt_nv_V4;
1067 case Hexagon::JMP_GTUrrNotPt_ie_nv_V4:
1068 return Hexagon::JMP_GTUrrNotPt_nv_V4;
1069 case Hexagon::JMP_GTUrrPnt_ie_nv_V4:
1070 return Hexagon::JMP_GTUrrPnt_nv_V4;
1071 case Hexagon::JMP_GTUrrNotPnt_ie_nv_V4:
1072 return Hexagon::JMP_GTUrrNotPnt_nv_V4;
1073
1074 // JMP_GTUrrdn
1075 case Hexagon::JMP_GTUrrdnPt_ie_nv_V4:
1076 return Hexagon::JMP_GTUrrdnPt_nv_V4;
1077 case Hexagon::JMP_GTUrrdnNotPt_ie_nv_V4:
1078 return Hexagon::JMP_GTUrrdnNotPt_nv_V4;
1079 case Hexagon::JMP_GTUrrdnPnt_ie_nv_V4:
1080 return Hexagon::JMP_GTUrrdnPnt_nv_V4;
1081 case Hexagon::JMP_GTUrrdnNotPnt_ie_nv_V4:
1082 return Hexagon::JMP_GTUrrdnNotPnt_nv_V4;
1083 }
1084}
1085
1086
1087bool HexagonInstrInfo::isNewValueStore(const MachineInstr *MI) const {
1088 switch (MI->getOpcode()) {
1089 default: return false;
1090 // Store Byte
1091 case Hexagon::STrib_nv_V4:
1092 case Hexagon::STrib_indexed_nv_V4:
1093 case Hexagon::STrib_indexed_shl_nv_V4:
1094 case Hexagon::STrib_shl_nv_V4:
1095 case Hexagon::STrib_GP_nv_V4:
1096 case Hexagon::STb_GP_nv_V4:
1097 case Hexagon::POST_STbri_nv_V4:
1098 case Hexagon::STrib_cPt_nv_V4:
1099 case Hexagon::STrib_cdnPt_nv_V4:
1100 case Hexagon::STrib_cNotPt_nv_V4:
1101 case Hexagon::STrib_cdnNotPt_nv_V4:
1102 case Hexagon::STrib_indexed_cPt_nv_V4:
1103 case Hexagon::STrib_indexed_cdnPt_nv_V4:
1104 case Hexagon::STrib_indexed_cNotPt_nv_V4:
1105 case Hexagon::STrib_indexed_cdnNotPt_nv_V4:
1106 case Hexagon::STrib_indexed_shl_cPt_nv_V4:
1107 case Hexagon::STrib_indexed_shl_cdnPt_nv_V4:
1108 case Hexagon::STrib_indexed_shl_cNotPt_nv_V4:
1109 case Hexagon::STrib_indexed_shl_cdnNotPt_nv_V4:
1110 case Hexagon::POST_STbri_cPt_nv_V4:
1111 case Hexagon::POST_STbri_cdnPt_nv_V4:
1112 case Hexagon::POST_STbri_cNotPt_nv_V4:
1113 case Hexagon::POST_STbri_cdnNotPt_nv_V4:
1114 case Hexagon::STb_GP_cPt_nv_V4:
1115 case Hexagon::STb_GP_cNotPt_nv_V4:
1116 case Hexagon::STb_GP_cdnPt_nv_V4:
1117 case Hexagon::STb_GP_cdnNotPt_nv_V4:
1118 case Hexagon::STrib_GP_cPt_nv_V4:
1119 case Hexagon::STrib_GP_cNotPt_nv_V4:
1120 case Hexagon::STrib_GP_cdnPt_nv_V4:
1121 case Hexagon::STrib_GP_cdnNotPt_nv_V4:
1122 case Hexagon::STrib_abs_nv_V4:
1123 case Hexagon::STrib_abs_cPt_nv_V4:
1124 case Hexagon::STrib_abs_cdnPt_nv_V4:
1125 case Hexagon::STrib_abs_cNotPt_nv_V4:
1126 case Hexagon::STrib_abs_cdnNotPt_nv_V4:
1127 case Hexagon::STrib_imm_abs_nv_V4:
1128 case Hexagon::STrib_imm_abs_cPt_nv_V4:
1129 case Hexagon::STrib_imm_abs_cdnPt_nv_V4:
1130 case Hexagon::STrib_imm_abs_cNotPt_nv_V4:
1131 case Hexagon::STrib_imm_abs_cdnNotPt_nv_V4:
1132
1133 // Store Halfword
1134 case Hexagon::STrih_nv_V4:
1135 case Hexagon::STrih_indexed_nv_V4:
1136 case Hexagon::STrih_indexed_shl_nv_V4:
1137 case Hexagon::STrih_shl_nv_V4:
1138 case Hexagon::STrih_GP_nv_V4:
1139 case Hexagon::STh_GP_nv_V4:
1140 case Hexagon::POST_SThri_nv_V4:
1141 case Hexagon::STrih_cPt_nv_V4:
1142 case Hexagon::STrih_cdnPt_nv_V4:
1143 case Hexagon::STrih_cNotPt_nv_V4:
1144 case Hexagon::STrih_cdnNotPt_nv_V4:
1145 case Hexagon::STrih_indexed_cPt_nv_V4:
1146 case Hexagon::STrih_indexed_cdnPt_nv_V4:
1147 case Hexagon::STrih_indexed_cNotPt_nv_V4:
1148 case Hexagon::STrih_indexed_cdnNotPt_nv_V4:
1149 case Hexagon::STrih_indexed_shl_cPt_nv_V4:
1150 case Hexagon::STrih_indexed_shl_cdnPt_nv_V4:
1151 case Hexagon::STrih_indexed_shl_cNotPt_nv_V4:
1152 case Hexagon::STrih_indexed_shl_cdnNotPt_nv_V4:
1153 case Hexagon::POST_SThri_cPt_nv_V4:
1154 case Hexagon::POST_SThri_cdnPt_nv_V4:
1155 case Hexagon::POST_SThri_cNotPt_nv_V4:
1156 case Hexagon::POST_SThri_cdnNotPt_nv_V4:
1157 case Hexagon::STh_GP_cPt_nv_V4:
1158 case Hexagon::STh_GP_cNotPt_nv_V4:
1159 case Hexagon::STh_GP_cdnPt_nv_V4:
1160 case Hexagon::STh_GP_cdnNotPt_nv_V4:
1161 case Hexagon::STrih_GP_cPt_nv_V4:
1162 case Hexagon::STrih_GP_cNotPt_nv_V4:
1163 case Hexagon::STrih_GP_cdnPt_nv_V4:
1164 case Hexagon::STrih_GP_cdnNotPt_nv_V4:
1165 case Hexagon::STrih_abs_nv_V4:
1166 case Hexagon::STrih_abs_cPt_nv_V4:
1167 case Hexagon::STrih_abs_cdnPt_nv_V4:
1168 case Hexagon::STrih_abs_cNotPt_nv_V4:
1169 case Hexagon::STrih_abs_cdnNotPt_nv_V4:
1170 case Hexagon::STrih_imm_abs_nv_V4:
1171 case Hexagon::STrih_imm_abs_cPt_nv_V4:
1172 case Hexagon::STrih_imm_abs_cdnPt_nv_V4:
1173 case Hexagon::STrih_imm_abs_cNotPt_nv_V4:
1174 case Hexagon::STrih_imm_abs_cdnNotPt_nv_V4:
1175
1176 // Store Word
1177 case Hexagon::STriw_nv_V4:
1178 case Hexagon::STriw_indexed_nv_V4:
1179 case Hexagon::STriw_indexed_shl_nv_V4:
1180 case Hexagon::STriw_shl_nv_V4:
1181 case Hexagon::STriw_GP_nv_V4:
1182 case Hexagon::STw_GP_nv_V4:
1183 case Hexagon::POST_STwri_nv_V4:
1184 case Hexagon::STriw_cPt_nv_V4:
1185 case Hexagon::STriw_cdnPt_nv_V4:
1186 case Hexagon::STriw_cNotPt_nv_V4:
1187 case Hexagon::STriw_cdnNotPt_nv_V4:
1188 case Hexagon::STriw_indexed_cPt_nv_V4:
1189 case Hexagon::STriw_indexed_cdnPt_nv_V4:
1190 case Hexagon::STriw_indexed_cNotPt_nv_V4:
1191 case Hexagon::STriw_indexed_cdnNotPt_nv_V4:
1192 case Hexagon::STriw_indexed_shl_cPt_nv_V4:
1193 case Hexagon::STriw_indexed_shl_cdnPt_nv_V4:
1194 case Hexagon::STriw_indexed_shl_cNotPt_nv_V4:
1195 case Hexagon::STriw_indexed_shl_cdnNotPt_nv_V4:
1196 case Hexagon::POST_STwri_cPt_nv_V4:
1197 case Hexagon::POST_STwri_cdnPt_nv_V4:
1198 case Hexagon::POST_STwri_cNotPt_nv_V4:
1199 case Hexagon::POST_STwri_cdnNotPt_nv_V4:
1200 case Hexagon::STw_GP_cPt_nv_V4:
1201 case Hexagon::STw_GP_cNotPt_nv_V4:
1202 case Hexagon::STw_GP_cdnPt_nv_V4:
1203 case Hexagon::STw_GP_cdnNotPt_nv_V4:
1204 case Hexagon::STriw_GP_cPt_nv_V4:
1205 case Hexagon::STriw_GP_cNotPt_nv_V4:
1206 case Hexagon::STriw_GP_cdnPt_nv_V4:
1207 case Hexagon::STriw_GP_cdnNotPt_nv_V4:
1208 case Hexagon::STriw_abs_nv_V4:
1209 case Hexagon::STriw_abs_cPt_nv_V4:
1210 case Hexagon::STriw_abs_cdnPt_nv_V4:
1211 case Hexagon::STriw_abs_cNotPt_nv_V4:
1212 case Hexagon::STriw_abs_cdnNotPt_nv_V4:
1213 case Hexagon::STriw_imm_abs_nv_V4:
1214 case Hexagon::STriw_imm_abs_cPt_nv_V4:
1215 case Hexagon::STriw_imm_abs_cdnPt_nv_V4:
1216 case Hexagon::STriw_imm_abs_cNotPt_nv_V4:
1217 case Hexagon::STriw_imm_abs_cdnNotPt_nv_V4:
1218 return true;
1219 }
1220}
1221
1222bool HexagonInstrInfo::isPostIncrement (const MachineInstr* MI) const {
1223 switch (MI->getOpcode())
1224 {
1225 default: return false;
1226 // Load Byte
1227 case Hexagon::POST_LDrib:
1228 case Hexagon::POST_LDrib_cPt:
1229 case Hexagon::POST_LDrib_cNotPt:
1230 case Hexagon::POST_LDrib_cdnPt_V4:
1231 case Hexagon::POST_LDrib_cdnNotPt_V4:
1232
1233 // Load unsigned byte
1234 case Hexagon::POST_LDriub:
1235 case Hexagon::POST_LDriub_cPt:
1236 case Hexagon::POST_LDriub_cNotPt:
1237 case Hexagon::POST_LDriub_cdnPt_V4:
1238 case Hexagon::POST_LDriub_cdnNotPt_V4:
1239
1240 // Load halfword
1241 case Hexagon::POST_LDrih:
1242 case Hexagon::POST_LDrih_cPt:
1243 case Hexagon::POST_LDrih_cNotPt:
1244 case Hexagon::POST_LDrih_cdnPt_V4:
1245 case Hexagon::POST_LDrih_cdnNotPt_V4:
1246
1247 // Load unsigned halfword
1248 case Hexagon::POST_LDriuh:
1249 case Hexagon::POST_LDriuh_cPt:
1250 case Hexagon::POST_LDriuh_cNotPt:
1251 case Hexagon::POST_LDriuh_cdnPt_V4:
1252 case Hexagon::POST_LDriuh_cdnNotPt_V4:
1253
1254 // Load word
1255 case Hexagon::POST_LDriw:
1256 case Hexagon::POST_LDriw_cPt:
1257 case Hexagon::POST_LDriw_cNotPt:
1258 case Hexagon::POST_LDriw_cdnPt_V4:
1259 case Hexagon::POST_LDriw_cdnNotPt_V4:
1260
1261 // Load double word
1262 case Hexagon::POST_LDrid:
1263 case Hexagon::POST_LDrid_cPt:
1264 case Hexagon::POST_LDrid_cNotPt:
1265 case Hexagon::POST_LDrid_cdnPt_V4:
1266 case Hexagon::POST_LDrid_cdnNotPt_V4:
1267
1268 // Store byte
1269 case Hexagon::POST_STbri:
1270 case Hexagon::POST_STbri_cPt:
1271 case Hexagon::POST_STbri_cNotPt:
1272 case Hexagon::POST_STbri_cdnPt_V4:
1273 case Hexagon::POST_STbri_cdnNotPt_V4:
1274
1275 // Store halfword
1276 case Hexagon::POST_SThri:
1277 case Hexagon::POST_SThri_cPt:
1278 case Hexagon::POST_SThri_cNotPt:
1279 case Hexagon::POST_SThri_cdnPt_V4:
1280 case Hexagon::POST_SThri_cdnNotPt_V4:
1281
1282 // Store word
1283 case Hexagon::POST_STwri:
1284 case Hexagon::POST_STwri_cPt:
1285 case Hexagon::POST_STwri_cNotPt:
1286 case Hexagon::POST_STwri_cdnPt_V4:
1287 case Hexagon::POST_STwri_cdnNotPt_V4:
1288
1289 // Store double word
1290 case Hexagon::POST_STdri:
1291 case Hexagon::POST_STdri_cPt:
1292 case Hexagon::POST_STdri_cNotPt:
1293 case Hexagon::POST_STdri_cdnPt_V4:
1294 case Hexagon::POST_STdri_cdnNotPt_V4:
1295 return true;
1296 }
1297}
1298
1299bool HexagonInstrInfo::isSaveCalleeSavedRegsCall(const MachineInstr *MI) const {
1300 return MI->getOpcode() == Hexagon::SAVE_REGISTERS_CALL_V4;
1301}
Andrew Trickee498d32012-02-01 22:13:57 +00001302
Tony Linthicumb4b54152011-12-12 21:14:40 +00001303bool HexagonInstrInfo::isPredicable(MachineInstr *MI) const {
1304 bool isPred = MI->getDesc().isPredicable();
1305
1306 if (!isPred)
1307 return false;
1308
1309 const int Opc = MI->getOpcode();
1310
1311 switch(Opc) {
1312 case Hexagon::TFRI:
1313 return isInt<12>(MI->getOperand(1).getImm());
1314
1315 case Hexagon::STrid:
1316 case Hexagon::STrid_indexed:
1317 return isShiftedUInt<6,3>(MI->getOperand(1).getImm());
1318
1319 case Hexagon::STriw:
1320 case Hexagon::STriw_indexed:
1321 case Hexagon::STriw_nv_V4:
1322 return isShiftedUInt<6,2>(MI->getOperand(1).getImm());
1323
1324 case Hexagon::STrih:
1325 case Hexagon::STrih_indexed:
1326 case Hexagon::STrih_nv_V4:
1327 return isShiftedUInt<6,1>(MI->getOperand(1).getImm());
1328
1329 case Hexagon::STrib:
1330 case Hexagon::STrib_indexed:
1331 case Hexagon::STrib_nv_V4:
1332 return isUInt<6>(MI->getOperand(1).getImm());
1333
1334 case Hexagon::LDrid:
1335 case Hexagon::LDrid_indexed:
1336 return isShiftedUInt<6,3>(MI->getOperand(2).getImm());
1337
1338 case Hexagon::LDriw:
1339 case Hexagon::LDriw_indexed:
1340 return isShiftedUInt<6,2>(MI->getOperand(2).getImm());
1341
1342 case Hexagon::LDrih:
1343 case Hexagon::LDriuh:
1344 case Hexagon::LDrih_indexed:
1345 case Hexagon::LDriuh_indexed:
1346 return isShiftedUInt<6,1>(MI->getOperand(2).getImm());
1347
1348 case Hexagon::LDrib:
1349 case Hexagon::LDriub:
1350 case Hexagon::LDrib_indexed:
1351 case Hexagon::LDriub_indexed:
1352 return isUInt<6>(MI->getOperand(2).getImm());
1353
1354 case Hexagon::POST_LDrid:
1355 return isShiftedInt<4,3>(MI->getOperand(3).getImm());
1356
1357 case Hexagon::POST_LDriw:
1358 return isShiftedInt<4,2>(MI->getOperand(3).getImm());
1359
1360 case Hexagon::POST_LDrih:
1361 case Hexagon::POST_LDriuh:
1362 return isShiftedInt<4,1>(MI->getOperand(3).getImm());
1363
1364 case Hexagon::POST_LDrib:
1365 case Hexagon::POST_LDriub:
1366 return isInt<4>(MI->getOperand(3).getImm());
1367
1368 case Hexagon::STrib_imm_V4:
1369 case Hexagon::STrih_imm_V4:
1370 case Hexagon::STriw_imm_V4:
1371 return (isUInt<6>(MI->getOperand(1).getImm()) &&
1372 isInt<6>(MI->getOperand(2).getImm()));
1373
1374 case Hexagon::ADD_ri:
1375 return isInt<8>(MI->getOperand(2).getImm());
1376
1377 case Hexagon::ASLH:
1378 case Hexagon::ASRH:
1379 case Hexagon::SXTB:
1380 case Hexagon::SXTH:
1381 case Hexagon::ZXTB:
1382 case Hexagon::ZXTH:
1383 return Subtarget.getHexagonArchVersion() == HexagonSubtarget::V4;
1384
1385 case Hexagon::JMPR:
1386 return false;
Tony Linthicumb4b54152011-12-12 21:14:40 +00001387 }
1388
1389 return true;
1390}
1391
Sirish Pandeab7955b2012-02-15 18:52:27 +00001392unsigned HexagonInstrInfo::getInvertedPredicatedOpcode(const int Opc) const {
1393 switch(Opc) {
Sirish Pande0dac3912012-04-23 17:49:20 +00001394 default: llvm_unreachable("Unexpected predicated instruction");
Sirish Pandeab7955b2012-02-15 18:52:27 +00001395 case Hexagon::TFR_cPt:
1396 return Hexagon::TFR_cNotPt;
1397 case Hexagon::TFR_cNotPt:
1398 return Hexagon::TFR_cPt;
1399
1400 case Hexagon::TFRI_cPt:
1401 return Hexagon::TFRI_cNotPt;
1402 case Hexagon::TFRI_cNotPt:
1403 return Hexagon::TFRI_cPt;
1404
1405 case Hexagon::JMP_c:
1406 return Hexagon::JMP_cNot;
1407 case Hexagon::JMP_cNot:
1408 return Hexagon::JMP_c;
1409
1410 case Hexagon::ADD_ri_cPt:
1411 return Hexagon::ADD_ri_cNotPt;
1412 case Hexagon::ADD_ri_cNotPt:
1413 return Hexagon::ADD_ri_cPt;
1414
1415 case Hexagon::ADD_rr_cPt:
1416 return Hexagon::ADD_rr_cNotPt;
1417 case Hexagon::ADD_rr_cNotPt:
1418 return Hexagon::ADD_rr_cPt;
1419
1420 case Hexagon::XOR_rr_cPt:
1421 return Hexagon::XOR_rr_cNotPt;
1422 case Hexagon::XOR_rr_cNotPt:
1423 return Hexagon::XOR_rr_cPt;
1424
1425 case Hexagon::AND_rr_cPt:
1426 return Hexagon::AND_rr_cNotPt;
1427 case Hexagon::AND_rr_cNotPt:
1428 return Hexagon::AND_rr_cPt;
1429
1430 case Hexagon::OR_rr_cPt:
1431 return Hexagon::OR_rr_cNotPt;
1432 case Hexagon::OR_rr_cNotPt:
1433 return Hexagon::OR_rr_cPt;
1434
1435 case Hexagon::SUB_rr_cPt:
1436 return Hexagon::SUB_rr_cNotPt;
1437 case Hexagon::SUB_rr_cNotPt:
1438 return Hexagon::SUB_rr_cPt;
1439
1440 case Hexagon::COMBINE_rr_cPt:
1441 return Hexagon::COMBINE_rr_cNotPt;
1442 case Hexagon::COMBINE_rr_cNotPt:
1443 return Hexagon::COMBINE_rr_cPt;
1444
1445 case Hexagon::ASLH_cPt_V4:
1446 return Hexagon::ASLH_cNotPt_V4;
1447 case Hexagon::ASLH_cNotPt_V4:
1448 return Hexagon::ASLH_cPt_V4;
1449
1450 case Hexagon::ASRH_cPt_V4:
1451 return Hexagon::ASRH_cNotPt_V4;
1452 case Hexagon::ASRH_cNotPt_V4:
1453 return Hexagon::ASRH_cPt_V4;
1454
1455 case Hexagon::SXTB_cPt_V4:
1456 return Hexagon::SXTB_cNotPt_V4;
1457 case Hexagon::SXTB_cNotPt_V4:
1458 return Hexagon::SXTB_cPt_V4;
1459
1460 case Hexagon::SXTH_cPt_V4:
1461 return Hexagon::SXTH_cNotPt_V4;
1462 case Hexagon::SXTH_cNotPt_V4:
1463 return Hexagon::SXTH_cPt_V4;
1464
1465 case Hexagon::ZXTB_cPt_V4:
1466 return Hexagon::ZXTB_cNotPt_V4;
1467 case Hexagon::ZXTB_cNotPt_V4:
1468 return Hexagon::ZXTB_cPt_V4;
1469
1470 case Hexagon::ZXTH_cPt_V4:
1471 return Hexagon::ZXTH_cNotPt_V4;
1472 case Hexagon::ZXTH_cNotPt_V4:
1473 return Hexagon::ZXTH_cPt_V4;
1474
1475
1476 case Hexagon::JMPR_cPt:
1477 return Hexagon::JMPR_cNotPt;
1478 case Hexagon::JMPR_cNotPt:
1479 return Hexagon::JMPR_cPt;
1480
1481 // V4 indexed+scaled load.
1482 case Hexagon::LDrid_indexed_cPt_V4:
1483 return Hexagon::LDrid_indexed_cNotPt_V4;
1484 case Hexagon::LDrid_indexed_cNotPt_V4:
1485 return Hexagon::LDrid_indexed_cPt_V4;
1486
1487 case Hexagon::LDrid_indexed_shl_cPt_V4:
1488 return Hexagon::LDrid_indexed_shl_cNotPt_V4;
1489 case Hexagon::LDrid_indexed_shl_cNotPt_V4:
1490 return Hexagon::LDrid_indexed_shl_cPt_V4;
1491
1492 case Hexagon::LDrib_indexed_cPt_V4:
1493 return Hexagon::LDrib_indexed_cNotPt_V4;
1494 case Hexagon::LDrib_indexed_cNotPt_V4:
1495 return Hexagon::LDrib_indexed_cPt_V4;
1496
1497 case Hexagon::LDriub_indexed_cPt_V4:
1498 return Hexagon::LDriub_indexed_cNotPt_V4;
1499 case Hexagon::LDriub_indexed_cNotPt_V4:
1500 return Hexagon::LDriub_indexed_cPt_V4;
1501
1502 case Hexagon::LDrib_indexed_shl_cPt_V4:
1503 return Hexagon::LDrib_indexed_shl_cNotPt_V4;
1504 case Hexagon::LDrib_indexed_shl_cNotPt_V4:
1505 return Hexagon::LDrib_indexed_shl_cPt_V4;
1506
1507 case Hexagon::LDriub_indexed_shl_cPt_V4:
1508 return Hexagon::LDriub_indexed_shl_cNotPt_V4;
1509 case Hexagon::LDriub_indexed_shl_cNotPt_V4:
1510 return Hexagon::LDriub_indexed_shl_cPt_V4;
1511
1512 case Hexagon::LDrih_indexed_cPt_V4:
1513 return Hexagon::LDrih_indexed_cNotPt_V4;
1514 case Hexagon::LDrih_indexed_cNotPt_V4:
1515 return Hexagon::LDrih_indexed_cPt_V4;
1516
1517 case Hexagon::LDriuh_indexed_cPt_V4:
1518 return Hexagon::LDriuh_indexed_cNotPt_V4;
1519 case Hexagon::LDriuh_indexed_cNotPt_V4:
1520 return Hexagon::LDriuh_indexed_cPt_V4;
1521
1522 case Hexagon::LDrih_indexed_shl_cPt_V4:
1523 return Hexagon::LDrih_indexed_shl_cNotPt_V4;
1524 case Hexagon::LDrih_indexed_shl_cNotPt_V4:
1525 return Hexagon::LDrih_indexed_shl_cPt_V4;
1526
1527 case Hexagon::LDriuh_indexed_shl_cPt_V4:
1528 return Hexagon::LDriuh_indexed_shl_cNotPt_V4;
1529 case Hexagon::LDriuh_indexed_shl_cNotPt_V4:
1530 return Hexagon::LDriuh_indexed_shl_cPt_V4;
1531
1532 case Hexagon::LDriw_indexed_cPt_V4:
1533 return Hexagon::LDriw_indexed_cNotPt_V4;
1534 case Hexagon::LDriw_indexed_cNotPt_V4:
1535 return Hexagon::LDriw_indexed_cPt_V4;
1536
1537 case Hexagon::LDriw_indexed_shl_cPt_V4:
1538 return Hexagon::LDriw_indexed_shl_cNotPt_V4;
1539 case Hexagon::LDriw_indexed_shl_cNotPt_V4:
1540 return Hexagon::LDriw_indexed_shl_cPt_V4;
1541
1542 // Byte.
1543 case Hexagon::POST_STbri_cPt:
1544 return Hexagon::POST_STbri_cNotPt;
1545 case Hexagon::POST_STbri_cNotPt:
1546 return Hexagon::POST_STbri_cPt;
1547
1548 case Hexagon::STrib_cPt:
1549 return Hexagon::STrib_cNotPt;
1550 case Hexagon::STrib_cNotPt:
1551 return Hexagon::STrib_cPt;
1552
1553 case Hexagon::STrib_indexed_cPt:
1554 return Hexagon::STrib_indexed_cNotPt;
1555 case Hexagon::STrib_indexed_cNotPt:
1556 return Hexagon::STrib_indexed_cPt;
1557
1558 case Hexagon::STrib_imm_cPt_V4:
1559 return Hexagon::STrib_imm_cNotPt_V4;
1560 case Hexagon::STrib_imm_cNotPt_V4:
1561 return Hexagon::STrib_imm_cPt_V4;
1562
1563 case Hexagon::STrib_indexed_shl_cPt_V4:
1564 return Hexagon::STrib_indexed_shl_cNotPt_V4;
1565 case Hexagon::STrib_indexed_shl_cNotPt_V4:
1566 return Hexagon::STrib_indexed_shl_cPt_V4;
1567
1568 // Halfword.
1569 case Hexagon::POST_SThri_cPt:
1570 return Hexagon::POST_SThri_cNotPt;
1571 case Hexagon::POST_SThri_cNotPt:
1572 return Hexagon::POST_SThri_cPt;
1573
1574 case Hexagon::STrih_cPt:
1575 return Hexagon::STrih_cNotPt;
1576 case Hexagon::STrih_cNotPt:
1577 return Hexagon::STrih_cPt;
1578
1579 case Hexagon::STrih_indexed_cPt:
1580 return Hexagon::STrih_indexed_cNotPt;
1581 case Hexagon::STrih_indexed_cNotPt:
1582 return Hexagon::STrih_indexed_cPt;
1583
1584 case Hexagon::STrih_imm_cPt_V4:
1585 return Hexagon::STrih_imm_cNotPt_V4;
1586 case Hexagon::STrih_imm_cNotPt_V4:
1587 return Hexagon::STrih_imm_cPt_V4;
1588
1589 case Hexagon::STrih_indexed_shl_cPt_V4:
1590 return Hexagon::STrih_indexed_shl_cNotPt_V4;
1591 case Hexagon::STrih_indexed_shl_cNotPt_V4:
1592 return Hexagon::STrih_indexed_shl_cPt_V4;
1593
1594 // Word.
1595 case Hexagon::POST_STwri_cPt:
1596 return Hexagon::POST_STwri_cNotPt;
1597 case Hexagon::POST_STwri_cNotPt:
1598 return Hexagon::POST_STwri_cPt;
1599
1600 case Hexagon::STriw_cPt:
1601 return Hexagon::STriw_cNotPt;
1602 case Hexagon::STriw_cNotPt:
1603 return Hexagon::STriw_cPt;
1604
1605 case Hexagon::STriw_indexed_cPt:
1606 return Hexagon::STriw_indexed_cNotPt;
1607 case Hexagon::STriw_indexed_cNotPt:
1608 return Hexagon::STriw_indexed_cPt;
1609
1610 case Hexagon::STriw_indexed_shl_cPt_V4:
1611 return Hexagon::STriw_indexed_shl_cNotPt_V4;
1612 case Hexagon::STriw_indexed_shl_cNotPt_V4:
1613 return Hexagon::STriw_indexed_shl_cPt_V4;
1614
1615 case Hexagon::STriw_imm_cPt_V4:
1616 return Hexagon::STriw_imm_cNotPt_V4;
1617 case Hexagon::STriw_imm_cNotPt_V4:
1618 return Hexagon::STriw_imm_cPt_V4;
1619
1620 // Double word.
1621 case Hexagon::POST_STdri_cPt:
1622 return Hexagon::POST_STdri_cNotPt;
1623 case Hexagon::POST_STdri_cNotPt:
1624 return Hexagon::POST_STdri_cPt;
1625
1626 case Hexagon::STrid_cPt:
1627 return Hexagon::STrid_cNotPt;
1628 case Hexagon::STrid_cNotPt:
1629 return Hexagon::STrid_cPt;
1630
1631 case Hexagon::STrid_indexed_cPt:
1632 return Hexagon::STrid_indexed_cNotPt;
1633 case Hexagon::STrid_indexed_cNotPt:
1634 return Hexagon::STrid_indexed_cPt;
1635
1636 case Hexagon::STrid_indexed_shl_cPt_V4:
1637 return Hexagon::STrid_indexed_shl_cNotPt_V4;
1638 case Hexagon::STrid_indexed_shl_cNotPt_V4:
1639 return Hexagon::STrid_indexed_shl_cPt_V4;
1640
Sirish Pande0dac3912012-04-23 17:49:20 +00001641 // V4 Store to global address.
1642 case Hexagon::STd_GP_cPt_V4:
1643 return Hexagon::STd_GP_cNotPt_V4;
1644 case Hexagon::STd_GP_cNotPt_V4:
1645 return Hexagon::STd_GP_cPt_V4;
1646
1647 case Hexagon::STb_GP_cPt_V4:
1648 return Hexagon::STb_GP_cNotPt_V4;
1649 case Hexagon::STb_GP_cNotPt_V4:
1650 return Hexagon::STb_GP_cPt_V4;
1651
1652 case Hexagon::STh_GP_cPt_V4:
1653 return Hexagon::STh_GP_cNotPt_V4;
1654 case Hexagon::STh_GP_cNotPt_V4:
1655 return Hexagon::STh_GP_cPt_V4;
1656
1657 case Hexagon::STw_GP_cPt_V4:
1658 return Hexagon::STw_GP_cNotPt_V4;
1659 case Hexagon::STw_GP_cNotPt_V4:
1660 return Hexagon::STw_GP_cPt_V4;
1661
1662 case Hexagon::STrid_GP_cPt_V4:
1663 return Hexagon::STrid_GP_cNotPt_V4;
1664 case Hexagon::STrid_GP_cNotPt_V4:
1665 return Hexagon::STrid_GP_cPt_V4;
1666
1667 case Hexagon::STrib_GP_cPt_V4:
1668 return Hexagon::STrib_GP_cNotPt_V4;
1669 case Hexagon::STrib_GP_cNotPt_V4:
1670 return Hexagon::STrib_GP_cPt_V4;
1671
1672 case Hexagon::STrih_GP_cPt_V4:
1673 return Hexagon::STrih_GP_cNotPt_V4;
1674 case Hexagon::STrih_GP_cNotPt_V4:
1675 return Hexagon::STrih_GP_cPt_V4;
1676
1677 case Hexagon::STriw_GP_cPt_V4:
1678 return Hexagon::STriw_GP_cNotPt_V4;
1679 case Hexagon::STriw_GP_cNotPt_V4:
1680 return Hexagon::STriw_GP_cPt_V4;
1681
Sirish Pandeab7955b2012-02-15 18:52:27 +00001682 // Load.
1683 case Hexagon::LDrid_cPt:
1684 return Hexagon::LDrid_cNotPt;
1685 case Hexagon::LDrid_cNotPt:
1686 return Hexagon::LDrid_cPt;
1687
1688 case Hexagon::LDriw_cPt:
1689 return Hexagon::LDriw_cNotPt;
1690 case Hexagon::LDriw_cNotPt:
1691 return Hexagon::LDriw_cPt;
1692
1693 case Hexagon::LDrih_cPt:
1694 return Hexagon::LDrih_cNotPt;
1695 case Hexagon::LDrih_cNotPt:
1696 return Hexagon::LDrih_cPt;
1697
1698 case Hexagon::LDriuh_cPt:
1699 return Hexagon::LDriuh_cNotPt;
1700 case Hexagon::LDriuh_cNotPt:
1701 return Hexagon::LDriuh_cPt;
1702
1703 case Hexagon::LDrib_cPt:
1704 return Hexagon::LDrib_cNotPt;
1705 case Hexagon::LDrib_cNotPt:
1706 return Hexagon::LDrib_cPt;
1707
1708 case Hexagon::LDriub_cPt:
1709 return Hexagon::LDriub_cNotPt;
1710 case Hexagon::LDriub_cNotPt:
1711 return Hexagon::LDriub_cPt;
1712
1713 // Load Indexed.
1714 case Hexagon::LDrid_indexed_cPt:
1715 return Hexagon::LDrid_indexed_cNotPt;
1716 case Hexagon::LDrid_indexed_cNotPt:
1717 return Hexagon::LDrid_indexed_cPt;
1718
1719 case Hexagon::LDriw_indexed_cPt:
1720 return Hexagon::LDriw_indexed_cNotPt;
1721 case Hexagon::LDriw_indexed_cNotPt:
1722 return Hexagon::LDriw_indexed_cPt;
1723
1724 case Hexagon::LDrih_indexed_cPt:
1725 return Hexagon::LDrih_indexed_cNotPt;
1726 case Hexagon::LDrih_indexed_cNotPt:
1727 return Hexagon::LDrih_indexed_cPt;
1728
1729 case Hexagon::LDriuh_indexed_cPt:
1730 return Hexagon::LDriuh_indexed_cNotPt;
1731 case Hexagon::LDriuh_indexed_cNotPt:
1732 return Hexagon::LDriuh_indexed_cPt;
1733
1734 case Hexagon::LDrib_indexed_cPt:
1735 return Hexagon::LDrib_indexed_cNotPt;
1736 case Hexagon::LDrib_indexed_cNotPt:
1737 return Hexagon::LDrib_indexed_cPt;
1738
1739 case Hexagon::LDriub_indexed_cPt:
1740 return Hexagon::LDriub_indexed_cNotPt;
1741 case Hexagon::LDriub_indexed_cNotPt:
1742 return Hexagon::LDriub_indexed_cPt;
1743
1744 // Post Inc Load.
1745 case Hexagon::POST_LDrid_cPt:
1746 return Hexagon::POST_LDrid_cNotPt;
1747 case Hexagon::POST_LDriw_cNotPt:
1748 return Hexagon::POST_LDriw_cPt;
1749
1750 case Hexagon::POST_LDrih_cPt:
1751 return Hexagon::POST_LDrih_cNotPt;
1752 case Hexagon::POST_LDrih_cNotPt:
1753 return Hexagon::POST_LDrih_cPt;
1754
1755 case Hexagon::POST_LDriuh_cPt:
1756 return Hexagon::POST_LDriuh_cNotPt;
1757 case Hexagon::POST_LDriuh_cNotPt:
1758 return Hexagon::POST_LDriuh_cPt;
1759
1760 case Hexagon::POST_LDrib_cPt:
1761 return Hexagon::POST_LDrib_cNotPt;
1762 case Hexagon::POST_LDrib_cNotPt:
1763 return Hexagon::POST_LDrib_cPt;
1764
1765 case Hexagon::POST_LDriub_cPt:
1766 return Hexagon::POST_LDriub_cNotPt;
1767 case Hexagon::POST_LDriub_cNotPt:
1768 return Hexagon::POST_LDriub_cPt;
1769
1770 // Dealloc_return.
1771 case Hexagon::DEALLOC_RET_cPt_V4:
1772 return Hexagon::DEALLOC_RET_cNotPt_V4;
1773 case Hexagon::DEALLOC_RET_cNotPt_V4:
1774 return Hexagon::DEALLOC_RET_cPt_V4;
1775
1776 // New Value Jump.
1777 // JMPEQ_ri - with -1.
1778 case Hexagon::JMP_EQriPtneg_nv_V4:
1779 return Hexagon::JMP_EQriNotPtneg_nv_V4;
1780 case Hexagon::JMP_EQriNotPtneg_nv_V4:
1781 return Hexagon::JMP_EQriPtneg_nv_V4;
1782
1783 case Hexagon::JMP_EQriPntneg_nv_V4:
1784 return Hexagon::JMP_EQriNotPntneg_nv_V4;
1785 case Hexagon::JMP_EQriNotPntneg_nv_V4:
1786 return Hexagon::JMP_EQriPntneg_nv_V4;
1787
1788 // JMPEQ_ri.
1789 case Hexagon::JMP_EQriPt_nv_V4:
1790 return Hexagon::JMP_EQriNotPt_nv_V4;
1791 case Hexagon::JMP_EQriNotPt_nv_V4:
1792 return Hexagon::JMP_EQriPt_nv_V4;
1793
1794 case Hexagon::JMP_EQriPnt_nv_V4:
1795 return Hexagon::JMP_EQriNotPnt_nv_V4;
1796 case Hexagon::JMP_EQriNotPnt_nv_V4:
1797 return Hexagon::JMP_EQriPnt_nv_V4;
1798
1799 // JMPEQ_rr.
1800 case Hexagon::JMP_EQrrPt_nv_V4:
1801 return Hexagon::JMP_EQrrNotPt_nv_V4;
1802 case Hexagon::JMP_EQrrNotPt_nv_V4:
1803 return Hexagon::JMP_EQrrPt_nv_V4;
1804
1805 case Hexagon::JMP_EQrrPnt_nv_V4:
1806 return Hexagon::JMP_EQrrNotPnt_nv_V4;
1807 case Hexagon::JMP_EQrrNotPnt_nv_V4:
1808 return Hexagon::JMP_EQrrPnt_nv_V4;
1809
1810 // JMPGT_ri - with -1.
1811 case Hexagon::JMP_GTriPtneg_nv_V4:
1812 return Hexagon::JMP_GTriNotPtneg_nv_V4;
1813 case Hexagon::JMP_GTriNotPtneg_nv_V4:
1814 return Hexagon::JMP_GTriPtneg_nv_V4;
1815
1816 case Hexagon::JMP_GTriPntneg_nv_V4:
1817 return Hexagon::JMP_GTriNotPntneg_nv_V4;
1818 case Hexagon::JMP_GTriNotPntneg_nv_V4:
1819 return Hexagon::JMP_GTriPntneg_nv_V4;
1820
1821 // JMPGT_ri.
1822 case Hexagon::JMP_GTriPt_nv_V4:
1823 return Hexagon::JMP_GTriNotPt_nv_V4;
1824 case Hexagon::JMP_GTriNotPt_nv_V4:
1825 return Hexagon::JMP_GTriPt_nv_V4;
1826
1827 case Hexagon::JMP_GTriPnt_nv_V4:
1828 return Hexagon::JMP_GTriNotPnt_nv_V4;
1829 case Hexagon::JMP_GTriNotPnt_nv_V4:
1830 return Hexagon::JMP_GTriPnt_nv_V4;
1831
1832 // JMPGT_rr.
1833 case Hexagon::JMP_GTrrPt_nv_V4:
1834 return Hexagon::JMP_GTrrNotPt_nv_V4;
1835 case Hexagon::JMP_GTrrNotPt_nv_V4:
1836 return Hexagon::JMP_GTrrPt_nv_V4;
1837
1838 case Hexagon::JMP_GTrrPnt_nv_V4:
1839 return Hexagon::JMP_GTrrNotPnt_nv_V4;
1840 case Hexagon::JMP_GTrrNotPnt_nv_V4:
1841 return Hexagon::JMP_GTrrPnt_nv_V4;
1842
1843 // JMPGT_rrdn.
1844 case Hexagon::JMP_GTrrdnPt_nv_V4:
1845 return Hexagon::JMP_GTrrdnNotPt_nv_V4;
1846 case Hexagon::JMP_GTrrdnNotPt_nv_V4:
1847 return Hexagon::JMP_GTrrdnPt_nv_V4;
1848
1849 case Hexagon::JMP_GTrrdnPnt_nv_V4:
1850 return Hexagon::JMP_GTrrdnNotPnt_nv_V4;
1851 case Hexagon::JMP_GTrrdnNotPnt_nv_V4:
1852 return Hexagon::JMP_GTrrdnPnt_nv_V4;
1853
1854 // JMPGTU_ri.
1855 case Hexagon::JMP_GTUriPt_nv_V4:
1856 return Hexagon::JMP_GTUriNotPt_nv_V4;
1857 case Hexagon::JMP_GTUriNotPt_nv_V4:
1858 return Hexagon::JMP_GTUriPt_nv_V4;
1859
1860 case Hexagon::JMP_GTUriPnt_nv_V4:
1861 return Hexagon::JMP_GTUriNotPnt_nv_V4;
1862 case Hexagon::JMP_GTUriNotPnt_nv_V4:
1863 return Hexagon::JMP_GTUriPnt_nv_V4;
1864
1865 // JMPGTU_rr.
1866 case Hexagon::JMP_GTUrrPt_nv_V4:
1867 return Hexagon::JMP_GTUrrNotPt_nv_V4;
1868 case Hexagon::JMP_GTUrrNotPt_nv_V4:
1869 return Hexagon::JMP_GTUrrPt_nv_V4;
1870
1871 case Hexagon::JMP_GTUrrPnt_nv_V4:
1872 return Hexagon::JMP_GTUrrNotPnt_nv_V4;
1873 case Hexagon::JMP_GTUrrNotPnt_nv_V4:
1874 return Hexagon::JMP_GTUrrPnt_nv_V4;
1875
1876 // JMPGTU_rrdn.
1877 case Hexagon::JMP_GTUrrdnPt_nv_V4:
1878 return Hexagon::JMP_GTUrrdnNotPt_nv_V4;
1879 case Hexagon::JMP_GTUrrdnNotPt_nv_V4:
1880 return Hexagon::JMP_GTUrrdnPt_nv_V4;
1881
1882 case Hexagon::JMP_GTUrrdnPnt_nv_V4:
1883 return Hexagon::JMP_GTUrrdnNotPnt_nv_V4;
1884 case Hexagon::JMP_GTUrrdnNotPnt_nv_V4:
1885 return Hexagon::JMP_GTUrrdnPnt_nv_V4;
Sirish Pandeab7955b2012-02-15 18:52:27 +00001886 }
1887}
Tony Linthicumb4b54152011-12-12 21:14:40 +00001888
Andrew Trickee498d32012-02-01 22:13:57 +00001889
Tony Linthicumb4b54152011-12-12 21:14:40 +00001890int HexagonInstrInfo::
1891getMatchingCondBranchOpcode(int Opc, bool invertPredicate) const {
1892 switch(Opc) {
1893 case Hexagon::TFR:
1894 return !invertPredicate ? Hexagon::TFR_cPt :
1895 Hexagon::TFR_cNotPt;
1896 case Hexagon::TFRI:
1897 return !invertPredicate ? Hexagon::TFRI_cPt :
1898 Hexagon::TFRI_cNotPt;
1899 case Hexagon::JMP:
Sirish Pandeab7955b2012-02-15 18:52:27 +00001900 return !invertPredicate ? Hexagon::JMP_c :
1901 Hexagon::JMP_cNot;
Sirish Pande0dac3912012-04-23 17:49:20 +00001902 case Hexagon::JMP_EQrrPt_nv_V4:
1903 return !invertPredicate ? Hexagon::JMP_EQrrPt_nv_V4 :
1904 Hexagon::JMP_EQrrNotPt_nv_V4;
1905 case Hexagon::JMP_EQriPt_nv_V4:
1906 return !invertPredicate ? Hexagon::JMP_EQriPt_nv_V4 :
1907 Hexagon::JMP_EQriNotPt_nv_V4;
Tony Linthicumb4b54152011-12-12 21:14:40 +00001908 case Hexagon::ADD_ri:
1909 return !invertPredicate ? Hexagon::ADD_ri_cPt :
1910 Hexagon::ADD_ri_cNotPt;
1911 case Hexagon::ADD_rr:
1912 return !invertPredicate ? Hexagon::ADD_rr_cPt :
1913 Hexagon::ADD_rr_cNotPt;
1914 case Hexagon::XOR_rr:
1915 return !invertPredicate ? Hexagon::XOR_rr_cPt :
1916 Hexagon::XOR_rr_cNotPt;
1917 case Hexagon::AND_rr:
1918 return !invertPredicate ? Hexagon::AND_rr_cPt :
1919 Hexagon::AND_rr_cNotPt;
1920 case Hexagon::OR_rr:
1921 return !invertPredicate ? Hexagon::OR_rr_cPt :
1922 Hexagon::OR_rr_cNotPt;
1923 case Hexagon::SUB_rr:
1924 return !invertPredicate ? Hexagon::SUB_rr_cPt :
1925 Hexagon::SUB_rr_cNotPt;
1926 case Hexagon::COMBINE_rr:
1927 return !invertPredicate ? Hexagon::COMBINE_rr_cPt :
1928 Hexagon::COMBINE_rr_cNotPt;
1929 case Hexagon::ASLH:
1930 return !invertPredicate ? Hexagon::ASLH_cPt_V4 :
1931 Hexagon::ASLH_cNotPt_V4;
1932 case Hexagon::ASRH:
1933 return !invertPredicate ? Hexagon::ASRH_cPt_V4 :
1934 Hexagon::ASRH_cNotPt_V4;
1935 case Hexagon::SXTB:
1936 return !invertPredicate ? Hexagon::SXTB_cPt_V4 :
1937 Hexagon::SXTB_cNotPt_V4;
1938 case Hexagon::SXTH:
1939 return !invertPredicate ? Hexagon::SXTH_cPt_V4 :
1940 Hexagon::SXTH_cNotPt_V4;
1941 case Hexagon::ZXTB:
1942 return !invertPredicate ? Hexagon::ZXTB_cPt_V4 :
1943 Hexagon::ZXTB_cNotPt_V4;
1944 case Hexagon::ZXTH:
1945 return !invertPredicate ? Hexagon::ZXTH_cPt_V4 :
1946 Hexagon::ZXTH_cNotPt_V4;
1947
1948 case Hexagon::JMPR:
1949 return !invertPredicate ? Hexagon::JMPR_cPt :
1950 Hexagon::JMPR_cNotPt;
1951
1952 // V4 indexed+scaled load.
1953 case Hexagon::LDrid_indexed_V4:
1954 return !invertPredicate ? Hexagon::LDrid_indexed_cPt_V4 :
1955 Hexagon::LDrid_indexed_cNotPt_V4;
1956 case Hexagon::LDrid_indexed_shl_V4:
1957 return !invertPredicate ? Hexagon::LDrid_indexed_shl_cPt_V4 :
1958 Hexagon::LDrid_indexed_shl_cNotPt_V4;
1959 case Hexagon::LDrib_indexed_V4:
1960 return !invertPredicate ? Hexagon::LDrib_indexed_cPt_V4 :
1961 Hexagon::LDrib_indexed_cNotPt_V4;
1962 case Hexagon::LDriub_indexed_V4:
1963 return !invertPredicate ? Hexagon::LDriub_indexed_cPt_V4 :
1964 Hexagon::LDriub_indexed_cNotPt_V4;
1965 case Hexagon::LDriub_ae_indexed_V4:
1966 return !invertPredicate ? Hexagon::LDriub_indexed_cPt_V4 :
1967 Hexagon::LDriub_indexed_cNotPt_V4;
1968 case Hexagon::LDrib_indexed_shl_V4:
1969 return !invertPredicate ? Hexagon::LDrib_indexed_shl_cPt_V4 :
1970 Hexagon::LDrib_indexed_shl_cNotPt_V4;
1971 case Hexagon::LDriub_indexed_shl_V4:
1972 return !invertPredicate ? Hexagon::LDriub_indexed_shl_cPt_V4 :
1973 Hexagon::LDriub_indexed_shl_cNotPt_V4;
1974 case Hexagon::LDriub_ae_indexed_shl_V4:
1975 return !invertPredicate ? Hexagon::LDriub_indexed_shl_cPt_V4 :
1976 Hexagon::LDriub_indexed_shl_cNotPt_V4;
1977 case Hexagon::LDrih_indexed_V4:
1978 return !invertPredicate ? Hexagon::LDrih_indexed_cPt_V4 :
1979 Hexagon::LDrih_indexed_cNotPt_V4;
1980 case Hexagon::LDriuh_indexed_V4:
1981 return !invertPredicate ? Hexagon::LDriuh_indexed_cPt_V4 :
1982 Hexagon::LDriuh_indexed_cNotPt_V4;
1983 case Hexagon::LDriuh_ae_indexed_V4:
1984 return !invertPredicate ? Hexagon::LDriuh_indexed_cPt_V4 :
1985 Hexagon::LDriuh_indexed_cNotPt_V4;
1986 case Hexagon::LDrih_indexed_shl_V4:
1987 return !invertPredicate ? Hexagon::LDrih_indexed_shl_cPt_V4 :
1988 Hexagon::LDrih_indexed_shl_cNotPt_V4;
1989 case Hexagon::LDriuh_indexed_shl_V4:
1990 return !invertPredicate ? Hexagon::LDriuh_indexed_shl_cPt_V4 :
1991 Hexagon::LDriuh_indexed_shl_cNotPt_V4;
1992 case Hexagon::LDriuh_ae_indexed_shl_V4:
1993 return !invertPredicate ? Hexagon::LDriuh_indexed_shl_cPt_V4 :
1994 Hexagon::LDriuh_indexed_shl_cNotPt_V4;
1995 case Hexagon::LDriw_indexed_V4:
1996 return !invertPredicate ? Hexagon::LDriw_indexed_cPt_V4 :
1997 Hexagon::LDriw_indexed_cNotPt_V4;
1998 case Hexagon::LDriw_indexed_shl_V4:
1999 return !invertPredicate ? Hexagon::LDriw_indexed_shl_cPt_V4 :
2000 Hexagon::LDriw_indexed_shl_cNotPt_V4;
Sirish Pande0dac3912012-04-23 17:49:20 +00002001
2002 // V4 Load from global address
2003 case Hexagon::LDrid_GP_V4:
2004 return !invertPredicate ? Hexagon::LDrid_GP_cPt_V4 :
2005 Hexagon::LDrid_GP_cNotPt_V4;
2006 case Hexagon::LDrib_GP_V4:
2007 return !invertPredicate ? Hexagon::LDrib_GP_cPt_V4 :
2008 Hexagon::LDrib_GP_cNotPt_V4;
2009 case Hexagon::LDriub_GP_V4:
2010 return !invertPredicate ? Hexagon::LDriub_GP_cPt_V4 :
2011 Hexagon::LDriub_GP_cNotPt_V4;
2012 case Hexagon::LDrih_GP_V4:
2013 return !invertPredicate ? Hexagon::LDrih_GP_cPt_V4 :
2014 Hexagon::LDrih_GP_cNotPt_V4;
2015 case Hexagon::LDriuh_GP_V4:
2016 return !invertPredicate ? Hexagon::LDriuh_GP_cPt_V4 :
2017 Hexagon::LDriuh_GP_cNotPt_V4;
2018 case Hexagon::LDriw_GP_V4:
2019 return !invertPredicate ? Hexagon::LDriw_GP_cPt_V4 :
2020 Hexagon::LDriw_GP_cNotPt_V4;
2021
2022 case Hexagon::LDd_GP_V4:
2023 return !invertPredicate ? Hexagon::LDd_GP_cPt_V4 :
2024 Hexagon::LDd_GP_cNotPt_V4;
2025 case Hexagon::LDb_GP_V4:
2026 return !invertPredicate ? Hexagon::LDb_GP_cPt_V4 :
2027 Hexagon::LDb_GP_cNotPt_V4;
2028 case Hexagon::LDub_GP_V4:
2029 return !invertPredicate ? Hexagon::LDub_GP_cPt_V4 :
2030 Hexagon::LDub_GP_cNotPt_V4;
2031 case Hexagon::LDh_GP_V4:
2032 return !invertPredicate ? Hexagon::LDh_GP_cPt_V4 :
2033 Hexagon::LDh_GP_cNotPt_V4;
2034 case Hexagon::LDuh_GP_V4:
2035 return !invertPredicate ? Hexagon::LDuh_GP_cPt_V4 :
2036 Hexagon::LDuh_GP_cNotPt_V4;
2037 case Hexagon::LDw_GP_V4:
2038 return !invertPredicate ? Hexagon::LDw_GP_cPt_V4 :
2039 Hexagon::LDw_GP_cNotPt_V4;
2040
Tony Linthicumb4b54152011-12-12 21:14:40 +00002041 // Byte.
2042 case Hexagon::POST_STbri:
2043 return !invertPredicate ? Hexagon::POST_STbri_cPt :
2044 Hexagon::POST_STbri_cNotPt;
2045 case Hexagon::STrib:
2046 return !invertPredicate ? Hexagon::STrib_cPt :
2047 Hexagon::STrib_cNotPt;
2048 case Hexagon::STrib_indexed:
2049 return !invertPredicate ? Hexagon::STrib_indexed_cPt :
2050 Hexagon::STrib_indexed_cNotPt;
2051 case Hexagon::STrib_imm_V4:
2052 return !invertPredicate ? Hexagon::STrib_imm_cPt_V4 :
2053 Hexagon::STrib_imm_cNotPt_V4;
2054 case Hexagon::STrib_indexed_shl_V4:
2055 return !invertPredicate ? Hexagon::STrib_indexed_shl_cPt_V4 :
2056 Hexagon::STrib_indexed_shl_cNotPt_V4;
2057 // Halfword.
2058 case Hexagon::POST_SThri:
2059 return !invertPredicate ? Hexagon::POST_SThri_cPt :
2060 Hexagon::POST_SThri_cNotPt;
2061 case Hexagon::STrih:
2062 return !invertPredicate ? Hexagon::STrih_cPt :
2063 Hexagon::STrih_cNotPt;
2064 case Hexagon::STrih_indexed:
2065 return !invertPredicate ? Hexagon::STrih_indexed_cPt :
2066 Hexagon::STrih_indexed_cNotPt;
2067 case Hexagon::STrih_imm_V4:
2068 return !invertPredicate ? Hexagon::STrih_imm_cPt_V4 :
2069 Hexagon::STrih_imm_cNotPt_V4;
2070 case Hexagon::STrih_indexed_shl_V4:
2071 return !invertPredicate ? Hexagon::STrih_indexed_shl_cPt_V4 :
2072 Hexagon::STrih_indexed_shl_cNotPt_V4;
2073 // Word.
2074 case Hexagon::POST_STwri:
2075 return !invertPredicate ? Hexagon::POST_STwri_cPt :
2076 Hexagon::POST_STwri_cNotPt;
2077 case Hexagon::STriw:
2078 return !invertPredicate ? Hexagon::STriw_cPt :
2079 Hexagon::STriw_cNotPt;
2080 case Hexagon::STriw_indexed:
2081 return !invertPredicate ? Hexagon::STriw_indexed_cPt :
2082 Hexagon::STriw_indexed_cNotPt;
2083 case Hexagon::STriw_indexed_shl_V4:
2084 return !invertPredicate ? Hexagon::STriw_indexed_shl_cPt_V4 :
2085 Hexagon::STriw_indexed_shl_cNotPt_V4;
2086 case Hexagon::STriw_imm_V4:
2087 return !invertPredicate ? Hexagon::STriw_imm_cPt_V4 :
2088 Hexagon::STriw_imm_cNotPt_V4;
2089 // Double word.
2090 case Hexagon::POST_STdri:
2091 return !invertPredicate ? Hexagon::POST_STdri_cPt :
2092 Hexagon::POST_STdri_cNotPt;
2093 case Hexagon::STrid:
2094 return !invertPredicate ? Hexagon::STrid_cPt :
2095 Hexagon::STrid_cNotPt;
2096 case Hexagon::STrid_indexed:
2097 return !invertPredicate ? Hexagon::STrid_indexed_cPt :
2098 Hexagon::STrid_indexed_cNotPt;
2099 case Hexagon::STrid_indexed_shl_V4:
2100 return !invertPredicate ? Hexagon::STrid_indexed_shl_cPt_V4 :
2101 Hexagon::STrid_indexed_shl_cNotPt_V4;
Sirish Pande0dac3912012-04-23 17:49:20 +00002102
2103 // V4 Store to global address
2104 case Hexagon::STrid_GP_V4:
2105 return !invertPredicate ? Hexagon::STrid_GP_cPt_V4 :
2106 Hexagon::STrid_GP_cNotPt_V4;
2107 case Hexagon::STrib_GP_V4:
2108 return !invertPredicate ? Hexagon::STrib_GP_cPt_V4 :
2109 Hexagon::STrib_GP_cNotPt_V4;
2110 case Hexagon::STrih_GP_V4:
2111 return !invertPredicate ? Hexagon::STrih_GP_cPt_V4 :
2112 Hexagon::STrih_GP_cNotPt_V4;
2113 case Hexagon::STriw_GP_V4:
2114 return !invertPredicate ? Hexagon::STriw_GP_cPt_V4 :
2115 Hexagon::STriw_GP_cNotPt_V4;
2116
2117 case Hexagon::STd_GP_V4:
2118 return !invertPredicate ? Hexagon::STd_GP_cPt_V4 :
2119 Hexagon::STd_GP_cNotPt_V4;
2120 case Hexagon::STb_GP_V4:
2121 return !invertPredicate ? Hexagon::STb_GP_cPt_V4 :
2122 Hexagon::STb_GP_cNotPt_V4;
2123 case Hexagon::STh_GP_V4:
2124 return !invertPredicate ? Hexagon::STh_GP_cPt_V4 :
2125 Hexagon::STh_GP_cNotPt_V4;
2126 case Hexagon::STw_GP_V4:
2127 return !invertPredicate ? Hexagon::STw_GP_cPt_V4 :
2128 Hexagon::STw_GP_cNotPt_V4;
2129
Tony Linthicumb4b54152011-12-12 21:14:40 +00002130 // Load.
2131 case Hexagon::LDrid:
2132 return !invertPredicate ? Hexagon::LDrid_cPt :
2133 Hexagon::LDrid_cNotPt;
2134 case Hexagon::LDriw:
2135 return !invertPredicate ? Hexagon::LDriw_cPt :
2136 Hexagon::LDriw_cNotPt;
2137 case Hexagon::LDrih:
2138 return !invertPredicate ? Hexagon::LDrih_cPt :
2139 Hexagon::LDrih_cNotPt;
2140 case Hexagon::LDriuh:
2141 return !invertPredicate ? Hexagon::LDriuh_cPt :
2142 Hexagon::LDriuh_cNotPt;
2143 case Hexagon::LDrib:
2144 return !invertPredicate ? Hexagon::LDrib_cPt :
2145 Hexagon::LDrib_cNotPt;
2146 case Hexagon::LDriub:
2147 return !invertPredicate ? Hexagon::LDriub_cPt :
2148 Hexagon::LDriub_cNotPt;
Tony Linthicumb4b54152011-12-12 21:14:40 +00002149 // Load Indexed.
2150 case Hexagon::LDrid_indexed:
2151 return !invertPredicate ? Hexagon::LDrid_indexed_cPt :
2152 Hexagon::LDrid_indexed_cNotPt;
2153 case Hexagon::LDriw_indexed:
2154 return !invertPredicate ? Hexagon::LDriw_indexed_cPt :
2155 Hexagon::LDriw_indexed_cNotPt;
2156 case Hexagon::LDrih_indexed:
2157 return !invertPredicate ? Hexagon::LDrih_indexed_cPt :
2158 Hexagon::LDrih_indexed_cNotPt;
2159 case Hexagon::LDriuh_indexed:
2160 return !invertPredicate ? Hexagon::LDriuh_indexed_cPt :
2161 Hexagon::LDriuh_indexed_cNotPt;
2162 case Hexagon::LDrib_indexed:
2163 return !invertPredicate ? Hexagon::LDrib_indexed_cPt :
2164 Hexagon::LDrib_indexed_cNotPt;
2165 case Hexagon::LDriub_indexed:
2166 return !invertPredicate ? Hexagon::LDriub_indexed_cPt :
2167 Hexagon::LDriub_indexed_cNotPt;
2168 // Post Increment Load.
2169 case Hexagon::POST_LDrid:
2170 return !invertPredicate ? Hexagon::POST_LDrid_cPt :
2171 Hexagon::POST_LDrid_cNotPt;
2172 case Hexagon::POST_LDriw:
2173 return !invertPredicate ? Hexagon::POST_LDriw_cPt :
2174 Hexagon::POST_LDriw_cNotPt;
2175 case Hexagon::POST_LDrih:
2176 return !invertPredicate ? Hexagon::POST_LDrih_cPt :
2177 Hexagon::POST_LDrih_cNotPt;
2178 case Hexagon::POST_LDriuh:
2179 return !invertPredicate ? Hexagon::POST_LDriuh_cPt :
2180 Hexagon::POST_LDriuh_cNotPt;
2181 case Hexagon::POST_LDrib:
2182 return !invertPredicate ? Hexagon::POST_LDrib_cPt :
2183 Hexagon::POST_LDrib_cNotPt;
2184 case Hexagon::POST_LDriub:
2185 return !invertPredicate ? Hexagon::POST_LDriub_cPt :
2186 Hexagon::POST_LDriub_cNotPt;
2187 // DEALLOC_RETURN.
2188 case Hexagon::DEALLOC_RET_V4:
2189 return !invertPredicate ? Hexagon::DEALLOC_RET_cPt_V4 :
2190 Hexagon::DEALLOC_RET_cNotPt_V4;
Tony Linthicumb4b54152011-12-12 21:14:40 +00002191 }
Benjamin Kramer27baab62011-12-27 11:41:05 +00002192 llvm_unreachable("Unexpected predicable instruction");
Tony Linthicumb4b54152011-12-12 21:14:40 +00002193}
2194
2195
2196bool HexagonInstrInfo::
2197PredicateInstruction(MachineInstr *MI,
2198 const SmallVectorImpl<MachineOperand> &Cond) const {
2199 int Opc = MI->getOpcode();
2200 assert (isPredicable(MI) && "Expected predicable instruction");
2201 bool invertJump = (!Cond.empty() && Cond[0].isImm() &&
2202 (Cond[0].getImm() == 0));
2203 MI->setDesc(get(getMatchingCondBranchOpcode(Opc, invertJump)));
2204 //
2205 // This assumes that the predicate is always the first operand
2206 // in the set of inputs.
2207 //
2208 MI->addOperand(MI->getOperand(MI->getNumOperands()-1));
2209 int oper;
2210 for (oper = MI->getNumOperands() - 3; oper >= 0; --oper) {
2211 MachineOperand MO = MI->getOperand(oper);
2212 if ((MO.isReg() && !MO.isUse() && !MO.isImplicit())) {
2213 break;
2214 }
2215
2216 if (MO.isReg()) {
2217 MI->getOperand(oper+1).ChangeToRegister(MO.getReg(), MO.isDef(),
2218 MO.isImplicit(), MO.isKill(),
2219 MO.isDead(), MO.isUndef(),
2220 MO.isDebug());
2221 } else if (MO.isImm()) {
2222 MI->getOperand(oper+1).ChangeToImmediate(MO.getImm());
2223 } else {
Craig Topperbc219812012-02-07 02:50:20 +00002224 llvm_unreachable("Unexpected operand type");
Tony Linthicumb4b54152011-12-12 21:14:40 +00002225 }
2226 }
2227
2228 int regPos = invertJump ? 1 : 0;
2229 MachineOperand PredMO = Cond[regPos];
2230 MI->getOperand(oper+1).ChangeToRegister(PredMO.getReg(), PredMO.isDef(),
2231 PredMO.isImplicit(), PredMO.isKill(),
2232 PredMO.isDead(), PredMO.isUndef(),
2233 PredMO.isDebug());
2234
2235 return true;
2236}
2237
2238
2239bool
2240HexagonInstrInfo::
2241isProfitableToIfCvt(MachineBasicBlock &MBB,
2242 unsigned NumCyles,
2243 unsigned ExtraPredCycles,
2244 const BranchProbability &Probability) const {
2245 return true;
2246}
2247
2248
2249bool
2250HexagonInstrInfo::
2251isProfitableToIfCvt(MachineBasicBlock &TMBB,
2252 unsigned NumTCycles,
2253 unsigned ExtraTCycles,
2254 MachineBasicBlock &FMBB,
2255 unsigned NumFCycles,
2256 unsigned ExtraFCycles,
2257 const BranchProbability &Probability) const {
2258 return true;
2259}
2260
2261
2262bool HexagonInstrInfo::isPredicated(const MachineInstr *MI) const {
Brendon Cahoonc635ebd2012-02-08 18:25:47 +00002263 const uint64_t F = MI->getDesc().TSFlags;
Tony Linthicumb4b54152011-12-12 21:14:40 +00002264
Brendon Cahoonc635ebd2012-02-08 18:25:47 +00002265 return ((F >> HexagonII::PredicatedPos) & HexagonII::PredicatedMask);
Tony Linthicumb4b54152011-12-12 21:14:40 +00002266}
2267
Tony Linthicumb4b54152011-12-12 21:14:40 +00002268bool
2269HexagonInstrInfo::DefinesPredicate(MachineInstr *MI,
2270 std::vector<MachineOperand> &Pred) const {
2271 for (unsigned oper = 0; oper < MI->getNumOperands(); ++oper) {
2272 MachineOperand MO = MI->getOperand(oper);
2273 if (MO.isReg() && MO.isDef()) {
2274 const TargetRegisterClass* RC = RI.getMinimalPhysRegClass(MO.getReg());
Craig Topper420761a2012-04-20 07:30:17 +00002275 if (RC == &Hexagon::PredRegsRegClass) {
Tony Linthicumb4b54152011-12-12 21:14:40 +00002276 Pred.push_back(MO);
2277 return true;
2278 }
2279 }
2280 }
2281 return false;
2282}
2283
2284
2285bool
2286HexagonInstrInfo::
2287SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
2288 const SmallVectorImpl<MachineOperand> &Pred2) const {
2289 // TODO: Fix this
2290 return false;
2291}
2292
2293
2294//
2295// We indicate that we want to reverse the branch by
2296// inserting a 0 at the beginning of the Cond vector.
2297//
2298bool HexagonInstrInfo::
2299ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
2300 if (!Cond.empty() && Cond[0].isImm() && Cond[0].getImm() == 0) {
2301 Cond.erase(Cond.begin());
2302 } else {
2303 Cond.insert(Cond.begin(), MachineOperand::CreateImm(0));
2304 }
2305 return false;
2306}
2307
2308
2309bool HexagonInstrInfo::
2310isProfitableToDupForIfCvt(MachineBasicBlock &MBB,unsigned NumInstrs,
2311 const BranchProbability &Probability) const {
2312 return (NumInstrs <= 4);
2313}
2314
2315bool HexagonInstrInfo::isDeallocRet(const MachineInstr *MI) const {
2316 switch (MI->getOpcode()) {
Sirish Pande0dac3912012-04-23 17:49:20 +00002317 default: return false;
Tony Linthicumb4b54152011-12-12 21:14:40 +00002318 case Hexagon::DEALLOC_RET_V4 :
2319 case Hexagon::DEALLOC_RET_cPt_V4 :
2320 case Hexagon::DEALLOC_RET_cNotPt_V4 :
2321 case Hexagon::DEALLOC_RET_cdnPnt_V4 :
2322 case Hexagon::DEALLOC_RET_cNotdnPnt_V4 :
2323 case Hexagon::DEALLOC_RET_cdnPt_V4 :
2324 case Hexagon::DEALLOC_RET_cNotdnPt_V4 :
2325 return true;
2326 }
Tony Linthicumb4b54152011-12-12 21:14:40 +00002327}
2328
2329
2330bool HexagonInstrInfo::
2331isValidOffset(const int Opcode, const int Offset) const {
2332 // This function is to check whether the "Offset" is in the correct range of
2333 // the given "Opcode". If "Offset" is not in the correct range, "ADD_ri" is
2334 // inserted to calculate the final address. Due to this reason, the function
2335 // assumes that the "Offset" has correct alignment.
2336
2337 switch(Opcode) {
2338
2339 case Hexagon::LDriw:
2340 case Hexagon::STriw:
Tony Linthicumb4b54152011-12-12 21:14:40 +00002341 assert((Offset % 4 == 0) && "Offset has incorrect alignment");
2342 return (Offset >= Hexagon_MEMW_OFFSET_MIN) &&
2343 (Offset <= Hexagon_MEMW_OFFSET_MAX);
2344
2345 case Hexagon::LDrid:
2346 case Hexagon::STrid:
2347 assert((Offset % 8 == 0) && "Offset has incorrect alignment");
2348 return (Offset >= Hexagon_MEMD_OFFSET_MIN) &&
2349 (Offset <= Hexagon_MEMD_OFFSET_MAX);
2350
2351 case Hexagon::LDrih:
2352 case Hexagon::LDriuh:
2353 case Hexagon::STrih:
Tony Linthicumb4b54152011-12-12 21:14:40 +00002354 assert((Offset % 2 == 0) && "Offset has incorrect alignment");
2355 return (Offset >= Hexagon_MEMH_OFFSET_MIN) &&
2356 (Offset <= Hexagon_MEMH_OFFSET_MAX);
2357
2358 case Hexagon::LDrib:
2359 case Hexagon::STrib:
2360 case Hexagon::LDriub:
Tony Linthicumb4b54152011-12-12 21:14:40 +00002361 return (Offset >= Hexagon_MEMB_OFFSET_MIN) &&
2362 (Offset <= Hexagon_MEMB_OFFSET_MAX);
2363
2364 case Hexagon::ADD_ri:
2365 case Hexagon::TFR_FI:
2366 return (Offset >= Hexagon_ADDI_OFFSET_MIN) &&
2367 (Offset <= Hexagon_ADDI_OFFSET_MAX);
2368
2369 case Hexagon::MEMw_ADDSUBi_indexed_MEM_V4 :
2370 case Hexagon::MEMw_ADDi_indexed_MEM_V4 :
2371 case Hexagon::MEMw_SUBi_indexed_MEM_V4 :
2372 case Hexagon::MEMw_ADDr_indexed_MEM_V4 :
2373 case Hexagon::MEMw_SUBr_indexed_MEM_V4 :
2374 case Hexagon::MEMw_ANDr_indexed_MEM_V4 :
2375 case Hexagon::MEMw_ORr_indexed_MEM_V4 :
2376 case Hexagon::MEMw_ADDSUBi_MEM_V4 :
2377 case Hexagon::MEMw_ADDi_MEM_V4 :
2378 case Hexagon::MEMw_SUBi_MEM_V4 :
2379 case Hexagon::MEMw_ADDr_MEM_V4 :
2380 case Hexagon::MEMw_SUBr_MEM_V4 :
2381 case Hexagon::MEMw_ANDr_MEM_V4 :
2382 case Hexagon::MEMw_ORr_MEM_V4 :
2383 assert ((Offset % 4) == 0 && "MEMOPw offset is not aligned correctly." );
2384 return (0 <= Offset && Offset <= 255);
2385
2386 case Hexagon::MEMh_ADDSUBi_indexed_MEM_V4 :
2387 case Hexagon::MEMh_ADDi_indexed_MEM_V4 :
2388 case Hexagon::MEMh_SUBi_indexed_MEM_V4 :
2389 case Hexagon::MEMh_ADDr_indexed_MEM_V4 :
2390 case Hexagon::MEMh_SUBr_indexed_MEM_V4 :
2391 case Hexagon::MEMh_ANDr_indexed_MEM_V4 :
2392 case Hexagon::MEMh_ORr_indexed_MEM_V4 :
2393 case Hexagon::MEMh_ADDSUBi_MEM_V4 :
2394 case Hexagon::MEMh_ADDi_MEM_V4 :
2395 case Hexagon::MEMh_SUBi_MEM_V4 :
2396 case Hexagon::MEMh_ADDr_MEM_V4 :
2397 case Hexagon::MEMh_SUBr_MEM_V4 :
2398 case Hexagon::MEMh_ANDr_MEM_V4 :
2399 case Hexagon::MEMh_ORr_MEM_V4 :
2400 assert ((Offset % 2) == 0 && "MEMOPh offset is not aligned correctly." );
2401 return (0 <= Offset && Offset <= 127);
2402
2403 case Hexagon::MEMb_ADDSUBi_indexed_MEM_V4 :
2404 case Hexagon::MEMb_ADDi_indexed_MEM_V4 :
2405 case Hexagon::MEMb_SUBi_indexed_MEM_V4 :
2406 case Hexagon::MEMb_ADDr_indexed_MEM_V4 :
2407 case Hexagon::MEMb_SUBr_indexed_MEM_V4 :
2408 case Hexagon::MEMb_ANDr_indexed_MEM_V4 :
2409 case Hexagon::MEMb_ORr_indexed_MEM_V4 :
2410 case Hexagon::MEMb_ADDSUBi_MEM_V4 :
2411 case Hexagon::MEMb_ADDi_MEM_V4 :
2412 case Hexagon::MEMb_SUBi_MEM_V4 :
2413 case Hexagon::MEMb_ADDr_MEM_V4 :
2414 case Hexagon::MEMb_SUBr_MEM_V4 :
2415 case Hexagon::MEMb_ANDr_MEM_V4 :
2416 case Hexagon::MEMb_ORr_MEM_V4 :
2417 return (0 <= Offset && Offset <= 63);
2418
2419 // LDri_pred and STriw_pred are pseudo operations, so it has to take offset of
2420 // any size. Later pass knows how to handle it.
2421 case Hexagon::STriw_pred:
2422 case Hexagon::LDriw_pred:
2423 return true;
2424
2425 // INLINEASM is very special.
2426 case Hexagon::INLINEASM:
2427 return true;
2428 }
2429
Benjamin Kramer27baab62011-12-27 11:41:05 +00002430 llvm_unreachable("No offset range is defined for this opcode. "
2431 "Please define it in the above switch statement!");
Tony Linthicumb4b54152011-12-12 21:14:40 +00002432}
2433
2434
2435//
2436// Check if the Offset is a valid auto-inc imm by Load/Store Type.
2437//
2438bool HexagonInstrInfo::
2439isValidAutoIncImm(const EVT VT, const int Offset) const {
2440
2441 if (VT == MVT::i64) {
2442 return (Offset >= Hexagon_MEMD_AUTOINC_MIN &&
2443 Offset <= Hexagon_MEMD_AUTOINC_MAX &&
2444 (Offset & 0x7) == 0);
2445 }
2446 if (VT == MVT::i32) {
2447 return (Offset >= Hexagon_MEMW_AUTOINC_MIN &&
2448 Offset <= Hexagon_MEMW_AUTOINC_MAX &&
2449 (Offset & 0x3) == 0);
2450 }
2451 if (VT == MVT::i16) {
2452 return (Offset >= Hexagon_MEMH_AUTOINC_MIN &&
2453 Offset <= Hexagon_MEMH_AUTOINC_MAX &&
2454 (Offset & 0x1) == 0);
2455 }
2456 if (VT == MVT::i8) {
2457 return (Offset >= Hexagon_MEMB_AUTOINC_MIN &&
2458 Offset <= Hexagon_MEMB_AUTOINC_MAX);
2459 }
Craig Topperbc219812012-02-07 02:50:20 +00002460 llvm_unreachable("Not an auto-inc opc!");
Tony Linthicumb4b54152011-12-12 21:14:40 +00002461}
2462
2463
2464bool HexagonInstrInfo::
2465isMemOp(const MachineInstr *MI) const {
2466 switch (MI->getOpcode())
2467 {
Sirish Pande0dac3912012-04-23 17:49:20 +00002468 default: return false;
Tony Linthicumb4b54152011-12-12 21:14:40 +00002469 case Hexagon::MEMw_ADDSUBi_indexed_MEM_V4 :
2470 case Hexagon::MEMw_ADDi_indexed_MEM_V4 :
2471 case Hexagon::MEMw_SUBi_indexed_MEM_V4 :
2472 case Hexagon::MEMw_ADDr_indexed_MEM_V4 :
2473 case Hexagon::MEMw_SUBr_indexed_MEM_V4 :
2474 case Hexagon::MEMw_ANDr_indexed_MEM_V4 :
2475 case Hexagon::MEMw_ORr_indexed_MEM_V4 :
2476 case Hexagon::MEMw_ADDSUBi_MEM_V4 :
2477 case Hexagon::MEMw_ADDi_MEM_V4 :
2478 case Hexagon::MEMw_SUBi_MEM_V4 :
2479 case Hexagon::MEMw_ADDr_MEM_V4 :
2480 case Hexagon::MEMw_SUBr_MEM_V4 :
2481 case Hexagon::MEMw_ANDr_MEM_V4 :
2482 case Hexagon::MEMw_ORr_MEM_V4 :
2483 case Hexagon::MEMh_ADDSUBi_indexed_MEM_V4 :
2484 case Hexagon::MEMh_ADDi_indexed_MEM_V4 :
2485 case Hexagon::MEMh_SUBi_indexed_MEM_V4 :
2486 case Hexagon::MEMh_ADDr_indexed_MEM_V4 :
2487 case Hexagon::MEMh_SUBr_indexed_MEM_V4 :
2488 case Hexagon::MEMh_ANDr_indexed_MEM_V4 :
2489 case Hexagon::MEMh_ORr_indexed_MEM_V4 :
2490 case Hexagon::MEMh_ADDSUBi_MEM_V4 :
2491 case Hexagon::MEMh_ADDi_MEM_V4 :
2492 case Hexagon::MEMh_SUBi_MEM_V4 :
2493 case Hexagon::MEMh_ADDr_MEM_V4 :
2494 case Hexagon::MEMh_SUBr_MEM_V4 :
2495 case Hexagon::MEMh_ANDr_MEM_V4 :
2496 case Hexagon::MEMh_ORr_MEM_V4 :
2497 case Hexagon::MEMb_ADDSUBi_indexed_MEM_V4 :
2498 case Hexagon::MEMb_ADDi_indexed_MEM_V4 :
2499 case Hexagon::MEMb_SUBi_indexed_MEM_V4 :
2500 case Hexagon::MEMb_ADDr_indexed_MEM_V4 :
2501 case Hexagon::MEMb_SUBr_indexed_MEM_V4 :
2502 case Hexagon::MEMb_ANDr_indexed_MEM_V4 :
2503 case Hexagon::MEMb_ORr_indexed_MEM_V4 :
2504 case Hexagon::MEMb_ADDSUBi_MEM_V4 :
2505 case Hexagon::MEMb_ADDi_MEM_V4 :
2506 case Hexagon::MEMb_SUBi_MEM_V4 :
2507 case Hexagon::MEMb_ADDr_MEM_V4 :
2508 case Hexagon::MEMb_SUBr_MEM_V4 :
2509 case Hexagon::MEMb_ANDr_MEM_V4 :
2510 case Hexagon::MEMb_ORr_MEM_V4 :
Sirish Pande0dac3912012-04-23 17:49:20 +00002511 return true;
Tony Linthicumb4b54152011-12-12 21:14:40 +00002512 }
Tony Linthicumb4b54152011-12-12 21:14:40 +00002513}
2514
2515
2516bool HexagonInstrInfo::
2517isSpillPredRegOp(const MachineInstr *MI) const {
Sirish Pande0dac3912012-04-23 17:49:20 +00002518 switch (MI->getOpcode()) {
2519 default: return false;
Tony Linthicumb4b54152011-12-12 21:14:40 +00002520 case Hexagon::STriw_pred :
2521 case Hexagon::LDriw_pred :
Sirish Pande0dac3912012-04-23 17:49:20 +00002522 return true;
Tony Linthicumb4b54152011-12-12 21:14:40 +00002523 }
Tony Linthicumb4b54152011-12-12 21:14:40 +00002524}
2525
Sirish Pande0dac3912012-04-23 17:49:20 +00002526bool HexagonInstrInfo::
2527isConditionalTransfer (const MachineInstr *MI) const {
2528 switch (MI->getOpcode()) {
2529 default: return false;
2530 case Hexagon::TFR_cPt:
2531 case Hexagon::TFR_cNotPt:
2532 case Hexagon::TFRI_cPt:
2533 case Hexagon::TFRI_cNotPt:
2534 case Hexagon::TFR_cdnPt:
2535 case Hexagon::TFR_cdnNotPt:
2536 case Hexagon::TFRI_cdnPt:
2537 case Hexagon::TFRI_cdnNotPt:
2538 return true;
2539 }
2540}
Tony Linthicumb4b54152011-12-12 21:14:40 +00002541
2542bool HexagonInstrInfo::isConditionalALU32 (const MachineInstr* MI) const {
2543 const HexagonRegisterInfo& QRI = getRegisterInfo();
2544 switch (MI->getOpcode())
2545 {
Sirish Pande0dac3912012-04-23 17:49:20 +00002546 default: return false;
Tony Linthicumb4b54152011-12-12 21:14:40 +00002547 case Hexagon::ADD_ri_cPt:
2548 case Hexagon::ADD_ri_cNotPt:
2549 case Hexagon::ADD_rr_cPt:
2550 case Hexagon::ADD_rr_cNotPt:
2551 case Hexagon::XOR_rr_cPt:
2552 case Hexagon::XOR_rr_cNotPt:
2553 case Hexagon::AND_rr_cPt:
2554 case Hexagon::AND_rr_cNotPt:
2555 case Hexagon::OR_rr_cPt:
2556 case Hexagon::OR_rr_cNotPt:
2557 case Hexagon::SUB_rr_cPt:
2558 case Hexagon::SUB_rr_cNotPt:
2559 case Hexagon::COMBINE_rr_cPt:
2560 case Hexagon::COMBINE_rr_cNotPt:
2561 return true;
2562 case Hexagon::ASLH_cPt_V4:
2563 case Hexagon::ASLH_cNotPt_V4:
2564 case Hexagon::ASRH_cPt_V4:
2565 case Hexagon::ASRH_cNotPt_V4:
2566 case Hexagon::SXTB_cPt_V4:
2567 case Hexagon::SXTB_cNotPt_V4:
2568 case Hexagon::SXTH_cPt_V4:
2569 case Hexagon::SXTH_cNotPt_V4:
2570 case Hexagon::ZXTB_cPt_V4:
2571 case Hexagon::ZXTB_cNotPt_V4:
2572 case Hexagon::ZXTH_cPt_V4:
2573 case Hexagon::ZXTH_cNotPt_V4:
Sirish Pande0dac3912012-04-23 17:49:20 +00002574 return QRI.Subtarget.hasV4TOps();
Tony Linthicumb4b54152011-12-12 21:14:40 +00002575 }
Tony Linthicumb4b54152011-12-12 21:14:40 +00002576}
2577
Tony Linthicumb4b54152011-12-12 21:14:40 +00002578bool HexagonInstrInfo::
2579isConditionalLoad (const MachineInstr* MI) const {
2580 const HexagonRegisterInfo& QRI = getRegisterInfo();
2581 switch (MI->getOpcode())
2582 {
Sirish Pande0dac3912012-04-23 17:49:20 +00002583 default: return false;
Tony Linthicumb4b54152011-12-12 21:14:40 +00002584 case Hexagon::LDrid_cPt :
2585 case Hexagon::LDrid_cNotPt :
2586 case Hexagon::LDrid_indexed_cPt :
2587 case Hexagon::LDrid_indexed_cNotPt :
2588 case Hexagon::LDriw_cPt :
2589 case Hexagon::LDriw_cNotPt :
2590 case Hexagon::LDriw_indexed_cPt :
2591 case Hexagon::LDriw_indexed_cNotPt :
2592 case Hexagon::LDrih_cPt :
2593 case Hexagon::LDrih_cNotPt :
2594 case Hexagon::LDrih_indexed_cPt :
2595 case Hexagon::LDrih_indexed_cNotPt :
2596 case Hexagon::LDrib_cPt :
2597 case Hexagon::LDrib_cNotPt :
2598 case Hexagon::LDrib_indexed_cPt :
2599 case Hexagon::LDrib_indexed_cNotPt :
2600 case Hexagon::LDriuh_cPt :
2601 case Hexagon::LDriuh_cNotPt :
2602 case Hexagon::LDriuh_indexed_cPt :
2603 case Hexagon::LDriuh_indexed_cNotPt :
2604 case Hexagon::LDriub_cPt :
2605 case Hexagon::LDriub_cNotPt :
2606 case Hexagon::LDriub_indexed_cPt :
2607 case Hexagon::LDriub_indexed_cNotPt :
2608 return true;
2609 case Hexagon::POST_LDrid_cPt :
2610 case Hexagon::POST_LDrid_cNotPt :
2611 case Hexagon::POST_LDriw_cPt :
2612 case Hexagon::POST_LDriw_cNotPt :
2613 case Hexagon::POST_LDrih_cPt :
2614 case Hexagon::POST_LDrih_cNotPt :
2615 case Hexagon::POST_LDrib_cPt :
2616 case Hexagon::POST_LDrib_cNotPt :
2617 case Hexagon::POST_LDriuh_cPt :
2618 case Hexagon::POST_LDriuh_cNotPt :
2619 case Hexagon::POST_LDriub_cPt :
2620 case Hexagon::POST_LDriub_cNotPt :
Sirish Pande0dac3912012-04-23 17:49:20 +00002621 return QRI.Subtarget.hasV4TOps();
Tony Linthicumb4b54152011-12-12 21:14:40 +00002622 case Hexagon::LDrid_indexed_cPt_V4 :
2623 case Hexagon::LDrid_indexed_cNotPt_V4 :
2624 case Hexagon::LDrid_indexed_shl_cPt_V4 :
2625 case Hexagon::LDrid_indexed_shl_cNotPt_V4 :
2626 case Hexagon::LDrib_indexed_cPt_V4 :
2627 case Hexagon::LDrib_indexed_cNotPt_V4 :
2628 case Hexagon::LDrib_indexed_shl_cPt_V4 :
2629 case Hexagon::LDrib_indexed_shl_cNotPt_V4 :
2630 case Hexagon::LDriub_indexed_cPt_V4 :
2631 case Hexagon::LDriub_indexed_cNotPt_V4 :
2632 case Hexagon::LDriub_indexed_shl_cPt_V4 :
2633 case Hexagon::LDriub_indexed_shl_cNotPt_V4 :
2634 case Hexagon::LDrih_indexed_cPt_V4 :
2635 case Hexagon::LDrih_indexed_cNotPt_V4 :
2636 case Hexagon::LDrih_indexed_shl_cPt_V4 :
2637 case Hexagon::LDrih_indexed_shl_cNotPt_V4 :
2638 case Hexagon::LDriuh_indexed_cPt_V4 :
2639 case Hexagon::LDriuh_indexed_cNotPt_V4 :
2640 case Hexagon::LDriuh_indexed_shl_cPt_V4 :
2641 case Hexagon::LDriuh_indexed_shl_cNotPt_V4 :
2642 case Hexagon::LDriw_indexed_cPt_V4 :
2643 case Hexagon::LDriw_indexed_cNotPt_V4 :
2644 case Hexagon::LDriw_indexed_shl_cPt_V4 :
2645 case Hexagon::LDriw_indexed_shl_cNotPt_V4 :
Sirish Pande0dac3912012-04-23 17:49:20 +00002646 return QRI.Subtarget.hasV4TOps();
Tony Linthicumb4b54152011-12-12 21:14:40 +00002647 }
Tony Linthicumb4b54152011-12-12 21:14:40 +00002648}
Andrew Trickee498d32012-02-01 22:13:57 +00002649
Sirish Pande0dac3912012-04-23 17:49:20 +00002650// Returns true if an instruction is a conditional store.
2651//
2652// Note: It doesn't include conditional new-value stores as they can't be
2653// converted to .new predicate.
2654//
2655// p.new NV store [ if(p0.new)memw(R0+#0)=R2.new ]
2656// ^ ^
2657// / \ (not OK. it will cause new-value store to be
2658// / X conditional on p0.new while R2 producer is
2659// / \ on p0)
2660// / \.
2661// p.new store p.old NV store
2662// [if(p0.new)memw(R0+#0)=R2] [if(p0)memw(R0+#0)=R2.new]
2663// ^ ^
2664// \ /
2665// \ /
2666// \ /
2667// p.old store
2668// [if (p0)memw(R0+#0)=R2]
2669//
2670// The above diagram shows the steps involoved in the conversion of a predicated
2671// store instruction to its .new predicated new-value form.
2672//
2673// The following set of instructions further explains the scenario where
2674// conditional new-value store becomes invalid when promoted to .new predicate
2675// form.
2676//
2677// { 1) if (p0) r0 = add(r1, r2)
2678// 2) p0 = cmp.eq(r3, #0) }
2679//
2680// 3) if (p0) memb(r1+#0) = r0 --> this instruction can't be grouped with
2681// the first two instructions because in instr 1, r0 is conditional on old value
2682// of p0 but its use in instr 3 is conditional on p0 modified by instr 2 which
2683// is not valid for new-value stores.
2684bool HexagonInstrInfo::
2685isConditionalStore (const MachineInstr* MI) const {
2686 const HexagonRegisterInfo& QRI = getRegisterInfo();
2687 switch (MI->getOpcode())
2688 {
2689 default: return false;
2690 case Hexagon::STrib_imm_cPt_V4 :
2691 case Hexagon::STrib_imm_cNotPt_V4 :
2692 case Hexagon::STrib_indexed_shl_cPt_V4 :
2693 case Hexagon::STrib_indexed_shl_cNotPt_V4 :
2694 case Hexagon::STrib_cPt :
2695 case Hexagon::STrib_cNotPt :
2696 case Hexagon::POST_STbri_cPt :
2697 case Hexagon::POST_STbri_cNotPt :
2698 case Hexagon::STrid_indexed_cPt :
2699 case Hexagon::STrid_indexed_cNotPt :
2700 case Hexagon::STrid_indexed_shl_cPt_V4 :
2701 case Hexagon::POST_STdri_cPt :
2702 case Hexagon::POST_STdri_cNotPt :
2703 case Hexagon::STrih_cPt :
2704 case Hexagon::STrih_cNotPt :
2705 case Hexagon::STrih_indexed_cPt :
2706 case Hexagon::STrih_indexed_cNotPt :
2707 case Hexagon::STrih_imm_cPt_V4 :
2708 case Hexagon::STrih_imm_cNotPt_V4 :
2709 case Hexagon::STrih_indexed_shl_cPt_V4 :
2710 case Hexagon::STrih_indexed_shl_cNotPt_V4 :
2711 case Hexagon::POST_SThri_cPt :
2712 case Hexagon::POST_SThri_cNotPt :
2713 case Hexagon::STriw_cPt :
2714 case Hexagon::STriw_cNotPt :
2715 case Hexagon::STriw_indexed_cPt :
2716 case Hexagon::STriw_indexed_cNotPt :
2717 case Hexagon::STriw_imm_cPt_V4 :
2718 case Hexagon::STriw_imm_cNotPt_V4 :
2719 case Hexagon::STriw_indexed_shl_cPt_V4 :
2720 case Hexagon::STriw_indexed_shl_cNotPt_V4 :
2721 case Hexagon::POST_STwri_cPt :
2722 case Hexagon::POST_STwri_cNotPt :
2723 return QRI.Subtarget.hasV4TOps();
2724
2725 // V4 global address store before promoting to dot new.
2726 case Hexagon::STrid_GP_cPt_V4 :
2727 case Hexagon::STrid_GP_cNotPt_V4 :
2728 case Hexagon::STrib_GP_cPt_V4 :
2729 case Hexagon::STrib_GP_cNotPt_V4 :
2730 case Hexagon::STrih_GP_cPt_V4 :
2731 case Hexagon::STrih_GP_cNotPt_V4 :
2732 case Hexagon::STriw_GP_cPt_V4 :
2733 case Hexagon::STriw_GP_cNotPt_V4 :
2734 case Hexagon::STd_GP_cPt_V4 :
2735 case Hexagon::STd_GP_cNotPt_V4 :
2736 case Hexagon::STb_GP_cPt_V4 :
2737 case Hexagon::STb_GP_cNotPt_V4 :
2738 case Hexagon::STh_GP_cPt_V4 :
2739 case Hexagon::STh_GP_cNotPt_V4 :
2740 case Hexagon::STw_GP_cPt_V4 :
2741 case Hexagon::STw_GP_cNotPt_V4 :
2742 return QRI.Subtarget.hasV4TOps();
2743
2744 // Predicated new value stores (i.e. if (p0) memw(..)=r0.new) are excluded
2745 // from the "Conditional Store" list. Because a predicated new value store
2746 // would NOT be promoted to a double dot new store. See diagram below:
2747 // This function returns yes for those stores that are predicated but not
2748 // yet promoted to predicate dot new instructions.
2749 //
2750 // +---------------------+
2751 // /-----| if (p0) memw(..)=r0 |---------\~
2752 // || +---------------------+ ||
2753 // promote || /\ /\ || promote
2754 // || /||\ /||\ ||
2755 // \||/ demote || \||/
2756 // \/ || || \/
2757 // +-------------------------+ || +-------------------------+
2758 // | if (p0.new) memw(..)=r0 | || | if (p0) memw(..)=r0.new |
2759 // +-------------------------+ || +-------------------------+
2760 // || || ||
2761 // || demote \||/
2762 // promote || \/ NOT possible
2763 // || || /\~
2764 // \||/ || /||\~
2765 // \/ || ||
2766 // +-----------------------------+
2767 // | if (p0.new) memw(..)=r0.new |
2768 // +-----------------------------+
2769 // Double Dot New Store
2770 //
2771 }
2772}
2773
2774
2775
Andrew Trickee498d32012-02-01 22:13:57 +00002776DFAPacketizer *HexagonInstrInfo::
2777CreateTargetScheduleState(const TargetMachine *TM,
2778 const ScheduleDAG *DAG) const {
2779 const InstrItineraryData *II = TM->getInstrItineraryData();
2780 return TM->getSubtarget<HexagonGenSubtargetInfo>().createDFAPacketizer(II);
2781}
2782
2783bool HexagonInstrInfo::isSchedulingBoundary(const MachineInstr *MI,
2784 const MachineBasicBlock *MBB,
2785 const MachineFunction &MF) const {
2786 // Debug info is never a scheduling boundary. It's necessary to be explicit
2787 // due to the special treatment of IT instructions below, otherwise a
2788 // dbg_value followed by an IT will result in the IT instruction being
2789 // considered a scheduling hazard, which is wrong. It should be the actual
2790 // instruction preceding the dbg_value instruction(s), just like it is
2791 // when debug info is not present.
2792 if (MI->isDebugValue())
2793 return false;
2794
2795 // Terminators and labels can't be scheduled around.
2796 if (MI->getDesc().isTerminator() || MI->isLabel() || MI->isInlineAsm())
2797 return true;
2798
2799 return false;
2800}