blob: 4eb70198817e27d0d76e4be5b20e4d0ef3a9f9bb [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Evan Chengb11ac882008-08-08 07:27:28 +000015#include "llvm/CodeGen/SelectionDAGISel.h"
Dan Gohman13aeef92008-09-03 16:12:24 +000016#include "SelectionDAGBuild.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000017#include "llvm/Analysis/AliasAnalysis.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000018#include "llvm/Constants.h"
19#include "llvm/CallingConv.h"
20#include "llvm/DerivedTypes.h"
21#include "llvm/Function.h"
22#include "llvm/GlobalVariable.h"
23#include "llvm/InlineAsm.h"
24#include "llvm/Instructions.h"
25#include "llvm/Intrinsics.h"
26#include "llvm/IntrinsicInst.h"
Dan Gohman91ad3122008-08-19 22:33:34 +000027#include "llvm/CodeGen/FastISel.h"
Gordon Henriksenf194af22008-08-17 12:56:54 +000028#include "llvm/CodeGen/GCStrategy.h"
Gordon Henriksen1aed5992008-08-17 18:44:35 +000029#include "llvm/CodeGen/GCMetadata.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000030#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineFrameInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000032#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
34#include "llvm/CodeGen/MachineModuleInfo.h"
35#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmand27a0e02008-11-19 23:18:57 +000036#include "llvm/CodeGen/ScheduleDAGSDNodes.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000037#include "llvm/CodeGen/SchedulerRegistry.h"
38#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel10e63332009-01-09 19:11:50 +000039#include "llvm/CodeGen/DwarfWriter.h"
Dan Gohman1e57df32008-02-10 18:45:23 +000040#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000041#include "llvm/Target/TargetData.h"
42#include "llvm/Target/TargetFrameInfo.h"
43#include "llvm/Target/TargetInstrInfo.h"
44#include "llvm/Target/TargetLowering.h"
45#include "llvm/Target/TargetMachine.h"
46#include "llvm/Target/TargetOptions.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000047#include "llvm/Support/Compiler.h"
Evan Cheng34fd4f32008-06-30 20:45:06 +000048#include "llvm/Support/Debug.h"
49#include "llvm/Support/MathExtras.h"
50#include "llvm/Support/Timer.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000051#include <algorithm>
52using namespace llvm;
53
Chris Lattner68068cc2008-06-17 06:09:18 +000054static cl::opt<bool>
Chris Lattnerb29a6a42008-07-10 23:37:50 +000055EnableValueProp("enable-value-prop", cl::Hidden);
56static cl::opt<bool>
Duncan Sandsb3ac3882008-10-27 08:42:46 +000057DisableLegalizeTypes("disable-legalize-types", cl::Hidden);
Dan Gohman71d2e682008-10-28 19:08:46 +000058#ifndef NDEBUG
Dan Gohman91ad3122008-08-19 22:33:34 +000059static cl::opt<bool>
Dan Gohman69740ec2008-09-09 22:06:46 +000060EnableFastISelVerbose("fast-isel-verbose", cl::Hidden,
Dan Gohmaneec72ed2008-10-20 21:30:12 +000061 cl::desc("Enable verbose messages in the \"fast\" "
Dan Gohman69740ec2008-09-09 22:06:46 +000062 "instruction selector"));
63static cl::opt<bool>
Dan Gohmanee70e1d2008-09-09 23:05:00 +000064EnableFastISelAbort("fast-isel-abort", cl::Hidden,
65 cl::desc("Enable abort calls when \"fast\" instruction fails"));
Dan Gohman8c71fc12008-10-28 20:35:31 +000066#else
67static const bool EnableFastISelVerbose = false,
68 EnableFastISelAbort = false;
Dan Gohman71d2e682008-10-28 19:08:46 +000069#endif
Dan Gohman283e4992008-09-05 22:59:21 +000070static cl::opt<bool>
71SchedLiveInCopies("schedule-livein-copies",
72 cl::desc("Schedule copies of livein registers"),
73 cl::init(false));
Chris Lattner68068cc2008-06-17 06:09:18 +000074
Dan Gohmanf17a25c2007-07-18 16:29:46 +000075#ifndef NDEBUG
76static cl::opt<bool>
Dan Gohmanb552df72008-07-21 20:00:07 +000077ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden,
78 cl::desc("Pop up a window to show dags before the first "
79 "dag combine pass"));
80static cl::opt<bool>
81ViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden,
82 cl::desc("Pop up a window to show dags before legalize types"));
83static cl::opt<bool>
84ViewLegalizeDAGs("view-legalize-dags", cl::Hidden,
85 cl::desc("Pop up a window to show dags before legalize"));
86static cl::opt<bool>
87ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden,
88 cl::desc("Pop up a window to show dags before the second "
89 "dag combine pass"));
90static cl::opt<bool>
Duncan Sandsa3e2cd02008-11-24 14:53:14 +000091ViewDAGCombineLT("view-dag-combine-lt-dags", cl::Hidden,
92 cl::desc("Pop up a window to show dags before the post legalize types"
93 " dag combine pass"));
94static cl::opt<bool>
Dan Gohmanf17a25c2007-07-18 16:29:46 +000095ViewISelDAGs("view-isel-dags", cl::Hidden,
96 cl::desc("Pop up a window to show isel dags as they are selected"));
97static cl::opt<bool>
98ViewSchedDAGs("view-sched-dags", cl::Hidden,
99 cl::desc("Pop up a window to show sched dags as they are processed"));
Dan Gohman134c5b62007-08-28 20:32:58 +0000100static cl::opt<bool>
101ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
Chris Lattner2f69f132008-01-25 17:24:52 +0000102 cl::desc("Pop up a window to show SUnit dags after they are processed"));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000103#else
Dan Gohmanb552df72008-07-21 20:00:07 +0000104static const bool ViewDAGCombine1 = false,
105 ViewLegalizeTypesDAGs = false, ViewLegalizeDAGs = false,
106 ViewDAGCombine2 = false,
Duncan Sandsa3e2cd02008-11-24 14:53:14 +0000107 ViewDAGCombineLT = false,
Dan Gohmanb552df72008-07-21 20:00:07 +0000108 ViewISelDAGs = false, ViewSchedDAGs = false,
109 ViewSUnitDAGs = false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000110#endif
111
112//===---------------------------------------------------------------------===//
113///
114/// RegisterScheduler class - Track the registration of instruction schedulers.
115///
116//===---------------------------------------------------------------------===//
117MachinePassRegistry RegisterScheduler::Registry;
118
119//===---------------------------------------------------------------------===//
120///
121/// ISHeuristic command line option for instruction schedulers.
122///
123//===---------------------------------------------------------------------===//
Dan Gohman089efff2008-05-13 00:00:25 +0000124static cl::opt<RegisterScheduler::FunctionPassCtor, false,
125 RegisterPassParser<RegisterScheduler> >
126ISHeuristic("pre-RA-sched",
127 cl::init(&createDefaultScheduler),
128 cl::desc("Instruction schedulers available (before register"
129 " allocation):"));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000130
Dan Gohman089efff2008-05-13 00:00:25 +0000131static RegisterScheduler
Dan Gohman669b9bf2008-10-14 20:25:08 +0000132defaultListDAGScheduler("default", "Best scheduler for the target",
Dan Gohman089efff2008-05-13 00:00:25 +0000133 createDefaultScheduler);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000134
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000135namespace llvm {
136 //===--------------------------------------------------------------------===//
137 /// createDefaultScheduler - This creates an instruction scheduler appropriate
138 /// for the target.
139 ScheduleDAG* createDefaultScheduler(SelectionDAGISel *IS,
140 SelectionDAG *DAG,
Dan Gohman3ea46f72008-11-11 17:50:47 +0000141 const TargetMachine *TM,
Evan Cheng9b77cae2008-07-01 18:05:03 +0000142 MachineBasicBlock *BB,
143 bool Fast) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000144 TargetLowering &TLI = IS->getTargetLowering();
145
Dan Gohman09ab1d72008-11-20 03:11:19 +0000146 if (Fast)
147 return createFastDAGScheduler(IS, DAG, TM, BB, Fast);
148 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency)
Dan Gohman3ea46f72008-11-11 17:50:47 +0000149 return createTDListDAGScheduler(IS, DAG, TM, BB, Fast);
Dan Gohman09ab1d72008-11-20 03:11:19 +0000150 assert(TLI.getSchedulingPreference() ==
151 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
152 return createBURRListDAGScheduler(IS, DAG, TM, BB, Fast);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000153 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000154}
155
Evan Chenge637db12008-01-30 18:18:23 +0000156// EmitInstrWithCustomInserter - This method should be implemented by targets
157// that mark instructions with the 'usesCustomDAGSchedInserter' flag. These
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000158// instructions are special in various ways, which require special support to
159// insert. The specified MachineInstr is created but not inserted into any
160// basic blocks, and the scheduler passes ownership of it to this method.
Evan Chenge637db12008-01-30 18:18:23 +0000161MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000162 MachineBasicBlock *MBB) {
163 cerr << "If a target marks an instruction with "
164 << "'usesCustomDAGSchedInserter', it must implement "
Evan Chenge637db12008-01-30 18:18:23 +0000165 << "TargetLowering::EmitInstrWithCustomInserter!\n";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000166 abort();
167 return 0;
168}
169
Dan Gohman283e4992008-09-05 22:59:21 +0000170/// EmitLiveInCopy - Emit a copy for a live in physical register. If the
171/// physical register has only a single copy use, then coalesced the copy
172/// if possible.
173static void EmitLiveInCopy(MachineBasicBlock *MBB,
174 MachineBasicBlock::iterator &InsertPos,
175 unsigned VirtReg, unsigned PhysReg,
176 const TargetRegisterClass *RC,
177 DenseMap<MachineInstr*, unsigned> &CopyRegMap,
178 const MachineRegisterInfo &MRI,
179 const TargetRegisterInfo &TRI,
180 const TargetInstrInfo &TII) {
181 unsigned NumUses = 0;
182 MachineInstr *UseMI = NULL;
183 for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(VirtReg),
184 UE = MRI.use_end(); UI != UE; ++UI) {
185 UseMI = &*UI;
186 if (++NumUses > 1)
187 break;
188 }
189
190 // If the number of uses is not one, or the use is not a move instruction,
191 // don't coalesce. Also, only coalesce away a virtual register to virtual
192 // register copy.
193 bool Coalesced = false;
194 unsigned SrcReg, DstReg;
195 if (NumUses == 1 &&
196 TII.isMoveInstr(*UseMI, SrcReg, DstReg) &&
197 TargetRegisterInfo::isVirtualRegister(DstReg)) {
198 VirtReg = DstReg;
199 Coalesced = true;
200 }
201
202 // Now find an ideal location to insert the copy.
203 MachineBasicBlock::iterator Pos = InsertPos;
204 while (Pos != MBB->begin()) {
205 MachineInstr *PrevMI = prior(Pos);
206 DenseMap<MachineInstr*, unsigned>::iterator RI = CopyRegMap.find(PrevMI);
207 // copyRegToReg might emit multiple instructions to do a copy.
208 unsigned CopyDstReg = (RI == CopyRegMap.end()) ? 0 : RI->second;
209 if (CopyDstReg && !TRI.regsOverlap(CopyDstReg, PhysReg))
210 // This is what the BB looks like right now:
211 // r1024 = mov r0
212 // ...
213 // r1 = mov r1024
214 //
215 // We want to insert "r1025 = mov r1". Inserting this copy below the
216 // move to r1024 makes it impossible for that move to be coalesced.
217 //
218 // r1025 = mov r1
219 // r1024 = mov r0
220 // ...
221 // r1 = mov 1024
222 // r2 = mov 1025
223 break; // Woot! Found a good location.
224 --Pos;
225 }
226
227 TII.copyRegToReg(*MBB, Pos, VirtReg, PhysReg, RC, RC);
228 CopyRegMap.insert(std::make_pair(prior(Pos), VirtReg));
229 if (Coalesced) {
230 if (&*InsertPos == UseMI) ++InsertPos;
231 MBB->erase(UseMI);
232 }
233}
234
235/// EmitLiveInCopies - If this is the first basic block in the function,
236/// and if it has live ins that need to be copied into vregs, emit the
237/// copies into the block.
238static void EmitLiveInCopies(MachineBasicBlock *EntryMBB,
239 const MachineRegisterInfo &MRI,
240 const TargetRegisterInfo &TRI,
241 const TargetInstrInfo &TII) {
242 if (SchedLiveInCopies) {
243 // Emit the copies at a heuristically-determined location in the block.
244 DenseMap<MachineInstr*, unsigned> CopyRegMap;
245 MachineBasicBlock::iterator InsertPos = EntryMBB->begin();
246 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
247 E = MRI.livein_end(); LI != E; ++LI)
248 if (LI->second) {
249 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
250 EmitLiveInCopy(EntryMBB, InsertPos, LI->second, LI->first,
251 RC, CopyRegMap, MRI, TRI, TII);
252 }
253 } else {
254 // Emit the copies into the top of the block.
255 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
256 E = MRI.livein_end(); LI != E; ++LI)
257 if (LI->second) {
258 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
259 TII.copyRegToReg(*EntryMBB, EntryMBB->begin(),
260 LI->second, LI->first, RC, RC);
261 }
262 }
263}
264
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000265//===----------------------------------------------------------------------===//
266// SelectionDAGISel code
267//===----------------------------------------------------------------------===//
268
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000269SelectionDAGISel::SelectionDAGISel(TargetLowering &tli, bool fast) :
Dan Gohman26f8c272008-09-04 17:05:41 +0000270 FunctionPass(&ID), TLI(tli),
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000271 FuncInfo(new FunctionLoweringInfo(TLI)),
272 CurDAG(new SelectionDAG(TLI, *FuncInfo)),
273 SDL(new SelectionDAGLowering(*CurDAG, TLI, *FuncInfo)),
274 GFI(),
275 Fast(fast),
276 DAGSize(0)
277{}
278
279SelectionDAGISel::~SelectionDAGISel() {
280 delete SDL;
281 delete CurDAG;
282 delete FuncInfo;
283}
284
Duncan Sands92c43912008-06-06 12:08:01 +0000285unsigned SelectionDAGISel::MakeReg(MVT VT) {
Chris Lattner1b989192007-12-31 04:13:23 +0000286 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287}
288
289void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
290 AU.addRequired<AliasAnalysis>();
Gordon Henriksen1aed5992008-08-17 18:44:35 +0000291 AU.addRequired<GCModuleInfo>();
Devang Patel10e63332009-01-09 19:11:50 +0000292 AU.addRequired<DwarfWriter>();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000293 AU.setPreservesAll();
294}
295
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000296bool SelectionDAGISel::runOnFunction(Function &Fn) {
Dan Gohmanee70e1d2008-09-09 23:05:00 +0000297 // Do some sanity-checking on the command-line options.
298 assert((!EnableFastISelVerbose || EnableFastISel) &&
299 "-fast-isel-verbose requires -fast-isel");
300 assert((!EnableFastISelAbort || EnableFastISel) &&
301 "-fast-isel-abort requires -fast-isel");
302
Dan Gohmancc863aa2007-08-27 16:26:13 +0000303 // Get alias analysis for load/store combining.
304 AA = &getAnalysis<AliasAnalysis>();
305
Dan Gohman283e4992008-09-05 22:59:21 +0000306 TargetMachine &TM = TLI.getTargetMachine();
307 MachineFunction &MF = MachineFunction::construct(&Fn, TM);
308 const MachineRegisterInfo &MRI = MF.getRegInfo();
309 const TargetInstrInfo &TII = *TM.getInstrInfo();
310 const TargetRegisterInfo &TRI = *TM.getRegisterInfo();
311
Gordon Henriksen1aed5992008-08-17 18:44:35 +0000312 if (MF.getFunction()->hasGC())
313 GFI = &getAnalysis<GCModuleInfo>().getFunctionInfo(*MF.getFunction());
Gordon Henriksendf87fdc2008-01-07 01:30:38 +0000314 else
Gordon Henriksen1aed5992008-08-17 18:44:35 +0000315 GFI = 0;
Chris Lattner1b989192007-12-31 04:13:23 +0000316 RegInfo = &MF.getRegInfo();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000317 DOUT << "\n\n\n=== " << Fn.getName() << "\n";
318
Dan Gohman13aeef92008-09-03 16:12:24 +0000319 FuncInfo->set(Fn, MF, EnableFastISel);
Dan Gohman76dd96e2008-09-23 21:53:34 +0000320 MachineModuleInfo *MMI = getAnalysisToUpdate<MachineModuleInfo>();
Devang Patel10e63332009-01-09 19:11:50 +0000321 DwarfWriter *DW = getAnalysisToUpdate<DwarfWriter>();
322 CurDAG->init(MF, MMI, DW);
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000323 SDL->init(GFI, *AA);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000324
Dale Johannesen85535762008-04-02 00:25:04 +0000325 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
326 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
327 // Mark landing pad.
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000328 FuncInfo->MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329
Dan Gohman9dd43582008-10-14 23:54:11 +0000330 SelectAllBasicBlocks(Fn, MF, MMI, TII);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000331
Dan Gohman283e4992008-09-05 22:59:21 +0000332 // If the first basic block in the function has live ins that need to be
333 // copied into vregs, emit the copies into the top of the block before
334 // emitting the code for the block.
335 EmitLiveInCopies(MF.begin(), MRI, TRI, TII);
336
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000337 // Add function live-ins to entry block live-in set.
Dan Gohman283e4992008-09-05 22:59:21 +0000338 for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(),
339 E = RegInfo->livein_end(); I != E; ++I)
340 MF.begin()->addLiveIn(I->first);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000341
342#ifndef NDEBUG
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000343 assert(FuncInfo->CatchInfoFound.size() == FuncInfo->CatchInfoLost.size() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000344 "Not all catch info was assigned to a landing pad!");
345#endif
346
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000347 FuncInfo->clear();
348
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000349 return true;
350}
351
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000352static void copyCatchInfo(BasicBlock *SrcBB, BasicBlock *DestBB,
353 MachineModuleInfo *MMI, FunctionLoweringInfo &FLI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000354 for (BasicBlock::iterator I = SrcBB->begin(), E = --SrcBB->end(); I != E; ++I)
Dan Gohman13aeef92008-09-03 16:12:24 +0000355 if (EHSelectorInst *EHSel = dyn_cast<EHSelectorInst>(I)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000356 // Apply the catch info to DestBB.
Dan Gohman13aeef92008-09-03 16:12:24 +0000357 AddCatchInfo(*EHSel, MMI, FLI.MBBMap[DestBB]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000358#ifndef NDEBUG
Duncan Sands9b7e1482007-11-15 09:54:37 +0000359 if (!FLI.MBBMap[SrcBB]->isLandingPad())
Dan Gohman13aeef92008-09-03 16:12:24 +0000360 FLI.CatchInfoFound.insert(EHSel);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000361#endif
362 }
363}
364
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000365/// IsFixedFrameObjectWithPosOffset - Check if object is a fixed frame object and
366/// whether object offset >= 0.
367static bool
Dan Gohman8181bd12008-07-27 21:46:04 +0000368IsFixedFrameObjectWithPosOffset(MachineFrameInfo * MFI, SDValue Op) {
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000369 if (!isa<FrameIndexSDNode>(Op)) return false;
370
371 FrameIndexSDNode * FrameIdxNode = dyn_cast<FrameIndexSDNode>(Op);
372 int FrameIdx = FrameIdxNode->getIndex();
373 return MFI->isFixedObjectIndex(FrameIdx) &&
374 MFI->getObjectOffset(FrameIdx) >= 0;
375}
376
377/// IsPossiblyOverwrittenArgumentOfTailCall - Check if the operand could
378/// possibly be overwritten when lowering the outgoing arguments in a tail
379/// call. Currently the implementation of this call is very conservative and
380/// assumes all arguments sourcing from FORMAL_ARGUMENTS or a CopyFromReg with
381/// virtual registers would be overwritten by direct lowering.
Dan Gohman8181bd12008-07-27 21:46:04 +0000382static bool IsPossiblyOverwrittenArgumentOfTailCall(SDValue Op,
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000383 MachineFrameInfo * MFI) {
384 RegisterSDNode * OpReg = NULL;
385 if (Op.getOpcode() == ISD::FORMAL_ARGUMENTS ||
386 (Op.getOpcode()== ISD::CopyFromReg &&
387 (OpReg = dyn_cast<RegisterSDNode>(Op.getOperand(1))) &&
388 (OpReg->getReg() >= TargetRegisterInfo::FirstVirtualRegister)) ||
389 (Op.getOpcode() == ISD::LOAD &&
390 IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(1))) ||
391 (Op.getOpcode() == ISD::MERGE_VALUES &&
Gabor Greif46bf5472008-08-26 22:36:50 +0000392 Op.getOperand(Op.getResNo()).getOpcode() == ISD::LOAD &&
393 IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(Op.getResNo()).
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000394 getOperand(1))))
395 return true;
396 return false;
397}
398
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000399/// CheckDAGForTailCallsAndFixThem - This Function looks for CALL nodes in the
Arnold Schwaighofer373e8652007-10-12 21:30:57 +0000400/// DAG and fixes their tailcall attribute operand.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000401static void CheckDAGForTailCallsAndFixThem(SelectionDAG &DAG,
402 TargetLowering& TLI) {
403 SDNode * Ret = NULL;
Dan Gohman8181bd12008-07-27 21:46:04 +0000404 SDValue Terminator = DAG.getRoot();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000405
406 // Find RET node.
407 if (Terminator.getOpcode() == ISD::RET) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000408 Ret = Terminator.getNode();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000409 }
410
411 // Fix tail call attribute of CALL nodes.
412 for (SelectionDAG::allnodes_iterator BE = DAG.allnodes_begin(),
Dan Gohmaned825d12008-07-07 23:02:41 +0000413 BI = DAG.allnodes_end(); BI != BE; ) {
414 --BI;
Dan Gohman705e3f72008-09-13 01:54:27 +0000415 if (CallSDNode *TheCall = dyn_cast<CallSDNode>(BI)) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000416 SDValue OpRet(Ret, 0);
417 SDValue OpCall(BI, 0);
Dan Gohman705e3f72008-09-13 01:54:27 +0000418 bool isMarkedTailCall = TheCall->isTailCall();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000419 // If CALL node has tail call attribute set to true and the call is not
420 // eligible (no RET or the target rejects) the attribute is fixed to
Arnold Schwaighofer373e8652007-10-12 21:30:57 +0000421 // false. The TargetLowering::IsEligibleForTailCallOptimization function
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000422 // must correctly identify tail call optimizable calls.
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000423 if (!isMarkedTailCall) continue;
424 if (Ret==NULL ||
Dan Gohman705e3f72008-09-13 01:54:27 +0000425 !TLI.IsEligibleForTailCallOptimization(TheCall, OpRet, DAG)) {
426 // Not eligible. Mark CALL node as non tail call. Note that we
427 // can modify the call node in place since calls are not CSE'd.
428 TheCall->setNotTailCall();
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000429 } else {
430 // Look for tail call clobbered arguments. Emit a series of
431 // copyto/copyfrom virtual register nodes to protect them.
Dan Gohman8181bd12008-07-27 21:46:04 +0000432 SmallVector<SDValue, 32> Ops;
Dan Gohman705e3f72008-09-13 01:54:27 +0000433 SDValue Chain = TheCall->getChain(), InFlag;
434 Ops.push_back(Chain);
435 Ops.push_back(TheCall->getCallee());
436 for (unsigned i = 0, e = TheCall->getNumArgs(); i != e; ++i) {
437 SDValue Arg = TheCall->getArg(i);
438 bool isByVal = TheCall->getArgFlags(i).isByVal();
439 MachineFunction &MF = DAG.getMachineFunction();
440 MachineFrameInfo *MFI = MF.getFrameInfo();
441 if (!isByVal &&
442 IsPossiblyOverwrittenArgumentOfTailCall(Arg, MFI)) {
443 MVT VT = Arg.getValueType();
444 unsigned VReg = MF.getRegInfo().
445 createVirtualRegister(TLI.getRegClassFor(VT));
446 Chain = DAG.getCopyToReg(Chain, VReg, Arg, InFlag);
447 InFlag = Chain.getValue(1);
448 Arg = DAG.getCopyFromReg(Chain, VReg, VT, InFlag);
449 Chain = Arg.getValue(1);
450 InFlag = Arg.getValue(2);
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000451 }
452 Ops.push_back(Arg);
Dan Gohman705e3f72008-09-13 01:54:27 +0000453 Ops.push_back(TheCall->getArgFlagsVal(i));
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000454 }
455 // Link in chain of CopyTo/CopyFromReg.
456 Ops[0] = Chain;
457 DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size());
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000458 }
459 }
460 }
461}
462
Dan Gohman14a66442008-08-23 02:25:05 +0000463void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB,
464 BasicBlock::iterator Begin,
Dan Gohman2c44e9a2008-08-28 20:28:56 +0000465 BasicBlock::iterator End) {
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000466 SDL->setCurrentBasicBlock(BB);
Dan Gohman14a66442008-08-23 02:25:05 +0000467
Dan Gohman14a66442008-08-23 02:25:05 +0000468 // Lower all of the non-terminator instructions.
469 for (BasicBlock::iterator I = Begin; I != End; ++I)
470 if (!isa<TerminatorInst>(I))
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000471 SDL->visit(*I);
Dan Gohman14a66442008-08-23 02:25:05 +0000472
473 // Ensure that all instructions which are used outside of their defining
474 // blocks are available as virtual registers. Invoke is handled elsewhere.
475 for (BasicBlock::iterator I = Begin; I != End; ++I)
476 if (!I->use_empty() && !isa<PHINode>(I) && !isa<InvokeInst>(I)) {
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000477 DenseMap<const Value*,unsigned>::iterator VMI =FuncInfo->ValueMap.find(I);
478 if (VMI != FuncInfo->ValueMap.end())
479 SDL->CopyValueToVirtualRegister(I, VMI->second);
Dan Gohman14a66442008-08-23 02:25:05 +0000480 }
481
482 // Handle PHI nodes in successor blocks.
Dan Gohmanca4857a2008-09-03 23:12:08 +0000483 if (End == LLVMBB->end()) {
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000484 HandlePHINodesInSuccessorBlocks(LLVMBB);
Dan Gohmanca4857a2008-09-03 23:12:08 +0000485
486 // Lower the terminator after the copies are emitted.
487 SDL->visit(*LLVMBB->getTerminator());
488 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000489
490 // Make sure the root of the DAG is up-to-date.
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000491 CurDAG->setRoot(SDL->getControlRoot());
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000492
493 // Check whether calls in this block are real tail calls. Fix up CALL nodes
494 // with correct tailcall attribute so that the target can rely on the tailcall
495 // attribute indicating whether the call is really eligible for tail call
496 // optimization.
Dan Gohman5ea89a02008-09-16 01:42:28 +0000497 if (PerformTailCallOpt)
498 CheckDAGForTailCallsAndFixThem(*CurDAG, TLI);
Dan Gohman14a66442008-08-23 02:25:05 +0000499
500 // Final step, emit the lowered DAG as machine code.
501 CodeGenAndEmitDAG();
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000502 SDL->clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000503}
504
Dan Gohman14a66442008-08-23 02:25:05 +0000505void SelectionDAGISel::ComputeLiveOutVRegInfo() {
Chris Lattner68068cc2008-06-17 06:09:18 +0000506 SmallPtrSet<SDNode*, 128> VisitedNodes;
507 SmallVector<SDNode*, 128> Worklist;
508
Gabor Greif1c80d112008-08-28 21:40:38 +0000509 Worklist.push_back(CurDAG->getRoot().getNode());
Chris Lattner68068cc2008-06-17 06:09:18 +0000510
511 APInt Mask;
512 APInt KnownZero;
513 APInt KnownOne;
514
515 while (!Worklist.empty()) {
516 SDNode *N = Worklist.back();
517 Worklist.pop_back();
518
519 // If we've already seen this node, ignore it.
520 if (!VisitedNodes.insert(N))
521 continue;
522
523 // Otherwise, add all chain operands to the worklist.
524 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
525 if (N->getOperand(i).getValueType() == MVT::Other)
Gabor Greif1c80d112008-08-28 21:40:38 +0000526 Worklist.push_back(N->getOperand(i).getNode());
Chris Lattner68068cc2008-06-17 06:09:18 +0000527
528 // If this is a CopyToReg with a vreg dest, process it.
529 if (N->getOpcode() != ISD::CopyToReg)
530 continue;
531
532 unsigned DestReg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
533 if (!TargetRegisterInfo::isVirtualRegister(DestReg))
534 continue;
535
536 // Ignore non-scalar or non-integer values.
Dan Gohman8181bd12008-07-27 21:46:04 +0000537 SDValue Src = N->getOperand(2);
Chris Lattner68068cc2008-06-17 06:09:18 +0000538 MVT SrcVT = Src.getValueType();
539 if (!SrcVT.isInteger() || SrcVT.isVector())
540 continue;
541
Dan Gohman14a66442008-08-23 02:25:05 +0000542 unsigned NumSignBits = CurDAG->ComputeNumSignBits(Src);
Chris Lattner68068cc2008-06-17 06:09:18 +0000543 Mask = APInt::getAllOnesValue(SrcVT.getSizeInBits());
Dan Gohman14a66442008-08-23 02:25:05 +0000544 CurDAG->ComputeMaskedBits(Src, Mask, KnownZero, KnownOne);
Chris Lattner68068cc2008-06-17 06:09:18 +0000545
546 // Only install this information if it tells us something.
547 if (NumSignBits != 1 || KnownZero != 0 || KnownOne != 0) {
548 DestReg -= TargetRegisterInfo::FirstVirtualRegister;
Dan Gohman14a66442008-08-23 02:25:05 +0000549 FunctionLoweringInfo &FLI = CurDAG->getFunctionLoweringInfo();
Chris Lattner68068cc2008-06-17 06:09:18 +0000550 if (DestReg >= FLI.LiveOutRegInfo.size())
551 FLI.LiveOutRegInfo.resize(DestReg+1);
552 FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[DestReg];
553 LOI.NumSignBits = NumSignBits;
554 LOI.KnownOne = NumSignBits;
555 LOI.KnownZero = NumSignBits;
556 }
557 }
558}
559
Dan Gohman14a66442008-08-23 02:25:05 +0000560void SelectionDAGISel::CodeGenAndEmitDAG() {
Dan Gohmanb552df72008-07-21 20:00:07 +0000561 std::string GroupName;
562 if (TimePassesIsEnabled)
563 GroupName = "Instruction Selection and Scheduling";
564 std::string BlockName;
565 if (ViewDAGCombine1 || ViewLegalizeTypesDAGs || ViewLegalizeDAGs ||
Duncan Sandsa3e2cd02008-11-24 14:53:14 +0000566 ViewDAGCombine2 || ViewDAGCombineLT || ViewISelDAGs || ViewSchedDAGs ||
567 ViewSUnitDAGs)
Dan Gohman14a66442008-08-23 02:25:05 +0000568 BlockName = CurDAG->getMachineFunction().getFunction()->getName() + ':' +
Dan Gohmanb552df72008-07-21 20:00:07 +0000569 BB->getBasicBlock()->getName();
570
571 DOUT << "Initial selection DAG:\n";
Dan Gohman14a66442008-08-23 02:25:05 +0000572 DEBUG(CurDAG->dump());
Dan Gohmanb552df72008-07-21 20:00:07 +0000573
Dan Gohman14a66442008-08-23 02:25:05 +0000574 if (ViewDAGCombine1) CurDAG->viewGraph("dag-combine1 input for " + BlockName);
Dan Gohmaneebf44e2007-10-08 15:12:17 +0000575
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000576 // Run the DAG combiner in pre-legalize mode.
Evan Cheng19733c42008-07-01 17:59:20 +0000577 if (TimePassesIsEnabled) {
Dan Gohman368a08b2008-07-14 18:19:29 +0000578 NamedRegionTimer T("DAG Combining 1", GroupName);
Duncan Sandsa3e2cd02008-11-24 14:53:14 +0000579 CurDAG->Combine(Unrestricted, *AA, Fast);
Evan Cheng19733c42008-07-01 17:59:20 +0000580 } else {
Duncan Sandsa3e2cd02008-11-24 14:53:14 +0000581 CurDAG->Combine(Unrestricted, *AA, Fast);
Evan Cheng19733c42008-07-01 17:59:20 +0000582 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000583
Dan Gohmaneebf44e2007-10-08 15:12:17 +0000584 DOUT << "Optimized lowered selection DAG:\n";
Dan Gohman14a66442008-08-23 02:25:05 +0000585 DEBUG(CurDAG->dump());
Duncan Sands31ddf4c2008-07-17 17:06:03 +0000586
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000587 // Second step, hack on the DAG until it only uses operations and types that
588 // the target supports.
Duncan Sandsb3ac3882008-10-27 08:42:46 +0000589 if (!DisableLegalizeTypes) {
Dan Gohman14a66442008-08-23 02:25:05 +0000590 if (ViewLegalizeTypesDAGs) CurDAG->viewGraph("legalize-types input for " +
591 BlockName);
Dan Gohmanb552df72008-07-21 20:00:07 +0000592
Duncan Sandsa3e2cd02008-11-24 14:53:14 +0000593 bool Changed;
Dan Gohmanb552df72008-07-21 20:00:07 +0000594 if (TimePassesIsEnabled) {
595 NamedRegionTimer T("Type Legalization", GroupName);
Duncan Sandsa3e2cd02008-11-24 14:53:14 +0000596 Changed = CurDAG->LegalizeTypes();
Dan Gohmanb552df72008-07-21 20:00:07 +0000597 } else {
Duncan Sandsa3e2cd02008-11-24 14:53:14 +0000598 Changed = CurDAG->LegalizeTypes();
Dan Gohmanb552df72008-07-21 20:00:07 +0000599 }
600
601 DOUT << "Type-legalized selection DAG:\n";
Dan Gohman14a66442008-08-23 02:25:05 +0000602 DEBUG(CurDAG->dump());
Dan Gohmanb552df72008-07-21 20:00:07 +0000603
Duncan Sandsa3e2cd02008-11-24 14:53:14 +0000604 if (Changed) {
605 if (ViewDAGCombineLT)
606 CurDAG->viewGraph("dag-combine-lt input for " + BlockName);
607
608 // Run the DAG combiner in post-type-legalize mode.
609 if (TimePassesIsEnabled) {
610 NamedRegionTimer T("DAG Combining after legalize types", GroupName);
611 CurDAG->Combine(NoIllegalTypes, *AA, Fast);
612 } else {
613 CurDAG->Combine(NoIllegalTypes, *AA, Fast);
614 }
615
616 DOUT << "Optimized type-legalized selection DAG:\n";
617 DEBUG(CurDAG->dump());
618 }
Chris Lattnerb29a6a42008-07-10 23:37:50 +0000619 }
Duncan Sands31ddf4c2008-07-17 17:06:03 +0000620
Dan Gohman14a66442008-08-23 02:25:05 +0000621 if (ViewLegalizeDAGs) CurDAG->viewGraph("legalize input for " + BlockName);
Dan Gohmanb552df72008-07-21 20:00:07 +0000622
Evan Cheng19733c42008-07-01 17:59:20 +0000623 if (TimePassesIsEnabled) {
Dan Gohman368a08b2008-07-14 18:19:29 +0000624 NamedRegionTimer T("DAG Legalization", GroupName);
Duncan Sandse016a2e2008-12-14 09:43:15 +0000625 CurDAG->Legalize(DisableLegalizeTypes);
Evan Cheng19733c42008-07-01 17:59:20 +0000626 } else {
Duncan Sandse016a2e2008-12-14 09:43:15 +0000627 CurDAG->Legalize(DisableLegalizeTypes);
Evan Cheng19733c42008-07-01 17:59:20 +0000628 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000629
630 DOUT << "Legalized selection DAG:\n";
Dan Gohman14a66442008-08-23 02:25:05 +0000631 DEBUG(CurDAG->dump());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000632
Dan Gohman14a66442008-08-23 02:25:05 +0000633 if (ViewDAGCombine2) CurDAG->viewGraph("dag-combine2 input for " + BlockName);
Dan Gohmanb552df72008-07-21 20:00:07 +0000634
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000635 // Run the DAG combiner in post-legalize mode.
Evan Cheng19733c42008-07-01 17:59:20 +0000636 if (TimePassesIsEnabled) {
Dan Gohman368a08b2008-07-14 18:19:29 +0000637 NamedRegionTimer T("DAG Combining 2", GroupName);
Duncan Sandsa3e2cd02008-11-24 14:53:14 +0000638 CurDAG->Combine(NoIllegalOperations, *AA, Fast);
Evan Cheng19733c42008-07-01 17:59:20 +0000639 } else {
Duncan Sandsa3e2cd02008-11-24 14:53:14 +0000640 CurDAG->Combine(NoIllegalOperations, *AA, Fast);
Evan Cheng19733c42008-07-01 17:59:20 +0000641 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000642
Dan Gohmaneebf44e2007-10-08 15:12:17 +0000643 DOUT << "Optimized legalized selection DAG:\n";
Dan Gohman14a66442008-08-23 02:25:05 +0000644 DEBUG(CurDAG->dump());
Dan Gohmaneebf44e2007-10-08 15:12:17 +0000645
Dan Gohman14a66442008-08-23 02:25:05 +0000646 if (ViewISelDAGs) CurDAG->viewGraph("isel input for " + BlockName);
Chris Lattner68068cc2008-06-17 06:09:18 +0000647
Dan Gohman04dcf8d2008-08-13 19:47:40 +0000648 if (!Fast && EnableValueProp)
Dan Gohman14a66442008-08-23 02:25:05 +0000649 ComputeLiveOutVRegInfo();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000650
651 // Third, instruction select all of the operations to machine code, adding the
652 // code to the MachineBasicBlock.
Evan Cheng19733c42008-07-01 17:59:20 +0000653 if (TimePassesIsEnabled) {
Dan Gohman368a08b2008-07-14 18:19:29 +0000654 NamedRegionTimer T("Instruction Selection", GroupName);
Dan Gohman14a66442008-08-23 02:25:05 +0000655 InstructionSelect();
Evan Cheng19733c42008-07-01 17:59:20 +0000656 } else {
Dan Gohman14a66442008-08-23 02:25:05 +0000657 InstructionSelect();
Evan Cheng19733c42008-07-01 17:59:20 +0000658 }
Evan Cheng34fd4f32008-06-30 20:45:06 +0000659
Dan Gohmanb552df72008-07-21 20:00:07 +0000660 DOUT << "Selected selection DAG:\n";
Dan Gohman14a66442008-08-23 02:25:05 +0000661 DEBUG(CurDAG->dump());
Dan Gohmanb552df72008-07-21 20:00:07 +0000662
Dan Gohman14a66442008-08-23 02:25:05 +0000663 if (ViewSchedDAGs) CurDAG->viewGraph("scheduler input for " + BlockName);
Dan Gohmanb552df72008-07-21 20:00:07 +0000664
Dan Gohman368a08b2008-07-14 18:19:29 +0000665 // Schedule machine code.
666 ScheduleDAG *Scheduler;
667 if (TimePassesIsEnabled) {
668 NamedRegionTimer T("Instruction Scheduling", GroupName);
Dan Gohman14a66442008-08-23 02:25:05 +0000669 Scheduler = Schedule();
Dan Gohman368a08b2008-07-14 18:19:29 +0000670 } else {
Dan Gohman14a66442008-08-23 02:25:05 +0000671 Scheduler = Schedule();
Dan Gohman368a08b2008-07-14 18:19:29 +0000672 }
673
Dan Gohmanb552df72008-07-21 20:00:07 +0000674 if (ViewSUnitDAGs) Scheduler->viewGraph();
675
Evan Cheng34fd4f32008-06-30 20:45:06 +0000676 // Emit machine code to BB. This can change 'BB' to the last block being
677 // inserted into.
Evan Cheng19733c42008-07-01 17:59:20 +0000678 if (TimePassesIsEnabled) {
Dan Gohman368a08b2008-07-14 18:19:29 +0000679 NamedRegionTimer T("Instruction Creation", GroupName);
680 BB = Scheduler->EmitSchedule();
Evan Cheng19733c42008-07-01 17:59:20 +0000681 } else {
Dan Gohman368a08b2008-07-14 18:19:29 +0000682 BB = Scheduler->EmitSchedule();
683 }
684
685 // Free the scheduler state.
686 if (TimePassesIsEnabled) {
687 NamedRegionTimer T("Instruction Scheduling Cleanup", GroupName);
688 delete Scheduler;
689 } else {
690 delete Scheduler;
Evan Cheng19733c42008-07-01 17:59:20 +0000691 }
Evan Cheng34fd4f32008-06-30 20:45:06 +0000692
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000693 DOUT << "Selected machine code:\n";
694 DEBUG(BB->dump());
695}
696
Dan Gohman76dd96e2008-09-23 21:53:34 +0000697void SelectionDAGISel::SelectAllBasicBlocks(Function &Fn, MachineFunction &MF,
Dan Gohman9dd43582008-10-14 23:54:11 +0000698 MachineModuleInfo *MMI,
699 const TargetInstrInfo &TII) {
Dan Gohman9d7bc422008-09-29 21:55:50 +0000700 // Initialize the Fast-ISel state, if needed.
701 FastISel *FastIS = 0;
702 if (EnableFastISel)
703 FastIS = TLI.createFastISel(*FuncInfo->MF, MMI,
704 FuncInfo->ValueMap,
705 FuncInfo->MBBMap,
Dan Gohman9dd43582008-10-14 23:54:11 +0000706 FuncInfo->StaticAllocaMap
707#ifndef NDEBUG
708 , FuncInfo->CatchInfoLost
709#endif
710 );
Dan Gohman9d7bc422008-09-29 21:55:50 +0000711
712 // Iterate over all basic blocks in the function.
Evan Cheng61828a82008-08-07 00:43:25 +0000713 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I) {
714 BasicBlock *LLVMBB = &*I;
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000715 BB = FuncInfo->MBBMap[LLVMBB];
Dan Gohman14a66442008-08-23 02:25:05 +0000716
Dan Gohmanca4857a2008-09-03 23:12:08 +0000717 BasicBlock::iterator const Begin = LLVMBB->begin();
718 BasicBlock::iterator const End = LLVMBB->end();
Evan Chenge9d9a162008-09-08 16:01:27 +0000719 BasicBlock::iterator BI = Begin;
Dan Gohman2c44e9a2008-08-28 20:28:56 +0000720
721 // Lower any arguments needed in this block if this is the entry block.
Dan Gohman78ae76d2008-09-25 17:05:24 +0000722 bool SuppressFastISel = false;
723 if (LLVMBB == &Fn.getEntryBlock()) {
Dan Gohman2c44e9a2008-08-28 20:28:56 +0000724 LowerArguments(LLVMBB);
Dan Gohman14a66442008-08-23 02:25:05 +0000725
Dan Gohman78ae76d2008-09-25 17:05:24 +0000726 // If any of the arguments has the byval attribute, forgo
727 // fast-isel in the entry block.
Dan Gohman9d7bc422008-09-29 21:55:50 +0000728 if (FastIS) {
Dan Gohman78ae76d2008-09-25 17:05:24 +0000729 unsigned j = 1;
730 for (Function::arg_iterator I = Fn.arg_begin(), E = Fn.arg_end();
731 I != E; ++I, ++j)
Devang Pateld222f862008-09-25 21:00:45 +0000732 if (Fn.paramHasAttr(j, Attribute::ByVal)) {
Dan Gohman92902e82008-09-25 17:21:42 +0000733 if (EnableFastISelVerbose || EnableFastISelAbort)
734 cerr << "FastISel skips entry block due to byval argument\n";
Dan Gohman78ae76d2008-09-25 17:05:24 +0000735 SuppressFastISel = true;
736 break;
737 }
738 }
739 }
740
Dan Gohman9dd43582008-10-14 23:54:11 +0000741 if (MMI && BB->isLandingPad()) {
742 // Add a label to mark the beginning of the landing pad. Deletion of the
743 // landing pad can thus be detected via the MachineModuleInfo.
744 unsigned LabelID = MMI->addLandingPad(BB);
745
746 const TargetInstrDesc &II = TII.get(TargetInstrInfo::EH_LABEL);
747 BuildMI(BB, II).addImm(LabelID);
748
749 // Mark exception register as live in.
750 unsigned Reg = TLI.getExceptionAddressRegister();
751 if (Reg) BB->addLiveIn(Reg);
752
753 // Mark exception selector register as live in.
754 Reg = TLI.getExceptionSelectorRegister();
755 if (Reg) BB->addLiveIn(Reg);
756
757 // FIXME: Hack around an exception handling flaw (PR1508): the personality
758 // function and list of typeids logically belong to the invoke (or, if you
759 // like, the basic block containing the invoke), and need to be associated
760 // with it in the dwarf exception handling tables. Currently however the
761 // information is provided by an intrinsic (eh.selector) that can be moved
762 // to unexpected places by the optimizers: if the unwind edge is critical,
763 // then breaking it can result in the intrinsics being in the successor of
764 // the landing pad, not the landing pad itself. This results in exceptions
765 // not being caught because no typeids are associated with the invoke.
766 // This may not be the only way things can go wrong, but it is the only way
767 // we try to work around for the moment.
768 BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
769
770 if (Br && Br->isUnconditional()) { // Critical edge?
771 BasicBlock::iterator I, E;
772 for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
773 if (isa<EHSelectorInst>(I))
774 break;
775
776 if (I == E)
777 // No catch info found - try to extract some from the successor.
778 copyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, *FuncInfo);
779 }
780 }
781
Dan Gohman14a66442008-08-23 02:25:05 +0000782 // Before doing SelectionDAG ISel, see if FastISel has been requested.
Dan Gohman9dd43582008-10-14 23:54:11 +0000783 if (FastIS && !SuppressFastISel) {
Dan Gohman9d7bc422008-09-29 21:55:50 +0000784 // Emit code for any incoming arguments. This must happen before
785 // beginning FastISel on the entry block.
786 if (LLVMBB == &Fn.getEntryBlock()) {
787 CurDAG->setRoot(SDL->getControlRoot());
788 CodeGenAndEmitDAG();
789 SDL->clear();
790 }
Dan Gohman2764e172008-10-04 00:56:36 +0000791 FastIS->startNewBlock(BB);
Dan Gohman9d7bc422008-09-29 21:55:50 +0000792 // Do FastISel on as many instructions as possible.
793 for (; BI != End; ++BI) {
794 // Just before the terminator instruction, insert instructions to
795 // feed PHI nodes in successor blocks.
796 if (isa<TerminatorInst>(BI))
797 if (!HandlePHINodesInSuccessorBlocksFast(LLVMBB, FastIS)) {
Dan Gohmanee70e1d2008-09-09 23:05:00 +0000798 if (EnableFastISelVerbose || EnableFastISelAbort) {
Dan Gohman69740ec2008-09-09 22:06:46 +0000799 cerr << "FastISel miss: ";
800 BI->dump();
801 }
Dan Gohmanee70e1d2008-09-09 23:05:00 +0000802 if (EnableFastISelAbort)
Dan Gohman9d7bc422008-09-29 21:55:50 +0000803 assert(0 && "FastISel didn't handle a PHI in a successor");
804 break;
Dan Gohman14a66442008-08-23 02:25:05 +0000805 }
Dan Gohman9d7bc422008-09-29 21:55:50 +0000806
807 // First try normal tablegen-generated "fast" selection.
808 if (FastIS->SelectInstruction(BI))
809 continue;
810
811 // Next, try calling the target to attempt to handle the instruction.
812 if (FastIS->TargetSelectInstruction(BI))
813 continue;
814
815 // Then handle certain instructions as single-LLVM-Instruction blocks.
816 if (isa<CallInst>(BI)) {
817 if (EnableFastISelVerbose || EnableFastISelAbort) {
818 cerr << "FastISel missed call: ";
819 BI->dump();
820 }
821
822 if (BI->getType() != Type::VoidTy) {
823 unsigned &R = FuncInfo->ValueMap[BI];
824 if (!R)
825 R = FuncInfo->CreateRegForValue(BI);
826 }
827
828 SelectBasicBlock(LLVMBB, BI, next(BI));
Dan Gohman2764e172008-10-04 00:56:36 +0000829 // If the instruction was codegen'd with multiple blocks,
830 // inform the FastISel object where to resume inserting.
831 FastIS->setCurrentBlock(BB);
Dan Gohman9d7bc422008-09-29 21:55:50 +0000832 continue;
Dan Gohman14a66442008-08-23 02:25:05 +0000833 }
Dan Gohman9d7bc422008-09-29 21:55:50 +0000834
835 // Otherwise, give up on FastISel for the rest of the block.
836 // For now, be a little lenient about non-branch terminators.
837 if (!isa<TerminatorInst>(BI) || isa<BranchInst>(BI)) {
838 if (EnableFastISelVerbose || EnableFastISelAbort) {
839 cerr << "FastISel miss: ";
840 BI->dump();
841 }
842 if (EnableFastISelAbort)
843 // The "fast" selector couldn't handle something and bailed.
844 // For the purpose of debugging, just abort.
845 assert(0 && "FastISel didn't select the entire block");
846 }
847 break;
Dan Gohman14a66442008-08-23 02:25:05 +0000848 }
849 }
850
Dan Gohman61a1f1c2008-09-02 20:17:56 +0000851 // Run SelectionDAG instruction selection on the remainder of the block
852 // not handled by FastISel. If FastISel is not run, this is the entire
Dan Gohmanca4857a2008-09-03 23:12:08 +0000853 // block.
Evan Chenge9d9a162008-09-08 16:01:27 +0000854 if (BI != End)
855 SelectBasicBlock(LLVMBB, BI, End);
Dan Gohman14a66442008-08-23 02:25:05 +0000856
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000857 FinishBasicBlock();
Evan Cheng61828a82008-08-07 00:43:25 +0000858 }
Dan Gohman9d7bc422008-09-29 21:55:50 +0000859
860 delete FastIS;
Dan Gohmaned825d12008-07-07 23:02:41 +0000861}
862
Dan Gohman2fcbc7e2008-07-28 21:51:04 +0000863void
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000864SelectionDAGISel::FinishBasicBlock() {
Dan Gohman14a66442008-08-23 02:25:05 +0000865
Dan Gohman14a66442008-08-23 02:25:05 +0000866 DOUT << "Target-post-processed machine code:\n";
867 DEBUG(BB->dump());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000868
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000869 DOUT << "Total amount of phi nodes to update: "
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000870 << SDL->PHINodesToUpdate.size() << "\n";
871 DEBUG(for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i)
872 DOUT << "Node " << i << " : (" << SDL->PHINodesToUpdate[i].first
873 << ", " << SDL->PHINodesToUpdate[i].second << ")\n";);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000874
875 // Next, now that we know what the last MBB the LLVM BB expanded is, update
876 // PHI nodes in successors.
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000877 if (SDL->SwitchCases.empty() &&
878 SDL->JTCases.empty() &&
879 SDL->BitTestCases.empty()) {
880 for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) {
881 MachineInstr *PHI = SDL->PHINodesToUpdate[i].first;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000882 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
883 "This is not a machine PHI node that we are updating!");
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000884 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second,
Chris Lattnere44906f2007-12-30 00:57:42 +0000885 false));
886 PHI->addOperand(MachineOperand::CreateMBB(BB));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000887 }
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000888 SDL->PHINodesToUpdate.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000889 return;
890 }
891
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000892 for (unsigned i = 0, e = SDL->BitTestCases.size(); i != e; ++i) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000893 // Lower header first, if it wasn't already lowered
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000894 if (!SDL->BitTestCases[i].Emitted) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000895 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000896 BB = SDL->BitTestCases[i].Parent;
897 SDL->setCurrentBasicBlock(BB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000898 // Emit the code
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000899 SDL->visitBitTestHeader(SDL->BitTestCases[i]);
900 CurDAG->setRoot(SDL->getRoot());
Dan Gohman14a66442008-08-23 02:25:05 +0000901 CodeGenAndEmitDAG();
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000902 SDL->clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000903 }
904
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000905 for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size(); j != ej; ++j) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000906 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000907 BB = SDL->BitTestCases[i].Cases[j].ThisBB;
908 SDL->setCurrentBasicBlock(BB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000909 // Emit the code
910 if (j+1 != ej)
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000911 SDL->visitBitTestCase(SDL->BitTestCases[i].Cases[j+1].ThisBB,
912 SDL->BitTestCases[i].Reg,
913 SDL->BitTestCases[i].Cases[j]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000914 else
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000915 SDL->visitBitTestCase(SDL->BitTestCases[i].Default,
916 SDL->BitTestCases[i].Reg,
917 SDL->BitTestCases[i].Cases[j]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000918
919
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000920 CurDAG->setRoot(SDL->getRoot());
Dan Gohman14a66442008-08-23 02:25:05 +0000921 CodeGenAndEmitDAG();
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000922 SDL->clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000923 }
924
925 // Update PHI Nodes
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000926 for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) {
927 MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000928 MachineBasicBlock *PHIBB = PHI->getParent();
929 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
930 "This is not a machine PHI node that we are updating!");
931 // This is "default" BB. We have two jumps to it. From "header" BB and
932 // from last "case" BB.
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000933 if (PHIBB == SDL->BitTestCases[i].Default) {
934 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattnere44906f2007-12-30 00:57:42 +0000935 false));
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000936 PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Parent));
937 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattnere44906f2007-12-30 00:57:42 +0000938 false));
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000939 PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Cases.
Chris Lattnere44906f2007-12-30 00:57:42 +0000940 back().ThisBB));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000941 }
942 // One of "cases" BB.
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000943 for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size();
944 j != ej; ++j) {
945 MachineBasicBlock* cBB = SDL->BitTestCases[i].Cases[j].ThisBB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000946 if (cBB->succ_end() !=
947 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000948 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattnere44906f2007-12-30 00:57:42 +0000949 false));
950 PHI->addOperand(MachineOperand::CreateMBB(cBB));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000951 }
952 }
953 }
954 }
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000955 SDL->BitTestCases.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000956
957 // If the JumpTable record is filled in, then we need to emit a jump table.
958 // Updating the PHI nodes is tricky in this case, since we need to determine
959 // whether the PHI is a successor of the range check MBB or the jump table MBB
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000960 for (unsigned i = 0, e = SDL->JTCases.size(); i != e; ++i) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000961 // Lower header first, if it wasn't already lowered
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000962 if (!SDL->JTCases[i].first.Emitted) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000963 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000964 BB = SDL->JTCases[i].first.HeaderBB;
965 SDL->setCurrentBasicBlock(BB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000966 // Emit the code
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000967 SDL->visitJumpTableHeader(SDL->JTCases[i].second, SDL->JTCases[i].first);
968 CurDAG->setRoot(SDL->getRoot());
Dan Gohman14a66442008-08-23 02:25:05 +0000969 CodeGenAndEmitDAG();
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000970 SDL->clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000971 }
972
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000973 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000974 BB = SDL->JTCases[i].second.MBB;
975 SDL->setCurrentBasicBlock(BB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000976 // Emit the code
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000977 SDL->visitJumpTable(SDL->JTCases[i].second);
978 CurDAG->setRoot(SDL->getRoot());
Dan Gohman14a66442008-08-23 02:25:05 +0000979 CodeGenAndEmitDAG();
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000980 SDL->clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000981
982 // Update PHI Nodes
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000983 for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) {
984 MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000985 MachineBasicBlock *PHIBB = PHI->getParent();
986 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
987 "This is not a machine PHI node that we are updating!");
988 // "default" BB. We can go there only from header BB.
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000989 if (PHIBB == SDL->JTCases[i].second.Default) {
990 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattnere44906f2007-12-30 00:57:42 +0000991 false));
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000992 PHI->addOperand(MachineOperand::CreateMBB(SDL->JTCases[i].first.HeaderBB));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000993 }
994 // JT BB. Just iterate over successors here
995 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000996 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattnere44906f2007-12-30 00:57:42 +0000997 false));
998 PHI->addOperand(MachineOperand::CreateMBB(BB));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000999 }
1000 }
1001 }
Dan Gohman0f2d71d2008-08-27 23:52:12 +00001002 SDL->JTCases.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001003
1004 // If the switch block involved a branch to one of the actual successors, we
1005 // need to update PHI nodes in that block.
Dan Gohman0f2d71d2008-08-27 23:52:12 +00001006 for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) {
1007 MachineInstr *PHI = SDL->PHINodesToUpdate[i].first;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001008 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
1009 "This is not a machine PHI node that we are updating!");
1010 if (BB->isSuccessor(PHI->getParent())) {
Dan Gohman0f2d71d2008-08-27 23:52:12 +00001011 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second,
Chris Lattnere44906f2007-12-30 00:57:42 +00001012 false));
1013 PHI->addOperand(MachineOperand::CreateMBB(BB));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001014 }
1015 }
1016
1017 // If we generated any switch lowering information, build and codegen any
1018 // additional DAGs necessary.
Dan Gohman0f2d71d2008-08-27 23:52:12 +00001019 for (unsigned i = 0, e = SDL->SwitchCases.size(); i != e; ++i) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001020 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman0f2d71d2008-08-27 23:52:12 +00001021 BB = SDL->SwitchCases[i].ThisBB;
1022 SDL->setCurrentBasicBlock(BB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001023
1024 // Emit the code
Dan Gohman0f2d71d2008-08-27 23:52:12 +00001025 SDL->visitSwitchCase(SDL->SwitchCases[i]);
1026 CurDAG->setRoot(SDL->getRoot());
Dan Gohman14a66442008-08-23 02:25:05 +00001027 CodeGenAndEmitDAG();
Dan Gohman0f2d71d2008-08-27 23:52:12 +00001028 SDL->clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001029
1030 // Handle any PHI nodes in successors of this chunk, as if we were coming
1031 // from the original BB before switch expansion. Note that PHI nodes can
1032 // occur multiple times in PHINodesToUpdate. We have to be very careful to
1033 // handle them the right number of times.
Dan Gohman0f2d71d2008-08-27 23:52:12 +00001034 while ((BB = SDL->SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001035 for (MachineBasicBlock::iterator Phi = BB->begin();
1036 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
1037 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
1038 for (unsigned pn = 0; ; ++pn) {
Dan Gohman0f2d71d2008-08-27 23:52:12 +00001039 assert(pn != SDL->PHINodesToUpdate.size() &&
1040 "Didn't find PHI entry!");
1041 if (SDL->PHINodesToUpdate[pn].first == Phi) {
1042 Phi->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pn].
Chris Lattnere44906f2007-12-30 00:57:42 +00001043 second, false));
Dan Gohman0f2d71d2008-08-27 23:52:12 +00001044 Phi->addOperand(MachineOperand::CreateMBB(SDL->SwitchCases[i].ThisBB));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001045 break;
1046 }
1047 }
1048 }
1049
1050 // Don't process RHS if same block as LHS.
Dan Gohman0f2d71d2008-08-27 23:52:12 +00001051 if (BB == SDL->SwitchCases[i].FalseBB)
1052 SDL->SwitchCases[i].FalseBB = 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001053
1054 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Dan Gohman0f2d71d2008-08-27 23:52:12 +00001055 SDL->SwitchCases[i].TrueBB = SDL->SwitchCases[i].FalseBB;
1056 SDL->SwitchCases[i].FalseBB = 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001057 }
Dan Gohman0f2d71d2008-08-27 23:52:12 +00001058 assert(SDL->SwitchCases[i].TrueBB == 0 && SDL->SwitchCases[i].FalseBB == 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001059 }
Dan Gohman0f2d71d2008-08-27 23:52:12 +00001060 SDL->SwitchCases.clear();
1061
1062 SDL->PHINodesToUpdate.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001063}
1064
1065
Dan Gohman368a08b2008-07-14 18:19:29 +00001066/// Schedule - Pick a safe ordering for instructions for each
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001067/// target node in the graph.
Dan Gohman368a08b2008-07-14 18:19:29 +00001068///
Dan Gohman14a66442008-08-23 02:25:05 +00001069ScheduleDAG *SelectionDAGISel::Schedule() {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001070 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
1071
1072 if (!Ctor) {
1073 Ctor = ISHeuristic;
1074 RegisterScheduler::setDefault(Ctor);
1075 }
1076
Dan Gohman3ea46f72008-11-11 17:50:47 +00001077 TargetMachine &TM = getTargetLowering().getTargetMachine();
1078 ScheduleDAG *Scheduler = Ctor(this, CurDAG, &TM, BB, Fast);
Dan Gohman368a08b2008-07-14 18:19:29 +00001079 Scheduler->Run();
Dan Gohman134c5b62007-08-28 20:32:58 +00001080
Dan Gohman368a08b2008-07-14 18:19:29 +00001081 return Scheduler;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001082}
1083
1084
1085HazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
1086 return new HazardRecognizer();
1087}
1088
1089//===----------------------------------------------------------------------===//
1090// Helper functions used by the generated instruction selector.
1091//===----------------------------------------------------------------------===//
1092// Calls to these methods are generated by tblgen.
1093
1094/// CheckAndMask - The isel is trying to match something like (and X, 255). If
1095/// the dag combiner simplified the 255, we still want to match. RHS is the
1096/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
1097/// specified in the .td file (e.g. 255).
Dan Gohman8181bd12008-07-27 21:46:04 +00001098bool SelectionDAGISel::CheckAndMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohmand6098272007-07-24 23:00:27 +00001099 int64_t DesiredMaskS) const {
Dan Gohman07961cd2008-02-25 21:11:39 +00001100 const APInt &ActualMask = RHS->getAPIntValue();
1101 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001102
1103 // If the actual mask exactly matches, success!
1104 if (ActualMask == DesiredMask)
1105 return true;
1106
1107 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman07961cd2008-02-25 21:11:39 +00001108 if (ActualMask.intersects(~DesiredMask))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001109 return false;
1110
1111 // Otherwise, the DAG Combiner may have proven that the value coming in is
1112 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman07961cd2008-02-25 21:11:39 +00001113 APInt NeededMask = DesiredMask & ~ActualMask;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001114 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
1115 return true;
1116
1117 // TODO: check to see if missing bits are just not demanded.
1118
1119 // Otherwise, this pattern doesn't match.
1120 return false;
1121}
1122
1123/// CheckOrMask - The isel is trying to match something like (or X, 255). If
1124/// the dag combiner simplified the 255, we still want to match. RHS is the
1125/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
1126/// specified in the .td file (e.g. 255).
Dan Gohman8181bd12008-07-27 21:46:04 +00001127bool SelectionDAGISel::CheckOrMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohman07961cd2008-02-25 21:11:39 +00001128 int64_t DesiredMaskS) const {
1129 const APInt &ActualMask = RHS->getAPIntValue();
1130 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001131
1132 // If the actual mask exactly matches, success!
1133 if (ActualMask == DesiredMask)
1134 return true;
1135
1136 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman07961cd2008-02-25 21:11:39 +00001137 if (ActualMask.intersects(~DesiredMask))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001138 return false;
1139
1140 // Otherwise, the DAG Combiner may have proven that the value coming in is
1141 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman07961cd2008-02-25 21:11:39 +00001142 APInt NeededMask = DesiredMask & ~ActualMask;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001143
Dan Gohman07961cd2008-02-25 21:11:39 +00001144 APInt KnownZero, KnownOne;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001145 CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
1146
1147 // If all the missing bits in the or are already known to be set, match!
1148 if ((NeededMask & KnownOne) == NeededMask)
1149 return true;
1150
1151 // TODO: check to see if missing bits are just not demanded.
1152
1153 // Otherwise, this pattern doesn't match.
1154 return false;
1155}
1156
1157
1158/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
1159/// by tblgen. Others should not call it.
1160void SelectionDAGISel::
Dan Gohman14a66442008-08-23 02:25:05 +00001161SelectInlineAsmMemoryOperands(std::vector<SDValue> &Ops) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001162 std::vector<SDValue> InOps;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001163 std::swap(InOps, Ops);
1164
1165 Ops.push_back(InOps[0]); // input chain.
1166 Ops.push_back(InOps[1]); // input asm string.
1167
1168 unsigned i = 2, e = InOps.size();
1169 if (InOps[e-1].getValueType() == MVT::Flag)
1170 --e; // Don't process a flag operand if it is here.
1171
1172 while (i != e) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001173 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getZExtValue();
Dale Johannesen94464072008-09-24 01:07:17 +00001174 if ((Flags & 7) != 4 /*MEM*/) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001175 // Just skip over this operand, copying the operands verbatim.
1176 Ops.insert(Ops.end(), InOps.begin()+i, InOps.begin()+i+(Flags >> 3) + 1);
1177 i += (Flags >> 3) + 1;
1178 } else {
1179 assert((Flags >> 3) == 1 && "Memory operand with multiple values?");
1180 // Otherwise, this is a memory operand. Ask the target to select it.
Dan Gohman8181bd12008-07-27 21:46:04 +00001181 std::vector<SDValue> SelOps;
Dan Gohman14a66442008-08-23 02:25:05 +00001182 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001183 cerr << "Could not match memory address. Inline asm failure!\n";
1184 exit(1);
1185 }
1186
1187 // Add this to the output node.
Dan Gohman14a66442008-08-23 02:25:05 +00001188 MVT IntPtrTy = CurDAG->getTargetLoweringInfo().getPointerTy();
Dale Johannesen94464072008-09-24 01:07:17 +00001189 Ops.push_back(CurDAG->getTargetConstant(4/*MEM*/ | (SelOps.size()<< 3),
Dan Gohman14a66442008-08-23 02:25:05 +00001190 IntPtrTy));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001191 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
1192 i += 2;
1193 }
1194 }
1195
1196 // Add the flag input back if present.
1197 if (e != InOps.size())
1198 Ops.push_back(InOps.back());
1199}
1200
1201char SelectionDAGISel::ID = 0;