blob: 26891bc1713e582e2ee402eee9fa111d091dbe15 [file] [log] [blame]
Misha Brukmanbc9ccf62005-02-04 20:25:52 +00001//===- AlphaInstrInfo.td - The Alpha Instruction Set -------*- tablegen -*-===//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
13include "AlphaInstrFormats.td"
14
Andrew Lenharth4907d222005-10-20 00:28:31 +000015//********************
Andrew Lenharth7f0db912005-11-30 07:19:56 +000016//Custom DAG Nodes
17//********************
18
19def SDTFPUnaryOpUnC : SDTypeProfile<1, 1, [
20 SDTCisFP<1>, SDTCisFP<0>
21]>;
Andrew Lenharth167bc6e2006-01-23 20:59:50 +000022def SDTLoadA : SDTypeProfile<1, 6, [ // load
23 SDTCisInt<1>, SDTCisPtrTy<2>, SDTCisInt<3>, SDTCisInt<4>, SDTCisInt<5>, SDTCisInt<6>
24]>;
Andrew Lenharth66e49582006-01-23 21:51:33 +000025def SDTStoreA : SDTypeProfile<0, 7, [ // load
26 SDTCisInt<1>, SDTCisPtrTy<2>, SDTCisInt<3>, SDTCisInt<4>, SDTCisInt<5>, SDTCisInt<6>
27]>;
Andrew Lenharth7f0db912005-11-30 07:19:56 +000028
Andrew Lenharth167bc6e2006-01-23 20:59:50 +000029def Alpha_itoft : SDNode<"AlphaISD::ITOFT_", SDTIntToFPOp, []>;
30def Alpha_ftoit : SDNode<"AlphaISD::FTOIT_", SDTFPToIntOp, []>;
31def Alpha_cvtqt : SDNode<"AlphaISD::CVTQT_", SDTFPUnaryOpUnC, []>;
32def Alpha_cvtqs : SDNode<"AlphaISD::CVTQS_", SDTFPUnaryOpUnC, []>;
33def Alpha_cvttq : SDNode<"AlphaISD::CVTTQ_" , SDTFPUnaryOp, []>;
34def Alpha_gprello : SDNode<"AlphaISD::GPRelLo", SDTIntBinOp, []>;
35def Alpha_gprelhi : SDNode<"AlphaISD::GPRelHi", SDTIntBinOp, []>;
36def Alpha_rellit : SDNode<"AlphaISD::RelLit", SDTIntBinOp, []>;
Andrew Lenharth87076052006-01-23 21:23:26 +000037def Alpha_ldq : SDNode<"AlphaISD::LDQ_", SDTLoadA, [SDNPHasChain]>;
38def Alpha_ldt : SDNode<"AlphaISD::LDT_", SDTLoadA, [SDNPHasChain]>;
39def Alpha_lds : SDNode<"AlphaISD::LDS_", SDTLoadA, [SDNPHasChain]>;
40def Alpha_ldl : SDNode<"AlphaISD::LDL_", SDTLoadA, [SDNPHasChain]>;
41def Alpha_ldwu : SDNode<"AlphaISD::LDWU_", SDTLoadA, [SDNPHasChain]>;
42def Alpha_ldbu : SDNode<"AlphaISD::LDBU_", SDTLoadA, [SDNPHasChain]>;
Andrew Lenharth66e49582006-01-23 21:51:33 +000043def Alpha_stq : SDNode<"AlphaISD::STQ_", SDTStoreA, [SDNPHasChain]>;
44def Alpha_stl : SDNode<"AlphaISD::STL_", SDTStoreA, [SDNPHasChain]>;
45def Alpha_stw : SDNode<"AlphaISD::STW_", SDTStoreA, [SDNPHasChain]>;
46def Alpha_stb : SDNode<"AlphaISD::STB_", SDTStoreA, [SDNPHasChain]>;
47def Alpha_sts : SDNode<"AlphaISD::STS_", SDTStoreA, [SDNPHasChain]>;
48def Alpha_stt : SDNode<"AlphaISD::STT_", SDTStoreA, [SDNPHasChain]>;
Andrew Lenharth7f0db912005-11-30 07:19:56 +000049
Andrew Lenharth79620652005-12-05 20:50:53 +000050// These are target-independent nodes, but have target-specific formats.
51def SDT_AlphaCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i64> ]>;
52def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_AlphaCallSeq,[SDNPHasChain]>;
53def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_AlphaCallSeq,[SDNPHasChain]>;
54
Andrew Lenharth7f0db912005-11-30 07:19:56 +000055//********************
Andrew Lenharth4907d222005-10-20 00:28:31 +000056//Paterns for matching
57//********************
Andrew Lenharthfeab2f82006-01-01 22:16:14 +000058def invX : SDNodeXForm<imm, [{ //invert
Andrew Lenhartheda80a02005-12-06 00:33:53 +000059 return getI64Imm(~N->getValue());
60}]>;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +000061def negX : SDNodeXForm<imm, [{ //negate
62 return getI64Imm(~N->getValue() + 1);
Andrew Lenharth756fbeb2005-10-22 22:06:58 +000063}]>;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +000064def SExt32 : SDNodeXForm<imm, [{ //signed extend int to long
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +000065 return getI64Imm(((int64_t)N->getValue() << 32) >> 32);
66}]>;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +000067def SExt16 : SDNodeXForm<imm, [{ //signed extend int to long
68 return getI64Imm(((int64_t)N->getValue() << 48) >> 48);
Andrew Lenharthfe9234d2005-10-21 01:24:05 +000069}]>;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +000070def LL16 : SDNodeXForm<imm, [{ //lda part of constant
71 return getI64Imm(get_lda16(N->getValue()));
72}]>;
73def LH16 : SDNodeXForm<imm, [{ //ldah part of constant (or more if too big)
74 return getI64Imm(get_ldah16(N->getValue()));
75}]>;
76def iZAPX : SDNodeXForm<imm, [{ // get imm to ZAPi
77 return getI64Imm(get_zapImm((uint64_t)N->getValue()));
78}]>;
79
80def immUExt8 : PatLeaf<(imm), [{ //imm fits in 8 bit zero extended field
81 return (uint64_t)N->getValue() == (uint8_t)N->getValue();
82}]>;
83def immUExt8inv : PatLeaf<(imm), [{ //inverted imm fits in 8 bit zero extended field
84 return (uint64_t)~N->getValue() == (uint8_t)~N->getValue();
85}], invX>;
86def immUExt8neg : PatLeaf<(imm), [{ //negated imm fits in 8 bit zero extended field
87 return ((uint64_t)~N->getValue() + 1) == (uint8_t)((uint64_t)~N->getValue() + 1);
88}], negX>;
89def immSExt16 : PatLeaf<(imm), [{ //imm fits in 16 bit sign extended field
90 return ((int64_t)N->getValue() << 48) >> 48 == (int64_t)N->getValue();
91}]>;
92def immSExt16int : PatLeaf<(imm), [{ //(int)imm fits in a 16 bit sign extended field
93 return ((int64_t)N->getValue() << 48) >> 48 == ((int64_t)N->getValue() << 32) >> 32;
94}], SExt16>;
95def immZAP : PatLeaf<(imm), [{ //imm is good for zapi
96 uint64_t build = get_zapImm((uint64_t)N->getValue());
Andrew Lenharthfe9234d2005-10-21 01:24:05 +000097 return build != 0;
Andrew Lenharth8b7f14e2005-10-23 03:43:48 +000098}], iZAPX>;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +000099def immFPZ : PatLeaf<(fpimm), [{ //the only fpconstant nodes are +/- 0.0
100 return true;
101}]>;
Andrew Lenharthfe9234d2005-10-21 01:24:05 +0000102
Andrew Lenharthfe9234d2005-10-21 01:24:05 +0000103def intop : PatFrag<(ops node:$op), (sext_inreg node:$op, i32)>;
104def add4 : PatFrag<(ops node:$op1, node:$op2),
105 (add (shl node:$op1, 2), node:$op2)>;
106def sub4 : PatFrag<(ops node:$op1, node:$op2),
107 (sub (shl node:$op1, 2), node:$op2)>;
108def add8 : PatFrag<(ops node:$op1, node:$op2),
109 (add (shl node:$op1, 3), node:$op2)>;
110def sub8 : PatFrag<(ops node:$op1, node:$op2),
111 (sub (shl node:$op1, 3), node:$op2)>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000112
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000113
114//Pseudo ops for selection
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000115
Andrew Lenharth50b37842005-11-22 04:20:06 +0000116def IDEF_I : PseudoInstAlpha<(ops GPRC:$RA), "#idef $RA",
117 [(set GPRC:$RA, (undef))]>;
118def IDEF_F32 : PseudoInstAlpha<(ops F4RC:$RA), "#idef $RA",
119 [(set F4RC:$RA, (undef))]>;
120def IDEF_F64 : PseudoInstAlpha<(ops F8RC:$RA), "#idef $RA",
121 [(set F8RC:$RA, (undef))]>;
122
123def WTF : PseudoInstAlpha<(ops variable_ops), "#wtf", []>;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000124
Andrew Lenharth8a3a5fc2005-12-05 23:41:45 +0000125let isLoad = 1, hasCtrlDep = 1 in {
126def ADJUSTSTACKUP : PseudoInstAlpha<(ops s64imm:$amt), "; ADJUP $amt",
Andrew Lenharth79620652005-12-05 20:50:53 +0000127 [(callseq_start imm:$amt)]>;
Andrew Lenharth8a3a5fc2005-12-05 23:41:45 +0000128def ADJUSTSTACKDOWN : PseudoInstAlpha<(ops s64imm:$amt), "; ADJDOWN $amt",
Andrew Lenharth79620652005-12-05 20:50:53 +0000129 [(callseq_end imm:$amt)]>;
Andrew Lenharth8a3a5fc2005-12-05 23:41:45 +0000130}
Andrew Lenharth424ba782005-12-27 03:53:58 +0000131def ALTENT : PseudoInstAlpha<(ops s64imm:$TARGET), "$$$TARGET..ng:\n", []>;
Andrew Lenharth50b37842005-11-22 04:20:06 +0000132def PCLABEL : PseudoInstAlpha<(ops s64imm:$num), "PCMARKER_$num:\n",[]>;
Andrew Lenharth06ef8842005-06-29 18:54:02 +0000133def MEMLABEL : PseudoInstAlpha<(ops s64imm:$i, s64imm:$j, s64imm:$k, s64imm:$m),
Andrew Lenharth167bc6e2006-01-23 20:59:50 +0000134 "LSMARKER$$$i$$$j$$$k$$$m:", []>;
Andrew Lenharth95762122005-03-31 21:24:06 +0000135
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000136
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000137//***********************
138//Real instructions
139//***********************
140
141//Operation Form:
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000142
Andrew Lenharthd4bdd542005-02-05 16:41:03 +0000143//conditional moves, int
Andrew Lenharthd4bdd542005-02-05 16:41:03 +0000144
Andrew Lenharthdd3ccde2005-12-09 00:45:42 +0000145def CMOVLBC : OForm4< 0x11, 0x16, "cmovlbc $RCOND,$RTRUE,$RDEST",
Andrew Lenharth5de36f92005-12-05 23:19:44 +0000146 [(set GPRC:$RDEST, (select (xor GPRC:$RCOND, 1), GPRC:$RTRUE, GPRC:$RFALSE))]>;
Andrew Lenharthdd3ccde2005-12-09 00:45:42 +0000147def CMOVLBS : OForm4< 0x11, 0x14, "cmovlbs $RCOND,$RTRUE,$RDEST",
Andrew Lenharth5de36f92005-12-05 23:19:44 +0000148 [(set GPRC:$RDEST, (select (and GPRC:$RCOND, 1), GPRC:$RTRUE, GPRC:$RFALSE))]>;
Andrew Lenharthdd3ccde2005-12-09 00:45:42 +0000149def CMOVEQ : OForm4< 0x11, 0x24, "cmoveq $RCOND,$RTRUE,$RDEST",
Andrew Lenharth5de36f92005-12-05 23:19:44 +0000150 [(set GPRC:$RDEST, (select (seteq GPRC:$RCOND, 0), GPRC:$RTRUE, GPRC:$RFALSE))]>;
Andrew Lenharthdd3ccde2005-12-09 00:45:42 +0000151def CMOVGE : OForm4< 0x11, 0x46, "cmovge $RCOND,$RTRUE,$RDEST",
Andrew Lenharth5de36f92005-12-05 23:19:44 +0000152 [(set GPRC:$RDEST, (select (setge GPRC:$RCOND, 0), GPRC:$RTRUE, GPRC:$RFALSE))]>;
Andrew Lenharthdd3ccde2005-12-09 00:45:42 +0000153def CMOVGT : OForm4< 0x11, 0x66, "cmovgt $RCOND,$RTRUE,$RDEST",
Andrew Lenharth5de36f92005-12-05 23:19:44 +0000154 [(set GPRC:$RDEST, (select (setgt GPRC:$RCOND, 0), GPRC:$RTRUE, GPRC:$RFALSE))]>;
Andrew Lenharthdd3ccde2005-12-09 00:45:42 +0000155def CMOVLE : OForm4< 0x11, 0x64, "cmovle $RCOND,$RTRUE,$RDEST",
Chris Lattnerc7e18522006-01-29 03:47:30 +0000156 [(set GPRC:$RDEST, (select (setle GPRC:$RCOND, 0), GPRC:$RTRUE, GPRC:$RFALSE))]>;
Andrew Lenharthdd3ccde2005-12-09 00:45:42 +0000157def CMOVLT : OForm4< 0x11, 0x44, "cmovlt $RCOND,$RTRUE,$RDEST",
Andrew Lenharth5de36f92005-12-05 23:19:44 +0000158 [(set GPRC:$RDEST, (select (setlt GPRC:$RCOND, 0), GPRC:$RTRUE, GPRC:$RFALSE))]>;
Andrew Lenharthdd3ccde2005-12-09 00:45:42 +0000159def CMOVNE : OForm4< 0x11, 0x26, "cmovne $RCOND,$RTRUE,$RDEST",
Andrew Lenharth5de36f92005-12-05 23:19:44 +0000160 [(set GPRC:$RDEST, (select (setne GPRC:$RCOND, 0), GPRC:$RTRUE, GPRC:$RFALSE))]>;
Andrew Lenharth77f08852006-02-01 19:37:33 +0000161
162def CMOVEQi : OForm4L< 0x11, 0x24, "cmoveq $RCOND,$RTRUE,$RDEST",
163 [(set GPRC:$RDEST, (select (setne GPRC:$RCOND, 0), GPRC:$RFALSE, immUExt8:$RTRUE))]>;
164def CMOVGEi : OForm4L< 0x11, 0x46, "cmovge $RCOND,$RTRUE,$RDEST",
165 [(set GPRC:$RDEST, (select (setlt GPRC:$RCOND, 0), GPRC:$RFALSE, immUExt8:$RTRUE))]>;
166def CMOVGTi : OForm4L< 0x11, 0x66, "cmovgt $RCOND,$RTRUE,$RDEST",
167 [(set GPRC:$RDEST, (select (setle GPRC:$RCOND, 0), GPRC:$RFALSE, immUExt8:$RTRUE))]>;
168def CMOVLEi : OForm4L< 0x11, 0x64, "cmovle $RCOND,$RTRUE,$RDEST",
169 [(set GPRC:$RDEST, (select (setgt GPRC:$RCOND, 0), GPRC:$RFALSE, immUExt8:$RTRUE))]>;
170def CMOVLTi : OForm4L< 0x11, 0x44, "cmovlt $RCOND,$RTRUE,$RDEST",
171 [(set GPRC:$RDEST, (select (setge GPRC:$RCOND, 0), GPRC:$RFALSE, immUExt8:$RTRUE))]>;
172def CMOVNEi : OForm4L< 0x11, 0x26, "cmovne $RCOND,$RTRUE,$RDEST",
173 [(set GPRC:$RDEST, (select (seteq GPRC:$RCOND, 0), GPRC:$RFALSE, immUExt8:$RTRUE))]>;
174def CMOVLBCi : OForm4L< 0x11, 0x16, "cmovlbc $RCOND,$RTRUE,$RDEST",
175 [(set GPRC:$RDEST, (select (and GPRC:$RCOND, 1), GPRC:$RFALSE, immUExt8:$RTRUE))]>;
176def CMOVLBSi : OForm4L< 0x11, 0x14, "cmovlbs $RCOND,$RTRUE,$RDEST",
177 [(set GPRC:$RDEST, (select (xor GPRC:$RCOND, 1), GPRC:$RFALSE, immUExt8:$RTRUE))]>;
178
Andrew Lenharth5de36f92005-12-05 23:19:44 +0000179
Andrew Lenharth133d3102006-02-03 03:07:37 +0000180//General pattern for cmov
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000181def : Pat<(select GPRC:$which, GPRC:$src1, GPRC:$src2),
Andrew Lenharth110f2242005-12-12 20:30:09 +0000182 (CMOVNE GPRC:$src2, GPRC:$src1, GPRC:$which)>;
Andrew Lenharth77f08852006-02-01 19:37:33 +0000183def : Pat<(select GPRC:$which, GPRC:$src1, immUExt8:$src2),
184 (CMOVEQi GPRC:$src1, immUExt8:$src2, GPRC:$which)>;
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000185
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000186
Andrew Lenharth4907d222005-10-20 00:28:31 +0000187def ADDL : OForm< 0x10, 0x00, "addl $RA,$RB,$RC",
Andrew Lenharth892ade72005-10-20 14:42:48 +0000188 [(set GPRC:$RC, (intop (add GPRC:$RA, GPRC:$RB)))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000189def ADDLi : OFormL<0x10, 0x00, "addl $RA,$L,$RC",
Andrew Lenharth892ade72005-10-20 14:42:48 +0000190 [(set GPRC:$RC, (intop (add GPRC:$RA, immUExt8:$L)))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000191def ADDQ : OForm< 0x10, 0x20, "addq $RA,$RB,$RC",
192 [(set GPRC:$RC, (add GPRC:$RA, GPRC:$RB))]>;
193def ADDQi : OFormL<0x10, 0x20, "addq $RA,$L,$RC",
194 [(set GPRC:$RC, (add GPRC:$RA, immUExt8:$L))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000195def AND : OForm< 0x11, 0x00, "and $RA,$RB,$RC",
196 [(set GPRC:$RC, (and GPRC:$RA, GPRC:$RB))]>;
197def ANDi : OFormL<0x11, 0x00, "and $RA,$L,$RC",
198 [(set GPRC:$RC, (and GPRC:$RA, immUExt8:$L))]>;
199def BIC : OForm< 0x11, 0x08, "bic $RA,$RB,$RC",
200 [(set GPRC:$RC, (and GPRC:$RA, (not GPRC:$RB)))]>;
Andrew Lenhartheda80a02005-12-06 00:33:53 +0000201def BICi : OFormL<0x11, 0x08, "bic $RA,$L,$RC",
202 [(set GPRC:$RC, (and GPRC:$RA, immUExt8inv:$L))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000203def BIS : OForm< 0x11, 0x20, "bis $RA,$RB,$RC",
204 [(set GPRC:$RC, (or GPRC:$RA, GPRC:$RB))]>;
205def BISi : OFormL<0x11, 0x20, "bis $RA,$L,$RC",
206 [(set GPRC:$RC, (or GPRC:$RA, immUExt8:$L))]>;
Andrew Lenharth1f347a32005-10-20 23:58:36 +0000207def CTLZ : OForm2<0x1C, 0x32, "CTLZ $RB,$RC",
Andrew Lenharth964b6aa2005-10-20 19:39:24 +0000208 [(set GPRC:$RC, (ctlz GPRC:$RB))]>;
Andrew Lenharth1f347a32005-10-20 23:58:36 +0000209def CTPOP : OForm2<0x1C, 0x30, "CTPOP $RB,$RC",
Andrew Lenharth964b6aa2005-10-20 19:39:24 +0000210 [(set GPRC:$RC, (ctpop GPRC:$RB))]>;
Andrew Lenharth1f347a32005-10-20 23:58:36 +0000211def CTTZ : OForm2<0x1C, 0x33, "CTTZ $RB,$RC",
Andrew Lenharth964b6aa2005-10-20 19:39:24 +0000212 [(set GPRC:$RC, (cttz GPRC:$RB))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000213def EQV : OForm< 0x11, 0x48, "eqv $RA,$RB,$RC",
214 [(set GPRC:$RC, (xor GPRC:$RA, (not GPRC:$RB)))]>;
Andrew Lenhartheda80a02005-12-06 00:33:53 +0000215def EQVi : OFormL<0x11, 0x48, "eqv $RA,$L,$RC",
216 [(set GPRC:$RC, (xor GPRC:$RA, immUExt8inv:$L))]>;
Andrew Lenharthc6a335b2006-01-19 20:49:37 +0000217def EXTBL : OForm< 0x12, 0x06, "EXTBL $RA,$RB,$RC",
Andrew Lenharth39424472006-01-19 21:10:38 +0000218 [(set GPRC:$RC, (and (srl GPRC:$RA, (shl GPRC:$RB, 3)), 255))]>;
Andrew Lenharthc6a335b2006-01-19 20:49:37 +0000219def EXTWL : OForm< 0x12, 0x16, "EXTWL $RA,$RB,$RC",
Andrew Lenharth39424472006-01-19 21:10:38 +0000220 [(set GPRC:$RC, (and (srl GPRC:$RA, (shl GPRC:$RB, 3)), 65535))]>;
Andrew Lenharthc6a335b2006-01-19 20:49:37 +0000221def EXTLL : OForm< 0x12, 0x26, "EXTLL $RA,$RB,$RC",
Andrew Lenharth39424472006-01-19 21:10:38 +0000222 [(set GPRC:$RC, (and (srl GPRC:$RA, (shl GPRC:$RB, 3)), 4294967295))]>;
Andrew Lenharthc6a335b2006-01-19 20:49:37 +0000223
Andrew Lenharth4907d222005-10-20 00:28:31 +0000224//def EXTBLi : OFormL<0x12, 0x06, "EXTBL $RA,$L,$RC", []>; //Extract byte low
225//def EXTLH : OForm< 0x12, 0x6A, "EXTLH $RA,$RB,$RC", []>; //Extract longword high
226//def EXTLHi : OFormL<0x12, 0x6A, "EXTLH $RA,$L,$RC", []>; //Extract longword high
Andrew Lenharth4907d222005-10-20 00:28:31 +0000227//def EXTLLi : OFormL<0x12, 0x26, "EXTLL $RA,$L,$RC", []>; //Extract longword low
228//def EXTQH : OForm< 0x12, 0x7A, "EXTQH $RA,$RB,$RC", []>; //Extract quadword high
229//def EXTQHi : OFormL<0x12, 0x7A, "EXTQH $RA,$L,$RC", []>; //Extract quadword high
230//def EXTQ : OForm< 0x12, 0x36, "EXTQ $RA,$RB,$RC", []>; //Extract quadword low
231//def EXTQi : OFormL<0x12, 0x36, "EXTQ $RA,$L,$RC", []>; //Extract quadword low
232//def EXTWH : OForm< 0x12, 0x5A, "EXTWH $RA,$RB,$RC", []>; //Extract word high
233//def EXTWHi : OFormL<0x12, 0x5A, "EXTWH $RA,$L,$RC", []>; //Extract word high
Andrew Lenharth4907d222005-10-20 00:28:31 +0000234//def EXTWLi : OFormL<0x12, 0x16, "EXTWL $RA,$L,$RC", []>; //Extract word low
Andrew Lenharthc6a335b2006-01-19 20:49:37 +0000235
Andrew Lenharth4907d222005-10-20 00:28:31 +0000236//def IMPLVER : OForm< 0x11, 0x6C, "IMPLVER $RA,$RB,$RC", []>; //Implementation version
237//def IMPLVERi : OFormL<0x11, 0x6C, "IMPLVER $RA,$L,$RC", []>; //Implementation version
238//def INSBL : OForm< 0x12, 0x0B, "INSBL $RA,$RB,$RC", []>; //Insert byte low
239//def INSBLi : OFormL<0x12, 0x0B, "INSBL $RA,$L,$RC", []>; //Insert byte low
240//def INSLH : OForm< 0x12, 0x67, "INSLH $RA,$RB,$RC", []>; //Insert longword high
241//def INSLHi : OFormL<0x12, 0x67, "INSLH $RA,$L,$RC", []>; //Insert longword high
242//def INSLL : OForm< 0x12, 0x2B, "INSLL $RA,$RB,$RC", []>; //Insert longword low
243//def INSLLi : OFormL<0x12, 0x2B, "INSLL $RA,$L,$RC", []>; //Insert longword low
244//def INSQH : OForm< 0x12, 0x77, "INSQH $RA,$RB,$RC", []>; //Insert quadword high
245//def INSQHi : OFormL<0x12, 0x77, "INSQH $RA,$L,$RC", []>; //Insert quadword high
246//def INSQL : OForm< 0x12, 0x3B, "INSQL $RA,$RB,$RC", []>; //Insert quadword low
247//def INSQLi : OFormL<0x12, 0x3B, "INSQL $RA,$L,$RC", []>; //Insert quadword low
248//def INSWH : OForm< 0x12, 0x57, "INSWH $RA,$RB,$RC", []>; //Insert word high
249//def INSWHi : OFormL<0x12, 0x57, "INSWH $RA,$L,$RC", []>; //Insert word high
250//def INSWL : OForm< 0x12, 0x1B, "INSWL $RA,$RB,$RC", []>; //Insert word low
251//def INSWLi : OFormL<0x12, 0x1B, "INSWL $RA,$L,$RC", []>; //Insert word low
252//def MSKBL : OForm< 0x12, 0x02, "MSKBL $RA,$RB,$RC", []>; //Mask byte low
253//def MSKBLi : OFormL<0x12, 0x02, "MSKBL $RA,$L,$RC", []>; //Mask byte low
254//def MSKLH : OForm< 0x12, 0x62, "MSKLH $RA,$RB,$RC", []>; //Mask longword high
255//def MSKLHi : OFormL<0x12, 0x62, "MSKLH $RA,$L,$RC", []>; //Mask longword high
256//def MSKLL : OForm< 0x12, 0x22, "MSKLL $RA,$RB,$RC", []>; //Mask longword low
257//def MSKLLi : OFormL<0x12, 0x22, "MSKLL $RA,$L,$RC", []>; //Mask longword low
258//def MSKQH : OForm< 0x12, 0x72, "MSKQH $RA,$RB,$RC", []>; //Mask quadword high
259//def MSKQHi : OFormL<0x12, 0x72, "MSKQH $RA,$L,$RC", []>; //Mask quadword high
260//def MSKQL : OForm< 0x12, 0x32, "MSKQL $RA,$RB,$RC", []>; //Mask quadword low
261//def MSKQLi : OFormL<0x12, 0x32, "MSKQL $RA,$L,$RC", []>; //Mask quadword low
262//def MSKWH : OForm< 0x12, 0x52, "MSKWH $RA,$RB,$RC", []>; //Mask word high
263//def MSKWHi : OFormL<0x12, 0x52, "MSKWH $RA,$L,$RC", []>; //Mask word high
264//def MSKWL : OForm< 0x12, 0x12, "MSKWL $RA,$RB,$RC", []>; //Mask word low
265//def MSKWLi : OFormL<0x12, 0x12, "MSKWL $RA,$L,$RC", []>; //Mask word low
Chris Lattnerae4be982005-10-20 04:21:06 +0000266
Andrew Lenharth4907d222005-10-20 00:28:31 +0000267def MULL : OForm< 0x13, 0x00, "mull $RA,$RB,$RC",
Chris Lattnerae4be982005-10-20 04:21:06 +0000268 [(set GPRC:$RC, (intop (mul GPRC:$RA, GPRC:$RB)))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000269def MULLi : OFormL<0x13, 0x00, "mull $RA,$L,$RC",
Andrew Lenharth892ade72005-10-20 14:42:48 +0000270 [(set GPRC:$RC, (intop (mul GPRC:$RA, immUExt8:$L)))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000271def MULQ : OForm< 0x13, 0x20, "mulq $RA,$RB,$RC",
272 [(set GPRC:$RC, (mul GPRC:$RA, GPRC:$RB))]>;
273def MULQi : OFormL<0x13, 0x20, "mulq $RA,$L,$RC",
274 [(set GPRC:$RC, (mul GPRC:$RA, immUExt8:$L))]>;
275def ORNOT : OForm< 0x11, 0x28, "ornot $RA,$RB,$RC",
276 [(set GPRC:$RC, (or GPRC:$RA, (not GPRC:$RB)))]>;
Andrew Lenhartheda80a02005-12-06 00:33:53 +0000277def ORNOTi : OFormL<0x11, 0x28, "ornot $RA,$L,$RC",
278 [(set GPRC:$RC, (or GPRC:$RA, immUExt8inv:$L))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000279def S4ADDL : OForm< 0x10, 0x02, "s4addl $RA,$RB,$RC",
Chris Lattnerae4be982005-10-20 04:21:06 +0000280 [(set GPRC:$RC, (intop (add4 GPRC:$RA, GPRC:$RB)))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000281def S4ADDLi : OFormL<0x10, 0x02, "s4addl $RA,$L,$RC",
Andrew Lenharth892ade72005-10-20 14:42:48 +0000282 [(set GPRC:$RC, (intop (add4 GPRC:$RA, immUExt8:$L)))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000283def S4ADDQ : OForm< 0x10, 0x22, "s4addq $RA,$RB,$RC",
Andrew Lenharth892ade72005-10-20 14:42:48 +0000284 [(set GPRC:$RC, (add4 GPRC:$RA, GPRC:$RB))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000285def S4ADDQi : OFormL<0x10, 0x22, "s4addq $RA,$L,$RC",
Andrew Lenharth892ade72005-10-20 14:42:48 +0000286 [(set GPRC:$RC, (add4 GPRC:$RA, immUExt8:$L))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000287def S4SUBL : OForm< 0x10, 0x0B, "s4subl $RA,$RB,$RC",
Andrew Lenharth892ade72005-10-20 14:42:48 +0000288 [(set GPRC:$RC, (intop (sub4 GPRC:$RA, GPRC:$RB)))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000289def S4SUBLi : OFormL<0x10, 0x0B, "s4subl $RA,$L,$RC",
Andrew Lenharth892ade72005-10-20 14:42:48 +0000290 [(set GPRC:$RC, (intop (sub4 GPRC:$RA, immUExt8:$L)))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000291def S4SUBQ : OForm< 0x10, 0x2B, "s4subq $RA,$RB,$RC",
Andrew Lenharth892ade72005-10-20 14:42:48 +0000292 [(set GPRC:$RC, (sub4 GPRC:$RA, GPRC:$RB))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000293def S4SUBQi : OFormL<0x10, 0x2B, "s4subq $RA,$L,$RC",
Andrew Lenharth892ade72005-10-20 14:42:48 +0000294 [(set GPRC:$RC, (sub4 GPRC:$RA, immUExt8:$L))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000295def S8ADDL : OForm< 0x10, 0x12, "s8addl $RA,$RB,$RC",
Andrew Lenharth892ade72005-10-20 14:42:48 +0000296 [(set GPRC:$RC, (intop (add8 GPRC:$RA, GPRC:$RB)))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000297def S8ADDLi : OFormL<0x10, 0x12, "s8addl $RA,$L,$RC",
Andrew Lenharth892ade72005-10-20 14:42:48 +0000298 [(set GPRC:$RC, (intop (add8 GPRC:$RA, immUExt8:$L)))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000299def S8ADDQ : OForm< 0x10, 0x32, "s8addq $RA,$RB,$RC",
Andrew Lenharth892ade72005-10-20 14:42:48 +0000300 [(set GPRC:$RC, (add8 GPRC:$RA, GPRC:$RB))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000301def S8ADDQi : OFormL<0x10, 0x32, "s8addq $RA,$L,$RC",
Andrew Lenharth892ade72005-10-20 14:42:48 +0000302 [(set GPRC:$RC, (add8 GPRC:$RA, immUExt8:$L))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000303def S8SUBL : OForm< 0x10, 0x1B, "s8subl $RA,$RB,$RC",
Chris Lattnerae4be982005-10-20 04:21:06 +0000304 [(set GPRC:$RC, (intop (sub8 GPRC:$RA, GPRC:$RB)))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000305def S8SUBLi : OFormL<0x10, 0x1B, "s8subl $RA,$L,$RC",
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000306 [(set GPRC:$RC, (intop (add8 GPRC:$RA, immUExt8neg:$L)))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000307def S8SUBQ : OForm< 0x10, 0x3B, "s8subq $RA,$RB,$RC",
Andrew Lenharth892ade72005-10-20 14:42:48 +0000308 [(set GPRC:$RC, (sub8 GPRC:$RA, GPRC:$RB))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000309def S8SUBQi : OFormL<0x10, 0x3B, "s8subq $RA,$L,$RC",
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000310 [(set GPRC:$RC, (add8 GPRC:$RA, immUExt8neg:$L))]>;
Andrew Lenharth1f347a32005-10-20 23:58:36 +0000311def SEXTB : OForm2<0x1C, 0x00, "sextb $RB,$RC",
Andrew Lenharth964b6aa2005-10-20 19:39:24 +0000312 [(set GPRC:$RC, (sext_inreg GPRC:$RB, i8))]>;
Andrew Lenharth1f347a32005-10-20 23:58:36 +0000313def SEXTW : OForm2<0x1C, 0x01, "sextw $RB,$RC",
Andrew Lenharth964b6aa2005-10-20 19:39:24 +0000314 [(set GPRC:$RC, (sext_inreg GPRC:$RB, i16))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000315def SL : OForm< 0x12, 0x39, "sll $RA,$RB,$RC",
316 [(set GPRC:$RC, (shl GPRC:$RA, GPRC:$RB))]>;
317def SLi : OFormL<0x12, 0x39, "sll $RA,$L,$RC",
318 [(set GPRC:$RC, (shl GPRC:$RA, immUExt8:$L))]>;
319def SRA : OForm< 0x12, 0x3C, "sra $RA,$RB,$RC",
320 [(set GPRC:$RC, (sra GPRC:$RA, GPRC:$RB))]>;
321def SRAi : OFormL<0x12, 0x3C, "sra $RA,$L,$RC",
322 [(set GPRC:$RC, (sra GPRC:$RA, immUExt8:$L))]>;
323def SRL : OForm< 0x12, 0x34, "srl $RA,$RB,$RC",
324 [(set GPRC:$RC, (srl GPRC:$RA, GPRC:$RB))]>;
325def SRLi : OFormL<0x12, 0x34, "srl $RA,$L,$RC",
326 [(set GPRC:$RC, (srl GPRC:$RA, immUExt8:$L))]>;
327def SUBL : OForm< 0x10, 0x09, "subl $RA,$RB,$RC",
Andrew Lenharth892ade72005-10-20 14:42:48 +0000328 [(set GPRC:$RC, (intop (sub GPRC:$RA, GPRC:$RB)))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000329def SUBLi : OFormL<0x10, 0x09, "subl $RA,$L,$RC",
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000330 [(set GPRC:$RC, (intop (add GPRC:$RA, immUExt8neg:$L)))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000331def SUBQ : OForm< 0x10, 0x29, "subq $RA,$RB,$RC",
332 [(set GPRC:$RC, (sub GPRC:$RA, GPRC:$RB))]>;
333def SUBQi : OFormL<0x10, 0x29, "subq $RA,$L,$RC",
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000334 [(set GPRC:$RC, (add GPRC:$RA, immUExt8neg:$L))]>;
Andrew Lenharth964b6aa2005-10-20 19:39:24 +0000335def UMULH : OForm< 0x13, 0x30, "umulh $RA,$RB,$RC",
336 [(set GPRC:$RC, (mulhu GPRC:$RA, GPRC:$RB))]>;
337def UMULHi : OFormL<0x13, 0x30, "umulh $RA,$L,$RC",
338 [(set GPRC:$RC, (mulhu GPRC:$RA, immUExt8:$L))]>;
Andrew Lenharth4907d222005-10-20 00:28:31 +0000339def XOR : OForm< 0x11, 0x40, "xor $RA,$RB,$RC",
340 [(set GPRC:$RC, (xor GPRC:$RA, GPRC:$RB))]>;
341def XORi : OFormL<0x11, 0x40, "xor $RA,$L,$RC",
342 [(set GPRC:$RC, (xor GPRC:$RA, immUExt8:$L))]>;
Andrew Lenharthfe9234d2005-10-21 01:24:05 +0000343//FIXME: what to do about zap? the cases it catches are very complex
Andrew Lenharth4907d222005-10-20 00:28:31 +0000344def ZAP : OForm< 0x12, 0x30, "zap $RA,$RB,$RC", []>; //Zero bytes
Andrew Lenharthfe9234d2005-10-21 01:24:05 +0000345//ZAPi is useless give ZAPNOTi
Andrew Lenharth4907d222005-10-20 00:28:31 +0000346def ZAPi : OFormL<0x12, 0x30, "zap $RA,$L,$RC", []>; //Zero bytes
Andrew Lenharthfe9234d2005-10-21 01:24:05 +0000347//FIXME: what to do about zapnot? see ZAP :)
Andrew Lenharth4907d222005-10-20 00:28:31 +0000348def ZAPNOT : OForm< 0x12, 0x31, "zapnot $RA,$RB,$RC", []>; //Zero bytes not
Andrew Lenharth8b7f14e2005-10-23 03:43:48 +0000349def ZAPNOTi : OFormL<0x12, 0x31, "zapnot $RA,$L,$RC",
350 [(set GPRC:$RC, (and GPRC:$RA, immZAP:$L))]>;
Andrew Lenharth2d6f0222005-01-24 19:44:07 +0000351
Andrew Lenharth3d65d312005-01-27 03:49:45 +0000352//Comparison, int
Andrew Lenharth2012cc02005-10-26 18:44:45 +0000353//So this is a waste of what this instruction can do, but it still saves something
354def CMPBGE : OForm< 0x10, 0x0F, "cmpbge $RA,$RB,$RC",
355 [(set GPRC:$RC, (setuge (and GPRC:$RA, 255), (and GPRC:$RB, 255)))]>;
356def CMPBGEi : OFormL<0x10, 0x0F, "cmpbge $RA,$L,$RC",
357 [(set GPRC:$RC, (setuge (and GPRC:$RA, 255), immUExt8:$L))]>;
358def CMPEQ : OForm< 0x10, 0x2D, "cmpeq $RA,$RB,$RC",
359 [(set GPRC:$RC, (seteq GPRC:$RA, GPRC:$RB))]>;
360def CMPEQi : OFormL<0x10, 0x2D, "cmpeq $RA,$L,$RC",
361 [(set GPRC:$RC, (seteq GPRC:$RA, immUExt8:$L))]>;
362def CMPLE : OForm< 0x10, 0x6D, "cmple $RA,$RB,$RC",
363 [(set GPRC:$RC, (setle GPRC:$RA, GPRC:$RB))]>;
364def CMPLEi : OFormL<0x10, 0x6D, "cmple $RA,$L,$RC",
365 [(set GPRC:$RC, (setle GPRC:$RA, immUExt8:$L))]>;
366def CMPLT : OForm< 0x10, 0x4D, "cmplt $RA,$RB,$RC",
367 [(set GPRC:$RC, (setlt GPRC:$RA, GPRC:$RB))]>;
368def CMPLTi : OFormL<0x10, 0x4D, "cmplt $RA,$L,$RC",
369 [(set GPRC:$RC, (setlt GPRC:$RA, immUExt8:$L))]>;
370def CMPULE : OForm< 0x10, 0x3D, "cmpule $RA,$RB,$RC",
371 [(set GPRC:$RC, (setule GPRC:$RA, GPRC:$RB))]>;
372def CMPULEi : OFormL<0x10, 0x3D, "cmpule $RA,$L,$RC",
373 [(set GPRC:$RC, (setule GPRC:$RA, immUExt8:$L))]>;
374def CMPULT : OForm< 0x10, 0x1D, "cmpult $RA,$RB,$RC",
Andrew Lenharth50b37842005-11-22 04:20:06 +0000375 [(set GPRC:$RC, (setult GPRC:$RA, GPRC:$RB))]>;
Andrew Lenharth2012cc02005-10-26 18:44:45 +0000376def CMPULTi : OFormL<0x10, 0x1D, "cmpult $RA,$L,$RC",
Andrew Lenharth50b37842005-11-22 04:20:06 +0000377 [(set GPRC:$RC, (setult GPRC:$RA, immUExt8:$L))]>;
Andrew Lenharth2012cc02005-10-26 18:44:45 +0000378
379//Patterns for unsupported int comparisons
380def : Pat<(setueq GPRC:$X, GPRC:$Y), (CMPEQ GPRC:$X, GPRC:$Y)>;
381def : Pat<(setueq GPRC:$X, immUExt8:$Y), (CMPEQi GPRC:$X, immUExt8:$Y)>;
382
383def : Pat<(setugt GPRC:$X, GPRC:$Y), (CMPULT GPRC:$Y, GPRC:$X)>;
384def : Pat<(setugt immUExt8:$X, GPRC:$Y), (CMPULTi GPRC:$Y, immUExt8:$X)>;
385
386def : Pat<(setuge GPRC:$X, GPRC:$Y), (CMPULE GPRC:$Y, GPRC:$X)>;
387def : Pat<(setuge immUExt8:$X, GPRC:$Y), (CMPULEi GPRC:$Y, immUExt8:$X)>;
388
389def : Pat<(setgt GPRC:$X, GPRC:$Y), (CMPLT GPRC:$Y, GPRC:$X)>;
390def : Pat<(setgt immUExt8:$X, GPRC:$Y), (CMPLTi GPRC:$Y, immUExt8:$X)>;
391
392def : Pat<(setge GPRC:$X, GPRC:$Y), (CMPLE GPRC:$Y, GPRC:$X)>;
393def : Pat<(setge immUExt8:$X, GPRC:$Y), (CMPLEi GPRC:$Y, immUExt8:$X)>;
394
395def : Pat<(setne GPRC:$X, GPRC:$Y), (CMPEQi (CMPEQ GPRC:$X, GPRC:$Y), 0)>;
396def : Pat<(setne GPRC:$X, immUExt8:$Y), (CMPEQi (CMPEQi GPRC:$X, immUExt8:$Y), 0)>;
397
398def : Pat<(setune GPRC:$X, GPRC:$Y), (CMPEQi (CMPEQ GPRC:$X, GPRC:$Y), 0)>;
399def : Pat<(setune GPRC:$X, immUExt8:$Y), (CMPEQi (CMPEQ GPRC:$X, immUExt8:$Y), 0)>;
400
Andrew Lenharth3d65d312005-01-27 03:49:45 +0000401
Evan Cheng2b4ea792005-12-26 09:11:45 +0000402let isReturn = 1, isTerminator = 1, noResults = 1, Ra = 31, Rb = 26, disp = 1, Uses = [R26] in
Andrew Lenharth4907d222005-10-20 00:28:31 +0000403 def RETDAG : MbrForm< 0x1A, 0x02, (ops), "ret $$31,($$26),1">; //Return from subroutine
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000404
Andrew Lenharthf3f951a2005-07-22 20:50:29 +0000405def JMP : MbrForm< 0x1A, 0x00, (ops GPRC:$RD, GPRC:$RS, GPRC:$DISP), "jmp $RD,($RS),$DISP">; //Jump
Evan Cheng2b4ea792005-12-26 09:11:45 +0000406let isCall = 1, noResults = 1, Ra = 26,
Andrew Lenharth7b2a5272005-01-30 20:42:36 +0000407 Defs = [R0, R1, R2, R3, R4, R5, R6, R7, R8, R16, R17, R18, R19,
Andrew Lenhartheececba2005-12-25 17:36:48 +0000408 R20, R21, R22, R23, R24, R25, R26, R27, R28, R29,
Andrew Lenharth7b2a5272005-01-30 20:42:36 +0000409 F0, F1,
410 F10, F11, F12, F13, F14, F15, F16, F17, F18, F19,
Andrew Lenharth1e0d9bd2005-04-14 17:34:20 +0000411 F20, F21, F22, F23, F24, F25, F26, F27, F28, F29, F30], Uses = [R29] in {
Andrew Lenhartheececba2005-12-25 17:36:48 +0000412 def BSR : BFormD<0x34, "bsr $$26,$$$DISP..ng", []>; //Branch to subroutine
Andrew Lenharth7b2a5272005-01-30 20:42:36 +0000413}
Andrew Lenharth713b0b52005-12-27 06:25:50 +0000414let isCall = 1, noResults = 1, Ra = 26, Rb = 27, disp = 0,
Andrew Lenharth8b7f14e2005-10-23 03:43:48 +0000415 Defs = [R0, R1, R2, R3, R4, R5, R6, R7, R8, R16, R17, R18, R19,
416 R20, R21, R22, R23, R24, R25, R26, R27, R28, R29,
417 F0, F1,
418 F10, F11, F12, F13, F14, F15, F16, F17, F18, F19,
419 F20, F21, F22, F23, F24, F25, F26, F27, F28, F29, F30], Uses = [R27, R29] in {
Andrew Lenhartheececba2005-12-25 17:36:48 +0000420 def JSR : MbrForm< 0x1A, 0x01, (ops ), "jsr $$26,($$27),0">; //Jump to subroutine
Andrew Lenharth8b7f14e2005-10-23 03:43:48 +0000421}
Andrew Lenharthcf8bf382005-07-01 19:12:13 +0000422
Andrew Lenharth713b0b52005-12-27 06:25:50 +0000423let isCall = 1, noResults = 1, Ra = 23, Rb = 27, disp = 0,
424 Defs = [R23, R24, R25, R27, R28], Uses = [R24, R25, R27] in
Andrew Lenhartheececba2005-12-25 17:36:48 +0000425 def JSRs : MbrForm< 0x1A, 0x01, (ops ), "jsr $$23,($$27),0">; //Jump to div or rem
Andrew Lenharthbbe12252005-12-06 23:27:39 +0000426
Andrew Lenharth53d89702005-12-25 01:34:27 +0000427
Andrew Lenharthf3f951a2005-07-22 20:50:29 +0000428def JSR_COROUTINE : MbrForm< 0x1A, 0x03, (ops GPRC:$RD, GPRC:$RS, s14imm:$DISP), "jsr_coroutine $RD,($RS),$DISP">; //Jump to subroutine return
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000429
Andrew Lenharthb6718602005-12-24 07:34:33 +0000430let OperandList = (ops GPRC:$RA, s64imm:$DISP, GPRC:$RB) in {
431def LDQ : MForm<0x29, 0, 1, "ldq $RA,$DISP($RB)",
432 [(set GPRC:$RA, (load (add GPRC:$RB, immSExt16:$DISP)))]>;
433def LDQr : MForm<0x29, 0, 1, "ldq $RA,$DISP($RB)\t\t!gprellow",
434 [(set GPRC:$RA, (load (Alpha_gprello tglobaladdr:$DISP, GPRC:$RB)))]>;
Andrew Lenharth66e49582006-01-23 21:51:33 +0000435def LDL : MForm<0x28, 0, 1, "ldl $RA,$DISP($RB)",
Andrew Lenharthb6718602005-12-24 07:34:33 +0000436 [(set GPRC:$RA, (sextload (add GPRC:$RB, immSExt16:$DISP), i32))]>;
Andrew Lenharth66e49582006-01-23 21:51:33 +0000437def LDLr : MForm<0x28, 0, 1, "ldl $RA,$DISP($RB)\t\t!gprellow",
Andrew Lenharthb6718602005-12-24 07:34:33 +0000438 [(set GPRC:$RA, (sextload (Alpha_gprello tglobaladdr:$DISP, GPRC:$RB), i32))]>;
439def LDBU : MForm<0x0A, 0, 1, "ldbu $RA,$DISP($RB)",
440 [(set GPRC:$RA, (zextload (add GPRC:$RB, immSExt16:$DISP), i8))]>;
441def LDBUr : MForm<0x0A, 0, 1, "ldbu $RA,$DISP($RB)\t\t!gprellow",
442 [(set GPRC:$RA, (zextload (Alpha_gprello tglobaladdr:$DISP, GPRC:$RB), i8))]>;
443def LDWU : MForm<0x0C, 0, 1, "ldwu $RA,$DISP($RB)",
444 [(set GPRC:$RA, (zextload (add GPRC:$RB, immSExt16:$DISP), i16))]>;
445def LDWUr : MForm<0x0C, 0, 1, "ldwu $RA,$DISP($RB)\t\t!gprellow",
446 [(set GPRC:$RA, (zextload (Alpha_gprello tglobaladdr:$DISP, GPRC:$RB), i16))]>;
447def STB : MForm<0x0E, 1, 0, "stb $RA,$DISP($RB)",
448 [(truncstore GPRC:$RA, (add GPRC:$RB, immSExt16:$DISP), i8)]>;
449def STBr : MForm<0x0E, 1, 0, "stb $RA,$DISP($RB)\t\t!gprellow",
450 [(truncstore GPRC:$RA, (Alpha_gprello tglobaladdr:$DISP, GPRC:$RB), i8)]>;
451def STW : MForm<0x0D, 1, 0, "stw $RA,$DISP($RB)",
452 [(truncstore GPRC:$RA, (add GPRC:$RB, immSExt16:$DISP), i16)]>;
453def STWr : MForm<0x0D, 1, 0, "stw $RA,$DISP($RB)\t\t!gprellow",
454 [(truncstore GPRC:$RA, (Alpha_gprello tglobaladdr:$DISP, GPRC:$RB), i16)]>;
455def STL : MForm<0x2C, 1, 0, "stl $RA,$DISP($RB)",
456 [(truncstore GPRC:$RA, (add GPRC:$RB, immSExt16:$DISP), i32)]>;
457def STLr : MForm<0x2C, 1, 0, "stl $RA,$DISP($RB)\t\t!gprellow",
458 [(truncstore GPRC:$RA, (Alpha_gprello tglobaladdr:$DISP, GPRC:$RB), i32)]>;
459def STQ : MForm<0x2D, 1, 0, "stq $RA,$DISP($RB)",
460 [(store GPRC:$RA, (add GPRC:$RB, immSExt16:$DISP))]>;
461def STQr : MForm<0x2D, 1, 0, "stq $RA,$DISP($RB)\t\t!gprellow",
462 [(store GPRC:$RA, (Alpha_gprello tglobaladdr:$DISP, GPRC:$RB))]>;
Andrew Lenharthc1faced2005-02-01 01:37:24 +0000463
464//Load address
Andrew Lenharthb6718602005-12-24 07:34:33 +0000465def LDA : MForm<0x08, 0, 0, "lda $RA,$DISP($RB)",
466 [(set GPRC:$RA, (add GPRC:$RB, immSExt16:$DISP))]>;
467def LDAr : MForm<0x08, 0, 0, "lda $RA,$DISP($RB)\t\t!gprellow",
468 [(set GPRC:$RA, (Alpha_gprello tglobaladdr:$DISP, GPRC:$RB))]>; //Load address
469def LDAH : MForm<0x09, 0, 0, "ldah $RA,$DISP($RB)",
470 []>; //Load address high
471def LDAHr : MForm<0x09, 0, 0, "ldah $RA,$DISP($RB)\t\t!gprelhigh",
472 [(set GPRC:$RA, (Alpha_gprelhi tglobaladdr:$DISP, GPRC:$RB))]>; //Load address high
Andrew Lenharth4e629512005-12-24 05:36:33 +0000473}
Andrew Lenharthfe895e32005-06-27 17:15:36 +0000474
Andrew Lenharthb6718602005-12-24 07:34:33 +0000475let OperandList = (ops F4RC:$RA, s64imm:$DISP, GPRC:$RB) in {
476def STS : MForm<0x26, 1, 0, "sts $RA,$DISP($RB)",
477 [(store F4RC:$RA, (add GPRC:$RB, immSExt16:$DISP))]>;
478def STSr : MForm<0x26, 1, 0, "sts $RA,$DISP($RB)\t\t!gprellow",
479 [(store F4RC:$RA, (Alpha_gprello tglobaladdr:$DISP, GPRC:$RB))]>;
480def LDS : MForm<0x22, 0, 1, "lds $RA,$DISP($RB)",
481 [(set F4RC:$RA, (load (add GPRC:$RB, immSExt16:$DISP)))]>;
482def LDSr : MForm<0x22, 0, 1, "lds $RA,$DISP($RB)\t\t!gprellow",
483 [(set F4RC:$RA, (load (Alpha_gprello tglobaladdr:$DISP, GPRC:$RB)))]>;
484}
485let OperandList = (ops F8RC:$RA, s64imm:$DISP, GPRC:$RB) in {
486def STT : MForm<0x27, 1, 0, "stt $RA,$DISP($RB)",
487 [(store F8RC:$RA, (add GPRC:$RB, immSExt16:$DISP))]>;
488def STTr : MForm<0x27, 1, 0, "stt $RA,$DISP($RB)\t\t!gprellow",
489 [(store F8RC:$RA, (Alpha_gprello tglobaladdr:$DISP, GPRC:$RB))]>;
490def LDT : MForm<0x23, 0, 1, "ldt $RA,$DISP($RB)",
491 [(set F8RC:$RA, (load (add GPRC:$RB, immSExt16:$DISP)))]>;
492def LDTr : MForm<0x23, 0, 1, "ldt $RA,$DISP($RB)\t\t!gprellow",
493 [(set F8RC:$RA, (load (Alpha_gprello tglobaladdr:$DISP, GPRC:$RB)))]>;
494}
495
Andrew Lenharthc687b482005-12-24 08:29:32 +0000496
497//constpool rels
498def : Pat<(i64 (load (Alpha_gprello tconstpool:$DISP, GPRC:$RB))),
499 (LDQr tconstpool:$DISP, GPRC:$RB)>;
500def : Pat<(i64 (sextload (Alpha_gprello tconstpool:$DISP, GPRC:$RB), i32)),
501 (LDLr tconstpool:$DISP, GPRC:$RB)>;
502def : Pat<(i64 (zextload (Alpha_gprello tconstpool:$DISP, GPRC:$RB), i8)),
503 (LDBUr tconstpool:$DISP, GPRC:$RB)>;
504def : Pat<(i64 (zextload (Alpha_gprello tconstpool:$DISP, GPRC:$RB), i16)),
505 (LDWUr tconstpool:$DISP, GPRC:$RB)>;
506def : Pat<(i64 (Alpha_gprello tconstpool:$DISP, GPRC:$RB)),
507 (LDAr tconstpool:$DISP, GPRC:$RB)>;
508def : Pat<(i64 (Alpha_gprelhi tconstpool:$DISP, GPRC:$RB)),
509 (LDAHr tconstpool:$DISP, GPRC:$RB)>;
510def : Pat<(f32 (load (Alpha_gprello tconstpool:$DISP, GPRC:$RB))),
511 (LDSr tconstpool:$DISP, GPRC:$RB)>;
512def : Pat<(f64 (load (Alpha_gprello tconstpool:$DISP, GPRC:$RB))),
513 (LDTr tconstpool:$DISP, GPRC:$RB)>;
514
515
Andrew Lenharthb6718602005-12-24 07:34:33 +0000516//misc ext patterns
517def : Pat<(i64 (extload (add GPRC:$RB, immSExt16:$DISP), i8)),
518 (LDBU immSExt16:$DISP, GPRC:$RB)>;
519def : Pat<(i64 (extload (add GPRC:$RB, immSExt16:$DISP), i16)),
520 (LDWU immSExt16:$DISP, GPRC:$RB)>;
521def : Pat<(i64 (extload (add GPRC:$RB, immSExt16:$DISP), i32)),
522 (LDL immSExt16:$DISP, GPRC:$RB)>;
523
524//0 disp patterns
525def : Pat<(i64 (load GPRC:$addr)),
526 (LDQ 0, GPRC:$addr)>;
527def : Pat<(f64 (load GPRC:$addr)),
528 (LDT 0, GPRC:$addr)>;
529def : Pat<(f32 (load GPRC:$addr)),
530 (LDS 0, GPRC:$addr)>;
531def : Pat<(i64 (sextload GPRC:$addr, i32)),
532 (LDL 0, GPRC:$addr)>;
533def : Pat<(i64 (zextload GPRC:$addr, i16)),
534 (LDWU 0, GPRC:$addr)>;
535def : Pat<(i64 (zextload GPRC:$addr, i8)),
536 (LDBU 0, GPRC:$addr)>;
537def : Pat<(i64 (extload GPRC:$addr, i8)),
538 (LDBU 0, GPRC:$addr)>;
539def : Pat<(i64 (extload GPRC:$addr, i16)),
540 (LDWU 0, GPRC:$addr)>;
541def : Pat<(i64 (extload GPRC:$addr, i32)),
542 (LDL 0, GPRC:$addr)>;
Andrew Lenharthf3f951a2005-07-22 20:50:29 +0000543
Andrew Lenharthc687b482005-12-24 08:29:32 +0000544def : Pat<(store GPRC:$DATA, GPRC:$addr),
545 (STQ GPRC:$DATA, 0, GPRC:$addr)>;
546def : Pat<(store F8RC:$DATA, GPRC:$addr),
547 (STT F8RC:$DATA, 0, GPRC:$addr)>;
548def : Pat<(store F4RC:$DATA, GPRC:$addr),
549 (STS F4RC:$DATA, 0, GPRC:$addr)>;
550def : Pat<(truncstore GPRC:$DATA, GPRC:$addr, i32),
551 (STL GPRC:$DATA, 0, GPRC:$addr)>;
552def : Pat<(truncstore GPRC:$DATA, GPRC:$addr, i16),
553 (STW GPRC:$DATA, 0, GPRC:$addr)>;
554def : Pat<(truncstore GPRC:$DATA, GPRC:$addr, i8),
555 (STB GPRC:$DATA, 0, GPRC:$addr)>;
556
Andrew Lenharth4e629512005-12-24 05:36:33 +0000557
Andrew Lenharthf3f951a2005-07-22 20:50:29 +0000558//load address, rellocated gpdist form
Andrew Lenharthb6718602005-12-24 07:34:33 +0000559let OperandList = (ops GPRC:$RA, s16imm:$DISP, GPRC:$RB, s16imm:$NUM) in {
Andrew Lenharthcd1544e2006-01-26 03:22:07 +0000560def LDAg : MForm<0x08, 0, 1, "lda $RA,0($RB)\t\t!gpdisp!$NUM", []>; //Load address
561def LDAHg : MForm<0x09, 0, 1, "ldah $RA,0($RB)\t\t!gpdisp!$NUM", []>; //Load address
Andrew Lenharthb6718602005-12-24 07:34:33 +0000562}
Andrew Lenharthf3f951a2005-07-22 20:50:29 +0000563
Andrew Lenharthc7989ce2005-06-29 00:31:08 +0000564//Load quad, rellocated literal form
Andrew Lenharth53d89702005-12-25 01:34:27 +0000565let OperandList = (ops GPRC:$RA, s64imm:$DISP, GPRC:$RB) in
Andrew Lenharthc687b482005-12-24 08:29:32 +0000566def LDQl : MForm<0x29, 0, 1, "ldq $RA,$DISP($RB)\t\t!literal",
567 [(set GPRC:$RA, (Alpha_rellit tglobaladdr:$DISP, GPRC:$RB))]>;
Andrew Lenharth53d89702005-12-25 01:34:27 +0000568def : Pat<(Alpha_rellit texternalsym:$ext, GPRC:$RB),
569 (LDQl texternalsym:$ext, GPRC:$RB)>;
Andrew Lenharthfce587e2005-06-29 00:39:17 +0000570
Andrew Lenharth167bc6e2006-01-23 20:59:50 +0000571
Andrew Lenharth66e49582006-01-23 21:51:33 +0000572//Various tracked versions
Andrew Lenharth167bc6e2006-01-23 20:59:50 +0000573let OperandList = (ops GPRC:$RA, s64imm:$DISP, GPRC:$RB,
574 s64imm:$i, s64imm:$j, s64imm:$k, s64imm:$m) in {
575def LDQlbl : MForm<0x29, 0, 1, "LSMARKER$$$i$$$j$$$k$$$m:\n\t ldq $RA,$DISP($RB)",
576 [(set GPRC:$RA, (Alpha_ldq imm:$DISP, GPRC:$RB, imm:$i, imm:$j, imm:$k, imm:$m))]>;
Andrew Lenharth66e49582006-01-23 21:51:33 +0000577def LDLlbl : MForm<0x28, 0, 1, "LSMARKER$$$i$$$j$$$k$$$m:\n\t ldl $RA,$DISP($RB)",
Andrew Lenharth87076052006-01-23 21:23:26 +0000578 [(set GPRC:$RA, (Alpha_ldl imm:$DISP, GPRC:$RB, imm:$i, imm:$j, imm:$k, imm:$m))]>;
579def LDBUlbl : MForm<0x0A, 0, 1, "LSMARKER$$$i$$$j$$$k$$$m:\n\t ldbu $RA,$DISP($RB)",
580 [(set GPRC:$RA, (Alpha_ldwu imm:$DISP, GPRC:$RB, imm:$i, imm:$j, imm:$k, imm:$m))]>;
581def LDWUlbl : MForm<0x0C, 0, 1, "LSMARKER$$$i$$$j$$$k$$$m:\n\t ldwu $RA,$DISP($RB)",
582 [(set GPRC:$RA, (Alpha_ldbu imm:$DISP, GPRC:$RB, imm:$i, imm:$j, imm:$k, imm:$m))]>;
Andrew Lenharth66e49582006-01-23 21:51:33 +0000583
584def STBlbl : MForm<0x0E, 1, 0, "LSMARKER$$$i$$$j$$$k$$$m:\n\t stb $RA,$DISP($RB)",
585 [(Alpha_stb GPRC:$RA, imm:$DISP, GPRC:$RB, imm:$i, imm:$j, imm:$k, imm:$m)]>;
586def STWlbl : MForm<0x0D, 1, 0, "LSMARKER$$$i$$$j$$$k$$$m:\n\t stw $RA,$DISP($RB)",
587 [(Alpha_stw GPRC:$RA, imm:$DISP, GPRC:$RB, imm:$i, imm:$j, imm:$k, imm:$m)]>;
588def STLlbl : MForm<0x2C, 1, 0, "LSMARKER$$$i$$$j$$$k$$$m:\n\t stl $RA,$DISP($RB)",
589 [(Alpha_stl GPRC:$RA, imm:$DISP, GPRC:$RB, imm:$i, imm:$j, imm:$k, imm:$m)]>;
590def STQlbl : MForm<0x2D, 1, 0, "LSMARKER$$$i$$$j$$$k$$$m:\n\t stq $RA,$DISP($RB)",
591 [(Alpha_stq GPRC:$RA, imm:$DISP, GPRC:$RB, imm:$i, imm:$j, imm:$k, imm:$m)]>;
Andrew Lenharth167bc6e2006-01-23 20:59:50 +0000592}
593
594let OperandList = (ops F8RC:$RA, s64imm:$DISP, GPRC:$RB,
595 s64imm:$i, s64imm:$j, s64imm:$k, s64imm:$m) in
596def LDTlbl : MForm<0x29, 0, 1, "LSMARKER$$$i$$$j$$$k$$$m:\n\t ldt $RA,$DISP($RB)",
597 [(set F8RC:$RA, (Alpha_ldt imm:$DISP, GPRC:$RB, imm:$i, imm:$j, imm:$k, imm:$m))]>;
598
599let OperandList = (ops F4RC:$RA, s64imm:$DISP, GPRC:$RB,
600 s64imm:$i, s64imm:$j, s64imm:$k, s64imm:$m) in
601def LDSlbl : MForm<0x29, 0, 1, "LSMARKER$$$i$$$j$$$k$$$m:\n\t lds $RA,$DISP($RB)",
602 [(set F4RC:$RA, (Alpha_lds imm:$DISP, GPRC:$RB, imm:$i, imm:$j, imm:$k, imm:$m))]>;
603
Andrew Lenharth51b8d542005-11-11 16:47:30 +0000604def RPCC : MfcForm<0x18, 0xC000, "rpcc $RA">; //Read process cycle counter
605
Andrew Lenharth3e98fde2005-01-26 21:54:09 +0000606//Basic Floating point ops
Andrew Lenharth3e98fde2005-01-26 21:54:09 +0000607
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000608//Floats
Andrew Lenharth98a32d02005-01-26 23:56:48 +0000609
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000610let OperandList = (ops F4RC:$RC, F4RC:$RB), Fa = 31 in
611def SQRTS : FPForm<0x14, 0x58B, "sqrts/su $RB,$RC",
612 [(set F4RC:$RC, (fsqrt F4RC:$RB))]>;
613
614let OperandList = (ops F4RC:$RC, F4RC:$RA, F4RC:$RB) in {
615def ADDS : FPForm<0x16, 0x580, "adds/su $RA,$RB,$RC",
616 [(set F4RC:$RC, (fadd F4RC:$RA, F4RC:$RB))]>;
617def SUBS : FPForm<0x16, 0x581, "subs/su $RA,$RB,$RC",
618 [(set F4RC:$RC, (fsub F4RC:$RA, F4RC:$RB))]>;
619def DIVS : FPForm<0x16, 0x583, "divs/su $RA,$RB,$RC",
620 [(set F4RC:$RC, (fdiv F4RC:$RA, F4RC:$RB))]>;
621def MULS : FPForm<0x16, 0x582, "muls/su $RA,$RB,$RC",
622 [(set F4RC:$RC, (fmul F4RC:$RA, F4RC:$RB))]>;
623
624def CPYSS : FPForm<0x17, 0x020, "cpys $RA,$RB,$RC",[]>; //Copy sign
625def CPYSES : FPForm<0x17, 0x022, "cpyse $RA,$RB,$RC",[]>; //Copy sign and exponent
626def CPYSNS : FPForm<0x17, 0x021, "cpysn $RA,$RB,$RC",[]>; //Copy sign negate
627}
628
629//Doubles
630
631let OperandList = (ops F8RC:$RC, F8RC:$RB), Fa = 31 in
632def SQRTT : FPForm<0x14, 0x5AB, "sqrtt/su $RB,$RC",
633 [(set F8RC:$RC, (fsqrt F8RC:$RB))]>;
634
635let OperandList = (ops F8RC:$RC, F8RC:$RA, F8RC:$RB) in {
636def ADDT : FPForm<0x16, 0x5A0, "addt/su $RA,$RB,$RC",
637 [(set F8RC:$RC, (fadd F8RC:$RA, F8RC:$RB))]>;
638def SUBT : FPForm<0x16, 0x5A1, "subt/su $RA,$RB,$RC",
639 [(set F8RC:$RC, (fsub F8RC:$RA, F8RC:$RB))]>;
640def DIVT : FPForm<0x16, 0x5A3, "divt/su $RA,$RB,$RC",
641 [(set F8RC:$RC, (fdiv F8RC:$RA, F8RC:$RB))]>;
642def MULT : FPForm<0x16, 0x5A2, "mult/su $RA,$RB,$RC",
643 [(set F8RC:$RC, (fmul F8RC:$RA, F8RC:$RB))]>;
644
645def CPYST : FPForm<0x17, 0x020, "cpys $RA,$RB,$RC",[]>; //Copy sign
646def CPYSET : FPForm<0x17, 0x022, "cpyse $RA,$RB,$RC",[]>; //Copy sign and exponent
647def CPYSNT : FPForm<0x17, 0x021, "cpysn $RA,$RB,$RC",[]>; //Copy sign negate
648
649def CMPTEQ : FPForm<0x16, 0x5A5, "cmpteq/su $RA,$RB,$RC", []>;
650// [(set F8RC:$RC, (seteq F8RC:$RA, F8RC:$RB))]>;
651def CMPTLE : FPForm<0x16, 0x5A7, "cmptle/su $RA,$RB,$RC", []>;
652// [(set F8RC:$RC, (setle F8RC:$RA, F8RC:$RB))]>;
653def CMPTLT : FPForm<0x16, 0x5A6, "cmptlt/su $RA,$RB,$RC", []>;
654// [(set F8RC:$RC, (setlt F8RC:$RA, F8RC:$RB))]>;
655def CMPTUN : FPForm<0x16, 0x5A4, "cmptun/su $RA,$RB,$RC", []>;
656// [(set F8RC:$RC, (setuo F8RC:$RA, F8RC:$RB))]>;
657}
658//TODO: Add lots more FP patterns
659
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000660//conditional moves, floats
Andrew Lenharthe41419f2005-12-11 03:54:31 +0000661let OperandList = (ops F4RC:$RDEST, F4RC:$RFALSE, F4RC:$RTRUE, F8RC:$RCOND),
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000662 isTwoAddress = 1 in {
Andrew Lenharthe41419f2005-12-11 03:54:31 +0000663def FCMOVEQS : FPForm<0x17, 0x02A, "fcmoveq $RCOND,$RTRUE,$RDEST",[]>; //FCMOVE if = zero
664def FCMOVGES : FPForm<0x17, 0x02D, "fcmovge $RCOND,$RTRUE,$RDEST",[]>; //FCMOVE if >= zero
665def FCMOVGTS : FPForm<0x17, 0x02F, "fcmovgt $RCOND,$RTRUE,$RDEST",[]>; //FCMOVE if > zero
666def FCMOVLES : FPForm<0x17, 0x02E, "fcmovle $RCOND,$RTRUE,$RDEST",[]>; //FCMOVE if <= zero
667def FCMOVLTS : FPForm<0x17, 0x02C, "fcmovlt $RCOND,$RTRUE,$RDEST",[]>; // FCMOVE if < zero
668def FCMOVNES : FPForm<0x17, 0x02B, "fcmovne $RCOND,$RTRUE,$RDEST",[]>; //FCMOVE if != zero
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000669}
670//conditional moves, doubles
Andrew Lenharthe41419f2005-12-11 03:54:31 +0000671let OperandList = (ops F8RC:$RDEST, F8RC:$RFALSE, F8RC:$RTRUE, F8RC:$RCOND),
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000672 isTwoAddress = 1 in {
Andrew Lenharthe41419f2005-12-11 03:54:31 +0000673def FCMOVEQT : FPForm<0x17, 0x02A, "fcmoveq $RCOND,$RTRUE,$RDEST", []>;
674def FCMOVGET : FPForm<0x17, 0x02D, "fcmovge $RCOND,$RTRUE,$RDEST", []>;
675def FCMOVGTT : FPForm<0x17, 0x02F, "fcmovgt $RCOND,$RTRUE,$RDEST", []>;
676def FCMOVLET : FPForm<0x17, 0x02E, "fcmovle $RCOND,$RTRUE,$RDEST", []>;
677def FCMOVLTT : FPForm<0x17, 0x02C, "fcmovlt $RCOND,$RTRUE,$RDEST", []>;
678def FCMOVNET : FPForm<0x17, 0x02B, "fcmovne $RCOND,$RTRUE,$RDEST", []>;
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000679}
680
Andrew Lenharthe41419f2005-12-11 03:54:31 +0000681//misc FP selects
682//Select double
683def : Pat<(select (seteq F8RC:$RA, F8RC:$RB), F8RC:$st, F8RC:$sf),
Andrew Lenharthe41419f2005-12-11 03:54:31 +0000684 (FCMOVNET F8RC:$sf, F8RC:$st, (CMPTEQ F8RC:$RA, F8RC:$RB))>;
Andrew Lenharth110f2242005-12-12 20:30:09 +0000685def : Pat<(select (setne F8RC:$RA, F8RC:$RB), F8RC:$st, F8RC:$sf),
686 (FCMOVEQT F8RC:$sf, F8RC:$st, (CMPTEQ F8RC:$RA, F8RC:$RB))>;
Andrew Lenharthe41419f2005-12-11 03:54:31 +0000687def : Pat<(select (setgt F8RC:$RA, F8RC:$RB), F8RC:$st, F8RC:$sf),
Andrew Lenharth110f2242005-12-12 20:30:09 +0000688 (FCMOVNET F8RC:$sf, F8RC:$st, (CMPTLT F8RC:$RB, F8RC:$RA))>;
Andrew Lenharthe41419f2005-12-11 03:54:31 +0000689def : Pat<(select (setge F8RC:$RA, F8RC:$RB), F8RC:$st, F8RC:$sf),
Andrew Lenharth110f2242005-12-12 20:30:09 +0000690 (FCMOVNET F8RC:$sf, F8RC:$st, (CMPTLE F8RC:$RB, F8RC:$RA))>;
Andrew Lenharthe41419f2005-12-11 03:54:31 +0000691def : Pat<(select (setlt F8RC:$RA, F8RC:$RB), F8RC:$st, F8RC:$sf),
Andrew Lenharth110f2242005-12-12 20:30:09 +0000692 (FCMOVNET F8RC:$sf, F8RC:$st, (CMPTLT F8RC:$RA, F8RC:$RB))>;
Andrew Lenharthe41419f2005-12-11 03:54:31 +0000693def : Pat<(select (setle F8RC:$RA, F8RC:$RB), F8RC:$st, F8RC:$sf),
Andrew Lenharth110f2242005-12-12 20:30:09 +0000694 (FCMOVNET F8RC:$sf, F8RC:$st, (CMPTLE F8RC:$RA, F8RC:$RB))>;
Andrew Lenharthe41419f2005-12-11 03:54:31 +0000695//Select single
696def : Pat<(select (seteq F8RC:$RA, F8RC:$RB), F4RC:$st, F4RC:$sf),
Andrew Lenharthe41419f2005-12-11 03:54:31 +0000697 (FCMOVNES F4RC:$sf, F4RC:$st, (CMPTEQ F8RC:$RA, F8RC:$RB))>;
Andrew Lenharth110f2242005-12-12 20:30:09 +0000698def : Pat<(select (setne F8RC:$RA, F8RC:$RB), F4RC:$st, F4RC:$sf),
699 (FCMOVEQS F4RC:$sf, F4RC:$st, (CMPTEQ F8RC:$RA, F8RC:$RB))>;
Andrew Lenharthe41419f2005-12-11 03:54:31 +0000700def : Pat<(select (setgt F8RC:$RA, F8RC:$RB), F4RC:$st, F4RC:$sf),
Andrew Lenharth110f2242005-12-12 20:30:09 +0000701 (FCMOVNES F4RC:$sf, F4RC:$st, (CMPTLT F8RC:$RB, F8RC:$RA))>;
Andrew Lenharthe41419f2005-12-11 03:54:31 +0000702def : Pat<(select (setge F8RC:$RA, F8RC:$RB), F4RC:$st, F4RC:$sf),
Andrew Lenharth110f2242005-12-12 20:30:09 +0000703 (FCMOVNES F4RC:$sf, F4RC:$st, (CMPTLE F8RC:$RB, F8RC:$RA))>;
Andrew Lenharthe41419f2005-12-11 03:54:31 +0000704def : Pat<(select (setlt F8RC:$RA, F8RC:$RB), F4RC:$st, F4RC:$sf),
Andrew Lenharth110f2242005-12-12 20:30:09 +0000705 (FCMOVNES F4RC:$sf, F4RC:$st, (CMPTLT F8RC:$RA, F8RC:$RB))>;
Andrew Lenharthe41419f2005-12-11 03:54:31 +0000706def : Pat<(select (setle F8RC:$RA, F8RC:$RB), F4RC:$st, F4RC:$sf),
Andrew Lenharth110f2242005-12-12 20:30:09 +0000707 (FCMOVNES F4RC:$sf, F4RC:$st, (CMPTLE F8RC:$RA, F8RC:$RB))>;
Andrew Lenharthe41419f2005-12-11 03:54:31 +0000708
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000709
710
711let OperandList = (ops GPRC:$RC, F4RC:$RA), Fb = 31 in
712def FTOIS : FPForm<0x1C, 0x078, "ftois $RA,$RC",[]>; //Floating to integer move, S_floating
713let OperandList = (ops GPRC:$RC, F8RC:$RA), Fb = 31 in
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000714def FTOIT : FPForm<0x1C, 0x070, "ftoit $RA,$RC",
715 [(set GPRC:$RC, (Alpha_ftoit F8RC:$RA))]>; //Floating to integer move
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000716let OperandList = (ops F4RC:$RC, GPRC:$RA), Fb = 31 in
717def ITOFS : FPForm<0x14, 0x004, "itofs $RA,$RC",[]>; //Integer to floating move, S_floating
718let OperandList = (ops F8RC:$RC, GPRC:$RA), Fb = 31 in
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000719def ITOFT : FPForm<0x14, 0x024, "itoft $RA,$RC",
720 [(set F8RC:$RC, (Alpha_itoft GPRC:$RA))]>; //Integer to floating move
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000721
722
723let OperandList = (ops F4RC:$RC, F8RC:$RB), Fa = 31 in
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000724def CVTQS : FPForm<0x16, 0x7BC, "cvtqs/sui $RB,$RC",
725 [(set F4RC:$RC, (Alpha_cvtqs F8RC:$RB))]>;
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000726let OperandList = (ops F8RC:$RC, F8RC:$RB), Fa = 31 in
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000727def CVTQT : FPForm<0x16, 0x7BE, "cvtqt/sui $RB,$RC",
728 [(set F8RC:$RC, (Alpha_cvtqt F8RC:$RB))]>;
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000729let OperandList = (ops F8RC:$RC, F8RC:$RB), Fa = 31 in
Andrew Lenharthcd804962005-11-30 16:10:29 +0000730def CVTTQ : FPForm<0x16, 0x52F, "cvttq/svc $RB,$RC",
731 [(set F8RC:$RC, (Alpha_cvttq F8RC:$RB))]>;
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000732let OperandList = (ops F8RC:$RC, F4RC:$RB), Fa = 31 in
733def CVTST : FPForm<0x16, 0x6AC, "cvtst/s $RB,$RC",
734 [(set F8RC:$RC, (fextend F4RC:$RB))]>;
735let OperandList = (ops F4RC:$RC, F8RC:$RB), Fa = 31 in
736def CVTTS : FPForm<0x16, 0x7AC, "cvtts/sui $RB,$RC",
737 [(set F4RC:$RC, (fround F8RC:$RB))]>;
Andrew Lenharthd2bb9602005-01-27 07:50:35 +0000738
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000739
740/////////////////////////////////////////////////////////
741//Branching
742/////////////////////////////////////////////////////////
743let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, noResults = 1 in {
744let Ra = 31 in
745def BR : BFormD<0x30, "br $$31,$DISP", [(br bb:$DISP)]>;
746
747//Branches, int
Andrew Lenharth9e234852006-01-26 03:24:15 +0000748def BEQ : BForm<0x39, "beq $RA,$DISP",
749 [(brcond (seteq GPRC:$RA, 0), bb:$DISP)]>;
750def BGE : BForm<0x3E, "bge $RA,$DISP",
751 [(brcond (setge GPRC:$RA, 0), bb:$DISP)]>;
752def BGT : BForm<0x3F, "bgt $RA,$DISP",
753 [(brcond (setgt GPRC:$RA, 0), bb:$DISP)]>;
754def BLBC : BForm<0x38, "blbc $RA,$DISP", []>; //TODO: Low bit clear
755def BLBS : BForm<0x3C, "blbs $RA,$DISP",
756 [(brcond (and GPRC:$RA, 1), bb:$DISP)]>;
757def BLE : BForm<0x3B, "ble $RA,$DISP",
758 [(brcond (setle GPRC:$RA, 0), bb:$DISP)]>;
759def BLT : BForm<0x3A, "blt $RA,$DISP",
760 [(brcond (setlt GPRC:$RA, 0), bb:$DISP)]>;
761def BNE : BForm<0x3D, "bne $RA,$DISP",
762 [(brcond (setne GPRC:$RA, 0), bb:$DISP)]>;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000763
764//Branches, float
765def FBEQ : FBForm<0x31, "fbeq $RA,$DISP",
766 [(brcond (seteq F8RC:$RA, immFPZ), bb:$DISP)]>;
767def FBGE : FBForm<0x36, "fbge $RA,$DISP",
768 [(brcond (setge F8RC:$RA, immFPZ), bb:$DISP)]>;
769def FBGT : FBForm<0x37, "fbgt $RA,$DISP",
770 [(brcond (setgt F8RC:$RA, immFPZ), bb:$DISP)]>;
771def FBLE : FBForm<0x33, "fble $RA,$DISP",
772 [(brcond (setle F8RC:$RA, immFPZ), bb:$DISP)]>;
773def FBLT : FBForm<0x32, "fblt $RA,$DISP",
774 [(brcond (setlt F8RC:$RA, immFPZ), bb:$DISP)]>;
775def FBNE : FBForm<0x35, "fbne $RA,$DISP",
776 [(brcond (setne F8RC:$RA, immFPZ), bb:$DISP)]>;
777}
778
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000779def : Pat<(brcond GPRC:$RA, bb:$DISP), (BNE GPRC:$RA, bb:$DISP)>;
Andrew Lenharthf7c4bd62006-01-09 19:49:58 +0000780def : Pat<(brcond (setne GPRC:$RA, GPRC:$RB), bb:$DISP),
781 (BEQ (CMPEQ GPRC:$RA, GPRC:$RB), bb:$DISP)>;
782def : Pat<(brcond (setne GPRC:$RA, immUExt8:$L), bb:$DISP),
783 (BEQ (CMPEQi GPRC:$RA, immUExt8:$L), bb:$DISP)>;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000784def : Pat<(brcond (seteq F8RC:$RA, F8RC:$RB), bb:$DISP),
785 (FBNE (CMPTEQ F8RC:$RA, F8RC:$RB), bb:$DISP)>;
786def : Pat<(brcond (setlt F8RC:$RA, F8RC:$RB), bb:$DISP),
787 (FBNE (CMPTLT F8RC:$RA, F8RC:$RB), bb:$DISP)>;
788def : Pat<(brcond (setle F8RC:$RA, F8RC:$RB), bb:$DISP),
789 (FBNE (CMPTLE F8RC:$RA, F8RC:$RB), bb:$DISP)>;
790def : Pat<(brcond (setgt F8RC:$RA, F8RC:$RB), bb:$DISP),
791 (FBNE (CMPTLT F8RC:$RB, F8RC:$RA), bb:$DISP)>;
792def : Pat<(brcond (setge F8RC:$RA, F8RC:$RB), bb:$DISP),
793 (FBNE (CMPTLE F8RC:$RB, F8RC:$RA), bb:$DISP)>;
794def : Pat<(brcond (setne F8RC:$RA, F8RC:$RB), bb:$DISP),
795 (FBEQ (CMPTEQ F8RC:$RA, F8RC:$RB), bb:$DISP)>;
796
797//End Branches
798
Andrew Lenharth3e98fde2005-01-26 21:54:09 +0000799//S_floating : IEEE Single
800//T_floating : IEEE Double
801
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000802//Unused instructions
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000803//Mnemonic Format Opcode Description
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000804//CALL_PAL Pcd 00 Trap to PALcode
805//ECB Mfc 18.E800 Evict cache block
806//EXCB Mfc 18.0400 Exception barrier
807//FETCH Mfc 18.8000 Prefetch data
808//FETCH_M Mfc 18.A000 Prefetch data, modify intent
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000809//LDL_L Mem 2A Load sign-extended longword locked
810//LDQ_L Mem 2B Load quadword locked
811//LDQ_U Mem 0B Load unaligned quadword
812//MB Mfc 18.4000 Memory barrier
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000813//STL_C Mem 2E Store longword conditional
814//STQ_C Mem 2F Store quadword conditional
815//STQ_U Mem 0F Store unaligned quadword
816//TRAPB Mfc 18.0000 Trap barrier
817//WH64 Mfc 18.F800 Write hint  64 bytes
818//WMB Mfc 18.4400 Write memory barrier
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000819//MF_FPCR F-P 17.025 Move from FPCR
820//MT_FPCR F-P 17.024 Move to FPCR
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000821//There are in the Multimedia extentions, so let's not use them yet
822//def MAXSB8 : OForm<0x1C, 0x3E, "MAXSB8 $RA,$RB,$RC">; //Vector signed byte maximum
823//def MAXSW4 : OForm< 0x1C, 0x3F, "MAXSW4 $RA,$RB,$RC">; //Vector signed word maximum
824//def MAXUB8 : OForm<0x1C, 0x3C, "MAXUB8 $RA,$RB,$RC">; //Vector unsigned byte maximum
825//def MAXUW4 : OForm< 0x1C, 0x3D, "MAXUW4 $RA,$RB,$RC">; //Vector unsigned word maximum
826//def MINSB8 : OForm< 0x1C, 0x38, "MINSB8 $RA,$RB,$RC">; //Vector signed byte minimum
827//def MINSW4 : OForm< 0x1C, 0x39, "MINSW4 $RA,$RB,$RC">; //Vector signed word minimum
828//def MINUB8 : OForm< 0x1C, 0x3A, "MINUB8 $RA,$RB,$RC">; //Vector unsigned byte minimum
829//def MINUW4 : OForm< 0x1C, 0x3B, "MINUW4 $RA,$RB,$RC">; //Vector unsigned word minimum
830//def PERR : OForm< 0x1C, 0x31, "PERR $RA,$RB,$RC">; //Pixel error
831//def PKLB : OForm< 0x1C, 0x37, "PKLB $RA,$RB,$RC">; //Pack longwords to bytes
832//def PKWB : OForm<0x1C, 0x36, "PKWB $RA,$RB,$RC">; //Pack words to bytes
833//def UNPKBL : OForm< 0x1C, 0x35, "UNPKBL $RA,$RB,$RC">; //Unpack bytes to longwords
834//def UNPKBW : OForm< 0x1C, 0x34, "UNPKBW $RA,$RB,$RC">; //Unpack bytes to words
835//CVTLQ F-P 17.010 Convert longword to quadword
836//CVTQL F-P 17.030 Convert quadword to longword
837//def AMASK : OForm< 0x11, 0x61, "AMASK $RA,$RB,$RC", []>; //Architecture mask
838//def AMASKi : OFormL<0x11, 0x61, "AMASK $RA,$L,$RC", []>; //Architecture mask
839
840
Andrew Lenharth50b37842005-11-22 04:20:06 +0000841//Constant handling
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000842
Andrew Lenharth50b37842005-11-22 04:20:06 +0000843def immConst2Part : PatLeaf<(imm), [{
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000844 //true if imm fits in a LDAH LDA pair
Andrew Lenharth50b37842005-11-22 04:20:06 +0000845 int64_t val = (int64_t)N->getValue();
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000846 return (val <= IMM_FULLHIGH && val >= IMM_FULLLOW);
Andrew Lenharth50b37842005-11-22 04:20:06 +0000847}]>;
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000848def immConst2PartInt : PatLeaf<(imm), [{
849 //true if imm fits in a LDAH LDA pair with zeroext
850 uint64_t uval = N->getValue();
851 int32_t val32 = (int32_t)uval;
852 return ((uval >> 32) == 0 && //empty upper bits
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000853 val32 <= IMM_FULLHIGH);
854// val32 >= IMM_FULLLOW + IMM_LOW * IMM_MULT); //Always True
855}], SExt32>;
Andrew Lenharth50b37842005-11-22 04:20:06 +0000856
857def : Pat<(i64 immConst2Part:$imm),
858 (LDA (LL16 immConst2Part:$imm), (LDAH (LH16 immConst2Part:$imm), R31))>;
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000859
860def : Pat<(i64 immSExt16:$imm),
861 (LDA immSExt16:$imm, R31)>;
Andrew Lenharth50b37842005-11-22 04:20:06 +0000862
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000863def : Pat<(i64 immSExt16int:$imm),
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000864 (ZAPNOTi (LDA (SExt16 immSExt16int:$imm), R31), 15)>;
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000865def : Pat<(i64 immConst2PartInt:$imm),
Andrew Lenharth6e707fb2006-01-16 21:41:39 +0000866 (ZAPNOTi (LDA (LL16 (SExt32 immConst2PartInt:$imm)),
Andrew Lenharth29418a82006-01-10 19:12:47 +0000867 (LDAH (LH16 (SExt32 immConst2PartInt:$imm)), R31)), 15)>;
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000868
869
Andrew Lenharth50b37842005-11-22 04:20:06 +0000870//TODO: I want to just define these like this!
871//def : Pat<(i64 0),
872// (R31)>;
873//def : Pat<(f64 0.0),
874// (F31)>;
875//def : Pat<(f64 -0.0),
876// (CPYSNT F31, F31)>;
877//def : Pat<(f32 0.0),
878// (F31)>;
879//def : Pat<(f32 -0.0),
880// (CPYSNS F31, F31)>;
881
882//Misc Patterns:
883
884def : Pat<(sext_inreg GPRC:$RB, i32),
885 (ADDLi GPRC:$RB, 0)>;
886
887def : Pat<(select GPRC:$which, GPRC:$src1, GPRC:$src2),
888 (CMOVEQ GPRC:$src1, GPRC:$src2, GPRC:$which)>; //may be CMOVNE
889
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000890def : Pat<(fabs F8RC:$RB),
891 (CPYST F31, F8RC:$RB)>;
892def : Pat<(fabs F4RC:$RB),
893 (CPYSS F31, F4RC:$RB)>;
894def : Pat<(fneg F8RC:$RB),
895 (CPYSNT F8RC:$RB, F8RC:$RB)>;
896def : Pat<(fneg F4RC:$RB),
897 (CPYSNS F4RC:$RB, F4RC:$RB)>;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000898//Yes, signed multiply high is ugly
899def : Pat<(mulhs GPRC:$RA, GPRC:$RB),
900 (SUBQ (UMULH GPRC:$RA, GPRC:$RB), (ADDQ (CMOVGE GPRC:$RB, R31, GPRC:$RA),
901 (CMOVGE GPRC:$RA, R31, GPRC:$RB)))>;