blob: 577b8acbbb991af54ab7032ad2d8f369076bdb4c [file] [log] [blame]
Scott Michel266bc8f2007-12-04 22:23:35 +00001//
Scott Michel7ea02ff2009-03-17 01:15:45 +00002//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SPUTargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SPURegisterNames.h"
15#include "SPUISelLowering.h"
16#include "SPUTargetMachine.h"
Scott Michel203b2d62008-04-30 00:30:08 +000017#include "SPUFrameInfo.h"
Dan Gohman1e93df62010-04-17 14:41:14 +000018#include "SPUMachineFunction.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000019#include "llvm/Constants.h"
20#include "llvm/Function.h"
21#include "llvm/Intrinsics.h"
Scott Michelc9c8b2a2009-01-26 03:31:40 +000022#include "llvm/CallingConv.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000028#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000029#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000030#include "llvm/Target/TargetOptions.h"
31#include "llvm/ADT/VectorExtras.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000032#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000036#include <map>
37
38using namespace llvm;
39
40// Used in getTargetNodeName() below
41namespace {
42 std::map<unsigned, const char *> node_names;
43
Owen Andersone50ed302009-08-10 22:56:29 +000044 //! EVT mapping to useful data for Cell SPU
Scott Michel266bc8f2007-12-04 22:23:35 +000045 struct valtype_map_s {
Duncan Sands613c5812009-09-06 12:16:26 +000046 EVT valtype;
47 int prefslot_byte;
Scott Michel266bc8f2007-12-04 22:23:35 +000048 };
Scott Michel5af8f0e2008-07-16 17:17:29 +000049
Scott Michel266bc8f2007-12-04 22:23:35 +000050 const valtype_map_s valtype_map[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000051 { MVT::i1, 3 },
52 { MVT::i8, 3 },
53 { MVT::i16, 2 },
54 { MVT::i32, 0 },
55 { MVT::f32, 0 },
56 { MVT::i64, 0 },
57 { MVT::f64, 0 },
58 { MVT::i128, 0 }
Scott Michel266bc8f2007-12-04 22:23:35 +000059 };
60
61 const size_t n_valtype_map = sizeof(valtype_map) / sizeof(valtype_map[0]);
62
Owen Andersone50ed302009-08-10 22:56:29 +000063 const valtype_map_s *getValueTypeMapEntry(EVT VT) {
Scott Michel266bc8f2007-12-04 22:23:35 +000064 const valtype_map_s *retval = 0;
65
66 for (size_t i = 0; i < n_valtype_map; ++i) {
67 if (valtype_map[i].valtype == VT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +000068 retval = valtype_map + i;
69 break;
Scott Michel266bc8f2007-12-04 22:23:35 +000070 }
71 }
72
73#ifndef NDEBUG
74 if (retval == 0) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +000075 report_fatal_error("getValueTypeMapEntry returns NULL for " +
76 Twine(VT.getEVTString()));
Scott Michel266bc8f2007-12-04 22:23:35 +000077 }
78#endif
79
80 return retval;
81 }
Scott Michel94bd57e2009-01-15 04:41:47 +000082
Scott Michelc9c8b2a2009-01-26 03:31:40 +000083 //! Expand a library call into an actual call DAG node
84 /*!
85 \note
86 This code is taken from SelectionDAGLegalize, since it is not exposed as
87 part of the LLVM SelectionDAG API.
88 */
89
90 SDValue
91 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +000092 bool isSigned, SDValue &Hi, const SPUTargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +000093 // The input chain to this libcall is the entry node of the function.
94 // Legalizing the call will automatically add the previous call to the
95 // dependence.
96 SDValue InChain = DAG.getEntryNode();
97
98 TargetLowering::ArgListTy Args;
99 TargetLowering::ArgListEntry Entry;
100 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000101 EVT ArgVT = Op.getOperand(i).getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +0000102 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000103 Entry.Node = Op.getOperand(i);
104 Entry.Ty = ArgTy;
105 Entry.isSExt = isSigned;
106 Entry.isZExt = !isSigned;
107 Args.push_back(Entry);
108 }
109 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
110 TLI.getPointerTy());
111
112 // Splice the libcall in wherever FindInputOutputChains tells us to.
Owen Anderson23b9b192009-08-12 00:36:31 +0000113 const Type *RetTy =
114 Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000115 std::pair<SDValue, SDValue> CallInfo =
116 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000117 0, TLI.getLibcallCallingConv(LC), false,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000118 /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +0000119 Callee, Args, DAG, Op.getDebugLoc());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000120
121 return CallInfo.first;
122 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000123}
124
125SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000126 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
127 SPUTM(TM) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000128 // Fold away setcc operations if possible.
129 setPow2DivIsCheap();
130
131 // Use _setjmp/_longjmp instead of setjmp/longjmp.
132 setUseUnderscoreSetJmp(true);
133 setUseUnderscoreLongJmp(true);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000134
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000135 // Set RTLIB libcall names as used by SPU:
136 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
137
Scott Michel266bc8f2007-12-04 22:23:35 +0000138 // Set up the SPU's register classes:
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
140 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
141 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
142 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
143 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
144 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
145 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000146
Scott Michel266bc8f2007-12-04 22:23:35 +0000147 // SPU has no sign or zero extended loads for i1, i8, i16:
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
149 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
150 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
153 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelb30e8f62008-12-02 19:53:53 +0000154
Owen Anderson825b72b2009-08-11 20:47:22 +0000155 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
156 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
157 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
158 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000159
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000161
Scott Michel266bc8f2007-12-04 22:23:35 +0000162 // SPU constant load actions are custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
164 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000165
166 // SPU's loads and stores have to be custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel266bc8f2007-12-04 22:23:35 +0000168 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000170
Scott Michelf0569be2008-12-27 04:51:36 +0000171 setOperationAction(ISD::LOAD, VT, Custom);
172 setOperationAction(ISD::STORE, VT, Custom);
173 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
174 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
175 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
176
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
178 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000179 setTruncStoreAction(VT, StoreVT, Expand);
180 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000181 }
182
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
Scott Michelf0569be2008-12-27 04:51:36 +0000184 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype;
Scott Michelf0569be2008-12-27 04:51:36 +0000186
187 setOperationAction(ISD::LOAD, VT, Custom);
188 setOperationAction(ISD::STORE, VT, Custom);
189
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
191 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000192 setTruncStoreAction(VT, StoreVT, Expand);
193 }
194 }
195
Scott Michel266bc8f2007-12-04 22:23:35 +0000196 // Expand the jumptable branches
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
198 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000199
200 // Custom lower SELECT_CC for most cases, but expand by default
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
202 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
203 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
204 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
205 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000206
207 // SPU has no intrinsics for these particular operations:
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000209
Eli Friedman5427d712009-07-17 06:36:24 +0000210 // SPU has no division/remainder instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::SREM, MVT::i8, Expand);
212 setOperationAction(ISD::UREM, MVT::i8, Expand);
213 setOperationAction(ISD::SDIV, MVT::i8, Expand);
214 setOperationAction(ISD::UDIV, MVT::i8, Expand);
215 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
216 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
217 setOperationAction(ISD::SREM, MVT::i16, Expand);
218 setOperationAction(ISD::UREM, MVT::i16, Expand);
219 setOperationAction(ISD::SDIV, MVT::i16, Expand);
220 setOperationAction(ISD::UDIV, MVT::i16, Expand);
221 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
222 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
223 setOperationAction(ISD::SREM, MVT::i32, Expand);
224 setOperationAction(ISD::UREM, MVT::i32, Expand);
225 setOperationAction(ISD::SDIV, MVT::i32, Expand);
226 setOperationAction(ISD::UDIV, MVT::i32, Expand);
227 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
228 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
229 setOperationAction(ISD::SREM, MVT::i64, Expand);
230 setOperationAction(ISD::UREM, MVT::i64, Expand);
231 setOperationAction(ISD::SDIV, MVT::i64, Expand);
232 setOperationAction(ISD::UDIV, MVT::i64, Expand);
233 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
234 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
235 setOperationAction(ISD::SREM, MVT::i128, Expand);
236 setOperationAction(ISD::UREM, MVT::i128, Expand);
237 setOperationAction(ISD::SDIV, MVT::i128, Expand);
238 setOperationAction(ISD::UDIV, MVT::i128, Expand);
239 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
240 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000241
Scott Michel266bc8f2007-12-04 22:23:35 +0000242 // We don't support sin/cos/sqrt/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setOperationAction(ISD::FSIN , MVT::f64, Expand);
244 setOperationAction(ISD::FCOS , MVT::f64, Expand);
245 setOperationAction(ISD::FREM , MVT::f64, Expand);
246 setOperationAction(ISD::FSIN , MVT::f32, Expand);
247 setOperationAction(ISD::FCOS , MVT::f32, Expand);
248 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000249
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000250 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
251 // for f32!)
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
253 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000254
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
256 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000257
258 // SPU can do rotate right and left, so legalize it... but customize for i8
259 // because instructions don't exist.
Bill Wendling9440e352008-08-31 02:59:23 +0000260
261 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
262 // .td files.
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
264 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
265 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
Bill Wendling9440e352008-08-31 02:59:23 +0000266
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::ROTL, MVT::i32, Legal);
268 setOperationAction(ISD::ROTL, MVT::i16, Legal);
269 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Micheldc91bea2008-11-20 16:36:33 +0000270
Scott Michel266bc8f2007-12-04 22:23:35 +0000271 // SPU has no native version of shift left/right for i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SHL, MVT::i8, Custom);
273 setOperationAction(ISD::SRL, MVT::i8, Custom);
274 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000275
Scott Michel02d711b2008-12-30 23:28:25 +0000276 // Make these operations legal and handle them during instruction selection:
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SHL, MVT::i64, Legal);
278 setOperationAction(ISD::SRL, MVT::i64, Legal);
279 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000280
Scott Michel5af8f0e2008-07-16 17:17:29 +0000281 // Custom lower i8, i32 and i64 multiplications
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::MUL, MVT::i8, Custom);
283 setOperationAction(ISD::MUL, MVT::i32, Legal);
284 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000285
Eli Friedman6314ac22009-06-16 06:40:59 +0000286 // Expand double-width multiplication
287 // FIXME: It would probably be reasonable to support some of these operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
289 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
290 setOperationAction(ISD::MULHU, MVT::i8, Expand);
291 setOperationAction(ISD::MULHS, MVT::i8, Expand);
292 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
293 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
294 setOperationAction(ISD::MULHU, MVT::i16, Expand);
295 setOperationAction(ISD::MULHS, MVT::i16, Expand);
296 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
297 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
298 setOperationAction(ISD::MULHU, MVT::i32, Expand);
299 setOperationAction(ISD::MULHS, MVT::i32, Expand);
300 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
301 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
302 setOperationAction(ISD::MULHU, MVT::i64, Expand);
303 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Eli Friedman6314ac22009-06-16 06:40:59 +0000304
Scott Michel8bf61e82008-06-02 22:18:03 +0000305 // Need to custom handle (some) common i8, i64 math ops
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::ADD, MVT::i8, Custom);
307 setOperationAction(ISD::ADD, MVT::i64, Legal);
308 setOperationAction(ISD::SUB, MVT::i8, Custom);
309 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000310
Scott Michel266bc8f2007-12-04 22:23:35 +0000311 // SPU does not have BSWAP. It does have i32 support CTLZ.
312 // CTPOP has to be custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
314 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000315
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
317 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
318 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
319 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
320 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000321
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
323 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
324 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
325 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
326 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000327
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
329 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
330 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
331 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
332 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000333
Scott Michel8bf61e82008-06-02 22:18:03 +0000334 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel405fba12008-03-10 23:49:09 +0000335 // select ought to work:
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::SELECT, MVT::i8, Legal);
337 setOperationAction(ISD::SELECT, MVT::i16, Legal);
338 setOperationAction(ISD::SELECT, MVT::i32, Legal);
339 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000340
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::SETCC, MVT::i8, Legal);
342 setOperationAction(ISD::SETCC, MVT::i16, Legal);
343 setOperationAction(ISD::SETCC, MVT::i32, Legal);
344 setOperationAction(ISD::SETCC, MVT::i64, Legal);
345 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michelad2715e2008-03-05 23:02:02 +0000346
Scott Michelf0569be2008-12-27 04:51:36 +0000347 // Custom lower i128 -> i64 truncates
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
Scott Michelb30e8f62008-12-02 19:53:53 +0000349
Scott Michel77f452d2009-08-25 22:37:34 +0000350 // Custom lower i32/i64 -> i128 sign extend
Scott Michelf1fa4fd2009-08-24 22:28:53 +0000351 setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom);
352
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
354 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
355 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
356 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000357 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
358 // to expand to a libcall, hence the custom lowering:
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
360 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
361 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
362 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
363 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
364 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000365
366 // FDIV on SPU requires custom lowering
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel266bc8f2007-12-04 22:23:35 +0000368
Scott Michel9de57a92009-01-26 22:33:37 +0000369 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
371 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
372 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
373 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
374 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
375 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
376 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
377 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000378
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Legal);
380 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Legal);
381 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Legal);
382 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000383
384 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000386
Scott Michel5af8f0e2008-07-16 17:17:29 +0000387 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel266bc8f2007-12-04 22:23:35 +0000388 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michel053c1da2008-01-29 02:16:57 +0000390 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000392
Scott Michel1df30c42008-12-29 03:23:36 +0000393 setOperationAction(ISD::GlobalAddress, VT, Custom);
394 setOperationAction(ISD::ConstantPool, VT, Custom);
395 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michel053c1da2008-01-29 02:16:57 +0000396 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000397
Scott Michel266bc8f2007-12-04 22:23:35 +0000398 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000400
Scott Michel266bc8f2007-12-04 22:23:35 +0000401 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VAARG , MVT::Other, Expand);
403 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
404 setOperationAction(ISD::VAEND , MVT::Other, Expand);
405 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
406 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
407 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
408 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000409
410 // Cell SPU has instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
412 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000413
Scott Michel266bc8f2007-12-04 22:23:35 +0000414 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000416
417 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000419
420 // First set operation action for all vector types to expand. Then we
421 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
423 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
424 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
425 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
426 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
427 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
Scott Michel266bc8f2007-12-04 22:23:35 +0000428
Scott Michel21213e72009-01-06 23:10:38 +0000429 // "Odd size" vector classes that we're willing to support:
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 addRegisterClass(MVT::v2i32, SPU::VECREGRegisterClass);
Scott Michel21213e72009-01-06 23:10:38 +0000431
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
433 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
434 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Scott Michel266bc8f2007-12-04 22:23:35 +0000435
Duncan Sands83ec4b62008-06-06 12:08:01 +0000436 // add/sub are legal for all supported vector VT's.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000437 setOperationAction(ISD::ADD, VT, Legal);
438 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000439 // mul has to be custom lowered.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000440 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000441
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000442 setOperationAction(ISD::AND, VT, Legal);
443 setOperationAction(ISD::OR, VT, Legal);
444 setOperationAction(ISD::XOR, VT, Legal);
445 setOperationAction(ISD::LOAD, VT, Legal);
446 setOperationAction(ISD::SELECT, VT, Legal);
447 setOperationAction(ISD::STORE, VT, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000448
Scott Michel266bc8f2007-12-04 22:23:35 +0000449 // These operations need to be expanded:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000450 setOperationAction(ISD::SDIV, VT, Expand);
451 setOperationAction(ISD::SREM, VT, Expand);
452 setOperationAction(ISD::UDIV, VT, Expand);
453 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000454
455 // Custom lower build_vector, constant pool spills, insert and
456 // extract vector elements:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000457 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
458 setOperationAction(ISD::ConstantPool, VT, Custom);
459 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
460 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
461 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
462 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000463 }
464
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::AND, MVT::v16i8, Custom);
466 setOperationAction(ISD::OR, MVT::v16i8, Custom);
467 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
468 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000469
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000471
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setShiftAmountType(MVT::i32);
Scott Michelf0569be2008-12-27 04:51:36 +0000473 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000474
Scott Michel266bc8f2007-12-04 22:23:35 +0000475 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000476
Scott Michel266bc8f2007-12-04 22:23:35 +0000477 // We have target-specific dag combine patterns for the following nodes:
Scott Michel053c1da2008-01-29 02:16:57 +0000478 setTargetDAGCombine(ISD::ADD);
Scott Michela59d4692008-02-23 18:41:37 +0000479 setTargetDAGCombine(ISD::ZERO_EXTEND);
480 setTargetDAGCombine(ISD::SIGN_EXTEND);
481 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000482
Scott Michel266bc8f2007-12-04 22:23:35 +0000483 computeRegisterProperties();
Scott Michel7a1c9e92008-11-22 23:50:42 +0000484
Scott Michele07d3de2008-12-09 03:37:19 +0000485 // Set pre-RA register scheduler default to BURR, which produces slightly
486 // better code than the default (could also be TDRR, but TargetLowering.h
487 // needs a mod to support that model):
Evan Cheng211ffa12010-05-19 20:19:50 +0000488 setSchedulingPreference(Sched::RegPressure);
Scott Michel266bc8f2007-12-04 22:23:35 +0000489}
490
491const char *
492SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
493{
494 if (node_names.empty()) {
495 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
496 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
497 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
498 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Michel9de5d0d2008-01-11 02:53:15 +0000499 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michel053c1da2008-01-29 02:16:57 +0000500 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel266bc8f2007-12-04 22:23:35 +0000501 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
502 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
503 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel7a1c9e92008-11-22 23:50:42 +0000504 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000505 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michel1df30c42008-12-29 03:23:36 +0000506 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michel104de432008-11-24 17:11:17 +0000507 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Scott Michela59d4692008-02-23 18:41:37 +0000508 node_names[(unsigned) SPUISD::SHLQUAD_L_BITS] = "SPUISD::SHLQUAD_L_BITS";
509 node_names[(unsigned) SPUISD::SHLQUAD_L_BYTES] = "SPUISD::SHLQUAD_L_BYTES";
Scott Michel266bc8f2007-12-04 22:23:35 +0000510 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
511 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000512 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
513 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
514 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel8bf61e82008-06-02 22:18:03 +0000515 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000516 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel94bd57e2009-01-15 04:41:47 +0000517 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
518 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
519 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel266bc8f2007-12-04 22:23:35 +0000520 }
521
522 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
523
524 return ((i != node_names.end()) ? i->second : 0);
525}
526
Bill Wendlingb4202b82009-07-01 18:50:55 +0000527/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000528unsigned SPUTargetLowering::getFunctionAlignment(const Function *) const {
529 return 3;
530}
531
Scott Michelf0569be2008-12-27 04:51:36 +0000532//===----------------------------------------------------------------------===//
533// Return the Cell SPU's SETCC result type
534//===----------------------------------------------------------------------===//
535
Owen Anderson825b72b2009-08-11 20:47:22 +0000536MVT::SimpleValueType SPUTargetLowering::getSetCCResultType(EVT VT) const {
Scott Michelf0569be2008-12-27 04:51:36 +0000537 // i16 and i32 are valid SETCC result types
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 return ((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) ?
539 VT.getSimpleVT().SimpleTy :
540 MVT::i32);
Scott Michel78c47fa2008-03-10 16:58:52 +0000541}
542
Scott Michel266bc8f2007-12-04 22:23:35 +0000543//===----------------------------------------------------------------------===//
544// Calling convention code:
545//===----------------------------------------------------------------------===//
546
547#include "SPUGenCallingConv.inc"
548
549//===----------------------------------------------------------------------===//
550// LowerOperation implementation
551//===----------------------------------------------------------------------===//
552
553/// Custom lower loads for CellSPU
554/*!
555 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
556 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel30ee7df2008-12-04 03:02:42 +0000557
558 For extending loads, we also want to ensure that the following sequence is
Owen Anderson825b72b2009-08-11 20:47:22 +0000559 emitted, e.g. for MVT::f32 extending load to MVT::f64:
Scott Michel30ee7df2008-12-04 03:02:42 +0000560
561\verbatim
Scott Michel1df30c42008-12-29 03:23:36 +0000562%1 v16i8,ch = load
Scott Michel30ee7df2008-12-04 03:02:42 +0000563%2 v16i8,ch = rotate %1
Scott Michel1df30c42008-12-29 03:23:36 +0000564%3 v4f8, ch = bitconvert %2
Scott Michel30ee7df2008-12-04 03:02:42 +0000565%4 f32 = vec2perfslot %3
566%5 f64 = fp_extend %4
567\endverbatim
568*/
Dan Gohman475871a2008-07-27 21:46:04 +0000569static SDValue
570LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000571 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000572 SDValue the_chain = LN->getChain();
Owen Andersone50ed302009-08-10 22:56:29 +0000573 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
574 EVT InVT = LN->getMemoryVT();
575 EVT OutVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000576 ISD::LoadExtType ExtType = LN->getExtensionType();
577 unsigned alignment = LN->getAlignment();
Scott Michelf0569be2008-12-27 04:51:36 +0000578 const valtype_map_s *vtm = getValueTypeMapEntry(InVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000579 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000580
Scott Michel266bc8f2007-12-04 22:23:35 +0000581 switch (LN->getAddressingMode()) {
582 case ISD::UNINDEXED: {
Scott Michelf0569be2008-12-27 04:51:36 +0000583 SDValue result;
584 SDValue basePtr = LN->getBasePtr();
585 SDValue rotate;
Scott Michel266bc8f2007-12-04 22:23:35 +0000586
Scott Michelf0569be2008-12-27 04:51:36 +0000587 if (alignment == 16) {
588 ConstantSDNode *CN;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000589
Scott Michelf0569be2008-12-27 04:51:36 +0000590 // Special cases for a known aligned load to simplify the base pointer
591 // and the rotation amount:
592 if (basePtr.getOpcode() == ISD::ADD
593 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
594 // Known offset into basePtr
595 int64_t offset = CN->getSExtValue();
596 int64_t rotamt = int64_t((offset & 0xf) - vtm->prefslot_byte);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000597
Scott Michelf0569be2008-12-27 04:51:36 +0000598 if (rotamt < 0)
599 rotamt += 16;
600
Owen Anderson825b72b2009-08-11 20:47:22 +0000601 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michelf0569be2008-12-27 04:51:36 +0000602
603 // Simplify the base pointer for this case:
604 basePtr = basePtr.getOperand(0);
605 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000606 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000607 basePtr,
608 DAG.getConstant((offset & ~0xf), PtrVT));
609 }
610 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
611 || (basePtr.getOpcode() == SPUISD::IndirectAddr
612 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
613 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
614 // Plain aligned a-form address: rotate into preferred slot
615 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
616 int64_t rotamt = -vtm->prefslot_byte;
617 if (rotamt < 0)
618 rotamt += 16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000620 } else {
Scott Michelf0569be2008-12-27 04:51:36 +0000621 // Offset the rotate amount by the basePtr and the preferred slot
622 // byte offset
623 int64_t rotamt = -vtm->prefslot_byte;
624 if (rotamt < 0)
625 rotamt += 16;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000626 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000627 basePtr,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000628 DAG.getConstant(rotamt, PtrVT));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000629 }
Scott Michelf0569be2008-12-27 04:51:36 +0000630 } else {
631 // Unaligned load: must be more pessimistic about addressing modes:
632 if (basePtr.getOpcode() == ISD::ADD) {
633 MachineFunction &MF = DAG.getMachineFunction();
634 MachineRegisterInfo &RegInfo = MF.getRegInfo();
635 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
636 SDValue Flag;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000637
Scott Michelf0569be2008-12-27 04:51:36 +0000638 SDValue Op0 = basePtr.getOperand(0);
639 SDValue Op1 = basePtr.getOperand(1);
640
641 if (isa<ConstantSDNode>(Op1)) {
642 // Convert the (add <ptr>, <const>) to an indirect address contained
643 // in a register. Note that this is done because we need to avoid
644 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000645 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000646 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
647 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000648 } else {
649 // Convert the (add <arg1>, <arg2>) to an indirect address, which
650 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000651 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000652 }
653 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000654 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000655 basePtr,
656 DAG.getConstant(0, PtrVT));
657 }
658
659 // Offset the rotate amount by the basePtr and the preferred slot
660 // byte offset
Dale Johannesen33c960f2009-02-04 20:06:27 +0000661 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000662 basePtr,
663 DAG.getConstant(-vtm->prefslot_byte, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000664 }
Scott Michel9de5d0d2008-01-11 02:53:15 +0000665
Scott Michelf0569be2008-12-27 04:51:36 +0000666 // Re-emit as a v16i8 vector load
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 result = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michelf0569be2008-12-27 04:51:36 +0000668 LN->getSrcValue(), LN->getSrcValueOffset(),
David Greene73657df2010-02-15 16:55:58 +0000669 LN->isVolatile(), LN->isNonTemporal(), 16);
Scott Michelf0569be2008-12-27 04:51:36 +0000670
671 // Update the chain
672 the_chain = result.getValue(1);
673
674 // Rotate into the preferred slot:
Owen Anderson825b72b2009-08-11 20:47:22 +0000675 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::v16i8,
Scott Michelf0569be2008-12-27 04:51:36 +0000676 result.getValue(0), rotate);
677
Scott Michel30ee7df2008-12-04 03:02:42 +0000678 // Convert the loaded v16i8 vector to the appropriate vector type
679 // specified by the operand:
Owen Anderson23b9b192009-08-12 00:36:31 +0000680 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
681 InVT, (128 / InVT.getSizeInBits()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000682 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
683 DAG.getNode(ISD::BIT_CONVERT, dl, vecVT, result));
Scott Michel5af8f0e2008-07-16 17:17:29 +0000684
Scott Michel30ee7df2008-12-04 03:02:42 +0000685 // Handle extending loads by extending the scalar result:
686 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000687 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000688 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000689 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000690 } else if (ExtType == ISD::EXTLOAD) {
691 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000692
Scott Michel30ee7df2008-12-04 03:02:42 +0000693 if (OutVT.isFloatingPoint())
Scott Michel19c10e62009-01-26 03:37:41 +0000694 NewOpc = ISD::FP_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000695
Dale Johannesen33c960f2009-02-04 20:06:27 +0000696 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000697 }
698
Owen Anderson825b72b2009-08-11 20:47:22 +0000699 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +0000700 SDValue retops[2] = {
Scott Michel58c58182008-01-17 20:38:41 +0000701 result,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000702 the_chain
Scott Michel58c58182008-01-17 20:38:41 +0000703 };
Scott Michel9de5d0d2008-01-11 02:53:15 +0000704
Dale Johannesen33c960f2009-02-04 20:06:27 +0000705 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel58c58182008-01-17 20:38:41 +0000706 retops, sizeof(retops) / sizeof(retops[0]));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000707 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000708 }
709 case ISD::PRE_INC:
710 case ISD::PRE_DEC:
711 case ISD::POST_INC:
712 case ISD::POST_DEC:
713 case ISD::LAST_INDEXED_MODE:
Torok Edwindac237e2009-07-08 20:53:28 +0000714 {
Benjamin Kramer1bd73352010-04-08 10:44:28 +0000715 report_fatal_error("LowerLOAD: Got a LoadSDNode with an addr mode other "
716 "than UNINDEXED\n" +
717 Twine((unsigned)LN->getAddressingMode()));
Torok Edwindac237e2009-07-08 20:53:28 +0000718 /*NOTREACHED*/
719 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000720 }
721
Dan Gohman475871a2008-07-27 21:46:04 +0000722 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000723}
724
725/// Custom lower stores for CellSPU
726/*!
727 All CellSPU stores are aligned to 16-byte boundaries, so for elements
728 within a 16-byte block, we have to generate a shuffle to insert the
729 requested element into its place, then store the resulting block.
730 */
Dan Gohman475871a2008-07-27 21:46:04 +0000731static SDValue
732LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000733 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000734 SDValue Value = SN->getValue();
Owen Andersone50ed302009-08-10 22:56:29 +0000735 EVT VT = Value.getValueType();
736 EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
737 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000738 DebugLoc dl = Op.getDebugLoc();
Scott Michel9de5d0d2008-01-11 02:53:15 +0000739 unsigned alignment = SN->getAlignment();
Scott Michel266bc8f2007-12-04 22:23:35 +0000740
741 switch (SN->getAddressingMode()) {
742 case ISD::UNINDEXED: {
Scott Michel9c0c6b22008-11-21 02:56:16 +0000743 // The vector type we really want to load from the 16-byte chunk.
Owen Anderson23b9b192009-08-12 00:36:31 +0000744 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Bill Wendling53df23c2009-12-28 02:04:53 +0000745 VT, (128 / VT.getSizeInBits()));
Scott Michel266bc8f2007-12-04 22:23:35 +0000746
Scott Michelf0569be2008-12-27 04:51:36 +0000747 SDValue alignLoadVec;
748 SDValue basePtr = SN->getBasePtr();
749 SDValue the_chain = SN->getChain();
750 SDValue insertEltOffs;
Scott Michel266bc8f2007-12-04 22:23:35 +0000751
Scott Michelf0569be2008-12-27 04:51:36 +0000752 if (alignment == 16) {
753 ConstantSDNode *CN;
754
755 // Special cases for a known aligned load to simplify the base pointer
756 // and insertion byte:
757 if (basePtr.getOpcode() == ISD::ADD
758 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
759 // Known offset into basePtr
760 int64_t offset = CN->getSExtValue();
761
762 // Simplify the base pointer for this case:
763 basePtr = basePtr.getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +0000764 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000765 basePtr,
766 DAG.getConstant((offset & 0xf), PtrVT));
767
768 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000769 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000770 basePtr,
771 DAG.getConstant((offset & ~0xf), PtrVT));
772 }
773 } else {
774 // Otherwise, assume it's at byte 0 of basePtr
Dale Johannesende064702009-02-06 21:50:26 +0000775 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000776 basePtr,
777 DAG.getConstant(0, PtrVT));
778 }
779 } else {
780 // Unaligned load: must be more pessimistic about addressing modes:
781 if (basePtr.getOpcode() == ISD::ADD) {
782 MachineFunction &MF = DAG.getMachineFunction();
783 MachineRegisterInfo &RegInfo = MF.getRegInfo();
784 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
785 SDValue Flag;
786
787 SDValue Op0 = basePtr.getOperand(0);
788 SDValue Op1 = basePtr.getOperand(1);
789
790 if (isa<ConstantSDNode>(Op1)) {
791 // Convert the (add <ptr>, <const>) to an indirect address contained
792 // in a register. Note that this is done because we need to avoid
793 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000794 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000795 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
796 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000797 } else {
798 // Convert the (add <arg1>, <arg2>) to an indirect address, which
799 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000800 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000801 }
802 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000803 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000804 basePtr,
805 DAG.getConstant(0, PtrVT));
806 }
807
808 // Insertion point is solely determined by basePtr's contents
Dale Johannesen33c960f2009-02-04 20:06:27 +0000809 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000810 basePtr,
811 DAG.getConstant(0, PtrVT));
812 }
813
814 // Re-emit as a v16i8 vector load
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 alignLoadVec = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michelf0569be2008-12-27 04:51:36 +0000816 SN->getSrcValue(), SN->getSrcValueOffset(),
David Greene73657df2010-02-15 16:55:58 +0000817 SN->isVolatile(), SN->isNonTemporal(), 16);
Scott Michelf0569be2008-12-27 04:51:36 +0000818
819 // Update the chain
820 the_chain = alignLoadVec.getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000821
Scott Michel9de5d0d2008-01-11 02:53:15 +0000822 LoadSDNode *LN = cast<LoadSDNode>(alignLoadVec);
Dan Gohman475871a2008-07-27 21:46:04 +0000823 SDValue theValue = SN->getValue();
824 SDValue result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000825
826 if (StVT != VT
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000827 && (theValue.getOpcode() == ISD::AssertZext
828 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000829 // Drill down and get the value for zero- and sign-extended
830 // quantities
Scott Michel5af8f0e2008-07-16 17:17:29 +0000831 theValue = theValue.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +0000832 }
833
Scott Michel9de5d0d2008-01-11 02:53:15 +0000834 // If the base pointer is already a D-form address, then just create
835 // a new D-form address with a slot offset and the orignal base pointer.
836 // Otherwise generate a D-form address with the slot offset relative
837 // to the stack pointer, which is always aligned.
Scott Michelf0569be2008-12-27 04:51:36 +0000838#if !defined(NDEBUG)
839 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000840 errs() << "CellSPU LowerSTORE: basePtr = ";
Scott Michelf0569be2008-12-27 04:51:36 +0000841 basePtr.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +0000842 errs() << "\n";
Scott Michelf0569be2008-12-27 04:51:36 +0000843 }
844#endif
Scott Michel9de5d0d2008-01-11 02:53:15 +0000845
Scott Michel430a5552008-11-19 15:24:16 +0000846 SDValue insertEltOp =
Dale Johannesen33c960f2009-02-04 20:06:27 +0000847 DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT, insertEltOffs);
Scott Michel719b0e12008-11-19 17:45:08 +0000848 SDValue vectorizeOp =
Dale Johannesen33c960f2009-02-04 20:06:27 +0000849 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT, theValue);
Scott Michel430a5552008-11-19 15:24:16 +0000850
Dale Johannesen33c960f2009-02-04 20:06:27 +0000851 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
Scott Michel19c10e62009-01-26 03:37:41 +0000852 vectorizeOp, alignLoadVec,
Scott Michel6e1d1472009-03-16 18:47:25 +0000853 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 MVT::v4i32, insertEltOp));
Scott Michel266bc8f2007-12-04 22:23:35 +0000855
Dale Johannesen33c960f2009-02-04 20:06:27 +0000856 result = DAG.getStore(the_chain, dl, result, basePtr,
Scott Michel266bc8f2007-12-04 22:23:35 +0000857 LN->getSrcValue(), LN->getSrcValueOffset(),
David Greene73657df2010-02-15 16:55:58 +0000858 LN->isVolatile(), LN->isNonTemporal(),
859 LN->getAlignment());
Scott Michel266bc8f2007-12-04 22:23:35 +0000860
Scott Michel23f2ff72008-12-04 17:16:59 +0000861#if 0 && !defined(NDEBUG)
Scott Michel430a5552008-11-19 15:24:16 +0000862 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
863 const SDValue &currentRoot = DAG.getRoot();
864
865 DAG.setRoot(result);
Chris Lattner4437ae22009-08-23 07:05:07 +0000866 errs() << "------- CellSPU:LowerStore result:\n";
Scott Michel430a5552008-11-19 15:24:16 +0000867 DAG.dump();
Chris Lattner4437ae22009-08-23 07:05:07 +0000868 errs() << "-------\n";
Scott Michel430a5552008-11-19 15:24:16 +0000869 DAG.setRoot(currentRoot);
870 }
871#endif
Scott Michelb30e8f62008-12-02 19:53:53 +0000872
Scott Michel266bc8f2007-12-04 22:23:35 +0000873 return result;
874 /*UNREACHED*/
875 }
876 case ISD::PRE_INC:
877 case ISD::PRE_DEC:
878 case ISD::POST_INC:
879 case ISD::POST_DEC:
880 case ISD::LAST_INDEXED_MODE:
Torok Edwindac237e2009-07-08 20:53:28 +0000881 {
Benjamin Kramer1bd73352010-04-08 10:44:28 +0000882 report_fatal_error("LowerLOAD: Got a LoadSDNode with an addr mode other "
883 "than UNINDEXED\n" +
884 Twine((unsigned)SN->getAddressingMode()));
Torok Edwindac237e2009-07-08 20:53:28 +0000885 /*NOTREACHED*/
886 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000887 }
888
Dan Gohman475871a2008-07-27 21:46:04 +0000889 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000890}
891
Scott Michel94bd57e2009-01-15 04:41:47 +0000892//! Generate the address of a constant pool entry.
Dan Gohman7db949d2009-08-07 01:32:21 +0000893static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +0000894LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000895 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000896 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +0000897 const Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +0000898 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
899 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000900 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000901 // FIXME there is no actual debug info here
902 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000903
904 if (TM.getRelocationModel() == Reloc::Static) {
905 if (!ST->usingLargeMem()) {
Dan Gohman475871a2008-07-27 21:46:04 +0000906 // Just return the SDValue with the constant pool address in it.
Dale Johannesende064702009-02-06 21:50:26 +0000907 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +0000908 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000909 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
910 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
911 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel266bc8f2007-12-04 22:23:35 +0000912 }
913 }
914
Torok Edwinc23197a2009-07-14 16:55:14 +0000915 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +0000916 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000917 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000918}
919
Scott Michel94bd57e2009-01-15 04:41:47 +0000920//! Alternate entry point for generating the address of a constant pool entry
921SDValue
922SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
923 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
924}
925
Dan Gohman475871a2008-07-27 21:46:04 +0000926static SDValue
927LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000928 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000929 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000930 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
931 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel266bc8f2007-12-04 22:23:35 +0000932 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000933 // FIXME there is no actual debug info here
934 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000935
936 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michela59d4692008-02-23 18:41:37 +0000937 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000938 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michela59d4692008-02-23 18:41:37 +0000939 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000940 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
941 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
942 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michela59d4692008-02-23 18:41:37 +0000943 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000944 }
945
Torok Edwinc23197a2009-07-14 16:55:14 +0000946 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +0000947 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000948 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000949}
950
Dan Gohman475871a2008-07-27 21:46:04 +0000951static SDValue
952LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000953 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000954 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +0000955 const GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +0000956 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Scott Michel266bc8f2007-12-04 22:23:35 +0000957 const TargetMachine &TM = DAG.getTarget();
Dan Gohman475871a2008-07-27 21:46:04 +0000958 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +0000959 // FIXME there is no actual debug info here
960 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +0000961
Scott Michel266bc8f2007-12-04 22:23:35 +0000962 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel053c1da2008-01-29 02:16:57 +0000963 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000964 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michel053c1da2008-01-29 02:16:57 +0000965 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000966 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
967 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
968 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel053c1da2008-01-29 02:16:57 +0000969 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000970 } else {
Chris Lattner75361b62010-04-07 22:58:41 +0000971 report_fatal_error("LowerGlobalAddress: Relocation model other than static"
Torok Edwindac237e2009-07-08 20:53:28 +0000972 "not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +0000973 /*NOTREACHED*/
974 }
975
Dan Gohman475871a2008-07-27 21:46:04 +0000976 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000977}
978
Nate Begemanccef5802008-02-14 18:43:04 +0000979//! Custom lower double precision floating point constants
Dan Gohman475871a2008-07-27 21:46:04 +0000980static SDValue
981LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +0000982 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +0000983 // FIXME there is no actual debug info here
984 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000985
Owen Anderson825b72b2009-08-11 20:47:22 +0000986 if (VT == MVT::f64) {
Scott Michel1a6cdb62008-12-01 17:56:02 +0000987 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
988
989 assert((FP != 0) &&
990 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michel1df30c42008-12-29 03:23:36 +0000991
Scott Michel170783a2007-12-19 20:15:47 +0000992 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Owen Anderson825b72b2009-08-11 20:47:22 +0000993 SDValue T = DAG.getConstant(dbits, MVT::i64);
994 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesende064702009-02-06 21:50:26 +0000995 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +0000996 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Tvec));
Scott Michel266bc8f2007-12-04 22:23:35 +0000997 }
998
Dan Gohman475871a2008-07-27 21:46:04 +0000999 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001000}
1001
Dan Gohman98ca4f22009-08-05 01:29:28 +00001002SDValue
1003SPUTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001004 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001005 const SmallVectorImpl<ISD::InputArg>
1006 &Ins,
1007 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001008 SmallVectorImpl<SDValue> &InVals)
1009 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001010
Scott Michel266bc8f2007-12-04 22:23:35 +00001011 MachineFunction &MF = DAG.getMachineFunction();
1012 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001013 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001014 SPUFunctionInfo *FuncInfo = MF.getInfo<SPUFunctionInfo>();
Scott Michel266bc8f2007-12-04 22:23:35 +00001015
1016 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
1017 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001018
Scott Michel266bc8f2007-12-04 22:23:35 +00001019 unsigned ArgOffset = SPUFrameInfo::minStackSize();
1020 unsigned ArgRegIdx = 0;
1021 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001022
Owen Andersone50ed302009-08-10 22:56:29 +00001023 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001024
Scott Michel266bc8f2007-12-04 22:23:35 +00001025 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001026 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001027 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001028 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Micheld976c212008-10-30 01:51:48 +00001029 SDValue ArgVal;
Scott Michel266bc8f2007-12-04 22:23:35 +00001030
Scott Micheld976c212008-10-30 01:51:48 +00001031 if (ArgRegIdx < NumArgRegs) {
1032 const TargetRegisterClass *ArgRegClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001033
Owen Anderson825b72b2009-08-11 20:47:22 +00001034 switch (ObjectVT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001035 default:
1036 report_fatal_error("LowerFormalArguments Unhandled argument type: " +
1037 Twine(ObjectVT.getEVTString()));
Owen Anderson825b72b2009-08-11 20:47:22 +00001038 case MVT::i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001039 ArgRegClass = &SPU::R8CRegClass;
1040 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001041 case MVT::i16:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001042 ArgRegClass = &SPU::R16CRegClass;
1043 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001044 case MVT::i32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001045 ArgRegClass = &SPU::R32CRegClass;
1046 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001047 case MVT::i64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001048 ArgRegClass = &SPU::R64CRegClass;
1049 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001050 case MVT::i128:
Scott Micheldd950092009-01-06 03:36:14 +00001051 ArgRegClass = &SPU::GPRCRegClass;
1052 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001053 case MVT::f32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001054 ArgRegClass = &SPU::R32FPRegClass;
1055 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001056 case MVT::f64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001057 ArgRegClass = &SPU::R64FPRegClass;
1058 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001059 case MVT::v2f64:
1060 case MVT::v4f32:
1061 case MVT::v2i64:
1062 case MVT::v4i32:
1063 case MVT::v8i16:
1064 case MVT::v16i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001065 ArgRegClass = &SPU::VECREGRegClass;
1066 break;
Scott Micheld976c212008-10-30 01:51:48 +00001067 }
1068
1069 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
1070 RegInfo.addLiveIn(ArgRegs[ArgRegIdx], VReg);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001071 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Micheld976c212008-10-30 01:51:48 +00001072 ++ArgRegIdx;
1073 } else {
1074 // We need to load the argument to a virtual register if we determined
1075 // above that we ran out of physical registers of the appropriate type
1076 // or we're forced to do vararg
David Greene3f2bf852009-11-12 20:49:22 +00001077 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset, true, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001078 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
David Greene73657df2010-02-15 16:55:58 +00001079 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, NULL, 0, false, false, 0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001080 ArgOffset += StackSlotSize;
1081 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001082
Dan Gohman98ca4f22009-08-05 01:29:28 +00001083 InVals.push_back(ArgVal);
Scott Micheld976c212008-10-30 01:51:48 +00001084 // Update the chain
Dan Gohman98ca4f22009-08-05 01:29:28 +00001085 Chain = ArgVal.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001086 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001087
Scott Micheld976c212008-10-30 01:51:48 +00001088 // vararg handling:
Scott Michel266bc8f2007-12-04 22:23:35 +00001089 if (isVarArg) {
Scott Micheld976c212008-10-30 01:51:48 +00001090 // unsigned int ptr_size = PtrVT.getSizeInBits() / 8;
1091 // We will spill (79-3)+1 registers to the stack
1092 SmallVector<SDValue, 79-3+1> MemOps;
1093
1094 // Create the frame slot
1095
Scott Michel266bc8f2007-12-04 22:23:35 +00001096 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001097 FuncInfo->setVarArgsFrameIndex(
1098 MFI->CreateFixedObject(StackSlotSize, ArgOffset,
1099 true, false));
1100 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Chris Lattnere27e02b2010-03-29 17:38:47 +00001101 unsigned VReg = MF.addLiveIn(ArgRegs[ArgRegIdx], &SPU::R32CRegClass);
1102 SDValue ArgVal = DAG.getRegister(VReg, MVT::v16i8);
David Greene73657df2010-02-15 16:55:58 +00001103 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, NULL, 0,
1104 false, false, 0);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001105 Chain = Store.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001106 MemOps.push_back(Store);
Scott Micheld976c212008-10-30 01:51:48 +00001107
1108 // Increment address by stack slot size for the next stored argument
1109 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001110 }
1111 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001112 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001113 &MemOps[0], MemOps.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001114 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001115
Dan Gohman98ca4f22009-08-05 01:29:28 +00001116 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001117}
1118
1119/// isLSAAddress - Return the immediate to use if the specified
1120/// value is representable as a LSA address.
Dan Gohman475871a2008-07-27 21:46:04 +00001121static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001122 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel266bc8f2007-12-04 22:23:35 +00001123 if (!C) return 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001124
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001125 int Addr = C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001126 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1127 (Addr << 14 >> 14) != Addr)
1128 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel5af8f0e2008-07-16 17:17:29 +00001129
Owen Anderson825b72b2009-08-11 20:47:22 +00001130 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +00001131}
1132
Dan Gohman98ca4f22009-08-05 01:29:28 +00001133SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001134SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001135 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001136 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001137 const SmallVectorImpl<ISD::OutputArg> &Outs,
1138 const SmallVectorImpl<ISD::InputArg> &Ins,
1139 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001140 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001141 // CellSPU target does not yet support tail call optimization.
1142 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001143
1144 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1145 unsigned NumOps = Outs.size();
Scott Michel266bc8f2007-12-04 22:23:35 +00001146 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
1147 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
1148 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
1149
1150 // Handy pointer type
Owen Andersone50ed302009-08-10 22:56:29 +00001151 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001152
Scott Michel266bc8f2007-12-04 22:23:35 +00001153 // Set up a copy of the stack pointer for use loading and storing any
1154 // arguments that may not fit in the registers available for argument
1155 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00001156 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001157
Scott Michel266bc8f2007-12-04 22:23:35 +00001158 // Figure out which arguments are going to go in registers, and which in
1159 // memory.
1160 unsigned ArgOffset = SPUFrameInfo::minStackSize(); // Just below [LR]
1161 unsigned ArgRegIdx = 0;
1162
1163 // Keep track of registers passing arguments
Dan Gohman475871a2008-07-27 21:46:04 +00001164 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel266bc8f2007-12-04 22:23:35 +00001165 // And the arguments passed on the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001166 SmallVector<SDValue, 8> MemOpChains;
Scott Michel266bc8f2007-12-04 22:23:35 +00001167
1168 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001169 SDValue Arg = Outs[i].Val;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001170
Scott Michel266bc8f2007-12-04 22:23:35 +00001171 // PtrOff will be used to store the current argument to the stack if a
1172 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00001173 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +00001174 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel266bc8f2007-12-04 22:23:35 +00001175
Owen Anderson825b72b2009-08-11 20:47:22 +00001176 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001177 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001178 case MVT::i8:
1179 case MVT::i16:
1180 case MVT::i32:
1181 case MVT::i64:
1182 case MVT::i128:
Scott Michel266bc8f2007-12-04 22:23:35 +00001183 if (ArgRegIdx != NumArgRegs) {
1184 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1185 } else {
David Greene73657df2010-02-15 16:55:58 +00001186 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
1187 false, false, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001188 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001189 }
1190 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001191 case MVT::f32:
1192 case MVT::f64:
Scott Michel266bc8f2007-12-04 22:23:35 +00001193 if (ArgRegIdx != NumArgRegs) {
1194 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1195 } else {
David Greene73657df2010-02-15 16:55:58 +00001196 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
1197 false, false, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001198 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001199 }
1200 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001201 case MVT::v2i64:
1202 case MVT::v2f64:
1203 case MVT::v4f32:
1204 case MVT::v4i32:
1205 case MVT::v8i16:
1206 case MVT::v16i8:
Scott Michel266bc8f2007-12-04 22:23:35 +00001207 if (ArgRegIdx != NumArgRegs) {
1208 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1209 } else {
David Greene73657df2010-02-15 16:55:58 +00001210 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
1211 false, false, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001212 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001213 }
1214 break;
1215 }
1216 }
1217
Bill Wendlingce90c242009-12-28 01:31:11 +00001218 // Accumulate how many bytes are to be pushed on the stack, including the
1219 // linkage area, and parameter passing area. According to the SPU ABI,
1220 // we minimally need space for [LR] and [SP].
1221 unsigned NumStackBytes = ArgOffset - SPUFrameInfo::minStackSize();
1222
1223 // Insert a call sequence start
Chris Lattnere563bbc2008-10-11 22:08:30 +00001224 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1225 true));
Scott Michel266bc8f2007-12-04 22:23:35 +00001226
1227 if (!MemOpChains.empty()) {
1228 // Adjust the stack pointer for the stack arguments.
Owen Anderson825b72b2009-08-11 20:47:22 +00001229 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel266bc8f2007-12-04 22:23:35 +00001230 &MemOpChains[0], MemOpChains.size());
1231 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001232
Scott Michel266bc8f2007-12-04 22:23:35 +00001233 // Build a sequence of copy-to-reg nodes chained together with token chain
1234 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001235 SDValue InFlag;
Scott Michel266bc8f2007-12-04 22:23:35 +00001236 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001237 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001238 RegsToPass[i].second, InFlag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001239 InFlag = Chain.getValue(1);
1240 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001241
Dan Gohman475871a2008-07-27 21:46:04 +00001242 SmallVector<SDValue, 8> Ops;
Scott Michel266bc8f2007-12-04 22:23:35 +00001243 unsigned CallOpc = SPUISD::CALL;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001244
Bill Wendling056292f2008-09-16 21:48:12 +00001245 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1246 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1247 // node so that legalize doesn't hack it.
Scott Michel19fd42a2008-11-11 03:06:06 +00001248 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001249 const GlobalValue *GV = G->getGlobal();
Owen Andersone50ed302009-08-10 22:56:29 +00001250 EVT CalleeVT = Callee.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001251 SDValue Zero = DAG.getConstant(0, PtrVT);
1252 SDValue GA = DAG.getTargetGlobalAddress(GV, CalleeVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001253
Scott Michel9de5d0d2008-01-11 02:53:15 +00001254 if (!ST->usingLargeMem()) {
1255 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1256 // style calls, otherwise, external symbols are BRASL calls. This assumes
1257 // that declared/defined symbols are in the same compilation unit and can
1258 // be reached through PC-relative jumps.
1259 //
1260 // NOTE:
1261 // This may be an unsafe assumption for JIT and really large compilation
1262 // units.
1263 if (GV->isDeclaration()) {
Dale Johannesende064702009-02-06 21:50:26 +00001264 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001265 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001266 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001267 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001268 } else {
Scott Michel9de5d0d2008-01-11 02:53:15 +00001269 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1270 // address pairs:
Dale Johannesende064702009-02-06 21:50:26 +00001271 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001272 }
Scott Michel1df30c42008-12-29 03:23:36 +00001273 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001274 EVT CalleeVT = Callee.getValueType();
Scott Michel1df30c42008-12-29 03:23:36 +00001275 SDValue Zero = DAG.getConstant(0, PtrVT);
1276 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1277 Callee.getValueType());
1278
1279 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001280 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001281 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001282 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001283 }
1284 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001285 // If this is an absolute destination address that appears to be a legal
1286 // local store address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00001287 Callee = SDValue(Dest, 0);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001288 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001289
1290 Ops.push_back(Chain);
1291 Ops.push_back(Callee);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001292
Scott Michel266bc8f2007-12-04 22:23:35 +00001293 // Add argument registers to the end of the list so that they are known live
1294 // into the call.
1295 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel5af8f0e2008-07-16 17:17:29 +00001296 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel266bc8f2007-12-04 22:23:35 +00001297 RegsToPass[i].second.getValueType()));
Scott Michel5af8f0e2008-07-16 17:17:29 +00001298
Gabor Greifba36cb52008-08-28 21:40:38 +00001299 if (InFlag.getNode())
Scott Michel266bc8f2007-12-04 22:23:35 +00001300 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001301 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001302 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001303 &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001304 InFlag = Chain.getValue(1);
1305
Chris Lattnere563bbc2008-10-11 22:08:30 +00001306 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1307 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001308 if (!Ins.empty())
Evan Chengebaaa912008-02-05 22:44:06 +00001309 InFlag = Chain.getValue(1);
1310
Dan Gohman98ca4f22009-08-05 01:29:28 +00001311 // If the function returns void, just return the chain.
1312 if (Ins.empty())
1313 return Chain;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001314
Scott Michel266bc8f2007-12-04 22:23:35 +00001315 // If the call has results, copy the values out of the ret val registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001316 switch (Ins[0].VT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001317 default: llvm_unreachable("Unexpected ret value!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001318 case MVT::Other: break;
1319 case MVT::i32:
1320 if (Ins.size() > 1 && Ins[1].VT == MVT::i32) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001321 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R4,
Owen Anderson825b72b2009-08-11 20:47:22 +00001322 MVT::i32, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001323 InVals.push_back(Chain.getValue(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001324 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Scott Michel266bc8f2007-12-04 22:23:35 +00001325 Chain.getValue(2)).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001326 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001327 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001328 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001329 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001330 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001331 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001332 break;
Chris Lattneraa2776e2010-04-20 05:36:09 +00001333 case MVT::i8:
1334 case MVT::i16:
Owen Anderson825b72b2009-08-11 20:47:22 +00001335 case MVT::i64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001336 case MVT::i128:
Owen Anderson825b72b2009-08-11 20:47:22 +00001337 case MVT::f32:
1338 case MVT::f64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001339 case MVT::v2f64:
1340 case MVT::v2i64:
1341 case MVT::v4f32:
1342 case MVT::v4i32:
1343 case MVT::v8i16:
1344 case MVT::v16i8:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001345 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, Ins[0].VT,
Scott Michel266bc8f2007-12-04 22:23:35 +00001346 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001347 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001348 break;
1349 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001350
Dan Gohman98ca4f22009-08-05 01:29:28 +00001351 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001352}
1353
Dan Gohman98ca4f22009-08-05 01:29:28 +00001354SDValue
1355SPUTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001356 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001357 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmand858e902010-04-17 15:26:15 +00001358 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001359
Scott Michel266bc8f2007-12-04 22:23:35 +00001360 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001361 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1362 RVLocs, *DAG.getContext());
1363 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001364
Scott Michel266bc8f2007-12-04 22:23:35 +00001365 // If this is the first return lowered for this function, add the regs to the
1366 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001367 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001368 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001369 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel266bc8f2007-12-04 22:23:35 +00001370 }
1371
Dan Gohman475871a2008-07-27 21:46:04 +00001372 SDValue Flag;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001373
Scott Michel266bc8f2007-12-04 22:23:35 +00001374 // Copy the result values into the output registers.
1375 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1376 CCValAssign &VA = RVLocs[i];
1377 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesena05dca42009-02-04 23:02:30 +00001378 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001379 Outs[i].Val, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001380 Flag = Chain.getValue(1);
1381 }
1382
Gabor Greifba36cb52008-08-28 21:40:38 +00001383 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001384 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001385 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001386 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel266bc8f2007-12-04 22:23:35 +00001387}
1388
1389
1390//===----------------------------------------------------------------------===//
1391// Vector related lowering:
1392//===----------------------------------------------------------------------===//
1393
1394static ConstantSDNode *
1395getVecImm(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00001396 SDValue OpVal(0, 0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001397
Scott Michel266bc8f2007-12-04 22:23:35 +00001398 // Check to see if this buildvec has a single non-undef value in its elements.
1399 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1400 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +00001401 if (OpVal.getNode() == 0)
Scott Michel266bc8f2007-12-04 22:23:35 +00001402 OpVal = N->getOperand(i);
1403 else if (OpVal != N->getOperand(i))
1404 return 0;
1405 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001406
Gabor Greifba36cb52008-08-28 21:40:38 +00001407 if (OpVal.getNode() != 0) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001408 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001409 return CN;
1410 }
1411 }
1412
Scott Michel7ea02ff2009-03-17 01:15:45 +00001413 return 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001414}
1415
1416/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1417/// and the value fits into an unsigned 18-bit constant, and if so, return the
1418/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001419SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001420 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001421 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001422 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001423 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001424 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001425 uint32_t upper = uint32_t(UValue >> 32);
1426 uint32_t lower = uint32_t(UValue);
1427 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001428 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001429 Value = Value >> 32;
1430 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001431 if (Value <= 0x3ffff)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001432 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001433 }
1434
Dan Gohman475871a2008-07-27 21:46:04 +00001435 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001436}
1437
1438/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1439/// and the value fits into a signed 16-bit constant, and if so, return the
1440/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001441SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001442 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001443 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001444 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001445 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001446 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001447 uint32_t upper = uint32_t(UValue >> 32);
1448 uint32_t lower = uint32_t(UValue);
1449 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001450 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001451 Value = Value >> 32;
1452 }
Scott Michelad2715e2008-03-05 23:02:02 +00001453 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001454 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001455 }
1456 }
1457
Dan Gohman475871a2008-07-27 21:46:04 +00001458 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001459}
1460
1461/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1462/// and the value fits into a signed 10-bit constant, and if so, return the
1463/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001464SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001465 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001466 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001467 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001468 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001469 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001470 uint32_t upper = uint32_t(UValue >> 32);
1471 uint32_t lower = uint32_t(UValue);
1472 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001473 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001474 Value = Value >> 32;
1475 }
Benjamin Kramer7e09deb2010-03-29 19:07:58 +00001476 if (isInt<10>(Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001477 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001478 }
1479
Dan Gohman475871a2008-07-27 21:46:04 +00001480 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001481}
1482
1483/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1484/// and the value fits into a signed 8-bit constant, and if so, return the
1485/// constant.
1486///
1487/// @note: The incoming vector is v16i8 because that's the only way we can load
1488/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1489/// same value.
Dan Gohman475871a2008-07-27 21:46:04 +00001490SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001491 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001492 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001493 int Value = (int) CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001494 if (ValueType == MVT::i16
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001495 && Value <= 0xffff /* truncated from uint64_t */
1496 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001497 return DAG.getTargetConstant(Value & 0xff, ValueType);
Owen Anderson825b72b2009-08-11 20:47:22 +00001498 else if (ValueType == MVT::i8
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001499 && (Value & 0xff) == Value)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001500 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001501 }
1502
Dan Gohman475871a2008-07-27 21:46:04 +00001503 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001504}
1505
1506/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1507/// and the value fits into a signed 16-bit constant, and if so, return the
1508/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001509SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001510 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001511 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001512 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001513 if ((ValueType == MVT::i32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001514 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
Owen Anderson825b72b2009-08-11 20:47:22 +00001515 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001516 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001517 }
1518
Dan Gohman475871a2008-07-27 21:46:04 +00001519 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001520}
1521
1522/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001523SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001524 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001525 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00001526 }
1527
Dan Gohman475871a2008-07-27 21:46:04 +00001528 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001529}
1530
1531/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001532SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001533 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001534 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel266bc8f2007-12-04 22:23:35 +00001535 }
1536
Dan Gohman475871a2008-07-27 21:46:04 +00001537 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001538}
1539
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001540//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman7db949d2009-08-07 01:32:21 +00001541static SDValue
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001542LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001543 EVT VT = Op.getValueType();
1544 EVT EltVT = VT.getVectorElementType();
Dale Johannesened2eee62009-02-06 01:31:28 +00001545 DebugLoc dl = Op.getDebugLoc();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001546 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1547 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1548 unsigned minSplatBits = EltVT.getSizeInBits();
1549
1550 if (minSplatBits < 16)
1551 minSplatBits = 16;
1552
1553 APInt APSplatBits, APSplatUndef;
1554 unsigned SplatBitSize;
1555 bool HasAnyUndefs;
1556
1557 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1558 HasAnyUndefs, minSplatBits)
1559 || minSplatBits < SplatBitSize)
1560 return SDValue(); // Wasn't a constant vector or splat exceeded min
1561
1562 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001563
Owen Anderson825b72b2009-08-11 20:47:22 +00001564 switch (VT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001565 default:
1566 report_fatal_error("CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = " +
1567 Twine(VT.getEVTString()));
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001568 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00001569 case MVT::v4f32: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001570 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001571 assert(SplatBitSize == 32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001572 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001573 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001574 SDValue T = DAG.getConstant(Value32, MVT::i32);
1575 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,
1576 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001577 break;
1578 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001579 case MVT::v2f64: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001580 uint64_t f64val = uint64_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001581 assert(SplatBitSize == 64
Scott Michel104de432008-11-24 17:11:17 +00001582 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001583 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001584 SDValue T = DAG.getConstant(f64val, MVT::i64);
1585 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64,
1586 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001587 break;
1588 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001589 case MVT::v16i8: {
Scott Michel266bc8f2007-12-04 22:23:35 +00001590 // 8-bit constants have to be expanded to 16-bits
Scott Michel7ea02ff2009-03-17 01:15:45 +00001591 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1592 SmallVector<SDValue, 8> Ops;
1593
Owen Anderson825b72b2009-08-11 20:47:22 +00001594 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Dale Johannesened2eee62009-02-06 01:31:28 +00001595 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001596 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00001597 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001598 case MVT::v8i16: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001599 unsigned short Value16 = SplatBits;
1600 SDValue T = DAG.getConstant(Value16, EltVT);
1601 SmallVector<SDValue, 8> Ops;
1602
1603 Ops.assign(8, T);
1604 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001605 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001606 case MVT::v4i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001607 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001608 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel266bc8f2007-12-04 22:23:35 +00001609 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001610 case MVT::v2i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001611 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001612 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T);
Scott Michel21213e72009-01-06 23:10:38 +00001613 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001614 case MVT::v2i64: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001615 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel266bc8f2007-12-04 22:23:35 +00001616 }
1617 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001618
Dan Gohman475871a2008-07-27 21:46:04 +00001619 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001620}
1621
Scott Michel7ea02ff2009-03-17 01:15:45 +00001622/*!
1623 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001624SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001625SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001626 DebugLoc dl) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001627 uint32_t upper = uint32_t(SplatVal >> 32);
1628 uint32_t lower = uint32_t(SplatVal);
1629
1630 if (upper == lower) {
1631 // Magic constant that can be matched by IL, ILA, et. al.
Owen Anderson825b72b2009-08-11 20:47:22 +00001632 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001633 return DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001634 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001635 Val, Val, Val, Val));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001636 } else {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001637 bool upper_special, lower_special;
1638
1639 // NOTE: This code creates common-case shuffle masks that can be easily
1640 // detected as common expressions. It is not attempting to create highly
1641 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1642
1643 // Detect if the upper or lower half is a special shuffle mask pattern:
1644 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1645 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1646
Scott Michel7ea02ff2009-03-17 01:15:45 +00001647 // Both upper and lower are special, lower to a constant pool load:
1648 if (lower_special && upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001649 SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64);
1650 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001651 SplatValCN, SplatValCN);
1652 }
1653
1654 SDValue LO32;
1655 SDValue HI32;
1656 SmallVector<SDValue, 16> ShufBytes;
1657 SDValue Result;
1658
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001659 // Create lower vector if not a special pattern
1660 if (!lower_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001661 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001662 LO32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001663 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001664 LO32C, LO32C, LO32C, LO32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001665 }
1666
1667 // Create upper vector if not a special pattern
1668 if (!upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001669 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001670 HI32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001671 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001672 HI32C, HI32C, HI32C, HI32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001673 }
1674
1675 // If either upper or lower are special, then the two input operands are
1676 // the same (basically, one of them is a "don't care")
1677 if (lower_special)
1678 LO32 = HI32;
1679 if (upper_special)
1680 HI32 = LO32;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001681
1682 for (int i = 0; i < 4; ++i) {
1683 uint64_t val = 0;
1684 for (int j = 0; j < 4; ++j) {
1685 SDValue V;
1686 bool process_upper, process_lower;
1687 val <<= 8;
1688 process_upper = (upper_special && (i & 1) == 0);
1689 process_lower = (lower_special && (i & 1) == 1);
1690
1691 if (process_upper || process_lower) {
1692 if ((process_upper && upper == 0)
1693 || (process_lower && lower == 0))
1694 val |= 0x80;
1695 else if ((process_upper && upper == 0xffffffff)
1696 || (process_lower && lower == 0xffffffff))
1697 val |= 0xc0;
1698 else if ((process_upper && upper == 0x80000000)
1699 || (process_lower && lower == 0x80000000))
1700 val |= (j == 0 ? 0xe0 : 0x80);
1701 } else
1702 val |= i * 4 + j + ((i & 1) * 16);
1703 }
1704
Owen Anderson825b72b2009-08-11 20:47:22 +00001705 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001706 }
1707
Dale Johannesened2eee62009-02-06 01:31:28 +00001708 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001709 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001710 &ShufBytes[0], ShufBytes.size()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001711 }
1712}
1713
Scott Michel266bc8f2007-12-04 22:23:35 +00001714/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1715/// which the Cell can operate. The code inspects V3 to ascertain whether the
1716/// permutation vector, V3, is monotonically increasing with one "exception"
1717/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel7a1c9e92008-11-22 23:50:42 +00001718/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel266bc8f2007-12-04 22:23:35 +00001719/// In either case, the net result is going to eventually invoke SHUFB to
1720/// permute/shuffle the bytes from V1 and V2.
1721/// \note
Scott Michel7a1c9e92008-11-22 23:50:42 +00001722/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel266bc8f2007-12-04 22:23:35 +00001723/// control word for byte/halfword/word insertion. This takes care of a single
1724/// element move from V2 into V1.
1725/// \note
1726/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman475871a2008-07-27 21:46:04 +00001727static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001728 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001729 SDValue V1 = Op.getOperand(0);
1730 SDValue V2 = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001731 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001732
Scott Michel266bc8f2007-12-04 22:23:35 +00001733 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001734
Scott Michel266bc8f2007-12-04 22:23:35 +00001735 // If we have a single element being moved from V1 to V2, this can be handled
1736 // using the C*[DX] compute mask instructions, but the vector elements have
1737 // to be monotonically increasing with one exception element.
Owen Andersone50ed302009-08-10 22:56:29 +00001738 EVT VecVT = V1.getValueType();
1739 EVT EltVT = VecVT.getVectorElementType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001740 unsigned EltsFromV2 = 0;
1741 unsigned V2Elt = 0;
1742 unsigned V2EltIdx0 = 0;
1743 unsigned CurrElt = 0;
Scott Michelcc188272008-12-04 21:01:44 +00001744 unsigned MaxElts = VecVT.getVectorNumElements();
1745 unsigned PrevElt = 0;
1746 unsigned V0Elt = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001747 bool monotonic = true;
Scott Michelcc188272008-12-04 21:01:44 +00001748 bool rotate = true;
Kalle Raiskila47948072010-06-21 10:17:36 +00001749 EVT maskVT; // which of the c?d instructions to use
Scott Michelcc188272008-12-04 21:01:44 +00001750
Owen Anderson825b72b2009-08-11 20:47:22 +00001751 if (EltVT == MVT::i8) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001752 V2EltIdx0 = 16;
Kalle Raiskila47948072010-06-21 10:17:36 +00001753 maskVT = MVT::v16i8;
Owen Anderson825b72b2009-08-11 20:47:22 +00001754 } else if (EltVT == MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001755 V2EltIdx0 = 8;
Kalle Raiskila47948072010-06-21 10:17:36 +00001756 maskVT = MVT::v8i16;
Owen Anderson825b72b2009-08-11 20:47:22 +00001757 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001758 V2EltIdx0 = 4;
Kalle Raiskila47948072010-06-21 10:17:36 +00001759 maskVT = MVT::v4i32;
Owen Anderson825b72b2009-08-11 20:47:22 +00001760 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
Scott Michelcc188272008-12-04 21:01:44 +00001761 V2EltIdx0 = 2;
Kalle Raiskila47948072010-06-21 10:17:36 +00001762 maskVT = MVT::v2i64;
Scott Michelcc188272008-12-04 21:01:44 +00001763 } else
Torok Edwinc23197a2009-07-14 16:55:14 +00001764 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel266bc8f2007-12-04 22:23:35 +00001765
Nate Begeman9008ca62009-04-27 18:41:29 +00001766 for (unsigned i = 0; i != MaxElts; ++i) {
1767 if (SVN->getMaskElt(i) < 0)
1768 continue;
1769
1770 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel266bc8f2007-12-04 22:23:35 +00001771
Nate Begeman9008ca62009-04-27 18:41:29 +00001772 if (monotonic) {
1773 if (SrcElt >= V2EltIdx0) {
1774 if (1 >= (++EltsFromV2)) {
1775 V2Elt = (V2EltIdx0 - SrcElt) << 2;
Scott Michelcc188272008-12-04 21:01:44 +00001776 }
Nate Begeman9008ca62009-04-27 18:41:29 +00001777 } else if (CurrElt != SrcElt) {
1778 monotonic = false;
Scott Michelcc188272008-12-04 21:01:44 +00001779 }
1780
Nate Begeman9008ca62009-04-27 18:41:29 +00001781 ++CurrElt;
1782 }
1783
1784 if (rotate) {
1785 if (PrevElt > 0 && SrcElt < MaxElts) {
1786 if ((PrevElt == SrcElt - 1)
1787 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Scott Michelcc188272008-12-04 21:01:44 +00001788 PrevElt = SrcElt;
Nate Begeman9008ca62009-04-27 18:41:29 +00001789 if (SrcElt == 0)
1790 V0Elt = i;
Scott Michelcc188272008-12-04 21:01:44 +00001791 } else {
Scott Michelcc188272008-12-04 21:01:44 +00001792 rotate = false;
1793 }
Kalle Raiskila91fdee12010-06-21 14:42:19 +00001794 } else if (i == 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001795 // First time through, need to keep track of previous element
1796 PrevElt = SrcElt;
1797 } else {
1798 // This isn't a rotation, takes elements from vector 2
1799 rotate = false;
Scott Michelcc188272008-12-04 21:01:44 +00001800 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001801 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001802 }
1803
1804 if (EltsFromV2 == 1 && monotonic) {
1805 // Compute mask and shuffle
Owen Andersone50ed302009-08-10 22:56:29 +00001806 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Kalle Raiskila47948072010-06-21 10:17:36 +00001807
1808 // As SHUFFLE_MASK becomes a c?d instruction, feed it an address
1809 // R1 ($sp) is used here only as it is guaranteed to have last bits zero
1810 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
1811 DAG.getRegister(SPU::R1, PtrVT),
1812 DAG.getConstant(V2Elt, MVT::i32));
1813 SDValue ShufMaskOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl,
1814 maskVT, Pointer);
1815
Scott Michel266bc8f2007-12-04 22:23:35 +00001816 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel6e1d1472009-03-16 18:47:25 +00001817 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesena05dca42009-02-04 23:02:30 +00001818 ShufMaskOp);
Scott Michelcc188272008-12-04 21:01:44 +00001819 } else if (rotate) {
1820 int rotamt = (MaxElts - V0Elt) * EltVT.getSizeInBits()/8;
Scott Michel1df30c42008-12-29 03:23:36 +00001821
Dale Johannesena05dca42009-02-04 23:02:30 +00001822 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001823 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel266bc8f2007-12-04 22:23:35 +00001824 } else {
Gabor Greif93c53e52008-08-31 15:37:04 +00001825 // Convert the SHUFFLE_VECTOR mask's input element units to the
1826 // actual bytes.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001827 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001828
Dan Gohman475871a2008-07-27 21:46:04 +00001829 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00001830 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1831 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001832
Nate Begeman9008ca62009-04-27 18:41:29 +00001833 for (unsigned j = 0; j < BytesPerElement; ++j)
Owen Anderson825b72b2009-08-11 20:47:22 +00001834 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel266bc8f2007-12-04 22:23:35 +00001835 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001836
Owen Anderson825b72b2009-08-11 20:47:22 +00001837 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00001838 &ResultMask[0], ResultMask.size());
Dale Johannesena05dca42009-02-04 23:02:30 +00001839 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel266bc8f2007-12-04 22:23:35 +00001840 }
1841}
1842
Dan Gohman475871a2008-07-27 21:46:04 +00001843static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1844 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesened2eee62009-02-06 01:31:28 +00001845 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001846
Gabor Greifba36cb52008-08-28 21:40:38 +00001847 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001848 // For a constant, build the appropriate constant vector, which will
1849 // eventually simplify to a vector register load.
1850
Gabor Greifba36cb52008-08-28 21:40:38 +00001851 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +00001852 SmallVector<SDValue, 16> ConstVecValues;
Owen Andersone50ed302009-08-10 22:56:29 +00001853 EVT VT;
Scott Michel266bc8f2007-12-04 22:23:35 +00001854 size_t n_copies;
1855
1856 // Create a constant vector:
Owen Anderson825b72b2009-08-11 20:47:22 +00001857 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001858 default: llvm_unreachable("Unexpected constant value type in "
Torok Edwin481d15a2009-07-14 12:22:58 +00001859 "LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001860 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1861 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1862 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1863 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1864 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1865 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
Scott Michel266bc8f2007-12-04 22:23:35 +00001866 }
1867
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001868 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001869 for (size_t j = 0; j < n_copies; ++j)
1870 ConstVecValues.push_back(CValue);
1871
Evan Chenga87008d2009-02-25 22:49:59 +00001872 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1873 &ConstVecValues[0], ConstVecValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001874 } else {
1875 // Otherwise, copy the value from one register to another:
Owen Anderson825b72b2009-08-11 20:47:22 +00001876 switch (Op0.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001877 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001878 case MVT::i8:
1879 case MVT::i16:
1880 case MVT::i32:
1881 case MVT::i64:
1882 case MVT::f32:
1883 case MVT::f64:
Dale Johannesened2eee62009-02-06 01:31:28 +00001884 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001885 }
1886 }
1887
Dan Gohman475871a2008-07-27 21:46:04 +00001888 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001889}
1890
Dan Gohman475871a2008-07-27 21:46:04 +00001891static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001892 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001893 SDValue N = Op.getOperand(0);
1894 SDValue Elt = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00001895 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00001896 SDValue retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00001897
Scott Michel7a1c9e92008-11-22 23:50:42 +00001898 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
1899 // Constant argument:
1900 int EltNo = (int) C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001901
Scott Michel7a1c9e92008-11-22 23:50:42 +00001902 // sanity checks:
Owen Anderson825b72b2009-08-11 20:47:22 +00001903 if (VT == MVT::i8 && EltNo >= 16)
Torok Edwinc23197a2009-07-14 16:55:14 +00001904 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Owen Anderson825b72b2009-08-11 20:47:22 +00001905 else if (VT == MVT::i16 && EltNo >= 8)
Torok Edwinc23197a2009-07-14 16:55:14 +00001906 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Owen Anderson825b72b2009-08-11 20:47:22 +00001907 else if (VT == MVT::i32 && EltNo >= 4)
Torok Edwinc23197a2009-07-14 16:55:14 +00001908 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Owen Anderson825b72b2009-08-11 20:47:22 +00001909 else if (VT == MVT::i64 && EltNo >= 2)
Torok Edwinc23197a2009-07-14 16:55:14 +00001910 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel266bc8f2007-12-04 22:23:35 +00001911
Owen Anderson825b72b2009-08-11 20:47:22 +00001912 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001913 // i32 and i64: Element 0 is the preferred slot
Dale Johannesened2eee62009-02-06 01:31:28 +00001914 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001915 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001916
Scott Michel7a1c9e92008-11-22 23:50:42 +00001917 // Need to generate shuffle mask and extract:
1918 int prefslot_begin = -1, prefslot_end = -1;
1919 int elt_byte = EltNo * VT.getSizeInBits() / 8;
1920
Owen Anderson825b72b2009-08-11 20:47:22 +00001921 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001922 default:
1923 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001924 case MVT::i8: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001925 prefslot_begin = prefslot_end = 3;
1926 break;
1927 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001928 case MVT::i16: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001929 prefslot_begin = 2; prefslot_end = 3;
1930 break;
1931 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001932 case MVT::i32:
1933 case MVT::f32: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001934 prefslot_begin = 0; prefslot_end = 3;
1935 break;
1936 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001937 case MVT::i64:
1938 case MVT::f64: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001939 prefslot_begin = 0; prefslot_end = 7;
1940 break;
1941 }
1942 }
1943
1944 assert(prefslot_begin != -1 && prefslot_end != -1 &&
1945 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
1946
Scott Michel9b2420d2009-08-24 21:53:27 +00001947 unsigned int ShufBytes[16] = {
1948 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
1949 };
Scott Michel7a1c9e92008-11-22 23:50:42 +00001950 for (int i = 0; i < 16; ++i) {
1951 // zero fill uppper part of preferred slot, don't care about the
1952 // other slots:
1953 unsigned int mask_val;
1954 if (i <= prefslot_end) {
1955 mask_val =
1956 ((i < prefslot_begin)
1957 ? 0x80
1958 : elt_byte + (i - prefslot_begin));
1959
1960 ShufBytes[i] = mask_val;
1961 } else
1962 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
1963 }
1964
1965 SDValue ShufMask[4];
1966 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michelcc188272008-12-04 21:01:44 +00001967 unsigned bidx = i * 4;
Scott Michel7a1c9e92008-11-22 23:50:42 +00001968 unsigned int bits = ((ShufBytes[bidx] << 24) |
1969 (ShufBytes[bidx+1] << 16) |
1970 (ShufBytes[bidx+2] << 8) |
1971 ShufBytes[bidx+3]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001972 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001973 }
1974
Scott Michel7ea02ff2009-03-17 01:15:45 +00001975 SDValue ShufMaskVec =
Owen Anderson825b72b2009-08-11 20:47:22 +00001976 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001977 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel7a1c9e92008-11-22 23:50:42 +00001978
Dale Johannesened2eee62009-02-06 01:31:28 +00001979 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
1980 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel7a1c9e92008-11-22 23:50:42 +00001981 N, N, ShufMaskVec));
1982 } else {
1983 // Variable index: Rotate the requested element into slot 0, then replicate
1984 // slot 0 across the vector
Owen Andersone50ed302009-08-10 22:56:29 +00001985 EVT VecVT = N.getValueType();
Scott Michel7a1c9e92008-11-22 23:50:42 +00001986 if (!VecVT.isSimple() || !VecVT.isVector() || !VecVT.is128BitVector()) {
Chris Lattner75361b62010-04-07 22:58:41 +00001987 report_fatal_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
Torok Edwindac237e2009-07-08 20:53:28 +00001988 "vector type!");
Scott Michel7a1c9e92008-11-22 23:50:42 +00001989 }
1990
1991 // Make life easier by making sure the index is zero-extended to i32
Owen Anderson825b72b2009-08-11 20:47:22 +00001992 if (Elt.getValueType() != MVT::i32)
1993 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001994
1995 // Scale the index to a bit/byte shift quantity
1996 APInt scaleFactor =
Scott Michel104de432008-11-24 17:11:17 +00001997 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
1998 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel7a1c9e92008-11-22 23:50:42 +00001999 SDValue vecShift;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002000
Scott Michel104de432008-11-24 17:11:17 +00002001 if (scaleShift > 0) {
2002 // Scale the shift factor:
Owen Anderson825b72b2009-08-11 20:47:22 +00002003 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
2004 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002005 }
2006
Dale Johannesened2eee62009-02-06 01:31:28 +00002007 vecShift = DAG.getNode(SPUISD::SHLQUAD_L_BYTES, dl, VecVT, N, Elt);
Scott Michel104de432008-11-24 17:11:17 +00002008
2009 // Replicate the bytes starting at byte 0 across the entire vector (for
2010 // consistency with the notion of a unified register set)
Scott Michel7a1c9e92008-11-22 23:50:42 +00002011 SDValue replicate;
2012
Owen Anderson825b72b2009-08-11 20:47:22 +00002013 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002014 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002015 report_fatal_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
Torok Edwindac237e2009-07-08 20:53:28 +00002016 "type");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002017 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00002018 case MVT::i8: {
2019 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
2020 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002021 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002022 break;
2023 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002024 case MVT::i16: {
2025 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
2026 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002027 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002028 break;
2029 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002030 case MVT::i32:
2031 case MVT::f32: {
2032 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
2033 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002034 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002035 break;
2036 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002037 case MVT::i64:
2038 case MVT::f64: {
2039 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2040 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
2041 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00002042 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002043 break;
2044 }
2045 }
2046
Dale Johannesened2eee62009-02-06 01:31:28 +00002047 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2048 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002049 vecShift, vecShift, replicate));
Scott Michel266bc8f2007-12-04 22:23:35 +00002050 }
2051
Scott Michel7a1c9e92008-11-22 23:50:42 +00002052 return retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002053}
2054
Dan Gohman475871a2008-07-27 21:46:04 +00002055static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2056 SDValue VecOp = Op.getOperand(0);
2057 SDValue ValOp = Op.getOperand(1);
2058 SDValue IdxOp = Op.getOperand(2);
Dale Johannesened2eee62009-02-06 01:31:28 +00002059 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002060 EVT VT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00002061
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002062 // use 0 when the lane to insert to is 'undef'
2063 int64_t Idx=0;
2064 if (IdxOp.getOpcode() != ISD::UNDEF) {
2065 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2066 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
2067 Idx = (CN->getSExtValue());
2068 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002069
Owen Andersone50ed302009-08-10 22:56:29 +00002070 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel1a6cdb62008-12-01 17:56:02 +00002071 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesened2eee62009-02-06 01:31:28 +00002072 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002073 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002074 DAG.getConstant(Idx, PtrVT));
Dale Johannesened2eee62009-02-06 01:31:28 +00002075 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, VT, Pointer);
Scott Michel266bc8f2007-12-04 22:23:35 +00002076
Dan Gohman475871a2008-07-27 21:46:04 +00002077 SDValue result =
Dale Johannesened2eee62009-02-06 01:31:28 +00002078 DAG.getNode(SPUISD::SHUFB, dl, VT,
2079 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michel1df30c42008-12-29 03:23:36 +00002080 VecOp,
Owen Anderson825b72b2009-08-11 20:47:22 +00002081 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, ShufMask));
Scott Michel266bc8f2007-12-04 22:23:35 +00002082
2083 return result;
2084}
2085
Scott Michelf0569be2008-12-27 04:51:36 +00002086static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2087 const TargetLowering &TLI)
Scott Michela59d4692008-02-23 18:41:37 +00002088{
Dan Gohman475871a2008-07-27 21:46:04 +00002089 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesened2eee62009-02-06 01:31:28 +00002090 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002091 EVT ShiftVT = TLI.getShiftAmountTy();
Scott Michel266bc8f2007-12-04 22:23:35 +00002092
Owen Anderson825b72b2009-08-11 20:47:22 +00002093 assert(Op.getValueType() == MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002094 switch (Opc) {
2095 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002096 llvm_unreachable("Unhandled i8 math operator");
Scott Michel266bc8f2007-12-04 22:23:35 +00002097 /*NOTREACHED*/
2098 break;
Scott Michel02d711b2008-12-30 23:28:25 +00002099 case ISD::ADD: {
2100 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2101 // the result:
2102 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002103 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2104 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2105 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2106 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel02d711b2008-12-30 23:28:25 +00002107
2108 }
2109
Scott Michel266bc8f2007-12-04 22:23:35 +00002110 case ISD::SUB: {
2111 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2112 // the result:
Dan Gohman475871a2008-07-27 21:46:04 +00002113 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002114 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2115 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2116 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2117 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel5af8f0e2008-07-16 17:17:29 +00002118 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002119 case ISD::ROTR:
2120 case ISD::ROTL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002121 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002122 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002123
Owen Anderson825b72b2009-08-11 20:47:22 +00002124 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002125 if (!N1VT.bitsEq(ShiftVT)) {
2126 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2127 ? ISD::ZERO_EXTEND
2128 : ISD::TRUNCATE;
2129 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2130 }
2131
2132 // Replicate lower 8-bits into upper 8:
Dan Gohman475871a2008-07-27 21:46:04 +00002133 SDValue ExpandArg =
Owen Anderson825b72b2009-08-11 20:47:22 +00002134 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2135 DAG.getNode(ISD::SHL, dl, MVT::i16,
2136 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel7ea02ff2009-03-17 01:15:45 +00002137
2138 // Truncate back down to i8
Owen Anderson825b72b2009-08-11 20:47:22 +00002139 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2140 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002141 }
2142 case ISD::SRL:
2143 case ISD::SHL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002144 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002145 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002146
Owen Anderson825b72b2009-08-11 20:47:22 +00002147 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002148 if (!N1VT.bitsEq(ShiftVT)) {
2149 unsigned N1Opc = ISD::ZERO_EXTEND;
2150
2151 if (N1.getValueType().bitsGT(ShiftVT))
2152 N1Opc = ISD::TRUNCATE;
2153
2154 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2155 }
2156
Owen Anderson825b72b2009-08-11 20:47:22 +00002157 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2158 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002159 }
2160 case ISD::SRA: {
Dan Gohman475871a2008-07-27 21:46:04 +00002161 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002162 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002163
Owen Anderson825b72b2009-08-11 20:47:22 +00002164 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002165 if (!N1VT.bitsEq(ShiftVT)) {
2166 unsigned N1Opc = ISD::SIGN_EXTEND;
2167
2168 if (N1VT.bitsGT(ShiftVT))
2169 N1Opc = ISD::TRUNCATE;
2170 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2171 }
2172
Owen Anderson825b72b2009-08-11 20:47:22 +00002173 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2174 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002175 }
2176 case ISD::MUL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002177 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002178
Owen Anderson825b72b2009-08-11 20:47:22 +00002179 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2180 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2181 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2182 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002183 break;
2184 }
2185 }
2186
Dan Gohman475871a2008-07-27 21:46:04 +00002187 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002188}
2189
2190//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman475871a2008-07-27 21:46:04 +00002191static SDValue
2192LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2193 SDValue ConstVec;
2194 SDValue Arg;
Owen Andersone50ed302009-08-10 22:56:29 +00002195 EVT VT = Op.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00002196 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002197
2198 ConstVec = Op.getOperand(0);
2199 Arg = Op.getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002200 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
2201 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002202 ConstVec = ConstVec.getOperand(0);
2203 } else {
2204 ConstVec = Op.getOperand(1);
2205 Arg = Op.getOperand(0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002206 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002207 ConstVec = ConstVec.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002208 }
2209 }
2210 }
2211
Gabor Greifba36cb52008-08-28 21:40:38 +00002212 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel7ea02ff2009-03-17 01:15:45 +00002213 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2214 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel266bc8f2007-12-04 22:23:35 +00002215
Scott Michel7ea02ff2009-03-17 01:15:45 +00002216 APInt APSplatBits, APSplatUndef;
2217 unsigned SplatBitSize;
2218 bool HasAnyUndefs;
2219 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2220
2221 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2222 HasAnyUndefs, minSplatBits)
2223 && minSplatBits <= SplatBitSize) {
2224 uint64_t SplatBits = APSplatBits.getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00002225 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002226
Scott Michel7ea02ff2009-03-17 01:15:45 +00002227 SmallVector<SDValue, 16> tcVec;
2228 tcVec.assign(16, tc);
Dale Johannesened2eee62009-02-06 01:31:28 +00002229 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002230 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00002231 }
2232 }
Scott Michel9de57a92009-01-26 22:33:37 +00002233
Nate Begeman24dc3462008-07-29 19:07:27 +00002234 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2235 // lowered. Return the operation, rather than a null SDValue.
2236 return Op;
Scott Michel266bc8f2007-12-04 22:23:35 +00002237}
2238
Scott Michel266bc8f2007-12-04 22:23:35 +00002239//! Custom lowering for CTPOP (count population)
2240/*!
2241 Custom lowering code that counts the number ones in the input
2242 operand. SPU has such an instruction, but it counts the number of
2243 ones per byte, which then have to be accumulated.
2244*/
Dan Gohman475871a2008-07-27 21:46:04 +00002245static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002246 EVT VT = Op.getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +00002247 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
2248 VT, (128 / VT.getSizeInBits()));
Dale Johannesena05dca42009-02-04 23:02:30 +00002249 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002250
Owen Anderson825b72b2009-08-11 20:47:22 +00002251 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002252 default:
2253 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002254 case MVT::i8: {
Dan Gohman475871a2008-07-27 21:46:04 +00002255 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002256 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002257
Dale Johannesena05dca42009-02-04 23:02:30 +00002258 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2259 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002260
Owen Anderson825b72b2009-08-11 20:47:22 +00002261 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002262 }
2263
Owen Anderson825b72b2009-08-11 20:47:22 +00002264 case MVT::i16: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002265 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002266 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002267
Chris Lattner84bc5422007-12-31 04:13:23 +00002268 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002269
Dan Gohman475871a2008-07-27 21:46:04 +00002270 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002271 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2272 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
2273 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002274
Dale Johannesena05dca42009-02-04 23:02:30 +00002275 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2276 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002277
2278 // CNTB_result becomes the chain to which all of the virtual registers
2279 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002280 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002281 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002282
Dan Gohman475871a2008-07-27 21:46:04 +00002283 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002284 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002285
Owen Anderson825b72b2009-08-11 20:47:22 +00002286 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel266bc8f2007-12-04 22:23:35 +00002287
Owen Anderson825b72b2009-08-11 20:47:22 +00002288 return DAG.getNode(ISD::AND, dl, MVT::i16,
2289 DAG.getNode(ISD::ADD, dl, MVT::i16,
2290 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002291 Tmp1, Shift1),
2292 Tmp1),
2293 Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002294 }
2295
Owen Anderson825b72b2009-08-11 20:47:22 +00002296 case MVT::i32: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002297 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002298 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002299
Chris Lattner84bc5422007-12-31 04:13:23 +00002300 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2301 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002302
Dan Gohman475871a2008-07-27 21:46:04 +00002303 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002304 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2305 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2306 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2307 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002308
Dale Johannesena05dca42009-02-04 23:02:30 +00002309 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2310 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002311
2312 // CNTB_result becomes the chain to which all of the virtual registers
2313 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002314 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002315 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002316
Dan Gohman475871a2008-07-27 21:46:04 +00002317 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002318 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002319
Dan Gohman475871a2008-07-27 21:46:04 +00002320 SDValue Comp1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002321 DAG.getNode(ISD::SRL, dl, MVT::i32,
2322 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00002323 Shift1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002324
Dan Gohman475871a2008-07-27 21:46:04 +00002325 SDValue Sum1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002326 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2327 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002328
Dan Gohman475871a2008-07-27 21:46:04 +00002329 SDValue Sum1_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002330 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002331
Dan Gohman475871a2008-07-27 21:46:04 +00002332 SDValue Comp2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002333 DAG.getNode(ISD::SRL, dl, MVT::i32,
2334 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002335 Shift2);
Dan Gohman475871a2008-07-27 21:46:04 +00002336 SDValue Sum2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002337 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2338 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002339
Owen Anderson825b72b2009-08-11 20:47:22 +00002340 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002341 }
2342
Owen Anderson825b72b2009-08-11 20:47:22 +00002343 case MVT::i64:
Scott Michel266bc8f2007-12-04 22:23:35 +00002344 break;
2345 }
2346
Dan Gohman475871a2008-07-27 21:46:04 +00002347 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002348}
2349
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002350//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002351/*!
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002352 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2353 All conversions to i64 are expanded to a libcall.
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002354 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002355static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002356 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002357 EVT OpVT = Op.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002358 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002359 EVT Op0VT = Op0.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002360
Owen Anderson825b72b2009-08-11 20:47:22 +00002361 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2362 || OpVT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002363 // Convert f32 / f64 to i32 / i64 via libcall.
2364 RTLIB::Libcall LC =
2365 (Op.getOpcode() == ISD::FP_TO_SINT)
2366 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2367 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2368 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2369 SDValue Dummy;
2370 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2371 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002372
Eli Friedman36df4992009-05-27 00:47:34 +00002373 return Op;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002374}
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002375
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002376//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2377/*!
2378 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2379 All conversions from i64 are expanded to a libcall.
2380 */
2381static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002382 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002383 EVT OpVT = Op.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002384 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002385 EVT Op0VT = Op0.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002386
Owen Anderson825b72b2009-08-11 20:47:22 +00002387 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2388 || Op0VT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002389 // Convert i32, i64 to f64 via libcall:
2390 RTLIB::Libcall LC =
2391 (Op.getOpcode() == ISD::SINT_TO_FP)
2392 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2393 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2394 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2395 SDValue Dummy;
2396 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2397 }
2398
Eli Friedman36df4992009-05-27 00:47:34 +00002399 return Op;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002400}
2401
2402//! Lower ISD::SETCC
2403/*!
Owen Anderson825b72b2009-08-11 20:47:22 +00002404 This handles MVT::f64 (double floating point) condition lowering
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002405 */
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002406static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2407 const TargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002408 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002409 DebugLoc dl = Op.getDebugLoc();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002410 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2411
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002412 SDValue lhs = Op.getOperand(0);
2413 SDValue rhs = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002414 EVT lhsVT = lhs.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002415 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002416
Owen Andersone50ed302009-08-10 22:56:29 +00002417 EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002418 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Owen Anderson825b72b2009-08-11 20:47:22 +00002419 EVT IntVT(MVT::i64);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002420
2421 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2422 // selected to a NOP:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002423 SDValue i64lhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002424 SDValue lhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002425 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002426 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002427 i64lhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002428 SDValue lhsHi32abs =
Owen Anderson825b72b2009-08-11 20:47:22 +00002429 DAG.getNode(ISD::AND, dl, MVT::i32,
2430 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002431 SDValue lhsLo32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002432 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002433
2434 // SETO and SETUO only use the lhs operand:
2435 if (CC->get() == ISD::SETO) {
2436 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2437 // SETUO
2438 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00002439 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2440 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002441 lhs, DAG.getConstantFP(0.0, lhsVT),
2442 ISD::SETUO),
2443 DAG.getConstant(ccResultAllOnes, ccResultVT));
2444 } else if (CC->get() == ISD::SETUO) {
2445 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesenf5d97892009-02-04 01:48:28 +00002446 return DAG.getNode(ISD::AND, dl, ccResultVT,
2447 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002448 lhsHi32abs,
Owen Anderson825b72b2009-08-11 20:47:22 +00002449 DAG.getConstant(0x7ff00000, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002450 ISD::SETGE),
Dale Johannesenf5d97892009-02-04 01:48:28 +00002451 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002452 lhsLo32,
Owen Anderson825b72b2009-08-11 20:47:22 +00002453 DAG.getConstant(0, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002454 ISD::SETGT));
2455 }
2456
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002457 SDValue i64rhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002458 SDValue rhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002459 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002460 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002461 i64rhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002462
2463 // If a value is negative, subtract from the sign magnitude constant:
2464 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2465
2466 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002467 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002468 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002469 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002470 SDValue lhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002471 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002472 lhsSelectMask, lhsSignMag2TC, i64lhs);
2473
Dale Johannesenf5d97892009-02-04 01:48:28 +00002474 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002475 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002476 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002477 SDValue rhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002478 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002479 rhsSelectMask, rhsSignMag2TC, i64rhs);
2480
2481 unsigned compareOp;
2482
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002483 switch (CC->get()) {
2484 case ISD::SETOEQ:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002485 case ISD::SETUEQ:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002486 compareOp = ISD::SETEQ; break;
2487 case ISD::SETOGT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002488 case ISD::SETUGT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002489 compareOp = ISD::SETGT; break;
2490 case ISD::SETOGE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002491 case ISD::SETUGE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002492 compareOp = ISD::SETGE; break;
2493 case ISD::SETOLT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002494 case ISD::SETULT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002495 compareOp = ISD::SETLT; break;
2496 case ISD::SETOLE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002497 case ISD::SETULE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002498 compareOp = ISD::SETLE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002499 case ISD::SETUNE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002500 case ISD::SETONE:
2501 compareOp = ISD::SETNE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002502 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002503 report_fatal_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002504 }
2505
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002506 SDValue result =
Scott Michel6e1d1472009-03-16 18:47:25 +00002507 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002508 (ISD::CondCode) compareOp);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002509
2510 if ((CC->get() & 0x8) == 0) {
2511 // Ordered comparison:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002512 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002513 lhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002514 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002515 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002516 rhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002517 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002518 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002519
Dale Johannesenf5d97892009-02-04 01:48:28 +00002520 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002521 }
2522
2523 return result;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002524}
2525
Scott Michel7a1c9e92008-11-22 23:50:42 +00002526//! Lower ISD::SELECT_CC
2527/*!
2528 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2529 SELB instruction.
2530
2531 \note Need to revisit this in the future: if the code path through the true
2532 and false value computations is longer than the latency of a branch (6
2533 cycles), then it would be more advantageous to branch and insert a new basic
2534 block and branch on the condition. However, this code does not make that
2535 assumption, given the simplisitc uses so far.
2536 */
2537
Scott Michelf0569be2008-12-27 04:51:36 +00002538static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2539 const TargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002540 EVT VT = Op.getValueType();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002541 SDValue lhs = Op.getOperand(0);
2542 SDValue rhs = Op.getOperand(1);
2543 SDValue trueval = Op.getOperand(2);
2544 SDValue falseval = Op.getOperand(3);
2545 SDValue condition = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002546 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002547
Scott Michelf0569be2008-12-27 04:51:36 +00002548 // NOTE: SELB's arguments: $rA, $rB, $mask
2549 //
2550 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2551 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2552 // condition was true and 0s where the condition was false. Hence, the
2553 // arguments to SELB get reversed.
2554
Scott Michel7a1c9e92008-11-22 23:50:42 +00002555 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2556 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2557 // with another "cannot select select_cc" assert:
2558
Dale Johannesende064702009-02-06 21:50:26 +00002559 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands5480c042009-01-01 15:52:00 +00002560 TLI.getSetCCResultType(Op.getValueType()),
Scott Michelf0569be2008-12-27 04:51:36 +00002561 lhs, rhs, condition);
Dale Johannesende064702009-02-06 21:50:26 +00002562 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002563}
2564
Scott Michelb30e8f62008-12-02 19:53:53 +00002565//! Custom lower ISD::TRUNCATE
2566static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2567{
Scott Michel6e1d1472009-03-16 18:47:25 +00002568 // Type to truncate to
Owen Andersone50ed302009-08-10 22:56:29 +00002569 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002570 MVT simpleVT = VT.getSimpleVT();
Owen Anderson23b9b192009-08-12 00:36:31 +00002571 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
2572 VT, (128 / VT.getSizeInBits()));
Dale Johannesende064702009-02-06 21:50:26 +00002573 DebugLoc dl = Op.getDebugLoc();
Scott Michelb30e8f62008-12-02 19:53:53 +00002574
Scott Michel6e1d1472009-03-16 18:47:25 +00002575 // Type to truncate from
Scott Michelb30e8f62008-12-02 19:53:53 +00002576 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002577 EVT Op0VT = Op0.getValueType();
Scott Michelb30e8f62008-12-02 19:53:53 +00002578
Owen Anderson825b72b2009-08-11 20:47:22 +00002579 if (Op0VT.getSimpleVT() == MVT::i128 && simpleVT == MVT::i64) {
Scott Michel52d00012009-01-03 00:27:53 +00002580 // Create shuffle mask, least significant doubleword of quadword
Scott Michelf0569be2008-12-27 04:51:36 +00002581 unsigned maskHigh = 0x08090a0b;
2582 unsigned maskLow = 0x0c0d0e0f;
2583 // Use a shuffle to perform the truncation
Owen Anderson825b72b2009-08-11 20:47:22 +00002584 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2585 DAG.getConstant(maskHigh, MVT::i32),
2586 DAG.getConstant(maskLow, MVT::i32),
2587 DAG.getConstant(maskHigh, MVT::i32),
2588 DAG.getConstant(maskLow, MVT::i32));
Scott Michelf0569be2008-12-27 04:51:36 +00002589
Scott Michel6e1d1472009-03-16 18:47:25 +00002590 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2591 Op0, Op0, shufMask);
Scott Michelf0569be2008-12-27 04:51:36 +00002592
Scott Michel6e1d1472009-03-16 18:47:25 +00002593 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelb30e8f62008-12-02 19:53:53 +00002594 }
2595
Scott Michelf0569be2008-12-27 04:51:36 +00002596 return SDValue(); // Leave the truncate unmolested
Scott Michelb30e8f62008-12-02 19:53:53 +00002597}
2598
Scott Michel77f452d2009-08-25 22:37:34 +00002599/*!
2600 * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic
2601 * algorithm is to duplicate the sign bit using rotmai to generate at
2602 * least one byte full of sign bits. Then propagate the "sign-byte" into
2603 * the leftmost words and the i64/i32 into the rightmost words using shufb.
2604 *
2605 * @param Op The sext operand
2606 * @param DAG The current DAG
2607 * @return The SDValue with the entire instruction sequence
2608 */
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002609static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG)
2610{
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002611 DebugLoc dl = Op.getDebugLoc();
2612
Scott Michel77f452d2009-08-25 22:37:34 +00002613 // Type to extend to
2614 MVT OpVT = Op.getValueType().getSimpleVT();
Scott Michel77f452d2009-08-25 22:37:34 +00002615
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002616 // Type to extend from
2617 SDValue Op0 = Op.getOperand(0);
Scott Michel77f452d2009-08-25 22:37:34 +00002618 MVT Op0VT = Op0.getValueType().getSimpleVT();
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002619
Scott Michel77f452d2009-08-25 22:37:34 +00002620 // The type to extend to needs to be a i128 and
2621 // the type to extend from needs to be i64 or i32.
2622 assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) &&
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002623 "LowerSIGN_EXTEND: input and/or output operand have wrong size");
2624
2625 // Create shuffle mask
Scott Michel77f452d2009-08-25 22:37:34 +00002626 unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7
2627 unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11
2628 unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002629 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2630 DAG.getConstant(mask1, MVT::i32),
2631 DAG.getConstant(mask1, MVT::i32),
2632 DAG.getConstant(mask2, MVT::i32),
2633 DAG.getConstant(mask3, MVT::i32));
2634
Scott Michel77f452d2009-08-25 22:37:34 +00002635 // Word wise arithmetic right shift to generate at least one byte
2636 // that contains sign bits.
2637 MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002638 SDValue sraVal = DAG.getNode(ISD::SRA,
2639 dl,
Scott Michel77f452d2009-08-25 22:37:34 +00002640 mvt,
2641 DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0),
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002642 DAG.getConstant(31, MVT::i32));
2643
Scott Michel77f452d2009-08-25 22:37:34 +00002644 // Shuffle bytes - Copy the sign bits into the upper 64 bits
2645 // and the input value into the lower 64 bits.
2646 SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt,
2647 DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i128, Op0), sraVal, shufMask);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002648
2649 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, extShuffle);
2650}
2651
Scott Michel7a1c9e92008-11-22 23:50:42 +00002652//! Custom (target-specific) lowering entry point
2653/*!
2654 This is where LLVM's DAG selection process calls to do target-specific
2655 lowering of nodes.
2656 */
Dan Gohman475871a2008-07-27 21:46:04 +00002657SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002658SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const
Scott Michel266bc8f2007-12-04 22:23:35 +00002659{
Scott Michela59d4692008-02-23 18:41:37 +00002660 unsigned Opc = (unsigned) Op.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002661 EVT VT = Op.getValueType();
Scott Michela59d4692008-02-23 18:41:37 +00002662
2663 switch (Opc) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002664 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00002665#ifndef NDEBUG
Chris Lattner4437ae22009-08-23 07:05:07 +00002666 errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
2667 errs() << "Op.getOpcode() = " << Opc << "\n";
2668 errs() << "*Op.getNode():\n";
Gabor Greifba36cb52008-08-28 21:40:38 +00002669 Op.getNode()->dump();
Torok Edwindac237e2009-07-08 20:53:28 +00002670#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002671 llvm_unreachable(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002672 }
2673 case ISD::LOAD:
Scott Michelb30e8f62008-12-02 19:53:53 +00002674 case ISD::EXTLOAD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002675 case ISD::SEXTLOAD:
2676 case ISD::ZEXTLOAD:
2677 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2678 case ISD::STORE:
2679 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2680 case ISD::ConstantPool:
2681 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2682 case ISD::GlobalAddress:
2683 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2684 case ISD::JumpTable:
2685 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002686 case ISD::ConstantFP:
2687 return LowerConstantFP(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002688
Scott Michel02d711b2008-12-30 23:28:25 +00002689 // i8, i64 math ops:
Scott Michel8bf61e82008-06-02 22:18:03 +00002690 case ISD::ADD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002691 case ISD::SUB:
2692 case ISD::ROTR:
2693 case ISD::ROTL:
2694 case ISD::SRL:
2695 case ISD::SHL:
Scott Michel8bf61e82008-06-02 22:18:03 +00002696 case ISD::SRA: {
Owen Anderson825b72b2009-08-11 20:47:22 +00002697 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002698 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michela59d4692008-02-23 18:41:37 +00002699 break;
Scott Michel8bf61e82008-06-02 22:18:03 +00002700 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002701
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002702 case ISD::FP_TO_SINT:
2703 case ISD::FP_TO_UINT:
2704 return LowerFP_TO_INT(Op, DAG, *this);
2705
2706 case ISD::SINT_TO_FP:
2707 case ISD::UINT_TO_FP:
2708 return LowerINT_TO_FP(Op, DAG, *this);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002709
Scott Michel266bc8f2007-12-04 22:23:35 +00002710 // Vector-related lowering.
2711 case ISD::BUILD_VECTOR:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002712 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002713 case ISD::SCALAR_TO_VECTOR:
2714 return LowerSCALAR_TO_VECTOR(Op, DAG);
2715 case ISD::VECTOR_SHUFFLE:
2716 return LowerVECTOR_SHUFFLE(Op, DAG);
2717 case ISD::EXTRACT_VECTOR_ELT:
2718 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2719 case ISD::INSERT_VECTOR_ELT:
2720 return LowerINSERT_VECTOR_ELT(Op, DAG);
2721
2722 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2723 case ISD::AND:
2724 case ISD::OR:
2725 case ISD::XOR:
2726 return LowerByteImmed(Op, DAG);
2727
2728 // Vector and i8 multiply:
2729 case ISD::MUL:
Owen Anderson825b72b2009-08-11 20:47:22 +00002730 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002731 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel266bc8f2007-12-04 22:23:35 +00002732
Scott Michel266bc8f2007-12-04 22:23:35 +00002733 case ISD::CTPOP:
2734 return LowerCTPOP(Op, DAG);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002735
2736 case ISD::SELECT_CC:
Scott Michelf0569be2008-12-27 04:51:36 +00002737 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelb30e8f62008-12-02 19:53:53 +00002738
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002739 case ISD::SETCC:
2740 return LowerSETCC(Op, DAG, *this);
2741
Scott Michelb30e8f62008-12-02 19:53:53 +00002742 case ISD::TRUNCATE:
2743 return LowerTRUNCATE(Op, DAG);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002744
2745 case ISD::SIGN_EXTEND:
2746 return LowerSIGN_EXTEND(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002747 }
2748
Dan Gohman475871a2008-07-27 21:46:04 +00002749 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002750}
2751
Duncan Sands1607f052008-12-01 11:39:25 +00002752void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2753 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00002754 SelectionDAG &DAG) const
Scott Michel73ce1c52008-11-10 23:43:06 +00002755{
2756#if 0
2757 unsigned Opc = (unsigned) N->getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002758 EVT OpVT = N->getValueType(0);
Scott Michel73ce1c52008-11-10 23:43:06 +00002759
2760 switch (Opc) {
2761 default: {
Chris Lattner4437ae22009-08-23 07:05:07 +00002762 errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2763 errs() << "Op.getOpcode() = " << Opc << "\n";
2764 errs() << "*Op.getNode():\n";
Scott Michel73ce1c52008-11-10 23:43:06 +00002765 N->dump();
2766 abort();
2767 /*NOTREACHED*/
2768 }
2769 }
2770#endif
2771
2772 /* Otherwise, return unchanged */
Scott Michel73ce1c52008-11-10 23:43:06 +00002773}
2774
Scott Michel266bc8f2007-12-04 22:23:35 +00002775//===----------------------------------------------------------------------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002776// Target Optimization Hooks
2777//===----------------------------------------------------------------------===//
2778
Dan Gohman475871a2008-07-27 21:46:04 +00002779SDValue
Scott Michel266bc8f2007-12-04 22:23:35 +00002780SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2781{
2782#if 0
2783 TargetMachine &TM = getTargetMachine();
Scott Michel053c1da2008-01-29 02:16:57 +00002784#endif
2785 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel266bc8f2007-12-04 22:23:35 +00002786 SelectionDAG &DAG = DCI.DAG;
Scott Michel1a6cdb62008-12-01 17:56:02 +00002787 SDValue Op0 = N->getOperand(0); // everything has at least one operand
Owen Andersone50ed302009-08-10 22:56:29 +00002788 EVT NodeVT = N->getValueType(0); // The node's value type
2789 EVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel1a6cdb62008-12-01 17:56:02 +00002790 SDValue Result; // Initially, empty result
Dale Johannesende064702009-02-06 21:50:26 +00002791 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002792
2793 switch (N->getOpcode()) {
2794 default: break;
Scott Michel053c1da2008-01-29 02:16:57 +00002795 case ISD::ADD: {
Dan Gohman475871a2008-07-27 21:46:04 +00002796 SDValue Op1 = N->getOperand(1);
Scott Michel053c1da2008-01-29 02:16:57 +00002797
Scott Michelf0569be2008-12-27 04:51:36 +00002798 if (Op0.getOpcode() == SPUISD::IndirectAddr
2799 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2800 // Normalize the operands to reduce repeated code
2801 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michel1df30c42008-12-29 03:23:36 +00002802
Scott Michelf0569be2008-12-27 04:51:36 +00002803 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2804 IndirectArg = Op1;
2805 AddArg = Op0;
2806 }
2807
2808 if (isa<ConstantSDNode>(AddArg)) {
2809 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2810 SDValue IndOp1 = IndirectArg.getOperand(1);
2811
2812 if (CN0->isNullValue()) {
2813 // (add (SPUindirect <arg>, <arg>), 0) ->
2814 // (SPUindirect <arg>, <arg>)
Scott Michel053c1da2008-01-29 02:16:57 +00002815
Scott Michel23f2ff72008-12-04 17:16:59 +00002816#if !defined(NDEBUG)
Scott Michelf0569be2008-12-27 04:51:36 +00002817 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002818 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002819 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2820 << "With: (SPUindirect <arg>, <arg>)\n";
2821 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002822#endif
2823
Scott Michelf0569be2008-12-27 04:51:36 +00002824 return IndirectArg;
2825 } else if (isa<ConstantSDNode>(IndOp1)) {
2826 // (add (SPUindirect <arg>, <const>), <const>) ->
2827 // (SPUindirect <arg>, <const + const>)
2828 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2829 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2830 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michel053c1da2008-01-29 02:16:57 +00002831
Scott Michelf0569be2008-12-27 04:51:36 +00002832#if !defined(NDEBUG)
2833 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002834 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002835 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2836 << "), " << CN0->getSExtValue() << ")\n"
2837 << "With: (SPUindirect <arg>, "
2838 << combinedConst << ")\n";
2839 }
2840#endif
Scott Michel053c1da2008-01-29 02:16:57 +00002841
Dale Johannesende064702009-02-06 21:50:26 +00002842 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002843 IndirectArg, combinedValue);
2844 }
Scott Michel053c1da2008-01-29 02:16:57 +00002845 }
2846 }
Scott Michela59d4692008-02-23 18:41:37 +00002847 break;
2848 }
2849 case ISD::SIGN_EXTEND:
2850 case ISD::ZERO_EXTEND:
2851 case ISD::ANY_EXTEND: {
Scott Michel1a6cdb62008-12-01 17:56:02 +00002852 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michela59d4692008-02-23 18:41:37 +00002853 // (any_extend (SPUextract_elt0 <arg>)) ->
2854 // (SPUextract_elt0 <arg>)
2855 // Types must match, however...
Scott Michel23f2ff72008-12-04 17:16:59 +00002856#if !defined(NDEBUG)
2857 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002858 errs() << "\nReplace: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002859 N->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002860 errs() << "\nWith: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002861 Op0.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002862 errs() << "\n";
Scott Michel23f2ff72008-12-04 17:16:59 +00002863 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002864#endif
Scott Michela59d4692008-02-23 18:41:37 +00002865
2866 return Op0;
2867 }
2868 break;
2869 }
2870 case SPUISD::IndirectAddr: {
2871 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002872 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
Dan Gohmane368b462010-06-18 14:22:04 +00002873 if (CN != 0 && CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002874 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2875 // (SPUaform <addr>, 0)
2876
Chris Lattner4437ae22009-08-23 07:05:07 +00002877 DEBUG(errs() << "Replace: ");
Scott Michela59d4692008-02-23 18:41:37 +00002878 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002879 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002880 DEBUG(Op0.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002881 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00002882
2883 return Op0;
2884 }
Scott Michelf0569be2008-12-27 04:51:36 +00002885 } else if (Op0.getOpcode() == ISD::ADD) {
2886 SDValue Op1 = N->getOperand(1);
2887 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
2888 // (SPUindirect (add <arg>, <arg>), 0) ->
2889 // (SPUindirect <arg>, <arg>)
2890 if (CN1->isNullValue()) {
2891
2892#if !defined(NDEBUG)
2893 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002894 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002895 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
2896 << "With: (SPUindirect <arg>, <arg>)\n";
2897 }
2898#endif
2899
Dale Johannesende064702009-02-06 21:50:26 +00002900 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002901 Op0.getOperand(0), Op0.getOperand(1));
2902 }
2903 }
Scott Michela59d4692008-02-23 18:41:37 +00002904 }
2905 break;
2906 }
2907 case SPUISD::SHLQUAD_L_BITS:
2908 case SPUISD::SHLQUAD_L_BYTES:
Scott Michelf0569be2008-12-27 04:51:36 +00002909 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman475871a2008-07-27 21:46:04 +00002910 SDValue Op1 = N->getOperand(1);
Scott Michela59d4692008-02-23 18:41:37 +00002911
Scott Michelf0569be2008-12-27 04:51:36 +00002912 // Kill degenerate vector shifts:
2913 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
2914 if (CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002915 Result = Op0;
2916 }
2917 }
2918 break;
2919 }
Scott Michelf0569be2008-12-27 04:51:36 +00002920 case SPUISD::PREFSLOT2VEC: {
Scott Michela59d4692008-02-23 18:41:37 +00002921 switch (Op0.getOpcode()) {
2922 default:
2923 break;
2924 case ISD::ANY_EXTEND:
2925 case ISD::ZERO_EXTEND:
2926 case ISD::SIGN_EXTEND: {
Scott Michel1df30c42008-12-29 03:23:36 +00002927 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michela59d4692008-02-23 18:41:37 +00002928 // <arg>
Scott Michel1df30c42008-12-29 03:23:36 +00002929 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman475871a2008-07-27 21:46:04 +00002930 SDValue Op00 = Op0.getOperand(0);
Scott Michel104de432008-11-24 17:11:17 +00002931 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman475871a2008-07-27 21:46:04 +00002932 SDValue Op000 = Op00.getOperand(0);
Scott Michel1a6cdb62008-12-01 17:56:02 +00002933 if (Op000.getValueType() == NodeVT) {
Scott Michela59d4692008-02-23 18:41:37 +00002934 Result = Op000;
2935 }
2936 }
2937 break;
2938 }
Scott Michel104de432008-11-24 17:11:17 +00002939 case SPUISD::VEC2PREFSLOT: {
Scott Michel1df30c42008-12-29 03:23:36 +00002940 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michela59d4692008-02-23 18:41:37 +00002941 // <arg>
2942 Result = Op0.getOperand(0);
2943 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002944 }
Scott Michela59d4692008-02-23 18:41:37 +00002945 }
2946 break;
Scott Michel053c1da2008-01-29 02:16:57 +00002947 }
2948 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002949
Scott Michel58c58182008-01-17 20:38:41 +00002950 // Otherwise, return unchanged.
Scott Michel1a6cdb62008-12-01 17:56:02 +00002951#ifndef NDEBUG
Gabor Greifba36cb52008-08-28 21:40:38 +00002952 if (Result.getNode()) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002953 DEBUG(errs() << "\nReplace.SPU: ");
Scott Michela59d4692008-02-23 18:41:37 +00002954 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002955 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002956 DEBUG(Result.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002957 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00002958 }
2959#endif
2960
2961 return Result;
Scott Michel266bc8f2007-12-04 22:23:35 +00002962}
2963
2964//===----------------------------------------------------------------------===//
2965// Inline Assembly Support
2966//===----------------------------------------------------------------------===//
2967
2968/// getConstraintType - Given a constraint letter, return the type of
2969/// constraint it is for this target.
Scott Michel5af8f0e2008-07-16 17:17:29 +00002970SPUTargetLowering::ConstraintType
Scott Michel266bc8f2007-12-04 22:23:35 +00002971SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
2972 if (ConstraintLetter.size() == 1) {
2973 switch (ConstraintLetter[0]) {
2974 default: break;
2975 case 'b':
2976 case 'r':
2977 case 'f':
2978 case 'v':
2979 case 'y':
2980 return C_RegisterClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002981 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002982 }
2983 return TargetLowering::getConstraintType(ConstraintLetter);
2984}
2985
Scott Michel5af8f0e2008-07-16 17:17:29 +00002986std::pair<unsigned, const TargetRegisterClass*>
Scott Michel266bc8f2007-12-04 22:23:35 +00002987SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002988 EVT VT) const
Scott Michel266bc8f2007-12-04 22:23:35 +00002989{
2990 if (Constraint.size() == 1) {
2991 // GCC RS6000 Constraint Letters
2992 switch (Constraint[0]) {
2993 case 'b': // R1-R31
2994 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00002995 if (VT == MVT::i64)
Scott Michel266bc8f2007-12-04 22:23:35 +00002996 return std::make_pair(0U, SPU::R64CRegisterClass);
2997 return std::make_pair(0U, SPU::R32CRegisterClass);
2998 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002999 if (VT == MVT::f32)
Scott Michel266bc8f2007-12-04 22:23:35 +00003000 return std::make_pair(0U, SPU::R32FPRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003001 else if (VT == MVT::f64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003002 return std::make_pair(0U, SPU::R64FPRegisterClass);
3003 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003004 case 'v':
Scott Michel266bc8f2007-12-04 22:23:35 +00003005 return std::make_pair(0U, SPU::GPRCRegisterClass);
3006 }
3007 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00003008
Scott Michel266bc8f2007-12-04 22:23:35 +00003009 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3010}
3011
Scott Michela59d4692008-02-23 18:41:37 +00003012//! Compute used/known bits for a SPU operand
Scott Michel266bc8f2007-12-04 22:23:35 +00003013void
Dan Gohman475871a2008-07-27 21:46:04 +00003014SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003015 const APInt &Mask,
Scott Michel5af8f0e2008-07-16 17:17:29 +00003016 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003017 APInt &KnownOne,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00003018 const SelectionDAG &DAG,
3019 unsigned Depth ) const {
Scott Michel203b2d62008-04-30 00:30:08 +00003020#if 0
Dan Gohmande551f92009-04-01 18:45:54 +00003021 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michela59d4692008-02-23 18:41:37 +00003022
3023 switch (Op.getOpcode()) {
3024 default:
3025 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
3026 break;
Scott Michela59d4692008-02-23 18:41:37 +00003027 case CALL:
3028 case SHUFB:
Scott Michel7a1c9e92008-11-22 23:50:42 +00003029 case SHUFFLE_MASK:
Scott Michela59d4692008-02-23 18:41:37 +00003030 case CNTB:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003031 case SPUISD::PREFSLOT2VEC:
Scott Michela59d4692008-02-23 18:41:37 +00003032 case SPUISD::LDRESULT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003033 case SPUISD::VEC2PREFSLOT:
Scott Michel203b2d62008-04-30 00:30:08 +00003034 case SPUISD::SHLQUAD_L_BITS:
3035 case SPUISD::SHLQUAD_L_BYTES:
Scott Michel203b2d62008-04-30 00:30:08 +00003036 case SPUISD::VEC_ROTL:
3037 case SPUISD::VEC_ROTR:
Scott Michel203b2d62008-04-30 00:30:08 +00003038 case SPUISD::ROTBYTES_LEFT:
Scott Michel8bf61e82008-06-02 22:18:03 +00003039 case SPUISD::SELECT_MASK:
3040 case SPUISD::SELB:
Scott Michela59d4692008-02-23 18:41:37 +00003041 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003042#endif
Scott Michel266bc8f2007-12-04 22:23:35 +00003043}
Scott Michel02d711b2008-12-30 23:28:25 +00003044
Scott Michelf0569be2008-12-27 04:51:36 +00003045unsigned
3046SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3047 unsigned Depth) const {
3048 switch (Op.getOpcode()) {
3049 default:
3050 return 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00003051
Scott Michelf0569be2008-12-27 04:51:36 +00003052 case ISD::SETCC: {
Owen Andersone50ed302009-08-10 22:56:29 +00003053 EVT VT = Op.getValueType();
Scott Michelf0569be2008-12-27 04:51:36 +00003054
Owen Anderson825b72b2009-08-11 20:47:22 +00003055 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3056 VT = MVT::i32;
Scott Michelf0569be2008-12-27 04:51:36 +00003057 }
3058 return VT.getSizeInBits();
3059 }
3060 }
3061}
Scott Michel1df30c42008-12-29 03:23:36 +00003062
Scott Michel203b2d62008-04-30 00:30:08 +00003063// LowerAsmOperandForConstraint
3064void
Dan Gohman475871a2008-07-27 21:46:04 +00003065SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Scott Michel203b2d62008-04-30 00:30:08 +00003066 char ConstraintLetter,
Dan Gohman475871a2008-07-27 21:46:04 +00003067 std::vector<SDValue> &Ops,
Scott Michel203b2d62008-04-30 00:30:08 +00003068 SelectionDAG &DAG) const {
3069 // Default, for the time being, to the base class handler
Dale Johannesen1784d162010-06-25 21:55:36 +00003070 TargetLowering::LowerAsmOperandForConstraint(Op, ConstraintLetter, Ops, DAG);
Scott Michel203b2d62008-04-30 00:30:08 +00003071}
3072
Scott Michel266bc8f2007-12-04 22:23:35 +00003073/// isLegalAddressImmediate - Return true if the integer value can be used
3074/// as the offset of the target addressing mode.
Gabor Greif93c53e52008-08-31 15:37:04 +00003075bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
3076 const Type *Ty) const {
Scott Michel266bc8f2007-12-04 22:23:35 +00003077 // SPU's addresses are 256K:
3078 return (V > -(1 << 18) && V < (1 << 18) - 1);
3079}
3080
3081bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel5af8f0e2008-07-16 17:17:29 +00003082 return false;
Scott Michel266bc8f2007-12-04 22:23:35 +00003083}
Dan Gohman6520e202008-10-18 02:06:02 +00003084
3085bool
3086SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3087 // The SPU target isn't yet aware of offsets.
3088 return false;
3089}