blob: f987a15cee4a68c541c83f555b91177f6a045c91 [file] [log] [blame]
Chris Lattnerd23405e2008-03-17 03:21:36 +00001//===-- SparcISelLowering.cpp - Sparc DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the interfaces that Sparc uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "SparcISelLowering.h"
Dan Gohman1e93df62010-04-17 14:41:14 +000016#include "SparcMachineFunctionInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000017#include "SparcTargetMachine.h"
Chris Lattner5a65b922008-03-17 05:41:48 +000018#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerd23405e2008-03-17 03:21:36 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
20#include "llvm/CodeGen/MachineFunction.h"
21#include "llvm/CodeGen/MachineInstrBuilder.h"
22#include "llvm/CodeGen/MachineRegisterInfo.h"
23#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000024#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000025#include "llvm/IR/DerivedTypes.h"
26#include "llvm/IR/Function.h"
27#include "llvm/IR/Module.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000028#include "llvm/Support/ErrorHandling.h"
Chris Lattnerd23405e2008-03-17 03:21:36 +000029using namespace llvm;
30
Chris Lattner5a65b922008-03-17 05:41:48 +000031
32//===----------------------------------------------------------------------===//
33// Calling Convention Implementation
34//===----------------------------------------------------------------------===//
35
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +000036static bool CC_Sparc_Assign_SRet(unsigned &ValNo, MVT &ValVT,
37 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
38 ISD::ArgFlagsTy &ArgFlags, CCState &State)
39{
40 assert (ArgFlags.isSRet());
41
42 //Assign SRet argument
43 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
44 0,
45 LocVT, LocInfo));
46 return true;
47}
48
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +000049static bool CC_Sparc_Assign_f64(unsigned &ValNo, MVT &ValVT,
50 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags, CCState &State)
52{
Craig Topperc5eaae42012-03-11 07:57:25 +000053 static const uint16_t RegList[] = {
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +000054 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
55 };
56 //Try to get first reg
57 if (unsigned Reg = State.AllocateReg(RegList, 6)) {
58 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
59 } else {
60 //Assign whole thing in stack
61 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
62 State.AllocateStack(8,4),
63 LocVT, LocInfo));
64 return true;
65 }
66
67 //Try to get second reg
68 if (unsigned Reg = State.AllocateReg(RegList, 6))
69 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
70 else
71 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
72 State.AllocateStack(4,4),
73 LocVT, LocInfo));
74 return true;
75}
76
Jakob Stoklund Olesen1f25fe52013-04-06 18:32:12 +000077// Allocate a full-sized argument for the 64-bit ABI.
78static bool CC_Sparc64_Full(unsigned &ValNo, MVT &ValVT,
79 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
80 ISD::ArgFlagsTy &ArgFlags, CCState &State) {
81 assert((LocVT == MVT::f32 || LocVT.getSizeInBits() == 64) &&
82 "Can't handle non-64 bits locations");
83
84 // Stack space is allocated for all arguments starting from [%fp+BIAS+128].
85 unsigned Offset = State.AllocateStack(8, 8);
86 unsigned Reg = 0;
87
88 if (LocVT == MVT::i64 && Offset < 6*8)
89 // Promote integers to %i0-%i5.
90 Reg = SP::I0 + Offset/8;
91 else if (LocVT == MVT::f64 && Offset < 16*8)
92 // Promote doubles to %d0-%d30. (Which LLVM calls D0-D15).
93 Reg = SP::D0 + Offset/8;
94 else if (LocVT == MVT::f32 && Offset < 16*8)
95 // Promote floats to %f1, %f3, ...
96 Reg = SP::F1 + Offset/4;
97
98 // Promote to register when possible, otherwise use the stack slot.
99 if (Reg) {
100 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
101 return true;
102 }
103
104 // This argument goes on the stack in an 8-byte slot.
105 // When passing floats, LocVT is smaller than 8 bytes. Adjust the offset to
106 // the right-aligned float. The first 4 bytes of the stack slot are undefined.
107 if (LocVT == MVT::f32)
108 Offset += 4;
109
110 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
111 return true;
112}
113
114// Allocate a half-sized argument for the 64-bit ABI.
115//
116// This is used when passing { float, int } structs by value in registers.
117static bool CC_Sparc64_Half(unsigned &ValNo, MVT &ValVT,
118 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
119 ISD::ArgFlagsTy &ArgFlags, CCState &State) {
120 assert(LocVT.getSizeInBits() == 32 && "Can't handle non-32 bits locations");
121 unsigned Offset = State.AllocateStack(4, 4);
122
123 if (LocVT == MVT::f32 && Offset < 16*8) {
124 // Promote floats to %f0-%f31.
125 State.addLoc(CCValAssign::getReg(ValNo, ValVT, SP::F0 + Offset/4,
126 LocVT, LocInfo));
127 return true;
128 }
129
130 if (LocVT == MVT::i32 && Offset < 6*8) {
131 // Promote integers to %i0-%i5, using half the register.
132 unsigned Reg = SP::I0 + Offset/8;
133 LocVT = MVT::i64;
134 LocInfo = CCValAssign::AExt;
135
136 // Set the Custom bit if this i32 goes in the high bits of a register.
137 if (Offset % 8 == 0)
138 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg,
139 LocVT, LocInfo));
140 else
141 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
142 return true;
143 }
144
145 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
146 return true;
147}
148
Chris Lattner5a65b922008-03-17 05:41:48 +0000149#include "SparcGenCallingConv.inc"
150
Dan Gohman98ca4f22009-08-05 01:29:28 +0000151SDValue
152SparcTargetLowering::LowerReturn(SDValue Chain,
Jakob Stoklund Olesen53d4bcf2013-04-06 23:57:33 +0000153 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000154 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000155 const SmallVectorImpl<SDValue> &OutVals,
Jakob Stoklund Olesen53d4bcf2013-04-06 23:57:33 +0000156 DebugLoc DL, SelectionDAG &DAG) const {
157 if (Subtarget->is64Bit())
158 return LowerReturn_64(Chain, CallConv, IsVarArg, Outs, OutVals, DL, DAG);
159 return LowerReturn_32(Chain, CallConv, IsVarArg, Outs, OutVals, DL, DAG);
160}
Dan Gohman98ca4f22009-08-05 01:29:28 +0000161
Jakob Stoklund Olesen53d4bcf2013-04-06 23:57:33 +0000162SDValue
163SparcTargetLowering::LowerReturn_32(SDValue Chain,
164 CallingConv::ID CallConv, bool IsVarArg,
165 const SmallVectorImpl<ISD::OutputArg> &Outs,
166 const SmallVectorImpl<SDValue> &OutVals,
167 DebugLoc DL, SelectionDAG &DAG) const {
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000168 MachineFunction &MF = DAG.getMachineFunction();
169
Chris Lattner5a65b922008-03-17 05:41:48 +0000170 // CCValAssign - represent the assignment of the return value to locations.
171 SmallVector<CCValAssign, 16> RVLocs;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000172
Chris Lattner5a65b922008-03-17 05:41:48 +0000173 // CCState - Info about the registers and stack slot.
Jakob Stoklund Olesen53d4bcf2013-04-06 23:57:33 +0000174 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Bill Wendling56cb2292012-07-19 00:11:40 +0000175 DAG.getTarget(), RVLocs, *DAG.getContext());
Anton Korobeynikov53835702008-10-10 20:27:31 +0000176
Jakob Stoklund Olesen53d4bcf2013-04-06 23:57:33 +0000177 // Analyze return values.
178 CCInfo.AnalyzeReturn(Outs, RetCC_Sparc32);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000179
Dan Gohman475871a2008-07-27 21:46:04 +0000180 SDValue Flag;
Jakob Stoklund Olesen067e5a22013-02-05 18:16:58 +0000181 SmallVector<SDValue, 4> RetOps(1, Chain);
182 // Make room for the return address offset.
183 RetOps.push_back(SDValue());
Chris Lattner5a65b922008-03-17 05:41:48 +0000184
185 // Copy the result values into the output registers.
186 for (unsigned i = 0; i != RVLocs.size(); ++i) {
187 CCValAssign &VA = RVLocs[i];
188 assert(VA.isRegLoc() && "Can only return in registers!");
Anton Korobeynikov53835702008-10-10 20:27:31 +0000189
Jakob Stoklund Olesen53d4bcf2013-04-06 23:57:33 +0000190 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +0000191 OutVals[i], Flag);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000192
Chris Lattner5a65b922008-03-17 05:41:48 +0000193 // Guarantee that all emitted copies are stuck together with flags.
194 Flag = Chain.getValue(1);
Jakob Stoklund Olesen067e5a22013-02-05 18:16:58 +0000195 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner5a65b922008-03-17 05:41:48 +0000196 }
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000197
198 unsigned RetAddrOffset = 8; //Call Inst + Delay Slot
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000199 // If the function returns a struct, copy the SRetReturnReg to I0
200 if (MF.getFunction()->hasStructRetAttr()) {
201 SparcMachineFunctionInfo *SFI = MF.getInfo<SparcMachineFunctionInfo>();
202 unsigned Reg = SFI->getSRetReturnReg();
203 if (!Reg)
204 llvm_unreachable("sret virtual register not created in the entry block");
Jakob Stoklund Olesen53d4bcf2013-04-06 23:57:33 +0000205 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
206 Chain = DAG.getCopyToReg(Chain, DL, SP::I0, Val, Flag);
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000207 Flag = Chain.getValue(1);
Jakob Stoklund Olesen067e5a22013-02-05 18:16:58 +0000208 RetOps.push_back(DAG.getRegister(SP::I0, getPointerTy()));
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000209 RetAddrOffset = 12; // CallInst + Delay Slot + Unimp
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000210 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000211
Jakob Stoklund Olesen067e5a22013-02-05 18:16:58 +0000212 RetOps[0] = Chain; // Update chain.
213 RetOps[1] = DAG.getConstant(RetAddrOffset, MVT::i32);
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000214
Jakob Stoklund Olesen067e5a22013-02-05 18:16:58 +0000215 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +0000216 if (Flag.getNode())
Jakob Stoklund Olesen067e5a22013-02-05 18:16:58 +0000217 RetOps.push_back(Flag);
218
Jakob Stoklund Olesen53d4bcf2013-04-06 23:57:33 +0000219 return DAG.getNode(SPISD::RET_FLAG, DL, MVT::Other,
220 &RetOps[0], RetOps.size());
221}
222
223// Lower return values for the 64-bit ABI.
224// Return values are passed the exactly the same way as function arguments.
225SDValue
226SparcTargetLowering::LowerReturn_64(SDValue Chain,
227 CallingConv::ID CallConv, bool IsVarArg,
228 const SmallVectorImpl<ISD::OutputArg> &Outs,
229 const SmallVectorImpl<SDValue> &OutVals,
230 DebugLoc DL, SelectionDAG &DAG) const {
231 // CCValAssign - represent the assignment of the return value to locations.
232 SmallVector<CCValAssign, 16> RVLocs;
233
234 // CCState - Info about the registers and stack slot.
235 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
236 DAG.getTarget(), RVLocs, *DAG.getContext());
237
238 // Analyze return values.
239 CCInfo.AnalyzeReturn(Outs, CC_Sparc64);
240
241 SDValue Flag;
242 SmallVector<SDValue, 4> RetOps(1, Chain);
243
244 // The second operand on the return instruction is the return address offset.
245 // The return address is always %i7+8 with the 64-bit ABI.
246 RetOps.push_back(DAG.getConstant(8, MVT::i32));
247
248 // Copy the result values into the output registers.
249 for (unsigned i = 0; i != RVLocs.size(); ++i) {
250 CCValAssign &VA = RVLocs[i];
251 assert(VA.isRegLoc() && "Can only return in registers!");
252 SDValue OutVal = OutVals[i];
253
254 // Integer return values must be sign or zero extended by the callee.
255 switch (VA.getLocInfo()) {
256 case CCValAssign::SExt:
257 OutVal = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), OutVal);
258 break;
259 case CCValAssign::ZExt:
260 OutVal = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), OutVal);
261 break;
262 case CCValAssign::AExt:
263 OutVal = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), OutVal);
264 default:
265 break;
266 }
267
268 // The custom bit on an i32 return value indicates that it should be passed
269 // in the high bits of the register.
270 if (VA.getValVT() == MVT::i32 && VA.needsCustom()) {
271 OutVal = DAG.getNode(ISD::SHL, DL, MVT::i64, OutVal,
272 DAG.getConstant(32, MVT::i32));
273
274 // The next value may go in the low bits of the same register.
275 // Handle both at once.
276 if (i+1 < RVLocs.size() && RVLocs[i+1].getLocReg() == VA.getLocReg()) {
277 SDValue NV = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i64, OutVals[i+1]);
278 OutVal = DAG.getNode(ISD::OR, DL, MVT::i64, OutVal, NV);
279 // Skip the next value, it's already done.
280 ++i;
281 }
282 }
283
284 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), OutVal, Flag);
285
286 // Guarantee that all emitted copies are stuck together with flags.
287 Flag = Chain.getValue(1);
288 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
289 }
290
291 RetOps[0] = Chain; // Update chain.
292
293 // Add the flag if we have it.
294 if (Flag.getNode())
295 RetOps.push_back(Flag);
296
297 return DAG.getNode(SPISD::RET_FLAG, DL, MVT::Other,
Jakob Stoklund Olesen067e5a22013-02-05 18:16:58 +0000298 &RetOps[0], RetOps.size());
Chris Lattner5a65b922008-03-17 05:41:48 +0000299}
300
Jakob Stoklund Olesenf37812e2013-04-02 04:09:02 +0000301SDValue SparcTargetLowering::
302LowerFormalArguments(SDValue Chain,
303 CallingConv::ID CallConv,
304 bool IsVarArg,
305 const SmallVectorImpl<ISD::InputArg> &Ins,
306 DebugLoc DL,
307 SelectionDAG &DAG,
308 SmallVectorImpl<SDValue> &InVals) const {
309 if (Subtarget->is64Bit())
310 return LowerFormalArguments_64(Chain, CallConv, IsVarArg, Ins,
311 DL, DAG, InVals);
312 return LowerFormalArguments_32(Chain, CallConv, IsVarArg, Ins,
313 DL, DAG, InVals);
314}
315
316/// LowerFormalArguments32 - V8 uses a very simple ABI, where all values are
Dan Gohman98ca4f22009-08-05 01:29:28 +0000317/// passed in either one or two GPRs, including FP values. TODO: we should
318/// pass FP values in FP registers for fastcc functions.
Jakob Stoklund Olesenf37812e2013-04-02 04:09:02 +0000319SDValue SparcTargetLowering::
320LowerFormalArguments_32(SDValue Chain,
321 CallingConv::ID CallConv,
322 bool isVarArg,
323 const SmallVectorImpl<ISD::InputArg> &Ins,
324 DebugLoc dl,
325 SelectionDAG &DAG,
326 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner5a65b922008-03-17 05:41:48 +0000327 MachineFunction &MF = DAG.getMachineFunction();
328 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +0000329 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
Eli Friedmana786c7b2009-07-19 19:53:46 +0000330
331 // Assign locations to all of the incoming arguments.
332 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +0000333 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Bill Wendling56cb2292012-07-19 00:11:40 +0000334 getTargetMachine(), ArgLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000335 CCInfo.AnalyzeFormalArguments(Ins, CC_Sparc32);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000336
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000337 const unsigned StackOffset = 92;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000338
Eli Friedmana786c7b2009-07-19 19:53:46 +0000339 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Eli Friedmana786c7b2009-07-19 19:53:46 +0000340 CCValAssign &VA = ArgLocs[i];
Chris Lattner5a65b922008-03-17 05:41:48 +0000341
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000342 if (i == 0 && Ins[i].Flags.isSRet()) {
343 //Get SRet from [%fp+64]
344 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, 64, true);
345 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
346 SDValue Arg = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
347 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000348 false, false, false, 0);
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000349 InVals.push_back(Arg);
350 continue;
351 }
352
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000353 if (VA.isRegLoc()) {
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000354 if (VA.needsCustom()) {
355 assert(VA.getLocVT() == MVT::f64);
356 unsigned VRegHi = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
357 MF.getRegInfo().addLiveIn(VA.getLocReg(), VRegHi);
358 SDValue HiVal = DAG.getCopyFromReg(Chain, dl, VRegHi, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000359
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000360 assert(i+1 < e);
361 CCValAssign &NextVA = ArgLocs[++i];
Anton Korobeynikov53835702008-10-10 20:27:31 +0000362
Dan Gohman475871a2008-07-27 21:46:04 +0000363 SDValue LoVal;
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000364 if (NextVA.isMemLoc()) {
365 int FrameIdx = MF.getFrameInfo()->
366 CreateFixedObject(4, StackOffset+NextVA.getLocMemOffset(),true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000368 LoVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
369 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000370 false, false, false, 0);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000371 } else {
372 unsigned loReg = MF.addLiveIn(NextVA.getLocReg(),
Devang Patel68e6bee2011-02-21 23:21:26 +0000373 &SP::IntRegsRegClass);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000374 LoVal = DAG.getCopyFromReg(Chain, dl, loReg, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000375 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000376 SDValue WholeValue =
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, LoVal, HiVal);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000378 WholeValue = DAG.getNode(ISD::BITCAST, dl, MVT::f64, WholeValue);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000379 InVals.push_back(WholeValue);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000380 continue;
Chris Lattner5a65b922008-03-17 05:41:48 +0000381 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000382 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
383 MF.getRegInfo().addLiveIn(VA.getLocReg(), VReg);
384 SDValue Arg = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
385 if (VA.getLocVT() == MVT::f32)
386 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Arg);
387 else if (VA.getLocVT() != MVT::i32) {
388 Arg = DAG.getNode(ISD::AssertSext, dl, MVT::i32, Arg,
389 DAG.getValueType(VA.getLocVT()));
390 Arg = DAG.getNode(ISD::TRUNCATE, dl, VA.getLocVT(), Arg);
391 }
392 InVals.push_back(Arg);
393 continue;
Chris Lattner5a65b922008-03-17 05:41:48 +0000394 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000395
396 assert(VA.isMemLoc());
397
398 unsigned Offset = VA.getLocMemOffset()+StackOffset;
399
400 if (VA.needsCustom()) {
401 assert(VA.getValVT() == MVT::f64);
402 //If it is double-word aligned, just load.
403 if (Offset % 8 == 0) {
404 int FI = MF.getFrameInfo()->CreateFixedObject(8,
405 Offset,
406 true);
407 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
408 SDValue Load = DAG.getLoad(VA.getValVT(), dl, Chain, FIPtr,
409 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000410 false,false, false, 0);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000411 InVals.push_back(Load);
412 continue;
413 }
414
415 int FI = MF.getFrameInfo()->CreateFixedObject(4,
416 Offset,
417 true);
418 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
419 SDValue HiVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
420 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000421 false, false, false, 0);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000422 int FI2 = MF.getFrameInfo()->CreateFixedObject(4,
423 Offset+4,
424 true);
425 SDValue FIPtr2 = DAG.getFrameIndex(FI2, getPointerTy());
426
427 SDValue LoVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr2,
428 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000429 false, false, false, 0);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000430
431 SDValue WholeValue =
432 DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, LoVal, HiVal);
433 WholeValue = DAG.getNode(ISD::BITCAST, dl, MVT::f64, WholeValue);
434 InVals.push_back(WholeValue);
435 continue;
436 }
437
438 int FI = MF.getFrameInfo()->CreateFixedObject(4,
439 Offset,
440 true);
441 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
442 SDValue Load ;
443 if (VA.getValVT() == MVT::i32 || VA.getValVT() == MVT::f32) {
444 Load = DAG.getLoad(VA.getValVT(), dl, Chain, FIPtr,
445 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000446 false, false, false, 0);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000447 } else {
448 ISD::LoadExtType LoadOp = ISD::SEXTLOAD;
449 // Sparc is big endian, so add an offset based on the ObjectVT.
450 unsigned Offset = 4-std::max(1U, VA.getValVT().getSizeInBits()/8);
451 FIPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIPtr,
452 DAG.getConstant(Offset, MVT::i32));
Stuart Hastingsa9011292011-02-16 16:23:55 +0000453 Load = DAG.getExtLoad(LoadOp, dl, MVT::i32, Chain, FIPtr,
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000454 MachinePointerInfo(),
455 VA.getValVT(), false, false,0);
456 Load = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Load);
457 }
458 InVals.push_back(Load);
Chris Lattner5a65b922008-03-17 05:41:48 +0000459 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000460
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000461 if (MF.getFunction()->hasStructRetAttr()) {
462 //Copy the SRet Argument to SRetReturnReg
463 SparcMachineFunctionInfo *SFI = MF.getInfo<SparcMachineFunctionInfo>();
464 unsigned Reg = SFI->getSRetReturnReg();
465 if (!Reg) {
466 Reg = MF.getRegInfo().createVirtualRegister(&SP::IntRegsRegClass);
467 SFI->setSRetReturnReg(Reg);
468 }
469 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
470 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
471 }
472
Chris Lattner5a65b922008-03-17 05:41:48 +0000473 // Store remaining ArgRegs to the stack if this is a varargs function.
Eli Friedmana786c7b2009-07-19 19:53:46 +0000474 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +0000475 static const uint16_t ArgRegs[] = {
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000476 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
477 };
478 unsigned NumAllocated = CCInfo.getFirstUnallocated(ArgRegs, 6);
Craig Topperc5eaae42012-03-11 07:57:25 +0000479 const uint16_t *CurArgReg = ArgRegs+NumAllocated, *ArgRegEnd = ArgRegs+6;
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000480 unsigned ArgOffset = CCInfo.getNextStackOffset();
481 if (NumAllocated == 6)
482 ArgOffset += StackOffset;
483 else {
484 assert(!ArgOffset);
485 ArgOffset = 68+4*NumAllocated;
486 }
487
Chris Lattner5a65b922008-03-17 05:41:48 +0000488 // Remember the vararg offset for the va_start implementation.
Dan Gohman1e93df62010-04-17 14:41:14 +0000489 FuncInfo->setVarArgsFrameOffset(ArgOffset);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000490
Eli Friedmana786c7b2009-07-19 19:53:46 +0000491 std::vector<SDValue> OutChains;
492
Chris Lattner5a65b922008-03-17 05:41:48 +0000493 for (; CurArgReg != ArgRegEnd; ++CurArgReg) {
494 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
495 MF.getRegInfo().addLiveIn(*CurArgReg, VReg);
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 SDValue Arg = DAG.getCopyFromReg(DAG.getRoot(), dl, VReg, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000497
David Greene3f2bf852009-11-12 20:49:22 +0000498 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset,
Evan Chenged2ae132010-07-03 00:40:23 +0000499 true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000501
Chris Lattner6229d0a2010-09-21 18:41:36 +0000502 OutChains.push_back(DAG.getStore(DAG.getRoot(), dl, Arg, FIPtr,
503 MachinePointerInfo(),
David Greene54a7aa82010-02-15 16:57:02 +0000504 false, false, 0));
Chris Lattner5a65b922008-03-17 05:41:48 +0000505 ArgOffset += 4;
506 }
Eli Friedmana786c7b2009-07-19 19:53:46 +0000507
508 if (!OutChains.empty()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000509 OutChains.push_back(Chain);
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000511 &OutChains[0], OutChains.size());
Eli Friedmana786c7b2009-07-19 19:53:46 +0000512 }
Chris Lattner5a65b922008-03-17 05:41:48 +0000513 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000514
Dan Gohman98ca4f22009-08-05 01:29:28 +0000515 return Chain;
Chris Lattner5a65b922008-03-17 05:41:48 +0000516}
517
Jakob Stoklund Olesenf37812e2013-04-02 04:09:02 +0000518// Lower formal arguments for the 64 bit ABI.
519SDValue SparcTargetLowering::
520LowerFormalArguments_64(SDValue Chain,
521 CallingConv::ID CallConv,
522 bool IsVarArg,
523 const SmallVectorImpl<ISD::InputArg> &Ins,
524 DebugLoc DL,
525 SelectionDAG &DAG,
526 SmallVectorImpl<SDValue> &InVals) const {
527 MachineFunction &MF = DAG.getMachineFunction();
528
529 // Analyze arguments according to CC_Sparc64.
530 SmallVector<CCValAssign, 16> ArgLocs;
531 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
532 getTargetMachine(), ArgLocs, *DAG.getContext());
533 CCInfo.AnalyzeFormalArguments(Ins, CC_Sparc64);
534
535 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
536 CCValAssign &VA = ArgLocs[i];
537 if (VA.isRegLoc()) {
538 // This argument is passed in a register.
539 // All integer register arguments are promoted by the caller to i64.
540
541 // Create a virtual register for the promoted live-in value.
542 unsigned VReg = MF.addLiveIn(VA.getLocReg(),
543 getRegClassFor(VA.getLocVT()));
544 SDValue Arg = DAG.getCopyFromReg(Chain, DL, VReg, VA.getLocVT());
545
Jakob Stoklund Olesen1f25fe52013-04-06 18:32:12 +0000546 // Get the high bits for i32 struct elements.
547 if (VA.getValVT() == MVT::i32 && VA.needsCustom())
548 Arg = DAG.getNode(ISD::SRL, DL, VA.getLocVT(), Arg,
549 DAG.getConstant(32, MVT::i32));
550
Jakob Stoklund Olesenf37812e2013-04-02 04:09:02 +0000551 // The caller promoted the argument, so insert an Assert?ext SDNode so we
552 // won't promote the value again in this function.
553 switch (VA.getLocInfo()) {
554 case CCValAssign::SExt:
555 Arg = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), Arg,
556 DAG.getValueType(VA.getValVT()));
557 break;
558 case CCValAssign::ZExt:
559 Arg = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), Arg,
560 DAG.getValueType(VA.getValVT()));
561 break;
562 default:
563 break;
564 }
565
566 // Truncate the register down to the argument type.
567 if (VA.isExtInLoc())
568 Arg = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Arg);
569
570 InVals.push_back(Arg);
571 continue;
572 }
573
574 // The registers are exhausted. This argument was passed on the stack.
575 assert(VA.isMemLoc());
Jakob Stoklund Olesen1f25fe52013-04-06 18:32:12 +0000576 // The CC_Sparc64_Full/Half functions compute stack offsets relative to the
577 // beginning of the arguments area at %fp+BIAS+128.
578 unsigned Offset = VA.getLocMemOffset() + 128;
579 unsigned ValSize = VA.getValVT().getSizeInBits() / 8;
580 // Adjust offset for extended arguments, SPARC is big-endian.
581 // The caller will have written the full slot with extended bytes, but we
582 // prefer our own extending loads.
583 if (VA.isExtInLoc())
584 Offset += 8 - ValSize;
585 int FI = MF.getFrameInfo()->CreateFixedObject(ValSize, Offset, true);
586 InVals.push_back(DAG.getLoad(VA.getValVT(), DL, Chain,
587 DAG.getFrameIndex(FI, getPointerTy()),
588 MachinePointerInfo::getFixedStack(FI),
589 false, false, false, 0));
Jakob Stoklund Olesenf37812e2013-04-02 04:09:02 +0000590 }
591 return Chain;
592}
593
Dan Gohman98ca4f22009-08-05 01:29:28 +0000594SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +0000595SparcTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +0000596 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +0000597 SelectionDAG &DAG = CLI.DAG;
598 DebugLoc &dl = CLI.DL;
599 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
600 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
601 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
602 SDValue Chain = CLI.Chain;
603 SDValue Callee = CLI.Callee;
604 bool &isTailCall = CLI.IsTailCall;
605 CallingConv::ID CallConv = CLI.CallConv;
606 bool isVarArg = CLI.IsVarArg;
607
Evan Cheng0c439eb2010-01-27 00:07:07 +0000608 // Sparc target does not yet support tail call optimization.
609 isTailCall = false;
Chris Lattner98949a62008-03-17 06:01:07 +0000610
Chris Lattner315123f2008-03-17 06:58:37 +0000611 // Analyze operands of the call, assigning locations to each operand.
612 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +0000613 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Bill Wendling56cb2292012-07-19 00:11:40 +0000614 DAG.getTarget(), ArgLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000615 CCInfo.AnalyzeCallOperands(Outs, CC_Sparc32);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000616
Chris Lattner315123f2008-03-17 06:58:37 +0000617 // Get the size of the outgoing arguments stack space requirement.
618 unsigned ArgsSize = CCInfo.getNextStackOffset();
Anton Korobeynikov53835702008-10-10 20:27:31 +0000619
Chris Lattner5a65b922008-03-17 05:41:48 +0000620 // Keep stack frames 8-byte aligned.
621 ArgsSize = (ArgsSize+7) & ~7;
622
Venkatraman Govindaraju46713292011-01-21 14:00:01 +0000623 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
624
625 //Create local copies for byval args.
626 SmallVector<SDValue, 8> ByValArgs;
627 for (unsigned i = 0, e = Outs.size(); i != e; ++i) {
628 ISD::ArgFlagsTy Flags = Outs[i].Flags;
629 if (!Flags.isByVal())
630 continue;
631
632 SDValue Arg = OutVals[i];
633 unsigned Size = Flags.getByValSize();
634 unsigned Align = Flags.getByValAlign();
635
636 int FI = MFI->CreateStackObject(Size, Align, false);
637 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
638 SDValue SizeNode = DAG.getConstant(Size, MVT::i32);
639
640 Chain = DAG.getMemcpy(Chain, dl, FIPtr, Arg, SizeNode, Align,
641 false, //isVolatile,
642 (Size <= 32), //AlwaysInline if size <= 32
643 MachinePointerInfo(), MachinePointerInfo());
644 ByValArgs.push_back(FIPtr);
645 }
646
Chris Lattnere563bbc2008-10-11 22:08:30 +0000647 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(ArgsSize, true));
Anton Korobeynikov53835702008-10-10 20:27:31 +0000648
Dan Gohman475871a2008-07-27 21:46:04 +0000649 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
650 SmallVector<SDValue, 8> MemOpChains;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000651
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000652 const unsigned StackOffset = 92;
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000653 bool hasStructRetAttr = false;
Chris Lattner315123f2008-03-17 06:58:37 +0000654 // Walk the register/memloc assignments, inserting copies/loads.
Venkatraman Govindaraju46713292011-01-21 14:00:01 +0000655 for (unsigned i = 0, realArgIdx = 0, byvalArgIdx = 0, e = ArgLocs.size();
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000656 i != e;
657 ++i, ++realArgIdx) {
Chris Lattner315123f2008-03-17 06:58:37 +0000658 CCValAssign &VA = ArgLocs[i];
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000659 SDValue Arg = OutVals[realArgIdx];
Chris Lattner315123f2008-03-17 06:58:37 +0000660
Venkatraman Govindaraju46713292011-01-21 14:00:01 +0000661 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
662
663 //Use local copy if it is a byval arg.
664 if (Flags.isByVal())
665 Arg = ByValArgs[byvalArgIdx++];
666
Chris Lattner315123f2008-03-17 06:58:37 +0000667 // Promote the value if needed.
668 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000669 default: llvm_unreachable("Unknown loc info!");
Chris Lattner315123f2008-03-17 06:58:37 +0000670 case CCValAssign::Full: break;
671 case CCValAssign::SExt:
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000672 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner315123f2008-03-17 06:58:37 +0000673 break;
674 case CCValAssign::ZExt:
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000675 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner315123f2008-03-17 06:58:37 +0000676 break;
677 case CCValAssign::AExt:
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000678 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
679 break;
680 case CCValAssign::BCvt:
681 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Chris Lattner315123f2008-03-17 06:58:37 +0000682 break;
683 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000684
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000685 if (Flags.isSRet()) {
686 assert(VA.needsCustom());
687 // store SRet argument in %sp+64
688 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
689 SDValue PtrOff = DAG.getIntPtrConstant(64);
690 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
691 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
692 MachinePointerInfo(),
693 false, false, 0));
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000694 hasStructRetAttr = true;
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000695 continue;
696 }
697
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000698 if (VA.needsCustom()) {
699 assert(VA.getLocVT() == MVT::f64);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000700
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000701 if (VA.isMemLoc()) {
702 unsigned Offset = VA.getLocMemOffset() + StackOffset;
703 //if it is double-word aligned, just store.
704 if (Offset % 8 == 0) {
705 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
706 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
707 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
708 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
709 MachinePointerInfo(),
710 false, false, 0));
711 continue;
Venkatraman Govindaraju12db7b62010-12-29 05:37:15 +0000712 }
713 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000714
Owen Anderson825b72b2009-08-11 20:47:22 +0000715 SDValue StackPtr = DAG.CreateStackTemporary(MVT::f64, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000716 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000717 Arg, StackPtr, MachinePointerInfo(),
David Greene54a7aa82010-02-15 16:57:02 +0000718 false, false, 0);
Duncan Sands8c0f2442008-12-12 08:05:40 +0000719 // Sparc is big-endian, so the high part comes first.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +0000720 SDValue Hi = DAG.getLoad(MVT::i32, dl, Store, StackPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +0000721 MachinePointerInfo(), false, false, false, 0);
Duncan Sands8c0f2442008-12-12 08:05:40 +0000722 // Increment the pointer to the other half.
Dale Johannesen33c960f2009-02-04 20:06:27 +0000723 StackPtr = DAG.getNode(ISD::ADD, dl, StackPtr.getValueType(), StackPtr,
Duncan Sands8c0f2442008-12-12 08:05:40 +0000724 DAG.getIntPtrConstant(4));
725 // Load the low part.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +0000726 SDValue Lo = DAG.getLoad(MVT::i32, dl, Store, StackPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +0000727 MachinePointerInfo(), false, false, false, 0);
Duncan Sands8c0f2442008-12-12 08:05:40 +0000728
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000729 if (VA.isRegLoc()) {
730 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Hi));
731 assert(i+1 != e);
732 CCValAssign &NextVA = ArgLocs[++i];
733 if (NextVA.isRegLoc()) {
734 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), Lo));
735 } else {
736 //Store the low part in stack.
737 unsigned Offset = NextVA.getLocMemOffset() + StackOffset;
738 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
739 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
740 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
741 MemOpChains.push_back(DAG.getStore(Chain, dl, Lo, PtrOff,
742 MachinePointerInfo(),
743 false, false, 0));
Venkatraman Govindaraju12db7b62010-12-29 05:37:15 +0000744 }
Venkatraman Govindaraju12db7b62010-12-29 05:37:15 +0000745 } else {
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000746 unsigned Offset = VA.getLocMemOffset() + StackOffset;
747 // Store the high part.
748 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
749 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
750 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
751 MemOpChains.push_back(DAG.getStore(Chain, dl, Hi, PtrOff,
752 MachinePointerInfo(),
753 false, false, 0));
754 // Store the low part.
755 PtrOff = DAG.getIntPtrConstant(Offset+4);
756 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
757 MemOpChains.push_back(DAG.getStore(Chain, dl, Lo, PtrOff,
758 MachinePointerInfo(),
759 false, false, 0));
Venkatraman Govindaraju12db7b62010-12-29 05:37:15 +0000760 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000761 continue;
Duncan Sands8c0f2442008-12-12 08:05:40 +0000762 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000763
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000764 // Arguments that can be passed on register must be kept at
765 // RegsToPass vector
766 if (VA.isRegLoc()) {
767 if (VA.getLocVT() != MVT::f32) {
768 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
769 continue;
770 }
771 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
772 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
773 continue;
Chris Lattner5a65b922008-03-17 05:41:48 +0000774 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000775
776 assert(VA.isMemLoc());
777
778 // Create a store off the stack pointer for this argument.
779 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
780 SDValue PtrOff = DAG.getIntPtrConstant(VA.getLocMemOffset()+StackOffset);
781 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
782 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
783 MachinePointerInfo(),
784 false, false, 0));
Chris Lattner5a65b922008-03-17 05:41:48 +0000785 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000786
Anton Korobeynikov53835702008-10-10 20:27:31 +0000787
Chris Lattner5a65b922008-03-17 05:41:48 +0000788 // Emit all stores, make sure the occur before any copies into physregs.
Chris Lattner315123f2008-03-17 06:58:37 +0000789 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattner315123f2008-03-17 06:58:37 +0000791 &MemOpChains[0], MemOpChains.size());
Anton Korobeynikov53835702008-10-10 20:27:31 +0000792
793 // Build a sequence of copy-to-reg nodes chained together with token
Chris Lattner315123f2008-03-17 06:58:37 +0000794 // chain and flag operands which copy the outgoing args into registers.
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000795 // The InFlag in necessary since all emitted instructions must be
Chris Lattner315123f2008-03-17 06:58:37 +0000796 // stuck together.
Dan Gohman475871a2008-07-27 21:46:04 +0000797 SDValue InFlag;
Chris Lattner315123f2008-03-17 06:58:37 +0000798 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
799 unsigned Reg = RegsToPass[i].first;
800 // Remap I0->I7 -> O0->O7.
801 if (Reg >= SP::I0 && Reg <= SP::I7)
802 Reg = Reg-SP::I0+SP::O0;
803
Dale Johannesen33c960f2009-02-04 20:06:27 +0000804 Chain = DAG.getCopyToReg(Chain, dl, Reg, RegsToPass[i].second, InFlag);
Chris Lattner5a65b922008-03-17 05:41:48 +0000805 InFlag = Chain.getValue(1);
806 }
807
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000808 unsigned SRetArgSize = (hasStructRetAttr)? getSRetArgSize(DAG, Callee):0;
809
Chris Lattner5a65b922008-03-17 05:41:48 +0000810 // If the callee is a GlobalAddress node (quite common, every direct call is)
811 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Bill Wendling056292f2008-09-16 21:48:12 +0000812 // Likewise ExternalSymbol -> TargetExternalSymbol.
Chris Lattner5a65b922008-03-17 05:41:48 +0000813 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Devang Patel0d881da2010-07-06 22:08:15 +0000814 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, MVT::i32);
Bill Wendling056292f2008-09-16 21:48:12 +0000815 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000817
Venkatraman Govindaraju7d29ffb2011-01-12 03:18:21 +0000818 // Returns a chain & a flag for retval copy to use
819 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
820 SmallVector<SDValue, 8> Ops;
821 Ops.push_back(Chain);
822 Ops.push_back(Callee);
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000823 if (hasStructRetAttr)
824 Ops.push_back(DAG.getTargetConstant(SRetArgSize, MVT::i32));
Venkatraman Govindaraju7d29ffb2011-01-12 03:18:21 +0000825 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
826 unsigned Reg = RegsToPass[i].first;
827 if (Reg >= SP::I0 && Reg <= SP::I7)
828 Reg = Reg-SP::I0+SP::O0;
829
830 Ops.push_back(DAG.getRegister(Reg, RegsToPass[i].second.getValueType()));
831 }
832 if (InFlag.getNode())
833 Ops.push_back(InFlag);
834
835 Chain = DAG.getNode(SPISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Chris Lattner5a65b922008-03-17 05:41:48 +0000836 InFlag = Chain.getValue(1);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000837
Chris Lattnere563bbc2008-10-11 22:08:30 +0000838 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(ArgsSize, true),
839 DAG.getIntPtrConstant(0, true), InFlag);
Chris Lattner98949a62008-03-17 06:01:07 +0000840 InFlag = Chain.getValue(1);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000841
Chris Lattner98949a62008-03-17 06:01:07 +0000842 // Assign locations to each value returned by this call.
843 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +0000844 CCState RVInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Bill Wendling56cb2292012-07-19 00:11:40 +0000845 DAG.getTarget(), RVLocs, *DAG.getContext());
Anton Korobeynikov53835702008-10-10 20:27:31 +0000846
Dan Gohman98ca4f22009-08-05 01:29:28 +0000847 RVInfo.AnalyzeCallResult(Ins, RetCC_Sparc32);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000848
Chris Lattner98949a62008-03-17 06:01:07 +0000849 // Copy all of the result registers out of their specified physreg.
850 for (unsigned i = 0; i != RVLocs.size(); ++i) {
851 unsigned Reg = RVLocs[i].getLocReg();
Anton Korobeynikov53835702008-10-10 20:27:31 +0000852
Chris Lattner98949a62008-03-17 06:01:07 +0000853 // Remap I0->I7 -> O0->O7.
854 if (Reg >= SP::I0 && Reg <= SP::I7)
855 Reg = Reg-SP::I0+SP::O0;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000856
Dale Johannesen33c960f2009-02-04 20:06:27 +0000857 Chain = DAG.getCopyFromReg(Chain, dl, Reg,
Chris Lattner98949a62008-03-17 06:01:07 +0000858 RVLocs[i].getValVT(), InFlag).getValue(1);
859 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000860 InVals.push_back(Chain.getValue(0));
Chris Lattner5a65b922008-03-17 05:41:48 +0000861 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000862
Dan Gohman98ca4f22009-08-05 01:29:28 +0000863 return Chain;
Chris Lattner5a65b922008-03-17 05:41:48 +0000864}
865
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000866unsigned
867SparcTargetLowering::getSRetArgSize(SelectionDAG &DAG, SDValue Callee) const
868{
869 const Function *CalleeFn = 0;
870 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
871 CalleeFn = dyn_cast<Function>(G->getGlobal());
872 } else if (ExternalSymbolSDNode *E =
873 dyn_cast<ExternalSymbolSDNode>(Callee)) {
874 const Function *Fn = DAG.getMachineFunction().getFunction();
875 const Module *M = Fn->getParent();
876 CalleeFn = M->getFunction(E->getSymbol());
877 }
Chris Lattner5a65b922008-03-17 05:41:48 +0000878
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000879 if (!CalleeFn)
880 return 0;
881
882 assert(CalleeFn->hasStructRetAttr() &&
883 "Callee does not have the StructRet attribute.");
884
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000885 PointerType *Ty = cast<PointerType>(CalleeFn->arg_begin()->getType());
886 Type *ElementTy = Ty->getElementType();
Micah Villmow3574eca2012-10-08 16:38:25 +0000887 return getDataLayout()->getTypeAllocSize(ElementTy);
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000888}
Chris Lattner5a65b922008-03-17 05:41:48 +0000889
Chris Lattnerd23405e2008-03-17 03:21:36 +0000890//===----------------------------------------------------------------------===//
891// TargetLowering Implementation
892//===----------------------------------------------------------------------===//
893
894/// IntCondCCodeToICC - Convert a DAG integer condition code to a SPARC ICC
895/// condition.
896static SPCC::CondCodes IntCondCCodeToICC(ISD::CondCode CC) {
897 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000898 default: llvm_unreachable("Unknown integer condition code!");
Chris Lattnerd23405e2008-03-17 03:21:36 +0000899 case ISD::SETEQ: return SPCC::ICC_E;
900 case ISD::SETNE: return SPCC::ICC_NE;
901 case ISD::SETLT: return SPCC::ICC_L;
902 case ISD::SETGT: return SPCC::ICC_G;
903 case ISD::SETLE: return SPCC::ICC_LE;
904 case ISD::SETGE: return SPCC::ICC_GE;
905 case ISD::SETULT: return SPCC::ICC_CS;
906 case ISD::SETULE: return SPCC::ICC_LEU;
907 case ISD::SETUGT: return SPCC::ICC_GU;
908 case ISD::SETUGE: return SPCC::ICC_CC;
909 }
910}
911
912/// FPCondCCodeToFCC - Convert a DAG floatingp oint condition code to a SPARC
913/// FCC condition.
914static SPCC::CondCodes FPCondCCodeToFCC(ISD::CondCode CC) {
915 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000916 default: llvm_unreachable("Unknown fp condition code!");
Chris Lattnerd23405e2008-03-17 03:21:36 +0000917 case ISD::SETEQ:
918 case ISD::SETOEQ: return SPCC::FCC_E;
919 case ISD::SETNE:
920 case ISD::SETUNE: return SPCC::FCC_NE;
921 case ISD::SETLT:
922 case ISD::SETOLT: return SPCC::FCC_L;
923 case ISD::SETGT:
924 case ISD::SETOGT: return SPCC::FCC_G;
925 case ISD::SETLE:
926 case ISD::SETOLE: return SPCC::FCC_LE;
927 case ISD::SETGE:
928 case ISD::SETOGE: return SPCC::FCC_GE;
929 case ISD::SETULT: return SPCC::FCC_UL;
930 case ISD::SETULE: return SPCC::FCC_ULE;
931 case ISD::SETUGT: return SPCC::FCC_UG;
932 case ISD::SETUGE: return SPCC::FCC_UGE;
933 case ISD::SETUO: return SPCC::FCC_U;
934 case ISD::SETO: return SPCC::FCC_O;
935 case ISD::SETONE: return SPCC::FCC_LG;
936 case ISD::SETUEQ: return SPCC::FCC_UE;
937 }
938}
939
Chris Lattnerd23405e2008-03-17 03:21:36 +0000940SparcTargetLowering::SparcTargetLowering(TargetMachine &TM)
Chris Lattner5277b222009-08-08 20:43:12 +0000941 : TargetLowering(TM, new TargetLoweringObjectFileELF()) {
Jakob Stoklund Olesenfcb25e62013-04-02 04:08:54 +0000942 Subtarget = &TM.getSubtarget<SparcSubtarget>();
Anton Korobeynikov53835702008-10-10 20:27:31 +0000943
Chris Lattnerd23405e2008-03-17 03:21:36 +0000944 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000945 addRegisterClass(MVT::i32, &SP::IntRegsRegClass);
946 addRegisterClass(MVT::f32, &SP::FPRegsRegClass);
947 addRegisterClass(MVT::f64, &SP::DFPRegsRegClass);
Jakob Stoklund Olesenfcb25e62013-04-02 04:08:54 +0000948 if (Subtarget->is64Bit())
949 addRegisterClass(MVT::i64, &SP::I64RegsRegClass);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000950
951 // Turn FP extload into load/fextend
Owen Anderson825b72b2009-08-11 20:47:22 +0000952 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000953 // Sparc doesn't have i1 sign extending load
Owen Anderson825b72b2009-08-11 20:47:22 +0000954 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000955 // Turn FP truncstore into trunc + store.
Owen Anderson825b72b2009-08-11 20:47:22 +0000956 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000957
958 // Custom legalize GlobalAddress nodes into LO/HI parts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
960 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
961 setOperationAction(ISD::ConstantPool , MVT::i32, Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000962
Chris Lattnerd23405e2008-03-17 03:21:36 +0000963 // Sparc doesn't have sext_inreg, replace them with shl/sra
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
965 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
966 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000967
968 // Sparc has no REM or DIVREM operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 setOperationAction(ISD::UREM, MVT::i32, Expand);
970 setOperationAction(ISD::SREM, MVT::i32, Expand);
971 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
972 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000973
974 // Custom expand fp<->sint
Owen Anderson825b72b2009-08-11 20:47:22 +0000975 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
976 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000977
978 // Expand fp<->uint
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
980 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000981
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000982 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
983 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000984
Chris Lattnerd23405e2008-03-17 03:21:36 +0000985 // Sparc has no select or setcc: expand to SELECT_CC.
Owen Anderson825b72b2009-08-11 20:47:22 +0000986 setOperationAction(ISD::SELECT, MVT::i32, Expand);
987 setOperationAction(ISD::SELECT, MVT::f32, Expand);
988 setOperationAction(ISD::SELECT, MVT::f64, Expand);
989 setOperationAction(ISD::SETCC, MVT::i32, Expand);
990 setOperationAction(ISD::SETCC, MVT::f32, Expand);
991 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000992
Chris Lattnerd23405e2008-03-17 03:21:36 +0000993 // Sparc doesn't have BRCOND either, it has BR_CC.
Owen Anderson825b72b2009-08-11 20:47:22 +0000994 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
995 setOperationAction(ISD::BRIND, MVT::Other, Expand);
996 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
997 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
998 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
999 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001000
Owen Anderson825b72b2009-08-11 20:47:22 +00001001 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
1002 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
1003 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001004
Jakob Stoklund Olesen8534e992013-04-03 04:41:44 +00001005 if (Subtarget->is64Bit()) {
1006 setOperationAction(ISD::BR_CC, MVT::i64, Custom);
Jakob Stoklund Olesen0e164882013-04-04 03:08:00 +00001007 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Jakob Stoklund Olesen8534e992013-04-03 04:41:44 +00001008 }
1009
Eli Friedman14648462011-07-27 22:21:52 +00001010 // FIXME: There are instructions available for ATOMIC_FENCE
1011 // on SparcV8 and later.
Owen Anderson825b72b2009-08-11 20:47:22 +00001012 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +00001013 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001014
Owen Anderson825b72b2009-08-11 20:47:22 +00001015 setOperationAction(ISD::FSIN , MVT::f64, Expand);
1016 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +00001017 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +00001018 setOperationAction(ISD::FREM , MVT::f64, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +00001019 setOperationAction(ISD::FMA , MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +00001020 setOperationAction(ISD::FSIN , MVT::f32, Expand);
1021 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +00001022 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +00001023 setOperationAction(ISD::FREM , MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +00001024 setOperationAction(ISD::FMA , MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +00001025 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
1026 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +00001027 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +00001028 setOperationAction(ISD::CTLZ , MVT::i32, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +00001029 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +00001030 setOperationAction(ISD::ROTL , MVT::i32, Expand);
1031 setOperationAction(ISD::ROTR , MVT::i32, Expand);
1032 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
1033 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
1034 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
1035 setOperationAction(ISD::FPOW , MVT::f64, Expand);
1036 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001037
Owen Anderson825b72b2009-08-11 20:47:22 +00001038 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
1039 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
1040 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001041
1042 // FIXME: Sparc provides these multiplies, but we don't have them yet.
Owen Anderson825b72b2009-08-11 20:47:22 +00001043 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
1044 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001045
Owen Anderson825b72b2009-08-11 20:47:22 +00001046 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001047
Chris Lattnerd23405e2008-03-17 03:21:36 +00001048 // VASTART needs to be custom lowered to use the VarArgsFrameIndex.
Owen Anderson825b72b2009-08-11 20:47:22 +00001049 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001050 // VAARG needs to be lowered to not do unaligned accesses for doubles.
Owen Anderson825b72b2009-08-11 20:47:22 +00001051 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001052
Chris Lattnerd23405e2008-03-17 03:21:36 +00001053 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +00001054 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
1055 setOperationAction(ISD::VAEND , MVT::Other, Expand);
1056 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
1057 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
1058 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001059
1060 // No debug info support yet.
Owen Anderson825b72b2009-08-11 20:47:22 +00001061 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001062
Chris Lattnerd23405e2008-03-17 03:21:36 +00001063 setStackPointerRegisterToSaveRestore(SP::O6);
1064
1065 if (TM.getSubtarget<SparcSubtarget>().isV9())
Owen Anderson825b72b2009-08-11 20:47:22 +00001066 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001067
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001068 setMinFunctionAlignment(2);
1069
Chris Lattnerd23405e2008-03-17 03:21:36 +00001070 computeRegisterProperties();
1071}
1072
1073const char *SparcTargetLowering::getTargetNodeName(unsigned Opcode) const {
1074 switch (Opcode) {
1075 default: return 0;
1076 case SPISD::CMPICC: return "SPISD::CMPICC";
1077 case SPISD::CMPFCC: return "SPISD::CMPFCC";
1078 case SPISD::BRICC: return "SPISD::BRICC";
Jakob Stoklund Olesen8534e992013-04-03 04:41:44 +00001079 case SPISD::BRXCC: return "SPISD::BRXCC";
Chris Lattnerd23405e2008-03-17 03:21:36 +00001080 case SPISD::BRFCC: return "SPISD::BRFCC";
1081 case SPISD::SELECT_ICC: return "SPISD::SELECT_ICC";
Jakob Stoklund Olesen0e164882013-04-04 03:08:00 +00001082 case SPISD::SELECT_XCC: return "SPISD::SELECT_XCC";
Chris Lattnerd23405e2008-03-17 03:21:36 +00001083 case SPISD::SELECT_FCC: return "SPISD::SELECT_FCC";
1084 case SPISD::Hi: return "SPISD::Hi";
1085 case SPISD::Lo: return "SPISD::Lo";
1086 case SPISD::FTOI: return "SPISD::FTOI";
1087 case SPISD::ITOF: return "SPISD::ITOF";
1088 case SPISD::CALL: return "SPISD::CALL";
1089 case SPISD::RET_FLAG: return "SPISD::RET_FLAG";
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001090 case SPISD::GLOBAL_BASE_REG: return "SPISD::GLOBAL_BASE_REG";
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001091 case SPISD::FLUSHW: return "SPISD::FLUSHW";
Chris Lattnerd23405e2008-03-17 03:21:36 +00001092 }
1093}
1094
1095/// isMaskedValueZeroForTargetNode - Return true if 'Op & Mask' is known to
1096/// be zero. Op is expected to be a target specific node. Used by DAG
1097/// combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001098void SparcTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Anton Korobeynikov53835702008-10-10 20:27:31 +00001099 APInt &KnownZero,
Chris Lattnerd23405e2008-03-17 03:21:36 +00001100 APInt &KnownOne,
1101 const SelectionDAG &DAG,
1102 unsigned Depth) const {
1103 APInt KnownZero2, KnownOne2;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001104 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001105
Chris Lattnerd23405e2008-03-17 03:21:36 +00001106 switch (Op.getOpcode()) {
1107 default: break;
1108 case SPISD::SELECT_ICC:
Jakob Stoklund Olesen0e164882013-04-04 03:08:00 +00001109 case SPISD::SELECT_XCC:
Chris Lattnerd23405e2008-03-17 03:21:36 +00001110 case SPISD::SELECT_FCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001111 DAG.ComputeMaskedBits(Op.getOperand(1), KnownZero, KnownOne, Depth+1);
1112 DAG.ComputeMaskedBits(Op.getOperand(0), KnownZero2, KnownOne2, Depth+1);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001113 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1114 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1115
Chris Lattnerd23405e2008-03-17 03:21:36 +00001116 // Only known if known in both the LHS and RHS.
1117 KnownOne &= KnownOne2;
1118 KnownZero &= KnownZero2;
1119 break;
1120 }
1121}
1122
Chris Lattnerd23405e2008-03-17 03:21:36 +00001123// Look at LHS/RHS/CC and see if they are a lowered setcc instruction. If so
1124// set LHS/RHS and SPCC to the LHS/RHS of the setcc and SPCC to the condition.
Dan Gohman475871a2008-07-27 21:46:04 +00001125static void LookThroughSetCC(SDValue &LHS, SDValue &RHS,
Chris Lattnerd23405e2008-03-17 03:21:36 +00001126 ISD::CondCode CC, unsigned &SPCC) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001127 if (isa<ConstantSDNode>(RHS) &&
Dan Gohmane368b462010-06-18 14:22:04 +00001128 cast<ConstantSDNode>(RHS)->isNullValue() &&
Anton Korobeynikov53835702008-10-10 20:27:31 +00001129 CC == ISD::SETNE &&
Jakob Stoklund Olesen0e164882013-04-04 03:08:00 +00001130 (((LHS.getOpcode() == SPISD::SELECT_ICC ||
1131 LHS.getOpcode() == SPISD::SELECT_XCC) &&
Chris Lattnerd23405e2008-03-17 03:21:36 +00001132 LHS.getOperand(3).getOpcode() == SPISD::CMPICC) ||
1133 (LHS.getOpcode() == SPISD::SELECT_FCC &&
1134 LHS.getOperand(3).getOpcode() == SPISD::CMPFCC)) &&
1135 isa<ConstantSDNode>(LHS.getOperand(0)) &&
1136 isa<ConstantSDNode>(LHS.getOperand(1)) &&
Dan Gohmane368b462010-06-18 14:22:04 +00001137 cast<ConstantSDNode>(LHS.getOperand(0))->isOne() &&
1138 cast<ConstantSDNode>(LHS.getOperand(1))->isNullValue()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001139 SDValue CMPCC = LHS.getOperand(3);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001140 SPCC = cast<ConstantSDNode>(LHS.getOperand(2))->getZExtValue();
Chris Lattnerd23405e2008-03-17 03:21:36 +00001141 LHS = CMPCC.getOperand(0);
1142 RHS = CMPCC.getOperand(1);
1143 }
1144}
1145
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001146SDValue SparcTargetLowering::LowerGlobalAddress(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001147 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001148 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dale Johannesende064702009-02-06 21:50:26 +00001149 // FIXME there isn't really any debug info here
1150 DebugLoc dl = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00001151 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00001152 SDValue Hi = DAG.getNode(SPISD::Hi, dl, MVT::i32, GA);
1153 SDValue Lo = DAG.getNode(SPISD::Lo, dl, MVT::i32, GA);
Chris Lattnerdb486a62009-09-15 17:46:24 +00001154
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001155 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
Chris Lattnerdb486a62009-09-15 17:46:24 +00001156 return DAG.getNode(ISD::ADD, dl, MVT::i32, Lo, Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001157
Chris Lattnerdb486a62009-09-15 17:46:24 +00001158 SDValue GlobalBase = DAG.getNode(SPISD::GLOBAL_BASE_REG, dl,
1159 getPointerTy());
1160 SDValue RelAddr = DAG.getNode(ISD::ADD, dl, MVT::i32, Lo, Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001161 SDValue AbsAddr = DAG.getNode(ISD::ADD, dl, MVT::i32,
Chris Lattnerdb486a62009-09-15 17:46:24 +00001162 GlobalBase, RelAddr);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001163 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001164 AbsAddr, MachinePointerInfo(), false, false, false, 0);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001165}
1166
Chris Lattnerdb486a62009-09-15 17:46:24 +00001167SDValue SparcTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001168 SelectionDAG &DAG) const {
Chris Lattnerd23405e2008-03-17 03:21:36 +00001169 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dale Johannesende064702009-02-06 21:50:26 +00001170 // FIXME there isn't really any debug info here
1171 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001172 const Constant *C = N->getConstVal();
Owen Anderson825b72b2009-08-11 20:47:22 +00001173 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment());
1174 SDValue Hi = DAG.getNode(SPISD::Hi, dl, MVT::i32, CP);
1175 SDValue Lo = DAG.getNode(SPISD::Lo, dl, MVT::i32, CP);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001176 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
Chris Lattnerdb486a62009-09-15 17:46:24 +00001177 return DAG.getNode(ISD::ADD, dl, MVT::i32, Lo, Hi);
1178
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001179 SDValue GlobalBase = DAG.getNode(SPISD::GLOBAL_BASE_REG, dl,
Chris Lattnerdb486a62009-09-15 17:46:24 +00001180 getPointerTy());
1181 SDValue RelAddr = DAG.getNode(ISD::ADD, dl, MVT::i32, Lo, Hi);
1182 SDValue AbsAddr = DAG.getNode(ISD::ADD, dl, MVT::i32,
1183 GlobalBase, RelAddr);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001184 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001185 AbsAddr, MachinePointerInfo(), false, false, false, 0);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001186}
1187
Dan Gohman475871a2008-07-27 21:46:04 +00001188static SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001189 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerd23405e2008-03-17 03:21:36 +00001190 // Convert the fp value to integer in an FP register.
Owen Anderson825b72b2009-08-11 20:47:22 +00001191 assert(Op.getValueType() == MVT::i32);
1192 Op = DAG.getNode(SPISD::FTOI, dl, MVT::f32, Op.getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001193 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001194}
1195
Dan Gohman475871a2008-07-27 21:46:04 +00001196static SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001197 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00001198 assert(Op.getOperand(0).getValueType() == MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001199 SDValue Tmp = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Chris Lattnerd23405e2008-03-17 03:21:36 +00001200 // Convert the int value to FP in an FP register.
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001201 return DAG.getNode(SPISD::ITOF, dl, Op.getValueType(), Tmp);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001202}
1203
Dan Gohman475871a2008-07-27 21:46:04 +00001204static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG) {
1205 SDValue Chain = Op.getOperand(0);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001206 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001207 SDValue LHS = Op.getOperand(2);
1208 SDValue RHS = Op.getOperand(3);
1209 SDValue Dest = Op.getOperand(4);
Dale Johannesen3484c092009-02-05 22:07:54 +00001210 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerd23405e2008-03-17 03:21:36 +00001211 unsigned Opc, SPCC = ~0U;
Anton Korobeynikov53835702008-10-10 20:27:31 +00001212
Chris Lattnerd23405e2008-03-17 03:21:36 +00001213 // If this is a br_cc of a "setcc", and if the setcc got lowered into
1214 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
1215 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001216
Chris Lattnerd23405e2008-03-17 03:21:36 +00001217 // Get the condition flag.
Dan Gohman475871a2008-07-27 21:46:04 +00001218 SDValue CompareFlag;
Jakob Stoklund Olesen8534e992013-04-03 04:41:44 +00001219 if (LHS.getValueType().isInteger()) {
1220 EVT VTs[] = { LHS.getValueType(), MVT::Glue };
Dan Gohman475871a2008-07-27 21:46:04 +00001221 SDValue Ops[2] = { LHS, RHS };
Dale Johannesen3484c092009-02-05 22:07:54 +00001222 CompareFlag = DAG.getNode(SPISD::CMPICC, dl, VTs, Ops, 2).getValue(1);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001223 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
Jakob Stoklund Olesen8534e992013-04-03 04:41:44 +00001224 // 32-bit compares use the icc flags, 64-bit uses the xcc flags.
1225 Opc = LHS.getValueType() == MVT::i32 ? SPISD::BRICC : SPISD::BRXCC;
Chris Lattnerd23405e2008-03-17 03:21:36 +00001226 } else {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001227 CompareFlag = DAG.getNode(SPISD::CMPFCC, dl, MVT::Glue, LHS, RHS);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001228 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
1229 Opc = SPISD::BRFCC;
1230 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001231 return DAG.getNode(Opc, dl, MVT::Other, Chain, Dest,
1232 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001233}
1234
Dan Gohman475871a2008-07-27 21:46:04 +00001235static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
1236 SDValue LHS = Op.getOperand(0);
1237 SDValue RHS = Op.getOperand(1);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001238 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001239 SDValue TrueVal = Op.getOperand(2);
1240 SDValue FalseVal = Op.getOperand(3);
Dale Johannesen3484c092009-02-05 22:07:54 +00001241 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerd23405e2008-03-17 03:21:36 +00001242 unsigned Opc, SPCC = ~0U;
Anton Korobeynikov53835702008-10-10 20:27:31 +00001243
Chris Lattnerd23405e2008-03-17 03:21:36 +00001244 // If this is a select_cc of a "setcc", and if the setcc got lowered into
1245 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
1246 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001247
Dan Gohman475871a2008-07-27 21:46:04 +00001248 SDValue CompareFlag;
Jakob Stoklund Olesen0e164882013-04-04 03:08:00 +00001249 if (LHS.getValueType().isInteger()) {
Benjamin Kramer3853f742013-03-07 20:33:29 +00001250 // subcc returns a value
1251 EVT VTs[] = { LHS.getValueType(), MVT::Glue };
Dan Gohman475871a2008-07-27 21:46:04 +00001252 SDValue Ops[2] = { LHS, RHS };
Dale Johannesen3484c092009-02-05 22:07:54 +00001253 CompareFlag = DAG.getNode(SPISD::CMPICC, dl, VTs, Ops, 2).getValue(1);
Jakob Stoklund Olesen0e164882013-04-04 03:08:00 +00001254 Opc = LHS.getValueType() == MVT::i32 ?
1255 SPISD::SELECT_ICC : SPISD::SELECT_XCC;
Chris Lattnerd23405e2008-03-17 03:21:36 +00001256 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
1257 } else {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001258 CompareFlag = DAG.getNode(SPISD::CMPFCC, dl, MVT::Glue, LHS, RHS);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001259 Opc = SPISD::SELECT_FCC;
1260 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
1261 }
Dale Johannesen3484c092009-02-05 22:07:54 +00001262 return DAG.getNode(Opc, dl, TrueVal.getValueType(), TrueVal, FalseVal,
Owen Anderson825b72b2009-08-11 20:47:22 +00001263 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001264}
1265
Dan Gohman475871a2008-07-27 21:46:04 +00001266static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001267 const SparcTargetLowering &TLI) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001268 MachineFunction &MF = DAG.getMachineFunction();
1269 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
1270
Chris Lattnerd23405e2008-03-17 03:21:36 +00001271 // vastart just stores the address of the VarArgsFrameIndex slot into the
1272 // memory location argument.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001273 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001274 SDValue Offset =
1275 DAG.getNode(ISD::ADD, dl, MVT::i32,
1276 DAG.getRegister(SP::I6, MVT::i32),
1277 DAG.getConstant(FuncInfo->getVarArgsFrameOffset(),
1278 MVT::i32));
Chris Lattnerd23405e2008-03-17 03:21:36 +00001279 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001280 return DAG.getStore(Op.getOperand(0), dl, Offset, Op.getOperand(1),
1281 MachinePointerInfo(SV), false, false, 0);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001282}
1283
Dan Gohman475871a2008-07-27 21:46:04 +00001284static SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001285 SDNode *Node = Op.getNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001286 EVT VT = Node->getValueType(0);
Dan Gohman475871a2008-07-27 21:46:04 +00001287 SDValue InChain = Node->getOperand(0);
1288 SDValue VAListPtr = Node->getOperand(1);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001289 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001290 DebugLoc dl = Node->getDebugLoc();
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001291 SDValue VAList = DAG.getLoad(MVT::i32, dl, InChain, VAListPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001292 MachinePointerInfo(SV), false, false, false, 0);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001293 // Increment the pointer, VAList, to the next vaarg
Owen Anderson825b72b2009-08-11 20:47:22 +00001294 SDValue NextPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, VAList,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001295 DAG.getConstant(VT.getSizeInBits()/8,
Owen Anderson825b72b2009-08-11 20:47:22 +00001296 MVT::i32));
Chris Lattnerd23405e2008-03-17 03:21:36 +00001297 // Store the incremented VAList to the legalized pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001298 InChain = DAG.getStore(VAList.getValue(1), dl, NextPtr,
Chris Lattner6229d0a2010-09-21 18:41:36 +00001299 VAListPtr, MachinePointerInfo(SV), false, false, 0);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001300 // Load the actual argument out of the pointer VAList, unless this is an
1301 // f64 load.
Owen Anderson825b72b2009-08-11 20:47:22 +00001302 if (VT != MVT::f64)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001303 return DAG.getLoad(VT, dl, InChain, VAList, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001304 false, false, false, 0);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001305
Chris Lattnerd23405e2008-03-17 03:21:36 +00001306 // Otherwise, load it as i64, then do a bitconvert.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001307 SDValue V = DAG.getLoad(MVT::i64, dl, InChain, VAList, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001308 false, false, false, 0);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001309
Chris Lattnerd23405e2008-03-17 03:21:36 +00001310 // Bit-Convert the value to f64.
Dan Gohman475871a2008-07-27 21:46:04 +00001311 SDValue Ops[2] = {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001312 DAG.getNode(ISD::BITCAST, dl, MVT::f64, V),
Chris Lattnerd23405e2008-03-17 03:21:36 +00001313 V.getValue(1)
1314 };
Dale Johannesen33c960f2009-02-04 20:06:27 +00001315 return DAG.getMergeValues(Ops, 2, dl);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001316}
1317
Dan Gohman475871a2008-07-27 21:46:04 +00001318static SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) {
1319 SDValue Chain = Op.getOperand(0); // Legalize the chain.
1320 SDValue Size = Op.getOperand(1); // Legalize the size.
Dale Johannesena05dca42009-02-04 23:02:30 +00001321 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov53835702008-10-10 20:27:31 +00001322
Chris Lattnerd23405e2008-03-17 03:21:36 +00001323 unsigned SPReg = SP::O6;
Owen Anderson825b72b2009-08-11 20:47:22 +00001324 SDValue SP = DAG.getCopyFromReg(Chain, dl, SPReg, MVT::i32);
1325 SDValue NewSP = DAG.getNode(ISD::SUB, dl, MVT::i32, SP, Size); // Value
Dale Johannesena05dca42009-02-04 23:02:30 +00001326 Chain = DAG.getCopyToReg(SP.getValue(1), dl, SPReg, NewSP); // Output chain
Anton Korobeynikov53835702008-10-10 20:27:31 +00001327
Chris Lattnerd23405e2008-03-17 03:21:36 +00001328 // The resultant pointer is actually 16 words from the bottom of the stack,
1329 // to provide a register spill area.
Owen Anderson825b72b2009-08-11 20:47:22 +00001330 SDValue NewVal = DAG.getNode(ISD::ADD, dl, MVT::i32, NewSP,
1331 DAG.getConstant(96, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00001332 SDValue Ops[2] = { NewVal, Chain };
Dale Johannesena05dca42009-02-04 23:02:30 +00001333 return DAG.getMergeValues(Ops, 2, dl);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001334}
1335
Chris Lattnerd23405e2008-03-17 03:21:36 +00001336
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001337static SDValue getFLUSHW(SDValue Op, SelectionDAG &DAG) {
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001338 DebugLoc dl = Op.getDebugLoc();
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001339 SDValue Chain = DAG.getNode(SPISD::FLUSHW,
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001340 dl, MVT::Other, DAG.getEntryNode());
1341 return Chain;
1342}
1343
1344static SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
1345 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1346 MFI->setFrameAddressIsTaken(true);
1347
1348 EVT VT = Op.getValueType();
1349 DebugLoc dl = Op.getDebugLoc();
1350 unsigned FrameReg = SP::I6;
1351
1352 uint64_t depth = Op.getConstantOperandVal(0);
1353
1354 SDValue FrameAddr;
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001355 if (depth == 0)
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001356 FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
1357 else {
1358 // flush first to make sure the windowed registers' values are in stack
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001359 SDValue Chain = getFLUSHW(Op, DAG);
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001360 FrameAddr = DAG.getCopyFromReg(Chain, dl, FrameReg, VT);
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001361
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001362 for (uint64_t i = 0; i != depth; ++i) {
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001363 SDValue Ptr = DAG.getNode(ISD::ADD,
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001364 dl, MVT::i32,
1365 FrameAddr, DAG.getIntPtrConstant(56));
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001366 FrameAddr = DAG.getLoad(MVT::i32, dl,
1367 Chain,
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001368 Ptr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001369 MachinePointerInfo(), false, false, false, 0);
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001370 }
1371 }
1372 return FrameAddr;
1373}
1374
1375static SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
1376 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1377 MFI->setReturnAddressIsTaken(true);
1378
1379 EVT VT = Op.getValueType();
1380 DebugLoc dl = Op.getDebugLoc();
1381 unsigned RetReg = SP::I7;
1382
1383 uint64_t depth = Op.getConstantOperandVal(0);
1384
1385 SDValue RetAddr;
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001386 if (depth == 0)
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001387 RetAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, RetReg, VT);
1388 else {
1389 // flush first to make sure the windowed registers' values are in stack
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001390 SDValue Chain = getFLUSHW(Op, DAG);
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001391 RetAddr = DAG.getCopyFromReg(Chain, dl, SP::I6, VT);
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001392
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001393 for (uint64_t i = 0; i != depth; ++i) {
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001394 SDValue Ptr = DAG.getNode(ISD::ADD,
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001395 dl, MVT::i32,
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001396 RetAddr,
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001397 DAG.getIntPtrConstant((i == depth-1)?60:56));
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001398 RetAddr = DAG.getLoad(MVT::i32, dl,
1399 Chain,
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001400 Ptr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001401 MachinePointerInfo(), false, false, false, 0);
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001402 }
1403 }
1404 return RetAddr;
1405}
1406
Dan Gohman475871a2008-07-27 21:46:04 +00001407SDValue SparcTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001408LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnerd23405e2008-03-17 03:21:36 +00001409 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001410 default: llvm_unreachable("Should not custom lower this!");
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001411 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
1412 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001413 case ISD::GlobalTLSAddress:
Torok Edwinc23197a2009-07-14 16:55:14 +00001414 llvm_unreachable("TLS not implemented for Sparc.");
Chris Lattnerdb486a62009-09-15 17:46:24 +00001415 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
1416 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001417 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
1418 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
1419 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
1420 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
1421 case ISD::VASTART: return LowerVASTART(Op, DAG, *this);
1422 case ISD::VAARG: return LowerVAARG(Op, DAG);
1423 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001424 }
1425}
1426
1427MachineBasicBlock *
1428SparcTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00001429 MachineBasicBlock *BB) const {
Chris Lattnerd23405e2008-03-17 03:21:36 +00001430 const TargetInstrInfo &TII = *getTargetMachine().getInstrInfo();
1431 unsigned BROpcode;
1432 unsigned CC;
Dale Johannesend552eee2009-02-13 02:31:35 +00001433 DebugLoc dl = MI->getDebugLoc();
Chris Lattnerd23405e2008-03-17 03:21:36 +00001434 // Figure out the conditional branch opcode to use for this select_cc.
1435 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001436 default: llvm_unreachable("Unknown SELECT_CC!");
Chris Lattnerd23405e2008-03-17 03:21:36 +00001437 case SP::SELECT_CC_Int_ICC:
1438 case SP::SELECT_CC_FP_ICC:
1439 case SP::SELECT_CC_DFP_ICC:
1440 BROpcode = SP::BCOND;
1441 break;
1442 case SP::SELECT_CC_Int_FCC:
1443 case SP::SELECT_CC_FP_FCC:
1444 case SP::SELECT_CC_DFP_FCC:
1445 BROpcode = SP::FBCOND;
1446 break;
1447 }
1448
1449 CC = (SPCC::CondCodes)MI->getOperand(3).getImm();
Anton Korobeynikov53835702008-10-10 20:27:31 +00001450
Chris Lattnerd23405e2008-03-17 03:21:36 +00001451 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
1452 // control-flow pattern. The incoming instruction knows the destination vreg
1453 // to set, the condition code register to branch on, the true/false values to
1454 // select between, and a branch opcode to use.
1455 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001456 MachineFunction::iterator It = BB;
Chris Lattnerd23405e2008-03-17 03:21:36 +00001457 ++It;
Anton Korobeynikov53835702008-10-10 20:27:31 +00001458
Chris Lattnerd23405e2008-03-17 03:21:36 +00001459 // thisMBB:
1460 // ...
1461 // TrueVal = ...
1462 // [f]bCC copy1MBB
1463 // fallthrough --> copy0MBB
1464 MachineBasicBlock *thisMBB = BB;
Chris Lattnerd23405e2008-03-17 03:21:36 +00001465 MachineFunction *F = BB->getParent();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001466 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
1467 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Venkatraman Govindarajuf6612772010-12-28 20:39:17 +00001468 F->insert(It, copy0MBB);
1469 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00001470
1471 // Transfer the remainder of BB and its successor edges to sinkMBB.
1472 sinkMBB->splice(sinkMBB->begin(), BB,
1473 llvm::next(MachineBasicBlock::iterator(MI)),
1474 BB->end());
1475 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
1476
1477 // Add the true and fallthrough blocks as its successors.
1478 BB->addSuccessor(copy0MBB);
1479 BB->addSuccessor(sinkMBB);
1480
Dale Johannesend552eee2009-02-13 02:31:35 +00001481 BuildMI(BB, dl, TII.get(BROpcode)).addMBB(sinkMBB).addImm(CC);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001482
Chris Lattnerd23405e2008-03-17 03:21:36 +00001483 // copy0MBB:
1484 // %FalseValue = ...
1485 // # fallthrough to sinkMBB
1486 BB = copy0MBB;
Anton Korobeynikov53835702008-10-10 20:27:31 +00001487
Chris Lattnerd23405e2008-03-17 03:21:36 +00001488 // Update machine-CFG edges
1489 BB->addSuccessor(sinkMBB);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001490
Chris Lattnerd23405e2008-03-17 03:21:36 +00001491 // sinkMBB:
1492 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
1493 // ...
1494 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00001495 BuildMI(*BB, BB->begin(), dl, TII.get(SP::PHI), MI->getOperand(0).getReg())
Chris Lattnerd23405e2008-03-17 03:21:36 +00001496 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
1497 .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001498
Dan Gohman14152b42010-07-06 20:24:04 +00001499 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattnerd23405e2008-03-17 03:21:36 +00001500 return BB;
1501}
Anton Korobeynikov0eefda12008-10-10 20:28:10 +00001502
1503//===----------------------------------------------------------------------===//
1504// Sparc Inline Assembly Support
1505//===----------------------------------------------------------------------===//
1506
1507/// getConstraintType - Given a constraint letter, return the type of
1508/// constraint it is for this target.
1509SparcTargetLowering::ConstraintType
1510SparcTargetLowering::getConstraintType(const std::string &Constraint) const {
1511 if (Constraint.size() == 1) {
1512 switch (Constraint[0]) {
1513 default: break;
1514 case 'r': return C_RegisterClass;
1515 }
1516 }
1517
1518 return TargetLowering::getConstraintType(Constraint);
1519}
1520
1521std::pair<unsigned, const TargetRegisterClass*>
1522SparcTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00001523 EVT VT) const {
Anton Korobeynikov0eefda12008-10-10 20:28:10 +00001524 if (Constraint.size() == 1) {
1525 switch (Constraint[0]) {
1526 case 'r':
Craig Topperc9099502012-04-20 06:31:50 +00001527 return std::make_pair(0U, &SP::IntRegsRegClass);
Anton Korobeynikov0eefda12008-10-10 20:28:10 +00001528 }
1529 }
1530
1531 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
1532}
1533
Dan Gohman6520e202008-10-18 02:06:02 +00001534bool
1535SparcTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
1536 // The Sparc target isn't yet aware of offsets.
1537 return false;
1538}