blob: 74d471e2c83ee3bd626d7e0d7c98bc7d253be2fa [file] [log] [blame]
Venkatraman Govindaraju7d29ffb2011-01-12 03:18:21 +00001
Chris Lattnerd23405e2008-03-17 03:21:36 +00002//===-- SparcISelLowering.cpp - Sparc DAG Lowering Implementation ---------===//
3//
4// The LLVM Compiler Infrastructure
5//
6// This file is distributed under the University of Illinois Open Source
7// License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
11// This file implements the interfaces that Sparc uses to lower LLVM code into a
12// selection DAG.
13//
14//===----------------------------------------------------------------------===//
15
16#include "SparcISelLowering.h"
17#include "SparcTargetMachine.h"
Dan Gohman1e93df62010-04-17 14:41:14 +000018#include "SparcMachineFunctionInfo.h"
Chris Lattnerd23405e2008-03-17 03:21:36 +000019#include "llvm/Function.h"
Chris Lattner5a65b922008-03-17 05:41:48 +000020#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerd23405e2008-03-17 03:21:36 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
23#include "llvm/CodeGen/MachineInstrBuilder.h"
24#include "llvm/CodeGen/MachineRegisterInfo.h"
25#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000026#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Anton Korobeynikov0eefda12008-10-10 20:28:10 +000027#include "llvm/ADT/VectorExtras.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000028#include "llvm/Support/ErrorHandling.h"
Chris Lattnerd23405e2008-03-17 03:21:36 +000029using namespace llvm;
30
Chris Lattner5a65b922008-03-17 05:41:48 +000031
32//===----------------------------------------------------------------------===//
33// Calling Convention Implementation
34//===----------------------------------------------------------------------===//
35
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +000036static bool CC_Sparc_Assign_f64(unsigned &ValNo, MVT &ValVT,
37 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
38 ISD::ArgFlagsTy &ArgFlags, CCState &State)
39{
40 static const unsigned RegList[] = {
41 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
42 };
43 //Try to get first reg
44 if (unsigned Reg = State.AllocateReg(RegList, 6)) {
45 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
46 } else {
47 //Assign whole thing in stack
48 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
49 State.AllocateStack(8,4),
50 LocVT, LocInfo));
51 return true;
52 }
53
54 //Try to get second reg
55 if (unsigned Reg = State.AllocateReg(RegList, 6))
56 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
57 else
58 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
59 State.AllocateStack(4,4),
60 LocVT, LocInfo));
61 return true;
62}
63
Chris Lattner5a65b922008-03-17 05:41:48 +000064#include "SparcGenCallingConv.inc"
65
Dan Gohman98ca4f22009-08-05 01:29:28 +000066SDValue
67SparcTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +000068 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +000069 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +000070 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +000071 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +000072
Chris Lattner5a65b922008-03-17 05:41:48 +000073 // CCValAssign - represent the assignment of the return value to locations.
74 SmallVector<CCValAssign, 16> RVLocs;
Anton Korobeynikov53835702008-10-10 20:27:31 +000075
Chris Lattner5a65b922008-03-17 05:41:48 +000076 // CCState - Info about the registers and stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +000077 CCState CCInfo(CallConv, isVarArg, DAG.getTarget(),
78 RVLocs, *DAG.getContext());
Anton Korobeynikov53835702008-10-10 20:27:31 +000079
Dan Gohman98ca4f22009-08-05 01:29:28 +000080 // Analize return values.
81 CCInfo.AnalyzeReturn(Outs, RetCC_Sparc32);
Anton Korobeynikov53835702008-10-10 20:27:31 +000082
Chris Lattner5a65b922008-03-17 05:41:48 +000083 // If this is the first return lowered for this function, add the regs to the
84 // liveout set for the function.
85 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
86 for (unsigned i = 0; i != RVLocs.size(); ++i)
87 if (RVLocs[i].isRegLoc())
88 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
89 }
Anton Korobeynikov53835702008-10-10 20:27:31 +000090
Dan Gohman475871a2008-07-27 21:46:04 +000091 SDValue Flag;
Chris Lattner5a65b922008-03-17 05:41:48 +000092
93 // Copy the result values into the output registers.
94 for (unsigned i = 0; i != RVLocs.size(); ++i) {
95 CCValAssign &VA = RVLocs[i];
96 assert(VA.isRegLoc() && "Can only return in registers!");
Anton Korobeynikov53835702008-10-10 20:27:31 +000097
Wesley Peckbf17cfa2010-11-23 03:31:01 +000098 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +000099 OutVals[i], Flag);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000100
Chris Lattner5a65b922008-03-17 05:41:48 +0000101 // Guarantee that all emitted copies are stuck together with flags.
102 Flag = Chain.getValue(1);
103 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000104
Gabor Greifba36cb52008-08-28 21:40:38 +0000105 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +0000106 return DAG.getNode(SPISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
107 return DAG.getNode(SPISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner5a65b922008-03-17 05:41:48 +0000108}
109
Dan Gohman98ca4f22009-08-05 01:29:28 +0000110/// LowerFormalArguments - V8 uses a very simple ABI, where all values are
111/// passed in either one or two GPRs, including FP values. TODO: we should
112/// pass FP values in FP registers for fastcc functions.
Eli Friedmana786c7b2009-07-19 19:53:46 +0000113SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000114SparcTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000115 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000116 const SmallVectorImpl<ISD::InputArg>
117 &Ins,
118 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000119 SmallVectorImpl<SDValue> &InVals)
120 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000121
Chris Lattner5a65b922008-03-17 05:41:48 +0000122 MachineFunction &MF = DAG.getMachineFunction();
123 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +0000124 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
Eli Friedmana786c7b2009-07-19 19:53:46 +0000125
126 // Assign locations to all of the incoming arguments.
127 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000128 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
129 ArgLocs, *DAG.getContext());
130 CCInfo.AnalyzeFormalArguments(Ins, CC_Sparc32);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000131
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000132 const unsigned StackOffset = 92;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000133
Eli Friedmana786c7b2009-07-19 19:53:46 +0000134 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Eli Friedmana786c7b2009-07-19 19:53:46 +0000135 CCValAssign &VA = ArgLocs[i];
Chris Lattner5a65b922008-03-17 05:41:48 +0000136
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000137 if (VA.isRegLoc()) {
138 EVT RegVT = VA.getLocVT();
Anton Korobeynikov53835702008-10-10 20:27:31 +0000139
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000140 if (VA.needsCustom()) {
141 assert(VA.getLocVT() == MVT::f64);
142 unsigned VRegHi = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
143 MF.getRegInfo().addLiveIn(VA.getLocReg(), VRegHi);
144 SDValue HiVal = DAG.getCopyFromReg(Chain, dl, VRegHi, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000145
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000146 assert(i+1 < e);
147 CCValAssign &NextVA = ArgLocs[++i];
Anton Korobeynikov53835702008-10-10 20:27:31 +0000148
Dan Gohman475871a2008-07-27 21:46:04 +0000149 SDValue LoVal;
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000150 if (NextVA.isMemLoc()) {
151 int FrameIdx = MF.getFrameInfo()->
152 CreateFixedObject(4, StackOffset+NextVA.getLocMemOffset(),true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000154 LoVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
155 MachinePointerInfo(),
David Greene54a7aa82010-02-15 16:57:02 +0000156 false, false, 0);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000157 } else {
158 unsigned loReg = MF.addLiveIn(NextVA.getLocReg(),
159 &SP::IntRegsRegClass);
160 LoVal = DAG.getCopyFromReg(Chain, dl, loReg, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000161 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000162 SDValue WholeValue =
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, LoVal, HiVal);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000164 WholeValue = DAG.getNode(ISD::BITCAST, dl, MVT::f64, WholeValue);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000165 InVals.push_back(WholeValue);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000166 continue;
Chris Lattner5a65b922008-03-17 05:41:48 +0000167 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000168 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
169 MF.getRegInfo().addLiveIn(VA.getLocReg(), VReg);
170 SDValue Arg = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
171 if (VA.getLocVT() == MVT::f32)
172 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Arg);
173 else if (VA.getLocVT() != MVT::i32) {
174 Arg = DAG.getNode(ISD::AssertSext, dl, MVT::i32, Arg,
175 DAG.getValueType(VA.getLocVT()));
176 Arg = DAG.getNode(ISD::TRUNCATE, dl, VA.getLocVT(), Arg);
177 }
178 InVals.push_back(Arg);
179 continue;
Chris Lattner5a65b922008-03-17 05:41:48 +0000180 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000181
182 assert(VA.isMemLoc());
183
184 unsigned Offset = VA.getLocMemOffset()+StackOffset;
185
186 if (VA.needsCustom()) {
187 assert(VA.getValVT() == MVT::f64);
188 //If it is double-word aligned, just load.
189 if (Offset % 8 == 0) {
190 int FI = MF.getFrameInfo()->CreateFixedObject(8,
191 Offset,
192 true);
193 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
194 SDValue Load = DAG.getLoad(VA.getValVT(), dl, Chain, FIPtr,
195 MachinePointerInfo(),
196 false,false, 0);
197 InVals.push_back(Load);
198 continue;
199 }
200
201 int FI = MF.getFrameInfo()->CreateFixedObject(4,
202 Offset,
203 true);
204 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
205 SDValue HiVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
206 MachinePointerInfo(),
207 false, false, 0);
208 int FI2 = MF.getFrameInfo()->CreateFixedObject(4,
209 Offset+4,
210 true);
211 SDValue FIPtr2 = DAG.getFrameIndex(FI2, getPointerTy());
212
213 SDValue LoVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr2,
214 MachinePointerInfo(),
215 false, false, 0);
216
217 SDValue WholeValue =
218 DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, LoVal, HiVal);
219 WholeValue = DAG.getNode(ISD::BITCAST, dl, MVT::f64, WholeValue);
220 InVals.push_back(WholeValue);
221 continue;
222 }
223
224 int FI = MF.getFrameInfo()->CreateFixedObject(4,
225 Offset,
226 true);
227 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
228 SDValue Load ;
229 if (VA.getValVT() == MVT::i32 || VA.getValVT() == MVT::f32) {
230 Load = DAG.getLoad(VA.getValVT(), dl, Chain, FIPtr,
231 MachinePointerInfo(),
232 false, false, 0);
233 } else {
234 ISD::LoadExtType LoadOp = ISD::SEXTLOAD;
235 // Sparc is big endian, so add an offset based on the ObjectVT.
236 unsigned Offset = 4-std::max(1U, VA.getValVT().getSizeInBits()/8);
237 FIPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIPtr,
238 DAG.getConstant(Offset, MVT::i32));
239 Load = DAG.getExtLoad(LoadOp, MVT::i32, dl, Chain, FIPtr,
240 MachinePointerInfo(),
241 VA.getValVT(), false, false,0);
242 Load = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Load);
243 }
244 InVals.push_back(Load);
Chris Lattner5a65b922008-03-17 05:41:48 +0000245 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000246
Chris Lattner5a65b922008-03-17 05:41:48 +0000247 // Store remaining ArgRegs to the stack if this is a varargs function.
Eli Friedmana786c7b2009-07-19 19:53:46 +0000248 if (isVarArg) {
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000249 static const unsigned ArgRegs[] = {
250 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
251 };
252 unsigned NumAllocated = CCInfo.getFirstUnallocated(ArgRegs, 6);
253 const unsigned *CurArgReg = ArgRegs+NumAllocated, *ArgRegEnd = ArgRegs+6;
254 unsigned ArgOffset = CCInfo.getNextStackOffset();
255 if (NumAllocated == 6)
256 ArgOffset += StackOffset;
257 else {
258 assert(!ArgOffset);
259 ArgOffset = 68+4*NumAllocated;
260 }
261
Chris Lattner5a65b922008-03-17 05:41:48 +0000262 // Remember the vararg offset for the va_start implementation.
Dan Gohman1e93df62010-04-17 14:41:14 +0000263 FuncInfo->setVarArgsFrameOffset(ArgOffset);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000264
Eli Friedmana786c7b2009-07-19 19:53:46 +0000265 std::vector<SDValue> OutChains;
266
Chris Lattner5a65b922008-03-17 05:41:48 +0000267 for (; CurArgReg != ArgRegEnd; ++CurArgReg) {
268 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
269 MF.getRegInfo().addLiveIn(*CurArgReg, VReg);
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 SDValue Arg = DAG.getCopyFromReg(DAG.getRoot(), dl, VReg, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000271
David Greene3f2bf852009-11-12 20:49:22 +0000272 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset,
Evan Chenged2ae132010-07-03 00:40:23 +0000273 true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000275
Chris Lattner6229d0a2010-09-21 18:41:36 +0000276 OutChains.push_back(DAG.getStore(DAG.getRoot(), dl, Arg, FIPtr,
277 MachinePointerInfo(),
David Greene54a7aa82010-02-15 16:57:02 +0000278 false, false, 0));
Chris Lattner5a65b922008-03-17 05:41:48 +0000279 ArgOffset += 4;
280 }
Eli Friedmana786c7b2009-07-19 19:53:46 +0000281
282 if (!OutChains.empty()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000283 OutChains.push_back(Chain);
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000285 &OutChains[0], OutChains.size());
Eli Friedmana786c7b2009-07-19 19:53:46 +0000286 }
Chris Lattner5a65b922008-03-17 05:41:48 +0000287 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000288
Dan Gohman98ca4f22009-08-05 01:29:28 +0000289 return Chain;
Chris Lattner5a65b922008-03-17 05:41:48 +0000290}
291
Dan Gohman98ca4f22009-08-05 01:29:28 +0000292SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000293SparcTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000294 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000295 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000296 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000297 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000298 const SmallVectorImpl<ISD::InputArg> &Ins,
299 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000300 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +0000301 // Sparc target does not yet support tail call optimization.
302 isTailCall = false;
Chris Lattner98949a62008-03-17 06:01:07 +0000303
Chris Lattner315123f2008-03-17 06:58:37 +0000304 // Analyze operands of the call, assigning locations to each operand.
305 SmallVector<CCValAssign, 16> ArgLocs;
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000306 CCState CCInfo(CallConv, isVarArg, DAG.getTarget(), ArgLocs,
307 *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000308 CCInfo.AnalyzeCallOperands(Outs, CC_Sparc32);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000309
Chris Lattner315123f2008-03-17 06:58:37 +0000310 // Get the size of the outgoing arguments stack space requirement.
311 unsigned ArgsSize = CCInfo.getNextStackOffset();
Anton Korobeynikov53835702008-10-10 20:27:31 +0000312
Chris Lattner5a65b922008-03-17 05:41:48 +0000313 // Keep stack frames 8-byte aligned.
314 ArgsSize = (ArgsSize+7) & ~7;
315
Chris Lattnere563bbc2008-10-11 22:08:30 +0000316 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(ArgsSize, true));
Anton Korobeynikov53835702008-10-10 20:27:31 +0000317
Dan Gohman475871a2008-07-27 21:46:04 +0000318 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
319 SmallVector<SDValue, 8> MemOpChains;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000320
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000321 const unsigned StackOffset = 92;
Chris Lattner315123f2008-03-17 06:58:37 +0000322 // Walk the register/memloc assignments, inserting copies/loads.
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000323 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
324 i != e;
325 ++i, ++realArgIdx) {
Chris Lattner315123f2008-03-17 06:58:37 +0000326 CCValAssign &VA = ArgLocs[i];
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000327 SDValue Arg = OutVals[realArgIdx];
Chris Lattner315123f2008-03-17 06:58:37 +0000328
329 // Promote the value if needed.
330 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000331 default: llvm_unreachable("Unknown loc info!");
Chris Lattner315123f2008-03-17 06:58:37 +0000332 case CCValAssign::Full: break;
333 case CCValAssign::SExt:
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000334 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner315123f2008-03-17 06:58:37 +0000335 break;
336 case CCValAssign::ZExt:
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000337 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner315123f2008-03-17 06:58:37 +0000338 break;
339 case CCValAssign::AExt:
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000340 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
341 break;
342 case CCValAssign::BCvt:
343 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Chris Lattner315123f2008-03-17 06:58:37 +0000344 break;
345 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000346
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000347 if (VA.needsCustom()) {
348 assert(VA.getLocVT() == MVT::f64);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000349
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000350 if (VA.isMemLoc()) {
351 unsigned Offset = VA.getLocMemOffset() + StackOffset;
352 //if it is double-word aligned, just store.
353 if (Offset % 8 == 0) {
354 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
355 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
356 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
357 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
358 MachinePointerInfo(),
359 false, false, 0));
360 continue;
Venkatraman Govindaraju12db7b62010-12-29 05:37:15 +0000361 }
362 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000363
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 SDValue StackPtr = DAG.CreateStackTemporary(MVT::f64, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000365 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000366 Arg, StackPtr, MachinePointerInfo(),
David Greene54a7aa82010-02-15 16:57:02 +0000367 false, false, 0);
Duncan Sands8c0f2442008-12-12 08:05:40 +0000368 // Sparc is big-endian, so the high part comes first.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +0000369 SDValue Hi = DAG.getLoad(MVT::i32, dl, Store, StackPtr,
370 MachinePointerInfo(), false, false, 0);
Duncan Sands8c0f2442008-12-12 08:05:40 +0000371 // Increment the pointer to the other half.
Dale Johannesen33c960f2009-02-04 20:06:27 +0000372 StackPtr = DAG.getNode(ISD::ADD, dl, StackPtr.getValueType(), StackPtr,
Duncan Sands8c0f2442008-12-12 08:05:40 +0000373 DAG.getIntPtrConstant(4));
374 // Load the low part.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +0000375 SDValue Lo = DAG.getLoad(MVT::i32, dl, Store, StackPtr,
376 MachinePointerInfo(), false, false, 0);
Duncan Sands8c0f2442008-12-12 08:05:40 +0000377
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000378 if (VA.isRegLoc()) {
379 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Hi));
380 assert(i+1 != e);
381 CCValAssign &NextVA = ArgLocs[++i];
382 if (NextVA.isRegLoc()) {
383 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), Lo));
384 } else {
385 //Store the low part in stack.
386 unsigned Offset = NextVA.getLocMemOffset() + StackOffset;
387 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
388 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
389 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
390 MemOpChains.push_back(DAG.getStore(Chain, dl, Lo, PtrOff,
391 MachinePointerInfo(),
392 false, false, 0));
Venkatraman Govindaraju12db7b62010-12-29 05:37:15 +0000393 }
Venkatraman Govindaraju12db7b62010-12-29 05:37:15 +0000394 } else {
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000395 unsigned Offset = VA.getLocMemOffset() + StackOffset;
396 // Store the high part.
397 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
398 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
399 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
400 MemOpChains.push_back(DAG.getStore(Chain, dl, Hi, PtrOff,
401 MachinePointerInfo(),
402 false, false, 0));
403 // Store the low part.
404 PtrOff = DAG.getIntPtrConstant(Offset+4);
405 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
406 MemOpChains.push_back(DAG.getStore(Chain, dl, Lo, PtrOff,
407 MachinePointerInfo(),
408 false, false, 0));
Venkatraman Govindaraju12db7b62010-12-29 05:37:15 +0000409 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000410 continue;
Duncan Sands8c0f2442008-12-12 08:05:40 +0000411 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000412
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000413 // Arguments that can be passed on register must be kept at
414 // RegsToPass vector
415 if (VA.isRegLoc()) {
416 if (VA.getLocVT() != MVT::f32) {
417 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
418 continue;
419 }
420 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
421 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
422 continue;
Chris Lattner5a65b922008-03-17 05:41:48 +0000423 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000424
425 assert(VA.isMemLoc());
426
427 // Create a store off the stack pointer for this argument.
428 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
429 SDValue PtrOff = DAG.getIntPtrConstant(VA.getLocMemOffset()+StackOffset);
430 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
431 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
432 MachinePointerInfo(),
433 false, false, 0));
Chris Lattner5a65b922008-03-17 05:41:48 +0000434 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000435
Anton Korobeynikov53835702008-10-10 20:27:31 +0000436
Chris Lattner5a65b922008-03-17 05:41:48 +0000437 // Emit all stores, make sure the occur before any copies into physregs.
Chris Lattner315123f2008-03-17 06:58:37 +0000438 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattner315123f2008-03-17 06:58:37 +0000440 &MemOpChains[0], MemOpChains.size());
Anton Korobeynikov53835702008-10-10 20:27:31 +0000441
442 // Build a sequence of copy-to-reg nodes chained together with token
Chris Lattner315123f2008-03-17 06:58:37 +0000443 // chain and flag operands which copy the outgoing args into registers.
444 // The InFlag in necessary since all emited instructions must be
445 // stuck together.
Dan Gohman475871a2008-07-27 21:46:04 +0000446 SDValue InFlag;
Chris Lattner315123f2008-03-17 06:58:37 +0000447 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
448 unsigned Reg = RegsToPass[i].first;
449 // Remap I0->I7 -> O0->O7.
450 if (Reg >= SP::I0 && Reg <= SP::I7)
451 Reg = Reg-SP::I0+SP::O0;
452
Dale Johannesen33c960f2009-02-04 20:06:27 +0000453 Chain = DAG.getCopyToReg(Chain, dl, Reg, RegsToPass[i].second, InFlag);
Chris Lattner5a65b922008-03-17 05:41:48 +0000454 InFlag = Chain.getValue(1);
455 }
456
457 // If the callee is a GlobalAddress node (quite common, every direct call is)
458 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Bill Wendling056292f2008-09-16 21:48:12 +0000459 // Likewise ExternalSymbol -> TargetExternalSymbol.
Chris Lattner5a65b922008-03-17 05:41:48 +0000460 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Devang Patel0d881da2010-07-06 22:08:15 +0000461 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, MVT::i32);
Bill Wendling056292f2008-09-16 21:48:12 +0000462 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000464
Venkatraman Govindaraju7d29ffb2011-01-12 03:18:21 +0000465 // Returns a chain & a flag for retval copy to use
466 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
467 SmallVector<SDValue, 8> Ops;
468 Ops.push_back(Chain);
469 Ops.push_back(Callee);
470 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
471 unsigned Reg = RegsToPass[i].first;
472 if (Reg >= SP::I0 && Reg <= SP::I7)
473 Reg = Reg-SP::I0+SP::O0;
474
475 Ops.push_back(DAG.getRegister(Reg, RegsToPass[i].second.getValueType()));
476 }
477 if (InFlag.getNode())
478 Ops.push_back(InFlag);
479
480 Chain = DAG.getNode(SPISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Chris Lattner5a65b922008-03-17 05:41:48 +0000481 InFlag = Chain.getValue(1);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000482
Chris Lattnere563bbc2008-10-11 22:08:30 +0000483 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(ArgsSize, true),
484 DAG.getIntPtrConstant(0, true), InFlag);
Chris Lattner98949a62008-03-17 06:01:07 +0000485 InFlag = Chain.getValue(1);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000486
Chris Lattner98949a62008-03-17 06:01:07 +0000487 // Assign locations to each value returned by this call.
488 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000489 CCState RVInfo(CallConv, isVarArg, DAG.getTarget(),
Owen Andersone922c022009-07-22 00:24:57 +0000490 RVLocs, *DAG.getContext());
Anton Korobeynikov53835702008-10-10 20:27:31 +0000491
Dan Gohman98ca4f22009-08-05 01:29:28 +0000492 RVInfo.AnalyzeCallResult(Ins, RetCC_Sparc32);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000493
Chris Lattner98949a62008-03-17 06:01:07 +0000494 // Copy all of the result registers out of their specified physreg.
495 for (unsigned i = 0; i != RVLocs.size(); ++i) {
496 unsigned Reg = RVLocs[i].getLocReg();
Anton Korobeynikov53835702008-10-10 20:27:31 +0000497
Chris Lattner98949a62008-03-17 06:01:07 +0000498 // Remap I0->I7 -> O0->O7.
499 if (Reg >= SP::I0 && Reg <= SP::I7)
500 Reg = Reg-SP::I0+SP::O0;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000501
Dale Johannesen33c960f2009-02-04 20:06:27 +0000502 Chain = DAG.getCopyFromReg(Chain, dl, Reg,
Chris Lattner98949a62008-03-17 06:01:07 +0000503 RVLocs[i].getValVT(), InFlag).getValue(1);
504 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000505 InVals.push_back(Chain.getValue(0));
Chris Lattner5a65b922008-03-17 05:41:48 +0000506 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000507
Dan Gohman98ca4f22009-08-05 01:29:28 +0000508 return Chain;
Chris Lattner5a65b922008-03-17 05:41:48 +0000509}
510
511
512
Chris Lattnerd23405e2008-03-17 03:21:36 +0000513//===----------------------------------------------------------------------===//
514// TargetLowering Implementation
515//===----------------------------------------------------------------------===//
516
517/// IntCondCCodeToICC - Convert a DAG integer condition code to a SPARC ICC
518/// condition.
519static SPCC::CondCodes IntCondCCodeToICC(ISD::CondCode CC) {
520 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000521 default: llvm_unreachable("Unknown integer condition code!");
Chris Lattnerd23405e2008-03-17 03:21:36 +0000522 case ISD::SETEQ: return SPCC::ICC_E;
523 case ISD::SETNE: return SPCC::ICC_NE;
524 case ISD::SETLT: return SPCC::ICC_L;
525 case ISD::SETGT: return SPCC::ICC_G;
526 case ISD::SETLE: return SPCC::ICC_LE;
527 case ISD::SETGE: return SPCC::ICC_GE;
528 case ISD::SETULT: return SPCC::ICC_CS;
529 case ISD::SETULE: return SPCC::ICC_LEU;
530 case ISD::SETUGT: return SPCC::ICC_GU;
531 case ISD::SETUGE: return SPCC::ICC_CC;
532 }
533}
534
535/// FPCondCCodeToFCC - Convert a DAG floatingp oint condition code to a SPARC
536/// FCC condition.
537static SPCC::CondCodes FPCondCCodeToFCC(ISD::CondCode CC) {
538 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000539 default: llvm_unreachable("Unknown fp condition code!");
Chris Lattnerd23405e2008-03-17 03:21:36 +0000540 case ISD::SETEQ:
541 case ISD::SETOEQ: return SPCC::FCC_E;
542 case ISD::SETNE:
543 case ISD::SETUNE: return SPCC::FCC_NE;
544 case ISD::SETLT:
545 case ISD::SETOLT: return SPCC::FCC_L;
546 case ISD::SETGT:
547 case ISD::SETOGT: return SPCC::FCC_G;
548 case ISD::SETLE:
549 case ISD::SETOLE: return SPCC::FCC_LE;
550 case ISD::SETGE:
551 case ISD::SETOGE: return SPCC::FCC_GE;
552 case ISD::SETULT: return SPCC::FCC_UL;
553 case ISD::SETULE: return SPCC::FCC_ULE;
554 case ISD::SETUGT: return SPCC::FCC_UG;
555 case ISD::SETUGE: return SPCC::FCC_UGE;
556 case ISD::SETUO: return SPCC::FCC_U;
557 case ISD::SETO: return SPCC::FCC_O;
558 case ISD::SETONE: return SPCC::FCC_LG;
559 case ISD::SETUEQ: return SPCC::FCC_UE;
560 }
561}
562
Chris Lattnerd23405e2008-03-17 03:21:36 +0000563SparcTargetLowering::SparcTargetLowering(TargetMachine &TM)
Chris Lattner5277b222009-08-08 20:43:12 +0000564 : TargetLowering(TM, new TargetLoweringObjectFileELF()) {
Anton Korobeynikov53835702008-10-10 20:27:31 +0000565
Chris Lattnerd23405e2008-03-17 03:21:36 +0000566 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000567 addRegisterClass(MVT::i32, SP::IntRegsRegisterClass);
568 addRegisterClass(MVT::f32, SP::FPRegsRegisterClass);
569 addRegisterClass(MVT::f64, SP::DFPRegsRegisterClass);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000570
571 // Turn FP extload into load/fextend
Owen Anderson825b72b2009-08-11 20:47:22 +0000572 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000573 // Sparc doesn't have i1 sign extending load
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000575 // Turn FP truncstore into trunc + store.
Owen Anderson825b72b2009-08-11 20:47:22 +0000576 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000577
578 // Custom legalize GlobalAddress nodes into LO/HI parts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000579 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
580 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
581 setOperationAction(ISD::ConstantPool , MVT::i32, Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000582
Chris Lattnerd23405e2008-03-17 03:21:36 +0000583 // Sparc doesn't have sext_inreg, replace them with shl/sra
Owen Anderson825b72b2009-08-11 20:47:22 +0000584 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
585 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
586 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000587
588 // Sparc has no REM or DIVREM operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000589 setOperationAction(ISD::UREM, MVT::i32, Expand);
590 setOperationAction(ISD::SREM, MVT::i32, Expand);
591 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
592 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000593
594 // Custom expand fp<->sint
Owen Anderson825b72b2009-08-11 20:47:22 +0000595 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
596 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000597
598 // Expand fp<->uint
Owen Anderson825b72b2009-08-11 20:47:22 +0000599 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
600 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000601
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000602 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
603 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000604
Chris Lattnerd23405e2008-03-17 03:21:36 +0000605 // Sparc has no select or setcc: expand to SELECT_CC.
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 setOperationAction(ISD::SELECT, MVT::i32, Expand);
607 setOperationAction(ISD::SELECT, MVT::f32, Expand);
608 setOperationAction(ISD::SELECT, MVT::f64, Expand);
609 setOperationAction(ISD::SETCC, MVT::i32, Expand);
610 setOperationAction(ISD::SETCC, MVT::f32, Expand);
611 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000612
Chris Lattnerd23405e2008-03-17 03:21:36 +0000613 // Sparc doesn't have BRCOND either, it has BR_CC.
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
615 setOperationAction(ISD::BRIND, MVT::Other, Expand);
616 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
617 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
618 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
619 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000620
Owen Anderson825b72b2009-08-11 20:47:22 +0000621 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
622 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
623 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000624
Chris Lattnerd23405e2008-03-17 03:21:36 +0000625 // SPARC has no intrinsics for these particular operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000627
Owen Anderson825b72b2009-08-11 20:47:22 +0000628 setOperationAction(ISD::FSIN , MVT::f64, Expand);
629 setOperationAction(ISD::FCOS , MVT::f64, Expand);
630 setOperationAction(ISD::FREM , MVT::f64, Expand);
631 setOperationAction(ISD::FSIN , MVT::f32, Expand);
632 setOperationAction(ISD::FCOS , MVT::f32, Expand);
633 setOperationAction(ISD::FREM , MVT::f32, Expand);
634 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
635 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
636 setOperationAction(ISD::CTLZ , MVT::i32, Expand);
637 setOperationAction(ISD::ROTL , MVT::i32, Expand);
638 setOperationAction(ISD::ROTR , MVT::i32, Expand);
639 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
640 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
641 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
642 setOperationAction(ISD::FPOW , MVT::f64, Expand);
643 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000644
Owen Anderson825b72b2009-08-11 20:47:22 +0000645 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
646 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
647 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000648
649 // FIXME: Sparc provides these multiplies, but we don't have them yet.
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
651 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000652
Owen Anderson825b72b2009-08-11 20:47:22 +0000653 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000654
Chris Lattnerd23405e2008-03-17 03:21:36 +0000655 // VASTART needs to be custom lowered to use the VarArgsFrameIndex.
Owen Anderson825b72b2009-08-11 20:47:22 +0000656 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000657 // VAARG needs to be lowered to not do unaligned accesses for doubles.
Owen Anderson825b72b2009-08-11 20:47:22 +0000658 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000659
Chris Lattnerd23405e2008-03-17 03:21:36 +0000660 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000661 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
662 setOperationAction(ISD::VAEND , MVT::Other, Expand);
663 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
664 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
665 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000666
667 // No debug info support yet.
Owen Anderson825b72b2009-08-11 20:47:22 +0000668 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000669
Chris Lattnerd23405e2008-03-17 03:21:36 +0000670 setStackPointerRegisterToSaveRestore(SP::O6);
671
672 if (TM.getSubtarget<SparcSubtarget>().isV9())
Owen Anderson825b72b2009-08-11 20:47:22 +0000673 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000674
Chris Lattnerd23405e2008-03-17 03:21:36 +0000675 computeRegisterProperties();
676}
677
678const char *SparcTargetLowering::getTargetNodeName(unsigned Opcode) const {
679 switch (Opcode) {
680 default: return 0;
681 case SPISD::CMPICC: return "SPISD::CMPICC";
682 case SPISD::CMPFCC: return "SPISD::CMPFCC";
683 case SPISD::BRICC: return "SPISD::BRICC";
684 case SPISD::BRFCC: return "SPISD::BRFCC";
685 case SPISD::SELECT_ICC: return "SPISD::SELECT_ICC";
686 case SPISD::SELECT_FCC: return "SPISD::SELECT_FCC";
687 case SPISD::Hi: return "SPISD::Hi";
688 case SPISD::Lo: return "SPISD::Lo";
689 case SPISD::FTOI: return "SPISD::FTOI";
690 case SPISD::ITOF: return "SPISD::ITOF";
691 case SPISD::CALL: return "SPISD::CALL";
692 case SPISD::RET_FLAG: return "SPISD::RET_FLAG";
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +0000693 case SPISD::GLOBAL_BASE_REG: return "SPISD::GLOBAL_BASE_REG";
694 case SPISD::FLUSH: return "SPISD::FLUSH";
Chris Lattnerd23405e2008-03-17 03:21:36 +0000695 }
696}
697
698/// isMaskedValueZeroForTargetNode - Return true if 'Op & Mask' is known to
699/// be zero. Op is expected to be a target specific node. Used by DAG
700/// combiner.
Dan Gohman475871a2008-07-27 21:46:04 +0000701void SparcTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Chris Lattnerd23405e2008-03-17 03:21:36 +0000702 const APInt &Mask,
Anton Korobeynikov53835702008-10-10 20:27:31 +0000703 APInt &KnownZero,
Chris Lattnerd23405e2008-03-17 03:21:36 +0000704 APInt &KnownOne,
705 const SelectionDAG &DAG,
706 unsigned Depth) const {
707 APInt KnownZero2, KnownOne2;
708 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Anton Korobeynikov53835702008-10-10 20:27:31 +0000709
Chris Lattnerd23405e2008-03-17 03:21:36 +0000710 switch (Op.getOpcode()) {
711 default: break;
712 case SPISD::SELECT_ICC:
713 case SPISD::SELECT_FCC:
714 DAG.ComputeMaskedBits(Op.getOperand(1), Mask, KnownZero, KnownOne,
715 Depth+1);
716 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero2, KnownOne2,
717 Depth+1);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000718 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
719 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
720
Chris Lattnerd23405e2008-03-17 03:21:36 +0000721 // Only known if known in both the LHS and RHS.
722 KnownOne &= KnownOne2;
723 KnownZero &= KnownZero2;
724 break;
725 }
726}
727
Chris Lattnerd23405e2008-03-17 03:21:36 +0000728// Look at LHS/RHS/CC and see if they are a lowered setcc instruction. If so
729// set LHS/RHS and SPCC to the LHS/RHS of the setcc and SPCC to the condition.
Dan Gohman475871a2008-07-27 21:46:04 +0000730static void LookThroughSetCC(SDValue &LHS, SDValue &RHS,
Chris Lattnerd23405e2008-03-17 03:21:36 +0000731 ISD::CondCode CC, unsigned &SPCC) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000732 if (isa<ConstantSDNode>(RHS) &&
Dan Gohmane368b462010-06-18 14:22:04 +0000733 cast<ConstantSDNode>(RHS)->isNullValue() &&
Anton Korobeynikov53835702008-10-10 20:27:31 +0000734 CC == ISD::SETNE &&
Chris Lattnerd23405e2008-03-17 03:21:36 +0000735 ((LHS.getOpcode() == SPISD::SELECT_ICC &&
736 LHS.getOperand(3).getOpcode() == SPISD::CMPICC) ||
737 (LHS.getOpcode() == SPISD::SELECT_FCC &&
738 LHS.getOperand(3).getOpcode() == SPISD::CMPFCC)) &&
739 isa<ConstantSDNode>(LHS.getOperand(0)) &&
740 isa<ConstantSDNode>(LHS.getOperand(1)) &&
Dan Gohmane368b462010-06-18 14:22:04 +0000741 cast<ConstantSDNode>(LHS.getOperand(0))->isOne() &&
742 cast<ConstantSDNode>(LHS.getOperand(1))->isNullValue()) {
Dan Gohman475871a2008-07-27 21:46:04 +0000743 SDValue CMPCC = LHS.getOperand(3);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000744 SPCC = cast<ConstantSDNode>(LHS.getOperand(2))->getZExtValue();
Chris Lattnerd23405e2008-03-17 03:21:36 +0000745 LHS = CMPCC.getOperand(0);
746 RHS = CMPCC.getOperand(1);
747 }
748}
749
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000750SDValue SparcTargetLowering::LowerGlobalAddress(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +0000751 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +0000752 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dale Johannesende064702009-02-06 21:50:26 +0000753 // FIXME there isn't really any debug info here
754 DebugLoc dl = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +0000755 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +0000756 SDValue Hi = DAG.getNode(SPISD::Hi, dl, MVT::i32, GA);
757 SDValue Lo = DAG.getNode(SPISD::Lo, dl, MVT::i32, GA);
Chris Lattnerdb486a62009-09-15 17:46:24 +0000758
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000759 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
Chris Lattnerdb486a62009-09-15 17:46:24 +0000760 return DAG.getNode(ISD::ADD, dl, MVT::i32, Lo, Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000761
Chris Lattnerdb486a62009-09-15 17:46:24 +0000762 SDValue GlobalBase = DAG.getNode(SPISD::GLOBAL_BASE_REG, dl,
763 getPointerTy());
764 SDValue RelAddr = DAG.getNode(ISD::ADD, dl, MVT::i32, Lo, Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000765 SDValue AbsAddr = DAG.getNode(ISD::ADD, dl, MVT::i32,
Chris Lattnerdb486a62009-09-15 17:46:24 +0000766 GlobalBase, RelAddr);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000767 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +0000768 AbsAddr, MachinePointerInfo(), false, false, 0);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000769}
770
Chris Lattnerdb486a62009-09-15 17:46:24 +0000771SDValue SparcTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +0000772 SelectionDAG &DAG) const {
Chris Lattnerd23405e2008-03-17 03:21:36 +0000773 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dale Johannesende064702009-02-06 21:50:26 +0000774 // FIXME there isn't really any debug info here
775 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +0000776 const Constant *C = N->getConstVal();
Owen Anderson825b72b2009-08-11 20:47:22 +0000777 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment());
778 SDValue Hi = DAG.getNode(SPISD::Hi, dl, MVT::i32, CP);
779 SDValue Lo = DAG.getNode(SPISD::Lo, dl, MVT::i32, CP);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000780 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
Chris Lattnerdb486a62009-09-15 17:46:24 +0000781 return DAG.getNode(ISD::ADD, dl, MVT::i32, Lo, Hi);
782
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000783 SDValue GlobalBase = DAG.getNode(SPISD::GLOBAL_BASE_REG, dl,
Chris Lattnerdb486a62009-09-15 17:46:24 +0000784 getPointerTy());
785 SDValue RelAddr = DAG.getNode(ISD::ADD, dl, MVT::i32, Lo, Hi);
786 SDValue AbsAddr = DAG.getNode(ISD::ADD, dl, MVT::i32,
787 GlobalBase, RelAddr);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000788 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +0000789 AbsAddr, MachinePointerInfo(), false, false, 0);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000790}
791
Dan Gohman475871a2008-07-27 21:46:04 +0000792static SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000793 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerd23405e2008-03-17 03:21:36 +0000794 // Convert the fp value to integer in an FP register.
Owen Anderson825b72b2009-08-11 20:47:22 +0000795 assert(Op.getValueType() == MVT::i32);
796 Op = DAG.getNode(SPISD::FTOI, dl, MVT::f32, Op.getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000797 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000798}
799
Dan Gohman475871a2008-07-27 21:46:04 +0000800static SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000801 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +0000802 assert(Op.getOperand(0).getValueType() == MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000803 SDValue Tmp = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Chris Lattnerd23405e2008-03-17 03:21:36 +0000804 // Convert the int value to FP in an FP register.
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000805 return DAG.getNode(SPISD::ITOF, dl, Op.getValueType(), Tmp);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000806}
807
Dan Gohman475871a2008-07-27 21:46:04 +0000808static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG) {
809 SDValue Chain = Op.getOperand(0);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000810 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +0000811 SDValue LHS = Op.getOperand(2);
812 SDValue RHS = Op.getOperand(3);
813 SDValue Dest = Op.getOperand(4);
Dale Johannesen3484c092009-02-05 22:07:54 +0000814 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerd23405e2008-03-17 03:21:36 +0000815 unsigned Opc, SPCC = ~0U;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000816
Chris Lattnerd23405e2008-03-17 03:21:36 +0000817 // If this is a br_cc of a "setcc", and if the setcc got lowered into
818 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
819 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000820
Chris Lattnerd23405e2008-03-17 03:21:36 +0000821 // Get the condition flag.
Dan Gohman475871a2008-07-27 21:46:04 +0000822 SDValue CompareFlag;
Owen Anderson825b72b2009-08-11 20:47:22 +0000823 if (LHS.getValueType() == MVT::i32) {
Owen Andersone50ed302009-08-10 22:56:29 +0000824 std::vector<EVT> VTs;
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 VTs.push_back(MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000826 VTs.push_back(MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +0000827 SDValue Ops[2] = { LHS, RHS };
Dale Johannesen3484c092009-02-05 22:07:54 +0000828 CompareFlag = DAG.getNode(SPISD::CMPICC, dl, VTs, Ops, 2).getValue(1);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000829 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
830 Opc = SPISD::BRICC;
831 } else {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000832 CompareFlag = DAG.getNode(SPISD::CMPFCC, dl, MVT::Glue, LHS, RHS);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000833 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
834 Opc = SPISD::BRFCC;
835 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000836 return DAG.getNode(Opc, dl, MVT::Other, Chain, Dest,
837 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000838}
839
Dan Gohman475871a2008-07-27 21:46:04 +0000840static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
841 SDValue LHS = Op.getOperand(0);
842 SDValue RHS = Op.getOperand(1);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000843 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +0000844 SDValue TrueVal = Op.getOperand(2);
845 SDValue FalseVal = Op.getOperand(3);
Dale Johannesen3484c092009-02-05 22:07:54 +0000846 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerd23405e2008-03-17 03:21:36 +0000847 unsigned Opc, SPCC = ~0U;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000848
Chris Lattnerd23405e2008-03-17 03:21:36 +0000849 // If this is a select_cc of a "setcc", and if the setcc got lowered into
850 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
851 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000852
Dan Gohman475871a2008-07-27 21:46:04 +0000853 SDValue CompareFlag;
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 if (LHS.getValueType() == MVT::i32) {
Owen Andersone50ed302009-08-10 22:56:29 +0000855 std::vector<EVT> VTs;
Chris Lattnerd23405e2008-03-17 03:21:36 +0000856 VTs.push_back(LHS.getValueType()); // subcc returns a value
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000857 VTs.push_back(MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +0000858 SDValue Ops[2] = { LHS, RHS };
Dale Johannesen3484c092009-02-05 22:07:54 +0000859 CompareFlag = DAG.getNode(SPISD::CMPICC, dl, VTs, Ops, 2).getValue(1);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000860 Opc = SPISD::SELECT_ICC;
861 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
862 } else {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000863 CompareFlag = DAG.getNode(SPISD::CMPFCC, dl, MVT::Glue, LHS, RHS);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000864 Opc = SPISD::SELECT_FCC;
865 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
866 }
Dale Johannesen3484c092009-02-05 22:07:54 +0000867 return DAG.getNode(Opc, dl, TrueVal.getValueType(), TrueVal, FalseVal,
Owen Anderson825b72b2009-08-11 20:47:22 +0000868 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000869}
870
Dan Gohman475871a2008-07-27 21:46:04 +0000871static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000872 const SparcTargetLowering &TLI) {
Dan Gohman1e93df62010-04-17 14:41:14 +0000873 MachineFunction &MF = DAG.getMachineFunction();
874 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
875
Chris Lattnerd23405e2008-03-17 03:21:36 +0000876 // vastart just stores the address of the VarArgsFrameIndex slot into the
877 // memory location argument.
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000878 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +0000879 SDValue Offset =
880 DAG.getNode(ISD::ADD, dl, MVT::i32,
881 DAG.getRegister(SP::I6, MVT::i32),
882 DAG.getConstant(FuncInfo->getVarArgsFrameOffset(),
883 MVT::i32));
Chris Lattnerd23405e2008-03-17 03:21:36 +0000884 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +0000885 return DAG.getStore(Op.getOperand(0), dl, Offset, Op.getOperand(1),
886 MachinePointerInfo(SV), false, false, 0);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000887}
888
Dan Gohman475871a2008-07-27 21:46:04 +0000889static SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000890 SDNode *Node = Op.getNode();
Owen Andersone50ed302009-08-10 22:56:29 +0000891 EVT VT = Node->getValueType(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000892 SDValue InChain = Node->getOperand(0);
893 SDValue VAListPtr = Node->getOperand(1);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000894 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000895 DebugLoc dl = Node->getDebugLoc();
Chris Lattnerd1c24ed2010-09-21 06:44:06 +0000896 SDValue VAList = DAG.getLoad(MVT::i32, dl, InChain, VAListPtr,
897 MachinePointerInfo(SV), false, false, 0);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000898 // Increment the pointer, VAList, to the next vaarg
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 SDValue NextPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, VAList,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000900 DAG.getConstant(VT.getSizeInBits()/8,
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 MVT::i32));
Chris Lattnerd23405e2008-03-17 03:21:36 +0000902 // Store the incremented VAList to the legalized pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +0000903 InChain = DAG.getStore(VAList.getValue(1), dl, NextPtr,
Chris Lattner6229d0a2010-09-21 18:41:36 +0000904 VAListPtr, MachinePointerInfo(SV), false, false, 0);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000905 // Load the actual argument out of the pointer VAList, unless this is an
906 // f64 load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 if (VT != MVT::f64)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +0000908 return DAG.getLoad(VT, dl, InChain, VAList, MachinePointerInfo(),
909 false, false, 0);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000910
Chris Lattnerd23405e2008-03-17 03:21:36 +0000911 // Otherwise, load it as i64, then do a bitconvert.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +0000912 SDValue V = DAG.getLoad(MVT::i64, dl, InChain, VAList, MachinePointerInfo(),
David Greene54a7aa82010-02-15 16:57:02 +0000913 false, false, 0);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000914
Chris Lattnerd23405e2008-03-17 03:21:36 +0000915 // Bit-Convert the value to f64.
Dan Gohman475871a2008-07-27 21:46:04 +0000916 SDValue Ops[2] = {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000917 DAG.getNode(ISD::BITCAST, dl, MVT::f64, V),
Chris Lattnerd23405e2008-03-17 03:21:36 +0000918 V.getValue(1)
919 };
Dale Johannesen33c960f2009-02-04 20:06:27 +0000920 return DAG.getMergeValues(Ops, 2, dl);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000921}
922
Dan Gohman475871a2008-07-27 21:46:04 +0000923static SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) {
924 SDValue Chain = Op.getOperand(0); // Legalize the chain.
925 SDValue Size = Op.getOperand(1); // Legalize the size.
Dale Johannesena05dca42009-02-04 23:02:30 +0000926 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov53835702008-10-10 20:27:31 +0000927
Chris Lattnerd23405e2008-03-17 03:21:36 +0000928 unsigned SPReg = SP::O6;
Owen Anderson825b72b2009-08-11 20:47:22 +0000929 SDValue SP = DAG.getCopyFromReg(Chain, dl, SPReg, MVT::i32);
930 SDValue NewSP = DAG.getNode(ISD::SUB, dl, MVT::i32, SP, Size); // Value
Dale Johannesena05dca42009-02-04 23:02:30 +0000931 Chain = DAG.getCopyToReg(SP.getValue(1), dl, SPReg, NewSP); // Output chain
Anton Korobeynikov53835702008-10-10 20:27:31 +0000932
Chris Lattnerd23405e2008-03-17 03:21:36 +0000933 // The resultant pointer is actually 16 words from the bottom of the stack,
934 // to provide a register spill area.
Owen Anderson825b72b2009-08-11 20:47:22 +0000935 SDValue NewVal = DAG.getNode(ISD::ADD, dl, MVT::i32, NewSP,
936 DAG.getConstant(96, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +0000937 SDValue Ops[2] = { NewVal, Chain };
Dale Johannesena05dca42009-02-04 23:02:30 +0000938 return DAG.getMergeValues(Ops, 2, dl);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000939}
940
Chris Lattnerd23405e2008-03-17 03:21:36 +0000941
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +0000942static SDValue getFLUSH(SDValue Op, SelectionDAG &DAG) {
943 DebugLoc dl = Op.getDebugLoc();
944 SDValue Chain = DAG.getNode(SPISD::FLUSH,
945 dl, MVT::Other, DAG.getEntryNode());
946 return Chain;
947}
948
949static SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
950 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
951 MFI->setFrameAddressIsTaken(true);
952
953 EVT VT = Op.getValueType();
954 DebugLoc dl = Op.getDebugLoc();
955 unsigned FrameReg = SP::I6;
956
957 uint64_t depth = Op.getConstantOperandVal(0);
958
959 SDValue FrameAddr;
960 if (depth == 0)
961 FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
962 else {
963 // flush first to make sure the windowed registers' values are in stack
964 SDValue Chain = getFLUSH(Op, DAG);
965 FrameAddr = DAG.getCopyFromReg(Chain, dl, FrameReg, VT);
966
967 for (uint64_t i = 0; i != depth; ++i) {
968 SDValue Ptr = DAG.getNode(ISD::ADD,
969 dl, MVT::i32,
970 FrameAddr, DAG.getIntPtrConstant(56));
971 FrameAddr = DAG.getLoad(MVT::i32, dl,
972 Chain,
973 Ptr,
974 MachinePointerInfo(), false, false, 0);
975 }
976 }
977 return FrameAddr;
978}
979
980static SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
981 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
982 MFI->setReturnAddressIsTaken(true);
983
984 EVT VT = Op.getValueType();
985 DebugLoc dl = Op.getDebugLoc();
986 unsigned RetReg = SP::I7;
987
988 uint64_t depth = Op.getConstantOperandVal(0);
989
990 SDValue RetAddr;
991 if (depth == 0)
992 RetAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, RetReg, VT);
993 else {
994 // flush first to make sure the windowed registers' values are in stack
995 SDValue Chain = getFLUSH(Op, DAG);
996 RetAddr = DAG.getCopyFromReg(Chain, dl, SP::I6, VT);
997
998 for (uint64_t i = 0; i != depth; ++i) {
999 SDValue Ptr = DAG.getNode(ISD::ADD,
1000 dl, MVT::i32,
1001 RetAddr,
1002 DAG.getIntPtrConstant((i == depth-1)?60:56));
1003 RetAddr = DAG.getLoad(MVT::i32, dl,
1004 Chain,
1005 Ptr,
1006 MachinePointerInfo(), false, false, 0);
1007 }
1008 }
1009 return RetAddr;
1010}
1011
Dan Gohman475871a2008-07-27 21:46:04 +00001012SDValue SparcTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001013LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnerd23405e2008-03-17 03:21:36 +00001014 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001015 default: llvm_unreachable("Should not custom lower this!");
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001016 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
1017 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001018 case ISD::GlobalTLSAddress:
Torok Edwinc23197a2009-07-14 16:55:14 +00001019 llvm_unreachable("TLS not implemented for Sparc.");
Chris Lattnerdb486a62009-09-15 17:46:24 +00001020 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
1021 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001022 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
1023 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
1024 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
1025 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
1026 case ISD::VASTART: return LowerVASTART(Op, DAG, *this);
1027 case ISD::VAARG: return LowerVAARG(Op, DAG);
1028 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001029 }
1030}
1031
1032MachineBasicBlock *
1033SparcTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00001034 MachineBasicBlock *BB) const {
Chris Lattnerd23405e2008-03-17 03:21:36 +00001035 const TargetInstrInfo &TII = *getTargetMachine().getInstrInfo();
1036 unsigned BROpcode;
1037 unsigned CC;
Dale Johannesend552eee2009-02-13 02:31:35 +00001038 DebugLoc dl = MI->getDebugLoc();
Chris Lattnerd23405e2008-03-17 03:21:36 +00001039 // Figure out the conditional branch opcode to use for this select_cc.
1040 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001041 default: llvm_unreachable("Unknown SELECT_CC!");
Chris Lattnerd23405e2008-03-17 03:21:36 +00001042 case SP::SELECT_CC_Int_ICC:
1043 case SP::SELECT_CC_FP_ICC:
1044 case SP::SELECT_CC_DFP_ICC:
1045 BROpcode = SP::BCOND;
1046 break;
1047 case SP::SELECT_CC_Int_FCC:
1048 case SP::SELECT_CC_FP_FCC:
1049 case SP::SELECT_CC_DFP_FCC:
1050 BROpcode = SP::FBCOND;
1051 break;
1052 }
1053
1054 CC = (SPCC::CondCodes)MI->getOperand(3).getImm();
Anton Korobeynikov53835702008-10-10 20:27:31 +00001055
Chris Lattnerd23405e2008-03-17 03:21:36 +00001056 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
1057 // control-flow pattern. The incoming instruction knows the destination vreg
1058 // to set, the condition code register to branch on, the true/false values to
1059 // select between, and a branch opcode to use.
1060 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001061 MachineFunction::iterator It = BB;
Chris Lattnerd23405e2008-03-17 03:21:36 +00001062 ++It;
Anton Korobeynikov53835702008-10-10 20:27:31 +00001063
Chris Lattnerd23405e2008-03-17 03:21:36 +00001064 // thisMBB:
1065 // ...
1066 // TrueVal = ...
1067 // [f]bCC copy1MBB
1068 // fallthrough --> copy0MBB
1069 MachineBasicBlock *thisMBB = BB;
Chris Lattnerd23405e2008-03-17 03:21:36 +00001070 MachineFunction *F = BB->getParent();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001071 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
1072 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Venkatraman Govindarajuf6612772010-12-28 20:39:17 +00001073 F->insert(It, copy0MBB);
1074 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00001075
1076 // Transfer the remainder of BB and its successor edges to sinkMBB.
1077 sinkMBB->splice(sinkMBB->begin(), BB,
1078 llvm::next(MachineBasicBlock::iterator(MI)),
1079 BB->end());
1080 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
1081
1082 // Add the true and fallthrough blocks as its successors.
1083 BB->addSuccessor(copy0MBB);
1084 BB->addSuccessor(sinkMBB);
1085
Dale Johannesend552eee2009-02-13 02:31:35 +00001086 BuildMI(BB, dl, TII.get(BROpcode)).addMBB(sinkMBB).addImm(CC);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001087
Chris Lattnerd23405e2008-03-17 03:21:36 +00001088 // copy0MBB:
1089 // %FalseValue = ...
1090 // # fallthrough to sinkMBB
1091 BB = copy0MBB;
Anton Korobeynikov53835702008-10-10 20:27:31 +00001092
Chris Lattnerd23405e2008-03-17 03:21:36 +00001093 // Update machine-CFG edges
1094 BB->addSuccessor(sinkMBB);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001095
Chris Lattnerd23405e2008-03-17 03:21:36 +00001096 // sinkMBB:
1097 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
1098 // ...
1099 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00001100 BuildMI(*BB, BB->begin(), dl, TII.get(SP::PHI), MI->getOperand(0).getReg())
Chris Lattnerd23405e2008-03-17 03:21:36 +00001101 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
1102 .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001103
Dan Gohman14152b42010-07-06 20:24:04 +00001104 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattnerd23405e2008-03-17 03:21:36 +00001105 return BB;
1106}
Anton Korobeynikov0eefda12008-10-10 20:28:10 +00001107
1108//===----------------------------------------------------------------------===//
1109// Sparc Inline Assembly Support
1110//===----------------------------------------------------------------------===//
1111
1112/// getConstraintType - Given a constraint letter, return the type of
1113/// constraint it is for this target.
1114SparcTargetLowering::ConstraintType
1115SparcTargetLowering::getConstraintType(const std::string &Constraint) const {
1116 if (Constraint.size() == 1) {
1117 switch (Constraint[0]) {
1118 default: break;
1119 case 'r': return C_RegisterClass;
1120 }
1121 }
1122
1123 return TargetLowering::getConstraintType(Constraint);
1124}
1125
1126std::pair<unsigned, const TargetRegisterClass*>
1127SparcTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00001128 EVT VT) const {
Anton Korobeynikov0eefda12008-10-10 20:28:10 +00001129 if (Constraint.size() == 1) {
1130 switch (Constraint[0]) {
1131 case 'r':
1132 return std::make_pair(0U, SP::IntRegsRegisterClass);
1133 }
1134 }
1135
1136 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
1137}
1138
1139std::vector<unsigned> SparcTargetLowering::
1140getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00001141 EVT VT) const {
Anton Korobeynikov0eefda12008-10-10 20:28:10 +00001142 if (Constraint.size() != 1)
1143 return std::vector<unsigned>();
1144
1145 switch (Constraint[0]) {
1146 default: break;
1147 case 'r':
1148 return make_vector<unsigned>(SP::L0, SP::L1, SP::L2, SP::L3,
1149 SP::L4, SP::L5, SP::L6, SP::L7,
1150 SP::I0, SP::I1, SP::I2, SP::I3,
1151 SP::I4, SP::I5,
1152 SP::O0, SP::O1, SP::O2, SP::O3,
1153 SP::O4, SP::O5, SP::O7, 0);
1154 }
1155
1156 return std::vector<unsigned>();
1157}
Dan Gohman6520e202008-10-18 02:06:02 +00001158
1159bool
1160SparcTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
1161 // The Sparc target isn't yet aware of offsets.
1162 return false;
1163}
Bill Wendling20c568f2009-06-30 22:38:32 +00001164
Bill Wendlingb4202b82009-07-01 18:50:55 +00001165/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001166unsigned SparcTargetLowering::getFunctionAlignment(const Function *) const {
Chris Lattnerdb486a62009-09-15 17:46:24 +00001167 return 2;
Bill Wendling20c568f2009-06-30 22:38:32 +00001168}