blob: d43961e9c71468b89bd0668e82bbcdb6fd8f3206 [file] [log] [blame]
Eric Christopher49ac3d72011-05-09 18:16:46 +00001//===- MipsInstrInfo.td - Target Description for Mips Target -*- tablegen -*-=//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Eric Christopher49ac3d72011-05-09 18:16:46 +00009//
10// This file contains the Mips implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000014//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000015// Instruction format superclass
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000016//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000017
18include "MipsInstrFormats.td"
19
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000020//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021// Mips profiles and nodes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000022//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000024def SDT_MipsRet : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
25def SDT_MipsJmpLink : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000026def SDT_MipsCMov : SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +000027 SDTCisSameAs<1, 2>,
28 SDTCisSameAs<3, 4>,
29 SDTCisInt<4>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000030def SDT_MipsCallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
31def SDT_MipsCallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000032def SDT_MipsMAddMSub : SDTypeProfile<0, 4,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000033 [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>,
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000034 SDTCisSameAs<1, 2>,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000035 SDTCisSameAs<2, 3>]>;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000036def SDT_MipsDivRem : SDTypeProfile<0, 2,
37 [SDTCisVT<0, i32>,
38 SDTCisSameAs<0, 1>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000039
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000040def SDT_MipsThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
41
Akira Hatanaka21afc632011-06-21 00:40:49 +000042def SDT_MipsDynAlloc : SDTypeProfile<1, 1, [SDTCisVT<0, i32>,
43 SDTCisVT<1, iPTR>]>;
Akira Hatanakadb548262011-07-19 23:30:50 +000044def SDT_Sync : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
Akira Hatanaka21afc632011-06-21 00:40:49 +000045
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000046// Call
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000047def MipsJmpLink : SDNode<"MipsISD::JmpLink",SDT_MipsJmpLink,
Chris Lattner036609b2010-12-23 18:28:41 +000048 [SDNPHasChain, SDNPOutGlue, SDNPOptInGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000049 SDNPVariadic]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000050
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000051// Hi and Lo nodes are used to handle global addresses. Used on
52// MipsISelLowering to lower stuff like GlobalAddress, ExternalSymbol
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +000053// static model. (nothing to do with Mips Registers Hi and Lo)
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000054def MipsHi : SDNode<"MipsISD::Hi", SDTIntUnaryOp>;
55def MipsLo : SDNode<"MipsISD::Lo", SDTIntUnaryOp>;
56def MipsGPRel : SDNode<"MipsISD::GPRel", SDTIntUnaryOp>;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +000057
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000058// TlsGd node is used to handle General Dynamic TLS
59def MipsTlsGd : SDNode<"MipsISD::TlsGd", SDTIntUnaryOp>;
60
61// TprelHi and TprelLo nodes are used to handle Local Exec TLS
62def MipsTprelHi : SDNode<"MipsISD::TprelHi", SDTIntUnaryOp>;
63def MipsTprelLo : SDNode<"MipsISD::TprelLo", SDTIntUnaryOp>;
64
65// Thread pointer
66def MipsThreadPointer: SDNode<"MipsISD::ThreadPointer", SDT_MipsThreadPointer>;
67
Eric Christopher3c999a22007-10-26 04:00:13 +000068// Return
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000069def MipsRet : SDNode<"MipsISD::Ret", SDT_MipsRet, [SDNPHasChain,
Chris Lattner036609b2010-12-23 18:28:41 +000070 SDNPOptInGlue]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000071
72// These are target-independent nodes, but have target-specific formats.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000073def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_MipsCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000074 [SDNPHasChain, SDNPOutGlue]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000075def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_MipsCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000076 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +000077
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000078// MAdd*/MSub* nodes
79def MipsMAdd : SDNode<"MipsISD::MAdd", SDT_MipsMAddMSub,
80 [SDNPOptInGlue, SDNPOutGlue]>;
81def MipsMAddu : SDNode<"MipsISD::MAddu", SDT_MipsMAddMSub,
82 [SDNPOptInGlue, SDNPOutGlue]>;
83def MipsMSub : SDNode<"MipsISD::MSub", SDT_MipsMAddMSub,
84 [SDNPOptInGlue, SDNPOutGlue]>;
85def MipsMSubu : SDNode<"MipsISD::MSubu", SDT_MipsMAddMSub,
86 [SDNPOptInGlue, SDNPOutGlue]>;
87
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000088// DivRem(u) nodes
89def MipsDivRem : SDNode<"MipsISD::DivRem", SDT_MipsDivRem,
90 [SDNPOutGlue]>;
91def MipsDivRemU : SDNode<"MipsISD::DivRemU", SDT_MipsDivRem,
92 [SDNPOutGlue]>;
93
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +000094// Target constant nodes that are not part of any isel patterns and remain
95// unchanged can cause instructions with illegal operands to be emitted.
96// Wrapper node patterns give the instruction selector a chance to replace
97// target constant nodes that would otherwise remain unchanged with ADDiu
98// nodes. Without these wrapper node patterns, the following conditional move
99// instrucion is emitted when function cmov2 in test/CodeGen/Mips/cmov.ll is
100// compiled:
101// movn %got(d)($gp), %got(c)($gp), $4
102// This instruction is illegal since movn can take only register operands.
103
Akira Hatanaka342837d2011-05-28 01:07:07 +0000104def MipsWrapperPIC : SDNode<"MipsISD::WrapperPIC", SDTIntUnaryOp>;
105
Akira Hatanaka21afc632011-06-21 00:40:49 +0000106// Pointer to dynamically allocated stack area.
107def MipsDynAlloc : SDNode<"MipsISD::DynAlloc", SDT_MipsDynAlloc,
108 [SDNPHasChain, SDNPInGlue]>;
109
Akira Hatanakadb548262011-07-19 23:30:50 +0000110def MipsSync : SDNode<"MipsISD::Sync", SDT_Sync, [SDNPHasChain]>;
111
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000112//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000113// Mips Instruction Predicate Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000114//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000115def HasSEInReg : Predicate<"Subtarget.hasSEInReg()">;
116def HasBitCount : Predicate<"Subtarget.hasBitCount()">;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000117def HasSwap : Predicate<"Subtarget.hasSwap()">;
118def HasCondMov : Predicate<"Subtarget.hasCondMov()">;
Bruno Cardoso Lopes7d5652d2010-11-12 00:38:32 +0000119def IsMips32 : Predicate<"Subtarget.isMips32()">;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000120def IsMips32r2 : Predicate<"Subtarget.isMips32r2()">;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000121
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000122//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000123// Mips Operand, Complex Patterns and Transformations Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000124//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000125
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000126// Instruction operand types
127def brtarget : Operand<OtherVT>;
128def calltarget : Operand<i32>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000129def simm16 : Operand<i32>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000130def shamt : Operand<i32>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000131
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000132// Unsigned Operand
133def uimm16 : Operand<i32> {
134 let PrintMethod = "printUnsignedImm";
135}
136
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000137// Address operand
138def mem : Operand<i32> {
139 let PrintMethod = "printMemOperand";
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000140 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000141}
142
Akira Hatanaka03236be2011-07-07 20:54:20 +0000143def mem_ea : Operand<i32> {
144 let PrintMethod = "printMemOperandEA";
145 let MIOperandInfo = (ops CPURegs, simm16);
146}
147
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000148// Transformation Function - get the lower 16 bits.
149def LO16 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000150 return getI32Imm((unsigned)N->getZExtValue() & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000151}]>;
152
153// Transformation Function - get the higher 16 bits.
154def HI16 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000155 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000156}]>;
157
158// Node immediate fits as 16-bit sign extended on target immediate.
159// e.g. addi, andi
Jakob Stoklund Olesen7552a3d2010-08-18 23:56:46 +0000160def immSExt16 : PatLeaf<(imm), [{ return isInt<16>(N->getSExtValue()); }]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000161
162// Node immediate fits as 16-bit zero extended on target immediate.
163// The LO16 param means that only the lower 16 bits of the node
164// immediate are caught.
165// e.g. addiu, sltiu
166def immZExt16 : PatLeaf<(imm), [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000168 return (uint32_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Eric Christopher3c999a22007-10-26 04:00:13 +0000169 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000170 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000171}], LO16>;
172
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000173// shamt field must fit in 5 bits.
174def immZExt5 : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000175 return N->getZExtValue() == ((N->getZExtValue()) & 0x1f) ;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000176}]>;
177
Eric Christopher3c999a22007-10-26 04:00:13 +0000178// Mips Address Mode! SDNode frameindex could possibily be a match
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000179// since load and store instructions from stack used it.
Chris Lattnereb079a32010-02-14 21:53:19 +0000180def addr : ComplexPattern<iPTR, 2, "SelectAddr", [frameindex], []>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000181
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000182//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000183// Instructions specific format
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000184//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000185
186// Arithmetic 3 register operands
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000187class ArithR<bits<6> op, bits<6> func, string instr_asm, SDNode OpNode,
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000188 InstrItinClass itin, bit isComm = 0>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000189 FR<op, func, (outs CPURegs:$dst), (ins CPURegs:$b, CPURegs:$c),
190 !strconcat(instr_asm, "\t$dst, $b, $c"),
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000191 [(set CPURegs:$dst, (OpNode CPURegs:$b, CPURegs:$c))], itin> {
192 let isCommutable = isComm;
193}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000194
Akira Hatanakaedacba82011-05-25 17:32:06 +0000195class ArithOverflowR<bits<6> op, bits<6> func, string instr_asm,
196 bit isComm = 0>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000197 FR<op, func, (outs CPURegs:$dst), (ins CPURegs:$b, CPURegs:$c),
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000198 !strconcat(instr_asm, "\t$dst, $b, $c"), [], IIAlu> {
199 let isCommutable = isComm;
200}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000201
202// Arithmetic 2 register operands
Eric Christopher3c999a22007-10-26 04:00:13 +0000203class ArithI<bits<6> op, string instr_asm, SDNode OpNode,
204 Operand Od, PatLeaf imm_type> :
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000205 FI<op, (outs CPURegs:$dst), (ins CPURegs:$b, Od:$c),
206 !strconcat(instr_asm, "\t$dst, $b, $c"),
207 [(set CPURegs:$dst, (OpNode CPURegs:$b, imm_type:$c))], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000208
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000209class ArithOverflowI<bits<6> op, string instr_asm, SDNode OpNode,
210 Operand Od, PatLeaf imm_type> :
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000211 FI<op, (outs CPURegs:$dst), (ins CPURegs:$b, Od:$c),
212 !strconcat(instr_asm, "\t$dst, $b, $c"), [], IIAlu>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000213
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000214// Arithmetic Multiply ADD/SUB
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000215let rd = 0, shamt = 0, Defs = [HI, LO], Uses = [HI, LO] in
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000216class MArithR<bits<6> func, string instr_asm, SDNode op, bit isComm = 0> :
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000217 FR<0x1c, func, (outs), (ins CPURegs:$rs, CPURegs:$rt),
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000218 !strconcat(instr_asm, "\t$rs, $rt"),
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000219 [(op CPURegs:$rs, CPURegs:$rt, LO, HI)], IIImul> {
220 let isCommutable = isComm;
221}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000222
223// Logical
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000224let isCommutable = 1 in
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000225class LogicR<bits<6> func, string instr_asm, SDNode OpNode>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000226 FR<0x00, func, (outs CPURegs:$dst), (ins CPURegs:$b, CPURegs:$c),
227 !strconcat(instr_asm, "\t$dst, $b, $c"),
228 [(set CPURegs:$dst, (OpNode CPURegs:$b, CPURegs:$c))], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000229
230class LogicI<bits<6> op, string instr_asm, SDNode OpNode>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000231 FI<op, (outs CPURegs:$dst), (ins CPURegs:$b, uimm16:$c),
232 !strconcat(instr_asm, "\t$dst, $b, $c"),
233 [(set CPURegs:$dst, (OpNode CPURegs:$b, immZExt16:$c))], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000234
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000235let isCommutable = 1 in
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000236class LogicNOR<bits<6> op, bits<6> func, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000237 FR<op, func, (outs CPURegs:$dst), (ins CPURegs:$b, CPURegs:$c),
238 !strconcat(instr_asm, "\t$dst, $b, $c"),
239 [(set CPURegs:$dst, (not (or CPURegs:$b, CPURegs:$c)))], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000240
241// Shifts
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000242class LogicR_shift_rotate_imm<bits<6> func, bits<5> _rs, string instr_asm,
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000243 SDNode OpNode>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000244 FR<0x00, func, (outs CPURegs:$dst), (ins CPURegs:$b, shamt:$c),
245 !strconcat(instr_asm, "\t$dst, $b, $c"),
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000246 [(set CPURegs:$dst, (OpNode CPURegs:$b, immZExt5:$c))], IIAlu> {
247 let rs = _rs;
248}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000249
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000250class LogicR_shift_rotate_reg<bits<6> func, bits<5> _shamt, string instr_asm,
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000251 SDNode OpNode>:
252 FR<0x00, func, (outs CPURegs:$dst), (ins CPURegs:$c, CPURegs:$b),
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000253 !strconcat(instr_asm, "\t$dst, $b, $c"),
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000254 [(set CPURegs:$dst, (OpNode CPURegs:$b, CPURegs:$c))], IIAlu> {
255 let shamt = _shamt;
256}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000257
258// Load Upper Imediate
259class LoadUpper<bits<6> op, string instr_asm>:
260 FI< op,
Evan Cheng64d80e32007-07-19 01:14:50 +0000261 (outs CPURegs:$dst),
262 (ins uimm16:$imm),
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000263 !strconcat(instr_asm, "\t$dst, $imm"),
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000264 [], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000265
Eric Christopher3c999a22007-10-26 04:00:13 +0000266// Memory Load/Store
Dan Gohman15511cf2008-12-03 18:15:48 +0000267let canFoldAsLoad = 1, hasDelaySlot = 1 in
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000268class LoadM<bits<6> op, string instr_asm, PatFrag OpNode>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000269 FI<op, (outs CPURegs:$dst), (ins mem:$addr),
270 !strconcat(instr_asm, "\t$dst, $addr"),
271 [(set CPURegs:$dst, (OpNode addr:$addr))], IILoad>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000272
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000273class StoreM<bits<6> op, string instr_asm, PatFrag OpNode>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000274 FI<op, (outs), (ins CPURegs:$dst, mem:$addr),
275 !strconcat(instr_asm, "\t$dst, $addr"),
276 [(OpNode CPURegs:$dst, addr:$addr)], IIStore>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000277
278// Conditional Branch
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000279let isBranch = 1, isTerminator=1, hasDelaySlot = 1 in {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000280class CBranch<bits<6> op, string instr_asm, PatFrag cond_op>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000281 FI<op, (outs), (ins CPURegs:$a, CPURegs:$b, brtarget:$offset),
282 !strconcat(instr_asm, "\t$a, $b, $offset"),
283 [(brcond (cond_op CPURegs:$a, CPURegs:$b), bb:$offset)],
284 IIBranch>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000285
286class CBranchZero<bits<6> op, string instr_asm, PatFrag cond_op>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000287 FI<op, (outs), (ins CPURegs:$src, brtarget:$offset),
288 !strconcat(instr_asm, "\t$src, $offset"),
289 [(brcond (cond_op CPURegs:$src, 0), bb:$offset)],
290 IIBranch>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000291}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000292
Eric Christopher3c999a22007-10-26 04:00:13 +0000293// SetCC
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000294class SetCC_R<bits<6> op, bits<6> func, string instr_asm,
295 PatFrag cond_op>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000296 FR<op, func, (outs CPURegs:$dst), (ins CPURegs:$b, CPURegs:$c),
297 !strconcat(instr_asm, "\t$dst, $b, $c"),
298 [(set CPURegs:$dst, (cond_op CPURegs:$b, CPURegs:$c))],
299 IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000300
301class SetCC_I<bits<6> op, string instr_asm, PatFrag cond_op,
302 Operand Od, PatLeaf imm_type>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000303 FI<op, (outs CPURegs:$dst), (ins CPURegs:$b, Od:$c),
304 !strconcat(instr_asm, "\t$dst, $b, $c"),
305 [(set CPURegs:$dst, (cond_op CPURegs:$b, imm_type:$c))],
306 IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000307
308// Unconditional branch
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000309let isBranch=1, isTerminator=1, isBarrier=1, hasDelaySlot = 1 in
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000310class JumpFJ<bits<6> op, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000311 FJ<op, (outs), (ins brtarget:$target),
312 !strconcat(instr_asm, "\t$target"), [(br bb:$target)], IIBranch>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000313
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000314let isBranch=1, isTerminator=1, isBarrier=1, rd=0, hasDelaySlot = 1 in
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000315class JumpFR<bits<6> op, bits<6> func, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000316 FR<op, func, (outs), (ins CPURegs:$target),
317 !strconcat(instr_asm, "\t$target"), [(brind CPURegs:$target)], IIBranch>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000318
319// Jump and Link (Call)
Eric Christopher3c999a22007-10-26 04:00:13 +0000320let isCall=1, hasDelaySlot=1,
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000321 // All calls clobber the non-callee saved registers...
Jakob Stoklund Olesende12e432010-02-17 20:18:50 +0000322 Defs = [AT, V0, V1, A0, A1, A2, A3, T0, T1, T2, T3, T4, T5, T6, T7, T8, T9,
323 K0, K1, D0, D1, D2, D3, D4, D5, D6, D7, D8, D9], Uses = [GP] in {
Eric Christopher3c999a22007-10-26 04:00:13 +0000324 class JumpLink<bits<6> op, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000325 FJ<op, (outs), (ins calltarget:$target, variable_ops),
326 !strconcat(instr_asm, "\t$target"), [(MipsJmpLink imm:$target)],
327 IIBranch>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000328
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000329 let rd=31 in
330 class JumpLinkReg<bits<6> op, bits<6> func, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000331 FR<op, func, (outs), (ins CPURegs:$rs, variable_ops),
332 !strconcat(instr_asm, "\t$rs"), [(MipsJmpLink CPURegs:$rs)], IIBranch>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000333
334 class BranchLink<string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000335 FI<0x1, (outs), (ins CPURegs:$rs, brtarget:$target, variable_ops),
336 !strconcat(instr_asm, "\t$rs, $target"), [], IIBranch>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000337}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000338
Eric Christopher3c999a22007-10-26 04:00:13 +0000339// Mul, Div
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000340let Defs = [HI, LO] in {
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000341 let isCommutable = 1 in
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000342 class Mul<bits<6> func, string instr_asm, InstrItinClass itin>:
343 FR<0x00, func, (outs), (ins CPURegs:$a, CPURegs:$b),
344 !strconcat(instr_asm, "\t$a, $b"), [], itin>;
345
346 class Div<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin>:
347 FR<0x00, func, (outs), (ins CPURegs:$a, CPURegs:$b),
348 !strconcat(instr_asm, "\t$$zero, $a, $b"),
349 [(op CPURegs:$a, CPURegs:$b)], itin>;
350}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000351
Eric Christopher3c999a22007-10-26 04:00:13 +0000352// Move from Hi/Lo
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000353class MoveFromLOHI<bits<6> func, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000354 FR<0x00, func, (outs CPURegs:$dst), (ins),
355 !strconcat(instr_asm, "\t$dst"), [], IIHiLo>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000356
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000357class MoveToLOHI<bits<6> func, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000358 FR<0x00, func, (outs), (ins CPURegs:$src),
359 !strconcat(instr_asm, "\t$src"), [], IIHiLo>;
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000360
Eric Christopher3c999a22007-10-26 04:00:13 +0000361class EffectiveAddress<string instr_asm> :
Akira Hatanaka03236be2011-07-07 20:54:20 +0000362 FI<0x09, (outs CPURegs:$dst), (ins mem_ea:$addr),
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000363 instr_asm, [(set CPURegs:$dst, addr:$addr)], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000364
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000365// Count Leading Ones/Zeros in Word
Bruno Cardoso Lopesc4bb67c2010-11-10 02:13:22 +0000366class CountLeading<bits<6> func, string instr_asm, list<dag> pattern>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000367 FR<0x1c, func, (outs CPURegs:$dst), (ins CPURegs:$src),
Bruno Cardoso Lopesc4bb67c2010-11-10 02:13:22 +0000368 !strconcat(instr_asm, "\t$dst, $src"), pattern, IIAlu>,
369 Requires<[HasBitCount]> {
370 let shamt = 0;
371 let rt = rd;
372}
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000373
374// Sign Extend in Register.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000375class SignExtInReg<bits<6> func, string instr_asm, ValueType vt>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000376 FR<0x3f, func, (outs CPURegs:$dst), (ins CPURegs:$src),
377 !strconcat(instr_asm, "\t$dst, $src"),
378 [(set CPURegs:$dst, (sext_inreg CPURegs:$src, vt))], NoItinerary>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000379
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000380// Byte Swap
381class ByteSwap<bits<6> func, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000382 FR<0x1f, func, (outs CPURegs:$dst), (ins CPURegs:$src),
383 !strconcat(instr_asm, "\t$dst, $src"),
384 [(set CPURegs:$dst, (bswap CPURegs:$src))], NoItinerary>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000385
386// Conditional Move
387class CondMov<bits<6> func, string instr_asm, PatLeaf MovCode>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000388 FR<0x00, func, (outs CPURegs:$dst), (ins CPURegs:$F, CPURegs:$T,
389 CPURegs:$cond), !strconcat(instr_asm, "\t$dst, $T, $cond"),
Bruno Cardoso Lopesbd3af09c2010-12-07 19:04:14 +0000390 [], NoItinerary>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000391
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000392// Read Hardware
393class ReadHardware: FR<0x1f, 0x3b, (outs CPURegs:$dst), (ins HWRegs:$src),
394 "rdhwr\t$dst, $src", [], IIAlu> {
395 let rs = 0;
396 let shamt = 0;
397}
398
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000399// Atomic instructions with 2 source operands (ATOMIC_SWAP & ATOMIC_LOAD_*).
Akira Hatanakade9416e2011-07-20 00:53:09 +0000400class Atomic2Ops<PatFrag Op, string Opstr> :
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000401 MipsPseudo<(outs CPURegs:$dst), (ins CPURegs:$ptr, CPURegs:$incr),
402 !strconcat("atomic_", Opstr, "\t$dst, $ptr, $incr"),
403 [(set CPURegs:$dst,
404 (Op CPURegs:$ptr, CPURegs:$incr))]>;
405
406// Atomic Compare & Swap.
407class AtomicCmpSwap<PatFrag Op, string Width> :
408 MipsPseudo<(outs CPURegs:$dst),
409 (ins CPURegs:$ptr, CPURegs:$cmp, CPURegs:$swap),
410 !strconcat("atomic_cmp_swap_", Width,
411 "\t$dst, $ptr, $cmp, $swap"),
412 [(set CPURegs:$dst,
413 (Op CPURegs:$ptr, CPURegs:$cmp, CPURegs:$swap))]>;
414
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000415//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000416// Pseudo instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000417//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000418
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000419// As stack alignment is always done with addiu, we need a 16-bit immediate
Evan Cheng071a2792007-09-11 19:55:27 +0000420let Defs = [SP], Uses = [SP] in {
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000421def ADJCALLSTACKDOWN : MipsPseudo<(outs), (ins uimm16:$amt),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000422 "!ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000423 [(callseq_start timm:$amt)]>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000424def ADJCALLSTACKUP : MipsPseudo<(outs), (ins uimm16:$amt1, uimm16:$amt2),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000425 "!ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000426 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000427}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000428
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000429// Some assembly macros need to avoid pseudoinstructions and assembler
430// automatic reodering, we should reorder ourselves.
431def MACRO : MipsPseudo<(outs), (ins), ".set\tmacro", []>;
432def REORDER : MipsPseudo<(outs), (ins), ".set\treorder", []>;
433def NOMACRO : MipsPseudo<(outs), (ins), ".set\tnomacro", []>;
434def NOREORDER : MipsPseudo<(outs), (ins), ".set\tnoreorder", []>;
435
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000436// These macros are inserted to prevent GAS from complaining
Bruno Cardoso Lopes99027d72011-03-04 20:48:08 +0000437// when using the AT register.
438def NOAT : MipsPseudo<(outs), (ins), ".set\tnoat", []>;
439def ATMACRO : MipsPseudo<(outs), (ins), ".set\tat", []>;
440
Eric Christopher3c999a22007-10-26 04:00:13 +0000441// When handling PIC code the assembler needs .cpload and .cprestore
442// directives. If the real instructions corresponding these directives
443// are used, we have the same behavior, but get also a bunch of warnings
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000444// from the assembler.
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000445def CPLOAD : MipsPseudo<(outs), (ins CPURegs:$picreg), ".cpload\t$picreg", []>;
Akira Hatanaka78d62b22011-07-07 22:06:18 +0000446def CPRESTORE : MipsPseudo<(outs), (ins i32imm:$loc), ".cprestore\t$loc", []>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000447
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000448let usesCustomInserter = 1 in {
Akira Hatanakade9416e2011-07-20 00:53:09 +0000449 def ATOMIC_LOAD_ADD_I8 : Atomic2Ops<atomic_load_add_8, "load_add_8">;
450 def ATOMIC_LOAD_ADD_I16 : Atomic2Ops<atomic_load_add_16, "load_add_16">;
451 def ATOMIC_LOAD_ADD_I32 : Atomic2Ops<atomic_load_add_32, "load_add_32">;
452 def ATOMIC_LOAD_SUB_I8 : Atomic2Ops<atomic_load_sub_8, "load_sub_8">;
453 def ATOMIC_LOAD_SUB_I16 : Atomic2Ops<atomic_load_sub_16, "load_sub_16">;
454 def ATOMIC_LOAD_SUB_I32 : Atomic2Ops<atomic_load_sub_32, "load_sub_32">;
455 def ATOMIC_LOAD_AND_I8 : Atomic2Ops<atomic_load_and_8, "load_and_8">;
456 def ATOMIC_LOAD_AND_I16 : Atomic2Ops<atomic_load_and_16, "load_and_16">;
457 def ATOMIC_LOAD_AND_I32 : Atomic2Ops<atomic_load_and_32, "load_and_32">;
458 def ATOMIC_LOAD_OR_I8 : Atomic2Ops<atomic_load_or_8, "load_or_8">;
459 def ATOMIC_LOAD_OR_I16 : Atomic2Ops<atomic_load_or_16, "load_or_16">;
460 def ATOMIC_LOAD_OR_I32 : Atomic2Ops<atomic_load_or_32, "load_or_32">;
461 def ATOMIC_LOAD_XOR_I8 : Atomic2Ops<atomic_load_xor_8, "load_xor_8">;
462 def ATOMIC_LOAD_XOR_I16 : Atomic2Ops<atomic_load_xor_16, "load_xor_16">;
463 def ATOMIC_LOAD_XOR_I32 : Atomic2Ops<atomic_load_xor_32, "load_xor_32">;
464 def ATOMIC_LOAD_NAND_I8 : Atomic2Ops<atomic_load_nand_8, "load_nand_8">;
465 def ATOMIC_LOAD_NAND_I16 : Atomic2Ops<atomic_load_nand_16, "load_nand_16">;
466 def ATOMIC_LOAD_NAND_I32 : Atomic2Ops<atomic_load_nand_32, "load_nand_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000467
Akira Hatanakade9416e2011-07-20 00:53:09 +0000468 def ATOMIC_SWAP_I8 : Atomic2Ops<atomic_swap_8, "swap_8">;
469 def ATOMIC_SWAP_I16 : Atomic2Ops<atomic_swap_16, "swap_16">;
470 def ATOMIC_SWAP_I32 : Atomic2Ops<atomic_swap_32, "swap_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000471
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000472 def ATOMIC_CMP_SWAP_I8 : AtomicCmpSwap<atomic_cmp_swap_8, "8">;
473 def ATOMIC_CMP_SWAP_I16 : AtomicCmpSwap<atomic_cmp_swap_16, "16">;
474 def ATOMIC_CMP_SWAP_I32 : AtomicCmpSwap<atomic_cmp_swap_32, "32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000475}
476
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000477//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000478// Instruction definition
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000479//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000480
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000481//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000482// MipsI Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000483//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000484
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000485/// Arithmetic Instructions (ALU Immediate)
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000486def ADDiu : ArithI<0x09, "addiu", add, simm16, immSExt16>;
487def ADDi : ArithOverflowI<0x08, "addi", add, simm16, immSExt16>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000488def SLTi : SetCC_I<0x0a, "slti", setlt, simm16, immSExt16>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000489def SLTiu : SetCC_I<0x0b, "sltiu", setult, simm16, immSExt16>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000490def ANDi : LogicI<0x0c, "andi", and>;
491def ORi : LogicI<0x0d, "ori", or>;
492def XORi : LogicI<0x0e, "xori", xor>;
493def LUi : LoadUpper<0x0f, "lui">;
494
495/// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000496def ADDu : ArithR<0x00, 0x21, "addu", add, IIAlu, 1>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000497def SUBu : ArithR<0x00, 0x23, "subu", sub, IIAlu>;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000498def ADD : ArithOverflowR<0x00, 0x20, "add", 1>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000499def SUB : ArithOverflowR<0x00, 0x22, "sub">;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000500def SLT : SetCC_R<0x00, 0x2a, "slt", setlt>;
501def SLTu : SetCC_R<0x00, 0x2b, "sltu", setult>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000502def AND : LogicR<0x24, "and", and>;
503def OR : LogicR<0x25, "or", or>;
504def XOR : LogicR<0x26, "xor", xor>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000505def NOR : LogicNOR<0x00, 0x27, "nor">;
506
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000507/// Shift Instructions
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000508def SLL : LogicR_shift_rotate_imm<0x00, 0x00, "sll", shl>;
509def SRL : LogicR_shift_rotate_imm<0x02, 0x00, "srl", srl>;
510def SRA : LogicR_shift_rotate_imm<0x03, 0x00, "sra", sra>;
511def SLLV : LogicR_shift_rotate_reg<0x04, 0x00, "sllv", shl>;
512def SRLV : LogicR_shift_rotate_reg<0x06, 0x00, "srlv", srl>;
513def SRAV : LogicR_shift_rotate_reg<0x07, 0x00, "srav", sra>;
514
515// Rotate Instructions
516let Predicates = [IsMips32r2] in {
517 def ROTR : LogicR_shift_rotate_imm<0x02, 0x01, "rotr", rotr>;
518 def ROTRV : LogicR_shift_rotate_reg<0x06, 0x01, "rotrv", rotr>;
519}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000520
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000521/// Load and Store Instructions
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000522def LB : LoadM<0x20, "lb", sextloadi8>;
523def LBu : LoadM<0x24, "lbu", zextloadi8>;
524def LH : LoadM<0x21, "lh", sextloadi16>;
525def LHu : LoadM<0x25, "lhu", zextloadi16>;
526def LW : LoadM<0x23, "lw", load>;
527def SB : StoreM<0x28, "sb", truncstorei8>;
528def SH : StoreM<0x29, "sh", truncstorei16>;
529def SW : StoreM<0x2b, "sw", store>;
530
Akira Hatanakadb548262011-07-19 23:30:50 +0000531let hasSideEffects = 1 in
532def SYNC : MipsInst<(outs), (ins i32imm:$stype), "sync $stype",
533 [(MipsSync imm:$stype)], NoItinerary>
534{
535 let opcode = 0;
536 let Inst{25-11} = 0;
537 let Inst{5-0} = 15;
538}
539
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000540/// Load-linked, Store-conditional
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +0000541let mayLoad = 1, hasDelaySlot = 1 in
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000542 def LL : FI<0x30, (outs CPURegs:$dst), (ins mem:$addr),
543 "ll\t$dst, $addr", [], IILoad>;
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +0000544let mayStore = 1, Constraints = "$src = $dst" in
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000545 def SC : FI<0x38, (outs CPURegs:$dst), (ins CPURegs:$src, mem:$addr),
546 "sc\t$src, $addr", [], IIStore>;
547
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000548/// Jump and Branch Instructions
549def J : JumpFJ<0x02, "j">;
Akira Hatanaka1f8d8222011-08-11 21:05:37 +0000550let isIndirectBranch = 1 in
551 def JR : JumpFR<0x00, 0x08, "jr">;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000552def JAL : JumpLink<0x03, "jal">;
553def JALR : JumpLinkReg<0x00, 0x09, "jalr">;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000554def BEQ : CBranch<0x04, "beq", seteq>;
555def BNE : CBranch<0x05, "bne", setne>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000556
Eric Christopher3c999a22007-10-26 04:00:13 +0000557let rt=1 in
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000558 def BGEZ : CBranchZero<0x01, "bgez", setge>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000559
560let rt=0 in {
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000561 def BGTZ : CBranchZero<0x07, "bgtz", setgt>;
562 def BLEZ : CBranchZero<0x07, "blez", setle>;
563 def BLTZ : CBranchZero<0x01, "bltz", setlt>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000564}
565
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000566def BGEZAL : BranchLink<"bgezal">;
567def BLTZAL : BranchLink<"bltzal">;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000568
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000569let isReturn=1, isTerminator=1, hasDelaySlot=1,
570 isBarrier=1, hasCtrlDep=1, rs=0, rt=0, shamt=0 in
571 def RET : FR <0x00, 0x02, (outs), (ins CPURegs:$target),
572 "jr\t$target", [(MipsRet CPURegs:$target)], IIBranch>;
573
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000574/// Multiply and Divide Instructions.
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000575def MULT : Mul<0x18, "mult", IIImul>;
576def MULTu : Mul<0x19, "multu", IIImul>;
577def SDIV : Div<MipsDivRem, 0x1a, "div", IIIdiv>;
578def UDIV : Div<MipsDivRemU, 0x1b, "divu", IIIdiv>;
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000579
580let Defs = [HI] in
581 def MTHI : MoveToLOHI<0x11, "mthi">;
582let Defs = [LO] in
583 def MTLO : MoveToLOHI<0x13, "mtlo">;
584
585let Uses = [HI] in
586 def MFHI : MoveFromLOHI<0x10, "mfhi">;
587let Uses = [LO] in
588 def MFLO : MoveFromLOHI<0x12, "mflo">;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000589
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000590/// Sign Ext In Register Instructions.
591let Predicates = [HasSEInReg] in {
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000592 let shamt = 0x10, rs = 0 in
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000593 def SEB : SignExtInReg<0x21, "seb", i8>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000594
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000595 let shamt = 0x18, rs = 0 in
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000596 def SEH : SignExtInReg<0x20, "seh", i16>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000597}
598
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000599/// Count Leading
Bruno Cardoso Lopesc4bb67c2010-11-10 02:13:22 +0000600def CLZ : CountLeading<0b100000, "clz",
601 [(set CPURegs:$dst, (ctlz CPURegs:$src))]>;
602def CLO : CountLeading<0b100001, "clo",
603 [(set CPURegs:$dst, (ctlz (not CPURegs:$src)))]>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000604
605/// Byte Swap
606let Predicates = [HasSwap] in {
607 let shamt = 0x3, rs = 0 in
608 def WSBW : ByteSwap<0x20, "wsbw">;
609}
610
611/// Conditional Move
612def MIPS_CMOV_ZERO : PatLeaf<(i32 0)>;
613def MIPS_CMOV_NZERO : PatLeaf<(i32 1)>;
614
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000615// Conditional moves:
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000616// These instructions are expanded in
617// MipsISelLowering::EmitInstrWithCustomInserter if target does not have
618// conditional move instructions.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000619// flag:int, data:int
620let usesCustomInserter = 1, shamt = 0, Constraints = "$F = $dst" in
621 class CondMovIntInt<bits<6> funct, string instr_asm> :
622 FR<0, funct, (outs CPURegs:$dst),
623 (ins CPURegs:$T, CPURegs:$cond, CPURegs:$F),
624 !strconcat(instr_asm, "\t$dst, $T, $cond"), [], NoItinerary>;
625
626def MOVZ_I : CondMovIntInt<0x0a, "movz">;
627def MOVN_I : CondMovIntInt<0x0b, "movn">;
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000628
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000629/// No operation
630let addr=0 in
631 def NOP : FJ<0, (outs), (ins), "nop", [], IIAlu>;
632
Eric Christopher3c999a22007-10-26 04:00:13 +0000633// FrameIndexes are legalized when they are operands from load/store
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000634// instructions. The same not happens for stack address copies, so an
635// add op with mem ComplexPattern is used and the stack address copy
636// can be matched. It's similar to Sparc LEA_ADDRi
Akira Hatanaka03236be2011-07-07 20:54:20 +0000637def LEA_ADDiu : EffectiveAddress<"addiu\t$dst, $addr">;
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000638
Akira Hatanaka21afc632011-06-21 00:40:49 +0000639// DynAlloc node points to dynamically allocated stack space.
640// $sp is added to the list of implicitly used registers to prevent dead code
641// elimination from removing instructions that modify $sp.
642let Uses = [SP] in
Akira Hatanaka03236be2011-07-07 20:54:20 +0000643def DynAlloc : EffectiveAddress<"addiu\t$dst, $addr">;
Akira Hatanaka21afc632011-06-21 00:40:49 +0000644
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000645// MADD*/MSUB*
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000646def MADD : MArithR<0, "madd", MipsMAdd, 1>;
647def MADDU : MArithR<1, "maddu", MipsMAddu, 1>;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000648def MSUB : MArithR<4, "msub", MipsMSub>;
649def MSUBU : MArithR<5, "msubu", MipsMSubu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000650
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000651// MUL is a assembly macro in the current used ISAs. In recent ISA's
652// it is a real instruction.
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000653def MUL : ArithR<0x1c, 0x02, "mul", mul, IIImul, 1>, Requires<[IsMips32]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000654
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000655def RDHWR : ReadHardware;
656
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000657//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000658// Arbitrary patterns that map to one or more instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000659//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000660
661// Small immediates
Eric Christopher3c999a22007-10-26 04:00:13 +0000662def : Pat<(i32 immSExt16:$in),
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +0000663 (ADDiu ZERO, imm:$in)>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000664def : Pat<(i32 immZExt16:$in),
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000665 (ORi ZERO, imm:$in)>;
666
667// Arbitrary immediates
668def : Pat<(i32 imm:$imm),
669 (ORi (LUi (HI16 imm:$imm)), (LO16 imm:$imm))>;
670
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000671// Carry patterns
672def : Pat<(subc CPURegs:$lhs, CPURegs:$rhs),
673 (SUBu CPURegs:$lhs, CPURegs:$rhs)>;
674def : Pat<(addc CPURegs:$lhs, CPURegs:$rhs),
675 (ADDu CPURegs:$lhs, CPURegs:$rhs)>;
Bruno Cardoso Lopes911a9922011-03-04 17:59:18 +0000676def : Pat<(addc CPURegs:$src, immSExt16:$imm),
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000677 (ADDiu CPURegs:$src, imm:$imm)>;
678
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000679// Call
680def : Pat<(MipsJmpLink (i32 tglobaladdr:$dst)),
681 (JAL tglobaladdr:$dst)>;
682def : Pat<(MipsJmpLink (i32 texternalsym:$dst)),
683 (JAL texternalsym:$dst)>;
Chris Lattnere0d27532010-02-28 07:23:21 +0000684//def : Pat<(MipsJmpLink CPURegs:$dst),
685// (JALR CPURegs:$dst)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000686
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000687// hi/lo relocs
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000688def : Pat<(MipsHi tglobaladdr:$in), (LUi tglobaladdr:$in)>;
Akira Hatanakaf48eb532011-04-25 17:10:45 +0000689def : Pat<(MipsHi tblockaddress:$in), (LUi tblockaddress:$in)>;
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000690def : Pat<(add CPURegs:$hi, (MipsLo tglobaladdr:$lo)),
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000691 (ADDiu CPURegs:$hi, tglobaladdr:$lo)>;
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000692def : Pat<(add CPURegs:$hi, (MipsLo tblockaddress:$lo)),
693 (ADDiu CPURegs:$hi, tblockaddress:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000694
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000695def : Pat<(MipsHi tjumptable:$in), (LUi tjumptable:$in)>;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000696def : Pat<(add CPURegs:$hi, (MipsLo tjumptable:$lo)),
697 (ADDiu CPURegs:$hi, tjumptable:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000698
699def : Pat<(MipsHi tconstpool:$in), (LUi tconstpool:$in)>;
700def : Pat<(add CPURegs:$hi, (MipsLo tconstpool:$lo)),
701 (ADDiu CPURegs:$hi, tconstpool:$lo)>;
702
703// gp_rel relocs
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000704def : Pat<(add CPURegs:$gp, (MipsGPRel tglobaladdr:$in)),
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +0000705 (ADDiu CPURegs:$gp, tglobaladdr:$in)>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000706def : Pat<(add CPURegs:$gp, (MipsGPRel tconstpool:$in)),
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000707 (ADDiu CPURegs:$gp, tconstpool:$in)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000708
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000709// tlsgd
710def : Pat<(add CPURegs:$gp, (MipsTlsGd tglobaltlsaddr:$in)),
711 (ADDiu CPURegs:$gp, tglobaltlsaddr:$in)>;
712
713// tprel hi/lo
714def : Pat<(MipsTprelHi tglobaltlsaddr:$in), (LUi tglobaltlsaddr:$in)>;
715def : Pat<(add CPURegs:$hi, (MipsTprelLo tglobaltlsaddr:$lo)),
716 (ADDiu CPURegs:$hi, tglobaltlsaddr:$lo)>;
717
Akira Hatanaka342837d2011-05-28 01:07:07 +0000718// wrapper_pic
719class WrapperPICPat<SDNode node>:
720 Pat<(MipsWrapperPIC node:$in),
721 (ADDiu GP, node:$in)>;
722
723def : WrapperPICPat<tglobaladdr>;
724def : WrapperPICPat<tconstpool>;
725def : WrapperPICPat<texternalsym>;
726def : WrapperPICPat<tblockaddress>;
727def : WrapperPICPat<tjumptable>;
728
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000729// Mips does not have "not", so we expand our way
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000730def : Pat<(not CPURegs:$in),
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000731 (NOR CPURegs:$in, ZERO)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000732
Eric Christopher3c999a22007-10-26 04:00:13 +0000733// extended load and stores
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000734def : Pat<(extloadi1 addr:$src), (LBu addr:$src)>;
735def : Pat<(extloadi8 addr:$src), (LBu addr:$src)>;
736def : Pat<(extloadi16 addr:$src), (LHu addr:$src)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000737
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000738// peepholes
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000739def : Pat<(store (i32 0), addr:$dst), (SW ZERO, addr:$dst)>;
740
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000741// brcond patterns
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000742def : Pat<(brcond (setne CPURegs:$lhs, 0), bb:$dst),
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +0000743 (BNE CPURegs:$lhs, ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000744def : Pat<(brcond (seteq CPURegs:$lhs, 0), bb:$dst),
745 (BEQ CPURegs:$lhs, ZERO, bb:$dst)>;
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +0000746
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000747def : Pat<(brcond (setge CPURegs:$lhs, CPURegs:$rhs), bb:$dst),
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000748 (BEQ (SLT CPURegs:$lhs, CPURegs:$rhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000749def : Pat<(brcond (setuge CPURegs:$lhs, CPURegs:$rhs), bb:$dst),
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000750 (BEQ (SLTu CPURegs:$lhs, CPURegs:$rhs), ZERO, bb:$dst)>;
751def : Pat<(brcond (setge CPURegs:$lhs, immSExt16:$rhs), bb:$dst),
752 (BEQ (SLTi CPURegs:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
753def : Pat<(brcond (setuge CPURegs:$lhs, immSExt16:$rhs), bb:$dst),
754 (BEQ (SLTiu CPURegs:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000755
756def : Pat<(brcond (setle CPURegs:$lhs, CPURegs:$rhs), bb:$dst),
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000757 (BEQ (SLT CPURegs:$rhs, CPURegs:$lhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000758def : Pat<(brcond (setule CPURegs:$lhs, CPURegs:$rhs), bb:$dst),
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000759 (BEQ (SLTu CPURegs:$rhs, CPURegs:$lhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000760
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000761def : Pat<(brcond CPURegs:$cond, bb:$dst),
762 (BNE CPURegs:$cond, ZERO, bb:$dst)>;
763
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000764// select patterns
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000765multiclass MovzPats<RegisterClass RC, Instruction MOVZInst> {
766 def : Pat<(select (setge CPURegs:$lhs, CPURegs:$rhs), RC:$T, RC:$F),
767 (MOVZInst RC:$T, (SLT CPURegs:$lhs, CPURegs:$rhs), RC:$F)>;
768 def : Pat<(select (setuge CPURegs:$lhs, CPURegs:$rhs), RC:$T, RC:$F),
769 (MOVZInst RC:$T, (SLTu CPURegs:$lhs, CPURegs:$rhs), RC:$F)>;
770 def : Pat<(select (setge CPURegs:$lhs, immSExt16:$rhs), RC:$T, RC:$F),
771 (MOVZInst RC:$T, (SLTi CPURegs:$lhs, immSExt16:$rhs), RC:$F)>;
772 def : Pat<(select (setuge CPURegs:$lh, immSExt16:$rh), RC:$T, RC:$F),
773 (MOVZInst RC:$T, (SLTiu CPURegs:$lh, immSExt16:$rh), RC:$F)>;
774 def : Pat<(select (setle CPURegs:$lhs, CPURegs:$rhs), RC:$T, RC:$F),
775 (MOVZInst RC:$T, (SLT CPURegs:$rhs, CPURegs:$lhs), RC:$F)>;
776 def : Pat<(select (setule CPURegs:$lhs, CPURegs:$rhs), RC:$T, RC:$F),
777 (MOVZInst RC:$T, (SLTu CPURegs:$rhs, CPURegs:$lhs), RC:$F)>;
778 def : Pat<(select (seteq CPURegs:$lhs, CPURegs:$rhs), RC:$T, RC:$F),
779 (MOVZInst RC:$T, (XOR CPURegs:$lhs, CPURegs:$rhs), RC:$F)>;
780 def : Pat<(select (seteq CPURegs:$lhs, 0), RC:$T, RC:$F),
781 (MOVZInst RC:$T, CPURegs:$lhs, RC:$F)>;
782}
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000783
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000784multiclass MovnPats<RegisterClass RC, Instruction MOVNInst> {
785 def : Pat<(select (setne CPURegs:$lhs, CPURegs:$rhs), RC:$T, RC:$F),
786 (MOVNInst RC:$T, (XOR CPURegs:$lhs, CPURegs:$rhs), RC:$F)>;
787 def : Pat<(select CPURegs:$cond, RC:$T, RC:$F),
788 (MOVNInst RC:$T, CPURegs:$cond, RC:$F)>;
789 def : Pat<(select (setne CPURegs:$lhs, 0), RC:$T, RC:$F),
790 (MOVNInst RC:$T, CPURegs:$lhs, RC:$F)>;
791}
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000792
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000793defm : MovzPats<CPURegs, MOVZ_I>;
794defm : MovnPats<CPURegs, MOVN_I>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000795
796// setcc patterns
797def : Pat<(seteq CPURegs:$lhs, CPURegs:$rhs),
798 (SLTu (XOR CPURegs:$lhs, CPURegs:$rhs), 1)>;
799def : Pat<(setne CPURegs:$lhs, CPURegs:$rhs),
800 (SLTu ZERO, (XOR CPURegs:$lhs, CPURegs:$rhs))>;
801
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000802def : Pat<(setle CPURegs:$lhs, CPURegs:$rhs),
803 (XORi (SLT CPURegs:$rhs, CPURegs:$lhs), 1)>;
804def : Pat<(setule CPURegs:$lhs, CPURegs:$rhs),
805 (XORi (SLTu CPURegs:$rhs, CPURegs:$lhs), 1)>;
806
807def : Pat<(setgt CPURegs:$lhs, CPURegs:$rhs),
808 (SLT CPURegs:$rhs, CPURegs:$lhs)>;
809def : Pat<(setugt CPURegs:$lhs, CPURegs:$rhs),
810 (SLTu CPURegs:$rhs, CPURegs:$lhs)>;
811
812def : Pat<(setge CPURegs:$lhs, CPURegs:$rhs),
813 (XORi (SLT CPURegs:$lhs, CPURegs:$rhs), 1)>;
814def : Pat<(setuge CPURegs:$lhs, CPURegs:$rhs),
815 (XORi (SLTu CPURegs:$lhs, CPURegs:$rhs), 1)>;
816
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000817def : Pat<(setge CPURegs:$lhs, immSExt16:$rhs),
818 (XORi (SLTi CPURegs:$lhs, immSExt16:$rhs), 1)>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000819def : Pat<(setuge CPURegs:$lhs, immSExt16:$rhs),
820 (XORi (SLTiu CPURegs:$lhs, immSExt16:$rhs), 1)>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000821
Akira Hatanaka21afc632011-06-21 00:40:49 +0000822// select MipsDynAlloc
823def : Pat<(MipsDynAlloc addr:$f), (DynAlloc addr:$f)>;
824
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000825//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000826// Floating Point Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000827//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000828
829include "MipsInstrFPU.td"
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000830