blob: d2ea2b1088a9f73e2b3b4678b2dc5e578d0b66be [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
17
18// Type profiles.
Bill Wendling7173da52007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021
22def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
23
24def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
25
26def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
29
30def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
37def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
38
39def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
40 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
41
42def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
43
44// Node definitions.
45def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
46def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
47
Bill Wendling7173da52007-11-13 09:19:02 +000048def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6c02cd22008-02-27 06:33:05 +000049 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendling7173da52007-11-13 09:19:02 +000050def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6c02cd22008-02-27 06:33:05 +000051 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000052
53def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
54 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
55def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
56 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
57def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
58 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
59
Chris Lattner3d254552008-01-15 22:02:54 +000060def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000061 [SDNPHasChain, SDNPOptInFlag]>;
62
63def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
64 [SDNPInFlag]>;
65def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
66 [SDNPInFlag]>;
67
68def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
69 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
70
71def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
72 [SDNPHasChain]>;
73
74def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
75 [SDNPOutFlag]>;
76
77def ARMcmpNZ : SDNode<"ARMISD::CMPNZ", SDT_ARMCmp,
78 [SDNPOutFlag]>;
79
80def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
81
82def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
83def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
84def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
85
86def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
87
88//===----------------------------------------------------------------------===//
89// ARM Instruction Predicate Definitions.
90//
91def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
92def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
93def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
94def IsThumb : Predicate<"Subtarget->isThumb()">;
95def IsARM : Predicate<"!Subtarget->isThumb()">;
96
97//===----------------------------------------------------------------------===//
98// ARM Flag Definitions.
99
100class RegConstraint<string C> {
101 string Constraints = C;
102}
103
104//===----------------------------------------------------------------------===//
105// ARM specific transformation functions and pattern fragments.
106//
107
108// so_imm_XFORM - Return a so_imm value packed into the format described for
109// so_imm def below.
110def so_imm_XFORM : SDNodeXForm<imm, [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000111 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(N->getZExtValue()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000112 MVT::i32);
113}]>;
114
115// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
116// so_imm_neg def below.
117def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000118 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(-(int)N->getZExtValue()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000119 MVT::i32);
120}]>;
121
122// so_imm_not_XFORM - Return a so_imm value packed into the format described for
123// so_imm_not def below.
124def so_imm_not_XFORM : SDNodeXForm<imm, [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000125 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(~(int)N->getZExtValue()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000126 MVT::i32);
127}]>;
128
129// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
130def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000131 int32_t v = (int32_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000132 return v == 8 || v == 16 || v == 24;
133}]>;
134
135/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
136def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000137 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000138}]>;
139
140/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
141def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000142 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000143}]>;
144
145def so_imm_neg :
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000146 PatLeaf<(imm), [{
147 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
148 }], so_imm_neg_XFORM>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000149
150def so_imm_not :
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000151 PatLeaf<(imm), [{
152 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
153 }], so_imm_not_XFORM>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000154
155// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
156def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman8181bd12008-07-27 21:46:04 +0000157 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000158}]>;
159
Evan Cheng7b0249b2008-08-28 23:39:26 +0000160class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
161class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000162
163//===----------------------------------------------------------------------===//
164// Operand Definitions.
165//
166
167// Branch target.
168def brtarget : Operand<OtherVT>;
169
170// A list of registers separated by comma. Used by load/store multiple.
171def reglist : Operand<i32> {
172 let PrintMethod = "printRegisterList";
173}
174
175// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
176def cpinst_operand : Operand<i32> {
177 let PrintMethod = "printCPInstOperand";
178}
179
180def jtblock_operand : Operand<i32> {
181 let PrintMethod = "printJTBlockOperand";
182}
183
184// Local PC labels.
185def pclabel : Operand<i32> {
186 let PrintMethod = "printPCLabel";
187}
188
189// shifter_operand operands: so_reg and so_imm.
190def so_reg : Operand<i32>, // reg reg imm
191 ComplexPattern<i32, 3, "SelectShifterOperandReg",
192 [shl,srl,sra,rotr]> {
193 let PrintMethod = "printSORegOperand";
194 let MIOperandInfo = (ops GPR, GPR, i32imm);
195}
196
197// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
198// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
199// represented in the imm field in the same 12-bit form that they are encoded
200// into so_imm instructions: the 8-bit immediate is the least significant bits
201// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
202def so_imm : Operand<i32>,
203 PatLeaf<(imm),
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000204 [{ return ARM_AM::getSOImmVal(N->getZExtValue()) != -1; }],
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000205 so_imm_XFORM> {
206 let PrintMethod = "printSOImmOperand";
207}
208
209// Break so_imm's up into two pieces. This handles immediates with up to 16
210// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
211// get the first/second pieces.
212def so_imm2part : Operand<i32>,
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000213 PatLeaf<(imm), [{
214 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
215 }]> {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000216 let PrintMethod = "printSOImm2PartOperand";
217}
218
219def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000220 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000221 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
222}]>;
223
224def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000225 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000226 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
227}]>;
228
229
230// Define ARM specific addressing modes.
231
232// addrmode2 := reg +/- reg shop imm
233// addrmode2 := reg +/- imm12
234//
235def addrmode2 : Operand<i32>,
236 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
237 let PrintMethod = "printAddrMode2Operand";
238 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
239}
240
241def am2offset : Operand<i32>,
242 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
243 let PrintMethod = "printAddrMode2OffsetOperand";
244 let MIOperandInfo = (ops GPR, i32imm);
245}
246
247// addrmode3 := reg +/- reg
248// addrmode3 := reg +/- imm8
249//
250def addrmode3 : Operand<i32>,
251 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
252 let PrintMethod = "printAddrMode3Operand";
253 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
254}
255
256def am3offset : Operand<i32>,
257 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
258 let PrintMethod = "printAddrMode3OffsetOperand";
259 let MIOperandInfo = (ops GPR, i32imm);
260}
261
262// addrmode4 := reg, <mode|W>
263//
264def addrmode4 : Operand<i32>,
265 ComplexPattern<i32, 2, "", []> {
266 let PrintMethod = "printAddrMode4Operand";
267 let MIOperandInfo = (ops GPR, i32imm);
268}
269
270// addrmode5 := reg +/- imm8*4
271//
272def addrmode5 : Operand<i32>,
273 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
274 let PrintMethod = "printAddrMode5Operand";
275 let MIOperandInfo = (ops GPR, i32imm);
276}
277
278// addrmodepc := pc + reg
279//
280def addrmodepc : Operand<i32>,
281 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
282 let PrintMethod = "printAddrModePCOperand";
283 let MIOperandInfo = (ops GPR, i32imm);
284}
285
286// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
287// register whose default is 0 (no register).
288def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
289 (ops (i32 14), (i32 zero_reg))> {
290 let PrintMethod = "printPredicateOperand";
291}
292
293// Conditional code result for instructions whose 's' bit is set, e.g. subs.
294//
295def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
296 let PrintMethod = "printSBitModifierOperand";
297}
298
299//===----------------------------------------------------------------------===//
300// ARM Instruction flags. These need to match ARMInstrInfo.h.
301//
302
303// Addressing mode.
304class AddrMode<bits<4> val> {
305 bits<4> Value = val;
306}
307def AddrModeNone : AddrMode<0>;
308def AddrMode1 : AddrMode<1>;
309def AddrMode2 : AddrMode<2>;
310def AddrMode3 : AddrMode<3>;
311def AddrMode4 : AddrMode<4>;
312def AddrMode5 : AddrMode<5>;
Jim Grosbach1feed042008-11-03 18:38:31 +0000313def AddrMode6 : AddrMode<6>;
314def AddrModeT1 : AddrMode<7>;
315def AddrModeT2 : AddrMode<8>;
316def AddrModeT4 : AddrMode<9>;
317def AddrModeTs : AddrMode<10>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000318
319// Instruction size.
320class SizeFlagVal<bits<3> val> {
321 bits<3> Value = val;
322}
323def SizeInvalid : SizeFlagVal<0>; // Unset.
324def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
325def Size8Bytes : SizeFlagVal<2>;
326def Size4Bytes : SizeFlagVal<3>;
327def Size2Bytes : SizeFlagVal<4>;
328
329// Load / store index mode.
330class IndexMode<bits<2> val> {
331 bits<2> Value = val;
332}
333def IndexModeNone : IndexMode<0>;
334def IndexModePre : IndexMode<1>;
335def IndexModePost : IndexMode<2>;
336
337//===----------------------------------------------------------------------===//
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000338
Evan Cheng7b0249b2008-08-28 23:39:26 +0000339include "ARMInstrFormats.td"
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000340
341//===----------------------------------------------------------------------===//
Evan Cheng7b0249b2008-08-28 23:39:26 +0000342// Multiclass helpers...
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000343//
344
Evan Cheng40d64532008-08-29 07:36:24 +0000345/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000346/// binop that produces a value.
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000347multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Cheng4c7e67a2008-09-13 01:35:33 +0000348 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPRIm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000349 opc, " $dst, $a, $b",
350 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Cheng4c7e67a2008-09-13 01:35:33 +0000351 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPRReg,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000352 opc, " $dst, $a, $b",
353 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Cheng4c7e67a2008-09-13 01:35:33 +0000354 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPRSoReg,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000355 opc, " $dst, $a, $b",
356 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
357}
358
359/// ASI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
360/// instruction modifies the CSPR register.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000361let Defs = [CPSR] in {
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000362multiclass ASI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Cheng4c7e67a2008-09-13 01:35:33 +0000363 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPRImS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000364 opc, "s $dst, $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000365 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Cheng4c7e67a2008-09-13 01:35:33 +0000366 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPRRegS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000367 opc, "s $dst, $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000368 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Cheng4c7e67a2008-09-13 01:35:33 +0000369 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPRSoRegS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000370 opc, "s $dst, $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000371 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
372}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000373}
374
375/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
376/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
377/// a explicit result, only implicitly set CPSR.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000378let Defs = [CPSR] in {
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000379multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Cheng4c7e67a2008-09-13 01:35:33 +0000380 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPRnIm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000381 opc, " $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000382 [(opnode GPR:$a, so_imm:$b)]>;
Evan Cheng4c7e67a2008-09-13 01:35:33 +0000383 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPRnReg,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000384 opc, " $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000385 [(opnode GPR:$a, GPR:$b)]>;
Evan Cheng4c7e67a2008-09-13 01:35:33 +0000386 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPRnSoReg,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000387 opc, " $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000388 [(opnode GPR:$a, so_reg:$b)]>;
389}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000390}
391
392/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
393/// register and one whose operand is a register rotated by 8/16/24.
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000394multiclass AI_unary_rrot<bits<4> opcod, string opc, PatFrag opnode> {
395 def r : AI<opcod, (outs GPR:$dst), (ins GPR:$Src), Pseudo,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000396 opc, " $dst, $Src",
397 [(set GPR:$dst, (opnode GPR:$Src))]>, Requires<[IsARM, HasV6]>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000398 def r_rot : AI<opcod, (outs GPR:$dst), (ins GPR:$Src, i32imm:$rot), Pseudo,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000399 opc, " $dst, $Src, ror $rot",
400 [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>,
401 Requires<[IsARM, HasV6]>;
402}
403
404/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
405/// register and one whose operand is a register rotated by 8/16/24.
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000406multiclass AI_bin_rrot<bits<4> opcod, string opc, PatFrag opnode> {
407 def rr : AI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
408 Pseudo, opc, " $dst, $LHS, $RHS",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000409 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
410 Requires<[IsARM, HasV6]>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000411 def rr_rot : AI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
412 Pseudo, opc, " $dst, $LHS, $RHS, ror $rot",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000413 [(set GPR:$dst, (opnode GPR:$LHS,
414 (rotr GPR:$RHS, rot_imm:$rot)))]>,
415 Requires<[IsARM, HasV6]>;
416}
417
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000418/// AsXI1_bin_c_irs - Same as AsI1_bin_irs but without the predicate operand and
419/// setting carry bit. But it can optionally set CPSR.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000420let Uses = [CPSR] in {
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000421multiclass AsXI1_bin_c_irs<bits<4> opcod, string opc, PatFrag opnode> {
422 def ri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b, cc_out:$s),
Evan Cheng4c7e67a2008-09-13 01:35:33 +0000423 DPRIm, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000424 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000425 def rr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b, cc_out:$s),
Evan Cheng4c7e67a2008-09-13 01:35:33 +0000426 DPRReg, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000427 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000428 def rs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b, cc_out:$s),
Evan Cheng4c7e67a2008-09-13 01:35:33 +0000429 DPRSoReg, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000430 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
431}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000432}
433
434//===----------------------------------------------------------------------===//
435// Instructions
436//===----------------------------------------------------------------------===//
437
438//===----------------------------------------------------------------------===//
439// Miscellaneous Instructions.
440//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000441
442/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
443/// the function. The first operand is the ID# for this instruction, the second
444/// is the index into the MachineConstantPool that this is, the third is the
445/// size in bytes of this constant pool entry.
446let isNotDuplicable = 1 in
447def CONSTPOOL_ENTRY :
Evan Chengb783fa32007-07-19 01:14:50 +0000448PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
449 i32imm:$size),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000450 "${instid:label} ${cpidx:cpentry}", []>;
451
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000452let Defs = [SP], Uses = [SP] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000453def ADJCALLSTACKUP :
Bill Wendling22f8deb2007-11-13 00:44:25 +0000454PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p),
455 "@ ADJCALLSTACKUP $amt1",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000456 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000457
458def ADJCALLSTACKDOWN :
Evan Chengb783fa32007-07-19 01:14:50 +0000459PseudoInst<(outs), (ins i32imm:$amt, pred:$p),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000460 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000461 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000462}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000463
464def DWARF_LOC :
Evan Chengb783fa32007-07-19 01:14:50 +0000465PseudoInst<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000466 ".loc $file, $line, $col",
467 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
468
469let isNotDuplicable = 1 in {
Evan Cheng0d28b382008-10-31 19:11:09 +0000470def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000471 Pseudo, "$cp:\n\tadd$p $dst, pc, $a",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000472 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
473
Evan Cheng8610a3b2008-01-07 23:56:57 +0000474let AddedComplexity = 10 in {
475let isSimpleLoad = 1 in
Evan Chengae7b1d72008-09-01 07:34:13 +0000476def PICLD : AXI2ldw<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000477 Pseudo, "${addr:label}:\n\tldr$p $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000478 [(set GPR:$dst, (load addrmodepc:$addr))]>;
479
Evan Chengae7b1d72008-09-01 07:34:13 +0000480def PICLDZH : AXI3ldh<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000481 Pseudo, "${addr:label}:\n\tldr${p}h $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000482 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
483
Evan Chengae7b1d72008-09-01 07:34:13 +0000484def PICLDZB : AXI2ldb<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000485 Pseudo, "${addr:label}:\n\tldr${p}b $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000486 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
487
Evan Chengae7b1d72008-09-01 07:34:13 +0000488def PICLDH : AXI3ldh<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000489 Pseudo, "${addr:label}:\n\tldr${p}h $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000490 [(set GPR:$dst, (extloadi16 addrmodepc:$addr))]>;
491
Evan Chengae7b1d72008-09-01 07:34:13 +0000492def PICLDB : AXI2ldb<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000493 Pseudo, "${addr:label}:\n\tldr${p}b $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000494 [(set GPR:$dst, (extloadi8 addrmodepc:$addr))]>;
495
Evan Chengae7b1d72008-09-01 07:34:13 +0000496def PICLDSH : AXI3ldsh<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000497 Pseudo, "${addr:label}:\n\tldr${p}sh $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000498 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
499
Evan Chengae7b1d72008-09-01 07:34:13 +0000500def PICLDSB : AXI3ldsb<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000501 Pseudo, "${addr:label}:\n\tldr${p}sb $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000502 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
503}
Chris Lattnerf823faf2008-01-06 05:55:01 +0000504let AddedComplexity = 10 in {
Evan Chengae7b1d72008-09-01 07:34:13 +0000505def PICSTR : AXI2stw<0x0, (outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000506 Pseudo, "${addr:label}:\n\tstr$p $src, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000507 [(store GPR:$src, addrmodepc:$addr)]>;
508
Evan Chengae7b1d72008-09-01 07:34:13 +0000509def PICSTRH : AXI3sth<0x0, (outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000510 Pseudo, "${addr:label}:\n\tstr${p}h $src, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000511 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
512
Evan Chengae7b1d72008-09-01 07:34:13 +0000513def PICSTRB : AXI2stb<0x0, (outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000514 Pseudo, "${addr:label}:\n\tstr${p}b $src, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000515 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
516}
517}
518
519//===----------------------------------------------------------------------===//
520// Control Flow Instructions.
521//
522
523let isReturn = 1, isTerminator = 1 in
Evan Cheng469bc762008-09-17 07:53:38 +0000524 def BX_RET : AI<0x0, (outs), (ins), BranchMisc, "bx", " lr", [(ARMretflag)]> {
Jim Grosbach88c246f2008-10-14 20:36:24 +0000525 let Inst{7-4} = 0b0001;
526 let Inst{19-8} = 0b111111111111;
527 let Inst{27-20} = 0b00010010;
Evan Cheng469bc762008-09-17 07:53:38 +0000528}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000529
530// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengb783fa32007-07-19 01:14:50 +0000531// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
532// operand list.
Evan Cheng8610a3b2008-01-07 23:56:57 +0000533let isReturn = 1, isTerminator = 1 in
Evan Chengd36b01c2008-09-01 07:48:18 +0000534 def LDM_RET : AXI4ldpc<0x0, (outs),
Evan Chengb783fa32007-07-19 01:14:50 +0000535 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000536 LdFrm, "ldm${p}${addr:submode} $addr, $dst1",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000537 []>;
538
Evan Cheng37e7c752007-07-21 00:34:19 +0000539let isCall = 1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000540 Defs = [R0, R1, R2, R3, R12, LR,
541 D0, D1, D2, D3, D4, D5, D6, D7, CPSR] in {
Evan Cheng10a9eb82008-09-01 08:25:56 +0000542 def BL : ABLI<0xB, (outs), (ins i32imm:$func, variable_ops), Branch,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000543 "bl ${func:call}",
544 [(ARMcall tglobaladdr:$func)]>;
545
Evan Cheng10a9eb82008-09-01 08:25:56 +0000546 def BL_pred : ABLpredI<0xB, (outs), (ins i32imm:$func, variable_ops), Branch,
547 "bl", " ${func:call}",
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000548 [(ARMcall_pred tglobaladdr:$func)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000549
550 // ARMv5T and above
Evan Cheng469bc762008-09-17 07:53:38 +0000551 def BLX : AXI<0x0, (outs), (ins GPR:$func, variable_ops), BranchMisc,
Evan Chengb783fa32007-07-19 01:14:50 +0000552 "blx $func",
Evan Cheng469bc762008-09-17 07:53:38 +0000553 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T]> {
Jim Grosbach88c246f2008-10-14 20:36:24 +0000554 let Inst{7-4} = 0b0011;
555 let Inst{19-8} = 0b111111111111;
556 let Inst{27-20} = 0b00010010;
Evan Cheng469bc762008-09-17 07:53:38 +0000557 }
558
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000559 let Uses = [LR] in {
560 // ARMv4T
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000561 def BX : AXIx2<0x0, (outs), (ins GPR:$func, variable_ops),
562 BranchMisc, "mov lr, pc\n\tbx $func",
563 [(ARMcall_nolink GPR:$func)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000564 }
565}
566
Evan Cheng37e7c752007-07-21 00:34:19 +0000567let isBranch = 1, isTerminator = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000568 // B is "predicable" since it can be xformed into a Bcc.
569 let isBarrier = 1 in {
570 let isPredicable = 1 in
Jim Grosbach88c246f2008-10-14 20:36:24 +0000571 def B : ABI<0xA, (outs), (ins brtarget:$target), Branch, "b $target",
Evan Chengb783fa32007-07-19 01:14:50 +0000572 [(br bb:$target)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000573
Owen Andersonf8053082007-11-12 07:39:39 +0000574 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbach88c246f2008-10-14 20:36:24 +0000575 def BR_JTr : JTI<0b1101, (outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Chengb783fa32007-07-19 01:14:50 +0000576 "mov pc, $target \n$jt",
577 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000578 def BR_JTm : JTI2<0x0, (outs), (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Evan Chengb783fa32007-07-19 01:14:50 +0000579 "ldr pc, $target \n$jt",
580 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000581 imm:$id)]>;
Jim Grosbach88c246f2008-10-14 20:36:24 +0000582 def BR_JTadd : JTI1<0b0100, (outs), (ins GPR:$target, GPR:$idx, jtblock_operand:$jt,
Evan Chengb783fa32007-07-19 01:14:50 +0000583 i32imm:$id),
584 "add pc, $target, $idx \n$jt",
585 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000586 imm:$id)]>;
587 }
588 }
589
590 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
591 // a two-value operand where a dag node expects two operands. :(
Evan Cheng10a9eb82008-09-01 08:25:56 +0000592 def Bcc : ABccI<0xA, (outs), (ins brtarget:$target), Branch,
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000593 "b", " $target",
594 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000595}
596
597//===----------------------------------------------------------------------===//
598// Load / store Instructions.
599//
600
601// Load
Evan Cheng8610a3b2008-01-07 23:56:57 +0000602let isSimpleLoad = 1 in
Evan Chengda020022008-08-31 19:02:21 +0000603def LDR : AI2ldw<0x0, (outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000604 "ldr", " $dst, $addr",
605 [(set GPR:$dst, (load addrmode2:$addr))]>;
606
607// Special LDR for loads from non-pc-relative constpools.
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000608let isSimpleLoad = 1, mayLoad = 1, isReMaterializable = 1 in
Evan Chengda020022008-08-31 19:02:21 +0000609def LDRcp : AI2ldw<0x0, (outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000610 "ldr", " $dst, $addr", []>;
611
612// Loads with zero extension
Evan Chengac92c3f2008-09-01 07:00:14 +0000613def LDRH : AI3ldh<0xB, (outs GPR:$dst), (ins addrmode3:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000614 "ldr", "h $dst, $addr",
615 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
616
Evan Chengda020022008-08-31 19:02:21 +0000617def LDRB : AI2ldb<0x1, (outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000618 "ldr", "b $dst, $addr",
619 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
620
621// Loads with sign extension
Evan Chengac92c3f2008-09-01 07:00:14 +0000622def LDRSH : AI3ldsh<0xE, (outs GPR:$dst), (ins addrmode3:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000623 "ldr", "sh $dst, $addr",
624 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
625
Evan Chengac92c3f2008-09-01 07:00:14 +0000626def LDRSB : AI3ldsb<0xD, (outs GPR:$dst), (ins addrmode3:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000627 "ldr", "sb $dst, $addr",
628 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
629
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000630let mayLoad = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000631// Load doubleword
Evan Chengac92c3f2008-09-01 07:00:14 +0000632def LDRD : AI3ldd<0xD, (outs GPR:$dst), (ins addrmode3:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000633 "ldr", "d $dst, $addr",
634 []>, Requires<[IsARM, HasV5T]>;
635
636// Indexed loads
Evan Cheng1a7c1cc2008-09-01 01:27:33 +0000637def LDR_PRE : AI2ldwpr<0x0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000638 (ins addrmode2:$addr), LdFrm,
639 "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000640
Evan Cheng1a7c1cc2008-09-01 01:27:33 +0000641def LDR_POST : AI2ldwpo<0x0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000642 (ins GPR:$base, am2offset:$offset), LdFrm,
643 "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000644
Evan Chengac92c3f2008-09-01 07:00:14 +0000645def LDRH_PRE : AI3ldhpr<0xB, (outs GPR:$dst, GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000646 (ins addrmode3:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000647 "ldr", "h $dst, $addr!", "$addr.base = $base_wb", []>;
648
Evan Chengac92c3f2008-09-01 07:00:14 +0000649def LDRH_POST : AI3ldhpo<0xB, (outs GPR:$dst, GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000650 (ins GPR:$base,am3offset:$offset), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000651 "ldr", "h $dst, [$base], $offset", "$base = $base_wb", []>;
652
Evan Cheng1a7c1cc2008-09-01 01:27:33 +0000653def LDRB_PRE : AI2ldbpr<0x1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000654 (ins addrmode2:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000655 "ldr", "b $dst, $addr!", "$addr.base = $base_wb", []>;
656
Evan Cheng1a7c1cc2008-09-01 01:27:33 +0000657def LDRB_POST : AI2ldbpo<0x1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000658 (ins GPR:$base,am2offset:$offset), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000659 "ldr", "b $dst, [$base], $offset", "$base = $base_wb", []>;
660
Evan Chengac92c3f2008-09-01 07:00:14 +0000661def LDRSH_PRE : AI3ldshpr<0xE, (outs GPR:$dst, GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000662 (ins addrmode3:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000663 "ldr", "sh $dst, $addr!", "$addr.base = $base_wb", []>;
664
Evan Chengac92c3f2008-09-01 07:00:14 +0000665def LDRSH_POST: AI3ldshpo<0xE, (outs GPR:$dst, GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000666 (ins GPR:$base,am3offset:$offset), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000667 "ldr", "sh $dst, [$base], $offset", "$base = $base_wb", []>;
668
Evan Chengac92c3f2008-09-01 07:00:14 +0000669def LDRSB_PRE : AI3ldsbpr<0xD, (outs GPR:$dst, GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000670 (ins addrmode3:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000671 "ldr", "sb $dst, $addr!", "$addr.base = $base_wb", []>;
672
Evan Chengac92c3f2008-09-01 07:00:14 +0000673def LDRSB_POST: AI3ldsbpo<0xD, (outs GPR:$dst, GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000674 (ins GPR:$base,am3offset:$offset), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000675 "ldr", "sb $dst, [$base], $offset", "$base = $base_wb", []>;
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000676}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000677
678// Store
Evan Cheng1a7c1cc2008-09-01 01:27:33 +0000679def STR : AI2stw<0x0, (outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000680 "str", " $src, $addr",
681 [(store GPR:$src, addrmode2:$addr)]>;
682
683// Stores with truncate
Evan Chengac92c3f2008-09-01 07:00:14 +0000684def STRH : AI3sth<0xB, (outs), (ins GPR:$src, addrmode3:$addr), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000685 "str", "h $src, $addr",
686 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
687
Evan Cheng1a7c1cc2008-09-01 01:27:33 +0000688def STRB : AI2stb<0x1, (outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000689 "str", "b $src, $addr",
690 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
691
692// Store doubleword
Chris Lattner6887b142008-01-06 08:36:04 +0000693let mayStore = 1 in
Evan Chengac92c3f2008-09-01 07:00:14 +0000694def STRD : AI3std<0xF, (outs), (ins GPR:$src, addrmode3:$addr), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000695 "str", "d $src, $addr",
696 []>, Requires<[IsARM, HasV5T]>;
697
698// Indexed stores
Evan Cheng1a7c1cc2008-09-01 01:27:33 +0000699def STR_PRE : AI2stwpr<0x0, (outs GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000700 (ins GPR:$src, GPR:$base, am2offset:$offset), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000701 "str", " $src, [$base, $offset]!", "$base = $base_wb",
702 [(set GPR:$base_wb,
703 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
704
Evan Cheng1a7c1cc2008-09-01 01:27:33 +0000705def STR_POST : AI2stwpo<0x0, (outs GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000706 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000707 "str", " $src, [$base], $offset", "$base = $base_wb",
708 [(set GPR:$base_wb,
709 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
710
Evan Chengac92c3f2008-09-01 07:00:14 +0000711def STRH_PRE : AI3sthpr<0xB, (outs GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000712 (ins GPR:$src, GPR:$base,am3offset:$offset), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000713 "str", "h $src, [$base, $offset]!", "$base = $base_wb",
714 [(set GPR:$base_wb,
715 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
716
Evan Chengac92c3f2008-09-01 07:00:14 +0000717def STRH_POST: AI3sthpo<0xB, (outs GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000718 (ins GPR:$src, GPR:$base,am3offset:$offset), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000719 "str", "h $src, [$base], $offset", "$base = $base_wb",
720 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
721 GPR:$base, am3offset:$offset))]>;
722
Evan Cheng1a7c1cc2008-09-01 01:27:33 +0000723def STRB_PRE : AI2stbpr<0x1, (outs GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000724 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000725 "str", "b $src, [$base, $offset]!", "$base = $base_wb",
726 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
727 GPR:$base, am2offset:$offset))]>;
728
Evan Cheng1a7c1cc2008-09-01 01:27:33 +0000729def STRB_POST: AI2stbpo<0x1, (outs GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000730 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000731 "str", "b $src, [$base], $offset", "$base = $base_wb",
732 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
733 GPR:$base, am2offset:$offset))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000734
735//===----------------------------------------------------------------------===//
736// Load / store multiple Instructions.
737//
738
Evan Chengb783fa32007-07-19 01:14:50 +0000739// FIXME: $dst1 should be a def.
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000740let mayLoad = 1 in
Evan Chengd36b01c2008-09-01 07:48:18 +0000741def LDM : AXI4ld<0x0, (outs),
Evan Chengb783fa32007-07-19 01:14:50 +0000742 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000743 LdFrm, "ldm${p}${addr:submode} $addr, $dst1",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000744 []>;
745
Chris Lattner6887b142008-01-06 08:36:04 +0000746let mayStore = 1 in
Evan Chengd36b01c2008-09-01 07:48:18 +0000747def STM : AXI4st<0x0, (outs),
Evan Chengb783fa32007-07-19 01:14:50 +0000748 (ins addrmode4:$addr, pred:$p, reglist:$src1, variable_ops),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000749 StFrm, "stm${p}${addr:submode} $addr, $src1",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000750 []>;
751
752//===----------------------------------------------------------------------===//
753// Move Instructions.
754//
755
Jim Grosbach88c246f2008-10-14 20:36:24 +0000756def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPRdReg,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000757 "mov", " $dst, $src", []>;
Jim Grosbach88c246f2008-10-14 20:36:24 +0000758def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src), DPRdSoReg,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000759 "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>;
760
761let isReMaterializable = 1 in
Jim Grosbach88c246f2008-10-14 20:36:24 +0000762def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPRdIm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000763 "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>;
764
Jim Grosbach88c246f2008-10-14 20:36:24 +0000765def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPRdMisc,
Evan Chengb783fa32007-07-19 01:14:50 +0000766 "mov", " $dst, $src, rrx",
767 [(set GPR:$dst, (ARMrrx GPR:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000768
769// These aren't really mov instructions, but we have to define them this way
770// due to flag operands.
771
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000772let Defs = [CPSR] in {
Jim Grosbach88c246f2008-10-14 20:36:24 +0000773def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPRdMisc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000774 "mov", "s $dst, $src, lsr #1",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000775 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>;
Jim Grosbach88c246f2008-10-14 20:36:24 +0000776def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPRdMisc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000777 "mov", "s $dst, $src, asr #1",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000778 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>;
779}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000780
781//===----------------------------------------------------------------------===//
782// Extend Instructions.
783//
784
785// Sign extenders
786
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000787defm SXTB : AI_unary_rrot<0x0, "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
788defm SXTH : AI_unary_rrot<0x0, "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000789
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000790defm SXTAB : AI_bin_rrot<0x0, "sxtab",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000791 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000792defm SXTAH : AI_bin_rrot<0x0, "sxtah",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000793 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
794
795// TODO: SXT(A){B|H}16
796
797// Zero extenders
798
799let AddedComplexity = 16 in {
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000800defm UXTB : AI_unary_rrot<0x0, "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
801defm UXTH : AI_unary_rrot<0x0, "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
802defm UXTB16 : AI_unary_rrot<0x0, "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000803
804def : ARMV6Pat<(and (shl GPR:$Src, 8), 0xFF00FF),
805 (UXTB16r_rot GPR:$Src, 24)>;
806def : ARMV6Pat<(and (srl GPR:$Src, 8), 0xFF00FF),
807 (UXTB16r_rot GPR:$Src, 8)>;
808
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000809defm UXTAB : AI_bin_rrot<0x0, "uxtab",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000810 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000811defm UXTAH : AI_bin_rrot<0x0, "uxtah",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000812 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
813}
814
815// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
816//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
817
818// TODO: UXT(A){B|H}16
819
820//===----------------------------------------------------------------------===//
821// Arithmetic Instructions.
822//
823
Jim Grosbach88c246f2008-10-14 20:36:24 +0000824defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng469bc762008-09-17 07:53:38 +0000825 BinOpFrag<(add node:$LHS, node:$RHS)>>;
Jim Grosbach88c246f2008-10-14 20:36:24 +0000826defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng469bc762008-09-17 07:53:38 +0000827 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000828
829// ADD and SUB with 's' bit set.
Jim Grosbach88c246f2008-10-14 20:36:24 +0000830defm ADDS : ASI1_bin_s_irs<0b0100, "add",
Evan Cheng469bc762008-09-17 07:53:38 +0000831 BinOpFrag<(addc node:$LHS, node:$RHS)>>;
Jim Grosbach88c246f2008-10-14 20:36:24 +0000832defm SUBS : ASI1_bin_s_irs<0b0010, "sub",
Evan Cheng469bc762008-09-17 07:53:38 +0000833 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000834
835// FIXME: Do not allow ADC / SBC to be predicated for now.
Jim Grosbach88c246f2008-10-14 20:36:24 +0000836defm ADC : AsXI1_bin_c_irs<0b0101, "adc",
Evan Cheng469bc762008-09-17 07:53:38 +0000837 BinOpFrag<(adde node:$LHS, node:$RHS)>>;
Jim Grosbach88c246f2008-10-14 20:36:24 +0000838defm SBC : AsXI1_bin_c_irs<0b0110, "sbc",
Evan Cheng469bc762008-09-17 07:53:38 +0000839 BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000840
841// These don't define reg/reg forms, because they are handled above.
Jim Grosbach88c246f2008-10-14 20:36:24 +0000842def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPRIm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000843 "rsb", " $dst, $a, $b",
844 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]>;
845
Jim Grosbach88c246f2008-10-14 20:36:24 +0000846def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPRSoReg,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000847 "rsb", " $dst, $a, $b",
848 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]>;
849
850// RSB with 's' bit set.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000851let Defs = [CPSR] in {
Jim Grosbach88c246f2008-10-14 20:36:24 +0000852def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPRIm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000853 "rsb", "s $dst, $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000854 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]>;
Jim Grosbach88c246f2008-10-14 20:36:24 +0000855def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPRSoReg,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000856 "rsb", "s $dst, $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000857 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]>;
858}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000859
860// FIXME: Do not allow RSC to be predicated for now. But they can set CPSR.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000861let Uses = [CPSR] in {
Jim Grosbach88c246f2008-10-14 20:36:24 +0000862def RSCri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b, cc_out:$s),
Evan Cheng4c7e67a2008-09-13 01:35:33 +0000863 DPRIm, "rsc${s} $dst, $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000864 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>;
Jim Grosbach88c246f2008-10-14 20:36:24 +0000865def RSCrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b, cc_out:$s),
Evan Cheng4c7e67a2008-09-13 01:35:33 +0000866 DPRSoReg, "rsc${s} $dst, $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000867 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>;
868}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000869
870// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
871def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
872 (SUBri GPR:$src, so_imm_neg:$imm)>;
873
874//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
875// (SUBSri GPR:$src, so_imm_neg:$imm)>;
876//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
877// (SBCri GPR:$src, so_imm_neg:$imm)>;
878
879// Note: These are implemented in C++ code, because they have to generate
880// ADD/SUBrs instructions, which use a complex pattern that a xform function
881// cannot produce.
882// (mul X, 2^n+1) -> (add (X << n), X)
883// (mul X, 2^n-1) -> (rsb X, (X << n))
884
885
886//===----------------------------------------------------------------------===//
887// Bitwise Instructions.
888//
889
Jim Grosbach88c246f2008-10-14 20:36:24 +0000890defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng469bc762008-09-17 07:53:38 +0000891 BinOpFrag<(and node:$LHS, node:$RHS)>>;
Jim Grosbach88c246f2008-10-14 20:36:24 +0000892defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng469bc762008-09-17 07:53:38 +0000893 BinOpFrag<(or node:$LHS, node:$RHS)>>;
Jim Grosbach88c246f2008-10-14 20:36:24 +0000894defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng469bc762008-09-17 07:53:38 +0000895 BinOpFrag<(xor node:$LHS, node:$RHS)>>;
Jim Grosbach88c246f2008-10-14 20:36:24 +0000896defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng469bc762008-09-17 07:53:38 +0000897 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000898
Jim Grosbach88c246f2008-10-14 20:36:24 +0000899def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPRdReg,
Evan Cheng40d64532008-08-29 07:36:24 +0000900 "mvn", " $dst, $src", [(set GPR:$dst, (not GPR:$src))]>;
Jim Grosbach88c246f2008-10-14 20:36:24 +0000901def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPRdSoReg,
Evan Cheng40d64532008-08-29 07:36:24 +0000902 "mvn", " $dst, $src", [(set GPR:$dst, (not so_reg:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000903let isReMaterializable = 1 in
Jim Grosbach88c246f2008-10-14 20:36:24 +0000904def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPRdIm,
Evan Cheng40d64532008-08-29 07:36:24 +0000905 "mvn", " $dst, $imm", [(set GPR:$dst, so_imm_not:$imm)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000906
907def : ARMPat<(and GPR:$src, so_imm_not:$imm),
908 (BICri GPR:$src, so_imm_not:$imm)>;
909
910//===----------------------------------------------------------------------===//
911// Multiply Instructions.
912//
913
Jim Grosbach1feed042008-11-03 18:38:31 +0000914def MUL : AsI6<0b0000, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulFrm,
915 "mul", " $dst, $a, $b",
916 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000917
Jim Grosbach1feed042008-11-03 18:38:31 +0000918def MLA : AsI6<0b0010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
919 MulFrm, "mla", " $dst, $a, $b, $c",
920 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000921
922// Extra precision multiplies with low / high results
Jim Grosbach1feed042008-11-03 18:38:31 +0000923def SMULL : AsI6<0b1100, (outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
924 MulFrm, "smull", " $ldst, $hdst, $a, $b", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000925
Jim Grosbach1feed042008-11-03 18:38:31 +0000926def UMULL : AsI6<0b1000, (outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
927 MulFrm, "umull", " $ldst, $hdst, $a, $b", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000928
929// Multiply + accumulate
Jim Grosbach1feed042008-11-03 18:38:31 +0000930def SMLAL : AsI6<0b1110, (outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
931 MulFrm, "smlal", " $ldst, $hdst, $a, $b", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000932
Jim Grosbach1feed042008-11-03 18:38:31 +0000933def UMLAL : AsI6<0b1010, (outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
934 MulFrm, "umlal", " $ldst, $hdst, $a, $b", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000935
Jim Grosbach1feed042008-11-03 18:38:31 +0000936def UMAAL : AI6 <0b0000, (outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
937 MulFrm, "umaal", " $ldst, $hdst, $a, $b", []>,
938 Requires<[IsARM, HasV6]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000939
940// Most significant word multiply
Jim Grosbach1feed042008-11-03 18:38:31 +0000941// FIXME: encoding
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000942def SMMUL : AI<0x0, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000943 "smmul", " $dst, $a, $b",
944 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
945 Requires<[IsARM, HasV6]>;
946
Jim Grosbach1feed042008-11-03 18:38:31 +0000947// FIXME: encoding
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000948def SMMLA : AI<0x0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), MulFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000949 "smmla", " $dst, $a, $b, $c",
950 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
951 Requires<[IsARM, HasV6]>;
952
953
Jim Grosbach1feed042008-11-03 18:38:31 +0000954// FIXME: encoding
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000955def SMMLS : AI<0x0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), MulFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000956 "smmls", " $dst, $a, $b, $c",
957 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
958 Requires<[IsARM, HasV6]>;
959
Jim Grosbach1feed042008-11-03 18:38:31 +0000960// FIXME: encoding
Raul Herbster2e07e8d2007-08-30 23:25:47 +0000961multiclass AI_smul<string opc, PatFrag opnode> {
962 def BB : AI<0x8, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMUL,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000963 !strconcat(opc, "bb"), " $dst, $a, $b",
964 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
965 (sext_inreg GPR:$b, i16)))]>,
966 Requires<[IsARM, HasV5TE]>;
Raul Herbster2e07e8d2007-08-30 23:25:47 +0000967
968 def BT : AI<0xC, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMUL,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000969 !strconcat(opc, "bt"), " $dst, $a, $b",
970 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
971 (sra GPR:$b, 16)))]>,
972 Requires<[IsARM, HasV5TE]>;
Raul Herbster2e07e8d2007-08-30 23:25:47 +0000973
974 def TB : AI<0xA, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMUL,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000975 !strconcat(opc, "tb"), " $dst, $a, $b",
976 [(set GPR:$dst, (opnode (sra GPR:$a, 16),
977 (sext_inreg GPR:$b, i16)))]>,
978 Requires<[IsARM, HasV5TE]>;
Raul Herbster2e07e8d2007-08-30 23:25:47 +0000979
980 def TT : AI<0xE, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMUL,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000981 !strconcat(opc, "tt"), " $dst, $a, $b",
982 [(set GPR:$dst, (opnode (sra GPR:$a, 16),
983 (sra GPR:$b, 16)))]>,
984 Requires<[IsARM, HasV5TE]>;
Raul Herbster2e07e8d2007-08-30 23:25:47 +0000985
986 def WB : AI<0xA, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMULW,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000987 !strconcat(opc, "wb"), " $dst, $a, $b",
988 [(set GPR:$dst, (sra (opnode GPR:$a,
989 (sext_inreg GPR:$b, i16)), 16))]>,
990 Requires<[IsARM, HasV5TE]>;
Raul Herbster2e07e8d2007-08-30 23:25:47 +0000991
992 def WT : AI<0xE, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMULW,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000993 !strconcat(opc, "wt"), " $dst, $a, $b",
994 [(set GPR:$dst, (sra (opnode GPR:$a,
995 (sra GPR:$b, 16)), 16))]>,
996 Requires<[IsARM, HasV5TE]>;
997}
998
Raul Herbster2e07e8d2007-08-30 23:25:47 +0000999
Jim Grosbach1feed042008-11-03 18:38:31 +00001000// FIXME: encoding
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001001multiclass AI_smla<string opc, PatFrag opnode> {
1002 def BB : AI<0x8, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLA,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001003 !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
1004 [(set GPR:$dst, (add GPR:$acc,
1005 (opnode (sext_inreg GPR:$a, i16),
1006 (sext_inreg GPR:$b, i16))))]>,
1007 Requires<[IsARM, HasV5TE]>;
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001008
1009 def BT : AI<0xC, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLA,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001010 !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
1011 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
1012 (sra GPR:$b, 16))))]>,
1013 Requires<[IsARM, HasV5TE]>;
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001014
1015 def TB : AI<0xA, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLA,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001016 !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
1017 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16),
1018 (sext_inreg GPR:$b, i16))))]>,
1019 Requires<[IsARM, HasV5TE]>;
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001020
1021 def TT : AI<0xE, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLA,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001022 !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
1023 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16),
1024 (sra GPR:$b, 16))))]>,
1025 Requires<[IsARM, HasV5TE]>;
1026
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001027 def WB : AI<0xA, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLAW,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001028 !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
1029 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
1030 (sext_inreg GPR:$b, i16)), 16)))]>,
1031 Requires<[IsARM, HasV5TE]>;
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001032
1033 def WT : AI<0xE, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLAW,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001034 !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
1035 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
1036 (sra GPR:$b, 16)), 16)))]>,
1037 Requires<[IsARM, HasV5TE]>;
1038}
1039
Jim Grosbach1feed042008-11-03 18:38:31 +00001040// FIXME: encoding
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001041defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Jim Grosbach1feed042008-11-03 18:38:31 +00001042// FIXME: encoding
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001043defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001044
1045// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1046// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
1047
1048//===----------------------------------------------------------------------===//
1049// Misc. Arithmetic Instructions.
1050//
1051
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001052def CLZ : AI<0x0, (outs GPR:$dst), (ins GPR:$src), ArithMisc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001053 "clz", " $dst, $src",
1054 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]>;
1055
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001056def REV : AI<0x0, (outs GPR:$dst), (ins GPR:$src), ArithMisc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001057 "rev", " $dst, $src",
1058 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]>;
1059
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001060def REV16 : AI<0x0, (outs GPR:$dst), (ins GPR:$src), ArithMisc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001061 "rev16", " $dst, $src",
1062 [(set GPR:$dst,
1063 (or (and (srl GPR:$src, 8), 0xFF),
1064 (or (and (shl GPR:$src, 8), 0xFF00),
1065 (or (and (srl GPR:$src, 8), 0xFF0000),
1066 (and (shl GPR:$src, 8), 0xFF000000)))))]>,
1067 Requires<[IsARM, HasV6]>;
1068
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001069def REVSH : AI<0x0, (outs GPR:$dst), (ins GPR:$src), ArithMisc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001070 "revsh", " $dst, $src",
1071 [(set GPR:$dst,
1072 (sext_inreg
1073 (or (srl (and GPR:$src, 0xFF00), 8),
1074 (shl GPR:$src, 8)), i16))]>,
1075 Requires<[IsARM, HasV6]>;
1076
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001077def PKHBT : AI<0x0, (outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1078 Pseudo, "pkhbt", " $dst, $src1, $src2, LSL $shamt",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001079 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1080 (and (shl GPR:$src2, (i32 imm:$shamt)),
1081 0xFFFF0000)))]>,
1082 Requires<[IsARM, HasV6]>;
1083
1084// Alternate cases for PKHBT where identities eliminate some nodes.
1085def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1086 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1087def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1088 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
1089
1090
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001091def PKHTB : AI<0x0, (outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1092 Pseudo, "pkhtb", " $dst, $src1, $src2, ASR $shamt",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001093 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1094 (and (sra GPR:$src2, imm16_31:$shamt),
1095 0xFFFF)))]>, Requires<[IsARM, HasV6]>;
1096
1097// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1098// a shift amount of 0 is *not legal* here, it is PKHBT instead.
1099def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, 16)),
1100 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1101def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1102 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1103 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
1104
1105
1106//===----------------------------------------------------------------------===//
1107// Comparison Instructions...
1108//
1109
Jim Grosbach88c246f2008-10-14 20:36:24 +00001110defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001111 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach88c246f2008-10-14 20:36:24 +00001112defm CMN : AI1_cmp_irs<0b1011, "cmn",
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001113 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001114
1115// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001116defm TST : AI1_cmp_irs<0x8, "tst",
1117 BinOpFrag<(ARMcmpNZ (and node:$LHS, node:$RHS), 0)>>;
1118defm TEQ : AI1_cmp_irs<0x9, "teq",
1119 BinOpFrag<(ARMcmpNZ (xor node:$LHS, node:$RHS), 0)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001120
Jim Grosbach88c246f2008-10-14 20:36:24 +00001121defm CMPnz : AI1_cmp_irs<0b1010, "cmp",
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001122 BinOpFrag<(ARMcmpNZ node:$LHS, node:$RHS)>>;
Jim Grosbach88c246f2008-10-14 20:36:24 +00001123defm CMNnz : AI1_cmp_irs<0b1011, "cmn",
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001124 BinOpFrag<(ARMcmpNZ node:$LHS,(ineg node:$RHS))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001125
1126def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1127 (CMNri GPR:$src, so_imm_neg:$imm)>;
1128
1129def : ARMPat<(ARMcmpNZ GPR:$src, so_imm_neg:$imm),
1130 (CMNri GPR:$src, so_imm_neg:$imm)>;
1131
1132
1133// Conditional moves
1134// FIXME: should be able to write a pattern for ARMcmov, but can't use
1135// a two-value operand where a dag node expects two operands. :(
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001136def MOVCCr : AI<0xD, (outs GPR:$dst), (ins GPR:$false, GPR:$true),
Evan Cheng4c7e67a2008-09-13 01:35:33 +00001137 DPRdReg, "mov", " $dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001138 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
1139 RegConstraint<"$false = $dst">;
1140
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001141def MOVCCs : AI<0xD, (outs GPR:$dst), (ins GPR:$false, so_reg:$true),
Evan Cheng4c7e67a2008-09-13 01:35:33 +00001142 DPRdSoReg, "mov", " $dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001143 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
1144 RegConstraint<"$false = $dst">;
1145
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001146def MOVCCi : AI<0xD, (outs GPR:$dst), (ins GPR:$false, so_imm:$true),
Evan Cheng4c7e67a2008-09-13 01:35:33 +00001147 DPRdIm, "mov", " $dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001148 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
1149 RegConstraint<"$false = $dst">;
1150
1151
1152// LEApcrel - Load a pc-relative address into a register without offending the
1153// assembler.
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001154def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p), Pseudo,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001155 !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(",
1156 "${:private}PCRELL${:uid}+8))\n"),
1157 !strconcat("${:private}PCRELL${:uid}:\n\t",
1158 "add$p $dst, pc, #PCRELV${:uid}")),
1159 []>;
1160
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001161def LEApcrelJT : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, i32imm:$id, pred:$p),
1162 Pseudo,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001163 !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(",
1164 "${:private}PCRELL${:uid}+8))\n"),
1165 !strconcat("${:private}PCRELL${:uid}:\n\t",
1166 "add$p $dst, pc, #PCRELV${:uid}")),
1167 []>;
1168
1169//===----------------------------------------------------------------------===//
1170// TLS Instructions
1171//
1172
1173// __aeabi_read_tp preserves the registers r1-r3.
1174let isCall = 1,
1175 Defs = [R0, R12, LR, CPSR] in {
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001176 def TPsoft : AXI<0x0, (outs), (ins), BranchMisc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001177 "bl __aeabi_read_tp",
1178 [(set R0, ARMthread_pointer)]>;
1179}
1180
1181//===----------------------------------------------------------------------===//
1182// Non-Instruction Patterns
1183//
1184
1185// ConstantPool, GlobalAddress, and JumpTable
1186def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1187def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1188def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1189 (LEApcrelJT tjumptable:$dst, imm:$id)>;
1190
1191// Large immediate handling.
1192
1193// Two piece so_imms.
1194let isReMaterializable = 1 in
Evan Cheng4c7e67a2008-09-13 01:35:33 +00001195def MOVi2pieces : AI1x2<0x0, (outs GPR:$dst), (ins so_imm2part:$src), DPRdMisc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001196 "mov", " $dst, $src",
1197 [(set GPR:$dst, so_imm2part:$src)]>;
1198
1199def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
1200 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1201 (so_imm2part_2 imm:$RHS))>;
1202def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
1203 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1204 (so_imm2part_2 imm:$RHS))>;
1205
1206// TODO: add,sub,and, 3-instr forms?
1207
1208
1209// Direct calls
1210def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>;
1211
1212// zextload i1 -> zextload i8
1213def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1214
1215// extload -> zextload
1216def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1217def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1218def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
1219
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001220// smul* and smla*
1221def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra (shl GPR:$b, 16), 16)),
1222 (SMULBB GPR:$a, GPR:$b)>;
1223def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1224 (SMULBB GPR:$a, GPR:$b)>;
1225def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16)),
1226 (SMULBT GPR:$a, GPR:$b)>;
1227def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, 16)),
1228 (SMULBT GPR:$a, GPR:$b)>;
1229def : ARMV5TEPat<(mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16)),
1230 (SMULTB GPR:$a, GPR:$b)>;
1231def : ARMV5TEPat<(mul (sra GPR:$a, 16), sext_16_node:$b),
1232 (SMULTB GPR:$a, GPR:$b)>;
1233def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16),
1234 (SMULWB GPR:$a, GPR:$b)>;
1235def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), 16),
1236 (SMULWB GPR:$a, GPR:$b)>;
1237
1238def : ARMV5TEPat<(add GPR:$acc,
1239 (mul (sra (shl GPR:$a, 16), 16),
1240 (sra (shl GPR:$b, 16), 16))),
1241 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1242def : ARMV5TEPat<(add GPR:$acc,
1243 (mul sext_16_node:$a, sext_16_node:$b)),
1244 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1245def : ARMV5TEPat<(add GPR:$acc,
1246 (mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16))),
1247 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1248def : ARMV5TEPat<(add GPR:$acc,
1249 (mul sext_16_node:$a, (sra GPR:$b, 16))),
1250 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1251def : ARMV5TEPat<(add GPR:$acc,
1252 (mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16))),
1253 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1254def : ARMV5TEPat<(add GPR:$acc,
1255 (mul (sra GPR:$a, 16), sext_16_node:$b)),
1256 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1257def : ARMV5TEPat<(add GPR:$acc,
1258 (sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16)),
1259 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1260def : ARMV5TEPat<(add GPR:$acc,
1261 (sra (mul GPR:$a, sext_16_node:$b), 16)),
1262 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1263
1264//===----------------------------------------------------------------------===//
1265// Thumb Support
1266//
1267
1268include "ARMInstrThumb.td"
1269
1270//===----------------------------------------------------------------------===//
1271// Floating Point Support
1272//
1273
1274include "ARMInstrVFP.td"