blob: 7f467b3753fbbe84658be03c16e07cc3549738d8 [file] [log] [blame]
Evan Chengffcb95b2006-02-21 19:13:53 +00001//====- X86InstrMMX.td - Describe the X86 Instruction Set -------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the Evan Cheng and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 MMX instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Evan Chengfcf5e212006-04-11 06:57:30 +000016// Instruction templates
Evan Chengd2a6d542006-04-12 23:42:44 +000017// MMXI - MMX instructions with TB prefix.
18// MMX2I - MMX / SSE2 instructions with TB and OpSize prefixes.
19// MMXIi8 - MMX instructions with ImmT == Imm8 and TB prefix.
20class MMXI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
21 : I<o, F, ops, asm, pattern>, TB, Requires<[HasMMX]>;
22class MMX2I<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
23 : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>;
Evan Chengfcf5e212006-04-11 06:57:30 +000024class MMXIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Cheng1693e482006-07-19 00:27:29 +000025 : Ii8<o, F, ops, asm, pattern>, TB, Requires<[HasMMX]>;
Evan Chengfcf5e212006-04-11 06:57:30 +000026
Evan Chengba753c62006-03-20 06:04:52 +000027// Some 'special' instructions
28def IMPLICIT_DEF_VR64 : I<0, Pseudo, (ops VR64:$dst),
29 "#IMPLICIT_DEF $dst",
30 [(set VR64:$dst, (v8i8 (undef)))]>,
31 Requires<[HasMMX]>;
32
33def : Pat<(v4i16 (undef)), (IMPLICIT_DEF_VR64)>, Requires<[HasMMX]>;
34def : Pat<(v2i32 (undef)), (IMPLICIT_DEF_VR64)>, Requires<[HasMMX]>;
35
Bill Wendling229baff2007-03-05 23:09:45 +000036// EMMS
37def EMMS : I<0x77, RawFrm, (ops), "emms", [(int_x86_mmx_emms)]>, TB,
38 Requires<[HasMMX]>;
39
Evan Chengffcb95b2006-02-21 19:13:53 +000040// Move Instructions
Evan Cheng069287d2006-05-16 07:21:53 +000041def MOVD64rr : I<0x6E, MRMSrcReg, (ops VR64:$dst, GR32:$src),
Evan Cheng4a7da362006-03-21 23:04:23 +000042 "movd {$src, $dst|$dst, $src}", []>, TB,
Evan Chengffcb95b2006-02-21 19:13:53 +000043 Requires<[HasMMX]>;
44def MOVD64rm : I<0x6E, MRMSrcMem, (ops VR64:$dst, i32mem:$src),
45 "movd {$src, $dst|$dst, $src}", []>, TB,
46 Requires<[HasMMX]>;
47def MOVD64mr : I<0x7E, MRMDestMem, (ops i32mem:$dst, VR64:$src),
48 "movd {$src, $dst|$dst, $src}", []>, TB,
49 Requires<[HasMMX]>;
50
Evan Chengffcb95b2006-02-21 19:13:53 +000051def MOVQ64rr : I<0x6F, MRMSrcReg, (ops VR64:$dst, VR64:$src),
52 "movq {$src, $dst|$dst, $src}", []>, TB,
53 Requires<[HasMMX]>;
54def MOVQ64rm : I<0x6F, MRMSrcMem, (ops VR64:$dst, i64mem:$src),
55 "movq {$src, $dst|$dst, $src}", []>, TB,
56 Requires<[HasMMX]>;
57def MOVQ64mr : I<0x7F, MRMDestMem, (ops i64mem:$dst, VR64:$src),
58 "movq {$src, $dst|$dst, $src}", []>, TB,
59 Requires<[HasMMX]>;
Evan Cheng3246e062006-03-25 01:31:59 +000060
61// Conversion instructions
Evan Chengd2a6d542006-04-12 23:42:44 +000062def CVTPI2PSrr : MMXI<0x2A, MRMSrcReg, (ops VR128:$dst, VR64:$src),
63 "cvtpi2ps {$src, $dst|$dst, $src}", []>;
64def CVTPI2PSrm : MMXI<0x2A, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
65 "cvtpi2ps {$src, $dst|$dst, $src}", []>;
66def CVTPI2PDrr : MMX2I<0x2A, MRMSrcReg, (ops VR128:$dst, VR64:$src),
67 "cvtpi2pd {$src, $dst|$dst, $src}", []>;
68def CVTPI2PDrm : MMX2I<0x2A, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
69 "cvtpi2pd {$src, $dst|$dst, $src}", []>;
Evan Cheng3246e062006-03-25 01:31:59 +000070def CVTTPS2PIrr: I<0x2C, MRMSrcReg, (ops VR64:$dst, VR128:$src),
71 "cvttps2pi {$src, $dst|$dst, $src}", []>, TB,
72 Requires<[HasSSE2]>;
Evan Chengcc4f0472006-03-25 06:00:03 +000073def CVTTPS2PIrm: I<0x2C, MRMSrcMem, (ops VR64:$dst, f64mem:$src),
Evan Cheng3246e062006-03-25 01:31:59 +000074 "cvttps2pi {$src, $dst|$dst, $src}", []>, TB,
75 Requires<[HasMMX]>;
Evan Chengd2a6d542006-04-12 23:42:44 +000076def CVTPS2PIrr : MMXI<0x2D, MRMSrcReg, (ops VR64:$dst, VR128:$src),
77 "cvtps2pi {$src, $dst|$dst, $src}", []>;
78def CVTPS2PIrm : MMXI<0x2D, MRMSrcMem, (ops VR64:$dst, f64mem:$src),
79 "cvtps2pi {$src, $dst|$dst, $src}", []>;
80def CVTPD2PIrr : MMX2I<0x2D, MRMSrcReg, (ops VR64:$dst, VR128:$src),
81 "cvtpd2pi {$src, $dst|$dst, $src}", []>;
82def CVTPD2PIrm : MMX2I<0x2D, MRMSrcMem, (ops VR64:$dst, f128mem:$src),
83 "cvtpd2pi {$src, $dst|$dst, $src}", []>;
Evan Chengfcf5e212006-04-11 06:57:30 +000084
85// Shuffle and unpack instructions
86def PSHUFWri : MMXIi8<0x70, MRMSrcReg,
87 (ops VR64:$dst, VR64:$src1, i8imm:$src2),
88 "pshufw {$src2, $src1, $dst|$dst, $src1, $src2}", []>;
89def PSHUFWmi : MMXIi8<0x70, MRMSrcMem,
90 (ops VR64:$dst, i64mem:$src1, i8imm:$src2),
91 "pshufw {$src2, $src1, $dst|$dst, $src1, $src2}", []>;
92
93// Misc.
94def MOVNTQ : I<0xE7, MRMDestMem, (ops i64mem:$dst, VR64:$src),
95 "movntq {$src, $dst|$dst, $src}", []>, TB,
96 Requires<[HasMMX]>;
97
98def MASKMOVQ : I<0xF7, MRMDestMem, (ops VR64:$src, VR64:$mask),
99 "maskmovq {$mask, $src|$src, $mask}", []>, TB,
100 Requires<[HasMMX]>;