Chris Lattner | a3b8b5c | 2004-07-23 17:56:30 +0000 | [diff] [blame] | 1 | //===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===// |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file implements the LiveInterval analysis pass which is used |
| 11 | // by the Linear Scan Register allocator. This pass linearizes the |
| 12 | // basic blocks of the function in DFS order and uses the |
| 13 | // LiveVariables pass to conservatively compute live intervals for |
| 14 | // each virtual and physical register. |
| 15 | // |
| 16 | //===----------------------------------------------------------------------===// |
| 17 | |
| 18 | #define DEBUG_TYPE "liveintervals" |
Chris Lattner | 3c3fe46 | 2005-09-21 04:19:09 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/LiveIntervalAnalysis.h" |
Misha Brukman | 08a6c76 | 2004-09-03 18:25:53 +0000 | [diff] [blame] | 20 | #include "VirtRegMap.h" |
Chris Lattner | 015959e | 2004-05-01 21:24:39 +0000 | [diff] [blame] | 21 | #include "llvm/Value.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/LiveVariables.h" |
| 23 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/MachineInstr.h" |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineLoopInfo.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/Passes.h" |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 28 | #include "llvm/Target/TargetRegisterInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 29 | #include "llvm/Target/TargetInstrInfo.h" |
| 30 | #include "llvm/Target/TargetMachine.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 31 | #include "llvm/Support/CommandLine.h" |
| 32 | #include "llvm/Support/Debug.h" |
| 33 | #include "llvm/ADT/Statistic.h" |
| 34 | #include "llvm/ADT/STLExtras.h" |
Alkis Evlogimenos | 20aa474 | 2004-09-03 18:19:51 +0000 | [diff] [blame] | 35 | #include <algorithm> |
Jeff Cohen | 97af751 | 2006-12-02 02:22:01 +0000 | [diff] [blame] | 36 | #include <cmath> |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 37 | using namespace llvm; |
| 38 | |
Evan Cheng | bc165e4 | 2007-08-16 07:24:22 +0000 | [diff] [blame] | 39 | namespace { |
| 40 | // Hidden options for help debugging. |
| 41 | cl::opt<bool> DisableReMat("disable-rematerialization", |
| 42 | cl::init(false), cl::Hidden); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 43 | |
| 44 | cl::opt<bool> SplitAtBB("split-intervals-at-bb", |
Evan Cheng | 33faddc | 2007-12-06 08:54:31 +0000 | [diff] [blame] | 45 | cl::init(true), cl::Hidden); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 46 | cl::opt<int> SplitLimit("split-limit", |
| 47 | cl::init(-1), cl::Hidden); |
Evan Cheng | bc165e4 | 2007-08-16 07:24:22 +0000 | [diff] [blame] | 48 | } |
| 49 | |
Chris Lattner | cd3245a | 2006-12-19 22:41:21 +0000 | [diff] [blame] | 50 | STATISTIC(numIntervals, "Number of original intervals"); |
| 51 | STATISTIC(numIntervalsAfter, "Number of intervals after coalescing"); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 52 | STATISTIC(numFolds , "Number of loads/stores folded into instructions"); |
| 53 | STATISTIC(numSplits , "Number of intervals split"); |
Chris Lattner | cd3245a | 2006-12-19 22:41:21 +0000 | [diff] [blame] | 54 | |
Devang Patel | 1997473 | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 55 | char LiveIntervals::ID = 0; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 56 | namespace { |
Chris Lattner | 5d8925c | 2006-08-27 22:30:17 +0000 | [diff] [blame] | 57 | RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis"); |
Chris Lattner | d74ea2b | 2006-05-24 17:04:05 +0000 | [diff] [blame] | 58 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 59 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 60 | void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const { |
David Greene | 2513330 | 2007-06-08 17:18:56 +0000 | [diff] [blame] | 61 | AU.addPreserved<LiveVariables>(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 62 | AU.addRequired<LiveVariables>(); |
Bill Wendling | 67d65bb | 2008-01-04 20:54:55 +0000 | [diff] [blame] | 63 | AU.addPreservedID(MachineLoopInfoID); |
| 64 | AU.addPreservedID(MachineDominatorsID); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 65 | AU.addPreservedID(PHIEliminationID); |
| 66 | AU.addRequiredID(PHIEliminationID); |
| 67 | AU.addRequiredID(TwoAddressInstructionPassID); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 68 | MachineFunctionPass::getAnalysisUsage(AU); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 69 | } |
| 70 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 71 | void LiveIntervals::releaseMemory() { |
Evan Cheng | 4ca980e | 2007-10-17 02:10:22 +0000 | [diff] [blame] | 72 | Idx2MBBMap.clear(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 73 | mi2iMap_.clear(); |
| 74 | i2miMap_.clear(); |
| 75 | r2iMap_.clear(); |
Evan Cheng | dd199d2 | 2007-09-06 01:07:24 +0000 | [diff] [blame] | 76 | // Release VNInfo memroy regions after all VNInfo objects are dtor'd. |
| 77 | VNInfoAllocator.Reset(); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 78 | for (unsigned i = 0, e = ClonedMIs.size(); i != e; ++i) |
| 79 | delete ClonedMIs[i]; |
Alkis Evlogimenos | 08cec00 | 2004-01-31 19:59:32 +0000 | [diff] [blame] | 80 | } |
| 81 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 82 | /// runOnMachineFunction - Register allocate the whole function |
| 83 | /// |
| 84 | bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 85 | mf_ = &fn; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 86 | mri_ = &mf_->getRegInfo(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 87 | tm_ = &fn.getTarget(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 88 | tri_ = tm_->getRegisterInfo(); |
Chris Lattner | f768bba | 2005-03-09 23:05:19 +0000 | [diff] [blame] | 89 | tii_ = tm_->getInstrInfo(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 90 | lv_ = &getAnalysis<LiveVariables>(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 91 | allocatableRegs_ = tri_->getAllocatableSet(fn); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 92 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 93 | // Number MachineInstrs and MachineBasicBlocks. |
| 94 | // Initialize MBB indexes to a sentinal. |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 95 | MBB2IdxMap.resize(mf_->getNumBlockIDs(), std::make_pair(~0U,~0U)); |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 96 | |
| 97 | unsigned MIIndex = 0; |
| 98 | for (MachineFunction::iterator MBB = mf_->begin(), E = mf_->end(); |
| 99 | MBB != E; ++MBB) { |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 100 | unsigned StartIdx = MIIndex; |
Evan Cheng | 0c9f92e | 2007-02-13 01:30:55 +0000 | [diff] [blame] | 101 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 102 | for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end(); |
| 103 | I != E; ++I) { |
| 104 | bool inserted = mi2iMap_.insert(std::make_pair(I, MIIndex)).second; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 105 | assert(inserted && "multiple MachineInstr -> index mappings"); |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 106 | i2miMap_.push_back(I); |
| 107 | MIIndex += InstrSlots::NUM; |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 108 | } |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 109 | |
| 110 | // Set the MBB2IdxMap entry for this MBB. |
| 111 | MBB2IdxMap[MBB->getNumber()] = std::make_pair(StartIdx, MIIndex - 1); |
Evan Cheng | 4ca980e | 2007-10-17 02:10:22 +0000 | [diff] [blame] | 112 | Idx2MBBMap.push_back(std::make_pair(StartIdx, MBB)); |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 113 | } |
Evan Cheng | 4ca980e | 2007-10-17 02:10:22 +0000 | [diff] [blame] | 114 | std::sort(Idx2MBBMap.begin(), Idx2MBBMap.end(), Idx2MBBCompare()); |
Alkis Evlogimenos | d6e40a6 | 2004-01-14 10:44:29 +0000 | [diff] [blame] | 115 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 116 | computeIntervals(); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 117 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 118 | numIntervals += getNumIntervals(); |
| 119 | |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 120 | DOUT << "********** INTERVALS **********\n"; |
| 121 | for (iterator I = begin(), E = end(); I != E; ++I) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 122 | I->second.print(DOUT, tri_); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 123 | DOUT << "\n"; |
| 124 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 125 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 126 | numIntervalsAfter += getNumIntervals(); |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 127 | DEBUG(dump()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 128 | return true; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 129 | } |
| 130 | |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 131 | /// print - Implement the dump method. |
Reid Spencer | ce9653c | 2004-12-07 04:03:45 +0000 | [diff] [blame] | 132 | void LiveIntervals::print(std::ostream &O, const Module* ) const { |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 133 | O << "********** INTERVALS **********\n"; |
Chris Lattner | 8e7a709 | 2005-07-27 23:03:38 +0000 | [diff] [blame] | 134 | for (const_iterator I = begin(), E = end(); I != E; ++I) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 135 | I->second.print(DOUT, tri_); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 136 | DOUT << "\n"; |
Chris Lattner | 8e7a709 | 2005-07-27 23:03:38 +0000 | [diff] [blame] | 137 | } |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 138 | |
| 139 | O << "********** MACHINEINSTRS **********\n"; |
| 140 | for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end(); |
| 141 | mbbi != mbbe; ++mbbi) { |
| 142 | O << ((Value*)mbbi->getBasicBlock())->getName() << ":\n"; |
| 143 | for (MachineBasicBlock::iterator mii = mbbi->begin(), |
| 144 | mie = mbbi->end(); mii != mie; ++mii) { |
Chris Lattner | 477e455 | 2004-09-30 16:10:45 +0000 | [diff] [blame] | 145 | O << getInstructionIndex(mii) << '\t' << *mii; |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 146 | } |
| 147 | } |
| 148 | } |
| 149 | |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 150 | /// conflictsWithPhysRegDef - Returns true if the specified register |
| 151 | /// is defined during the duration of the specified interval. |
| 152 | bool LiveIntervals::conflictsWithPhysRegDef(const LiveInterval &li, |
| 153 | VirtRegMap &vrm, unsigned reg) { |
| 154 | for (LiveInterval::Ranges::const_iterator |
| 155 | I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) { |
| 156 | for (unsigned index = getBaseIndex(I->start), |
| 157 | end = getBaseIndex(I->end-1) + InstrSlots::NUM; index != end; |
| 158 | index += InstrSlots::NUM) { |
| 159 | // skip deleted instructions |
| 160 | while (index != end && !getInstructionFromIndex(index)) |
| 161 | index += InstrSlots::NUM; |
| 162 | if (index == end) break; |
| 163 | |
| 164 | MachineInstr *MI = getInstructionFromIndex(index); |
Evan Cheng | 5d44626 | 2007-11-15 08:13:29 +0000 | [diff] [blame] | 165 | unsigned SrcReg, DstReg; |
| 166 | if (tii_->isMoveInstr(*MI, SrcReg, DstReg)) |
| 167 | if (SrcReg == li.reg || DstReg == li.reg) |
| 168 | continue; |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 169 | for (unsigned i = 0; i != MI->getNumOperands(); ++i) { |
| 170 | MachineOperand& mop = MI->getOperand(i); |
Evan Cheng | 5d44626 | 2007-11-15 08:13:29 +0000 | [diff] [blame] | 171 | if (!mop.isRegister()) |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 172 | continue; |
| 173 | unsigned PhysReg = mop.getReg(); |
Evan Cheng | 5d44626 | 2007-11-15 08:13:29 +0000 | [diff] [blame] | 174 | if (PhysReg == 0 || PhysReg == li.reg) |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 175 | continue; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 176 | if (TargetRegisterInfo::isVirtualRegister(PhysReg)) { |
Evan Cheng | 5d44626 | 2007-11-15 08:13:29 +0000 | [diff] [blame] | 177 | if (!vrm.hasPhys(PhysReg)) |
| 178 | continue; |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 179 | PhysReg = vrm.getPhys(PhysReg); |
Evan Cheng | 5d44626 | 2007-11-15 08:13:29 +0000 | [diff] [blame] | 180 | } |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 181 | if (PhysReg && tri_->regsOverlap(PhysReg, reg)) |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 182 | return true; |
| 183 | } |
| 184 | } |
| 185 | } |
| 186 | |
| 187 | return false; |
| 188 | } |
| 189 | |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 190 | void LiveIntervals::printRegName(unsigned reg) const { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 191 | if (TargetRegisterInfo::isPhysicalRegister(reg)) |
| 192 | cerr << tri_->getName(reg); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 193 | else |
| 194 | cerr << "%reg" << reg; |
| 195 | } |
| 196 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 197 | void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb, |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 198 | MachineBasicBlock::iterator mi, |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 199 | unsigned MIIdx, |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 200 | LiveInterval &interval) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 201 | DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg)); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 202 | LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 203 | |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 204 | // Virtual registers may be defined multiple times (due to phi |
| 205 | // elimination and 2-addr elimination). Much of what we do only has to be |
| 206 | // done once for the vreg. We use an empty interval to detect the first |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 207 | // time we see a vreg. |
| 208 | if (interval.empty()) { |
| 209 | // Get the Idx of the defining instructions. |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 210 | unsigned defIndex = getDefIndex(MIIdx); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 211 | VNInfo *ValNo; |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 212 | MachineInstr *CopyMI = NULL; |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 213 | unsigned SrcReg, DstReg; |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 214 | if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG || |
| 215 | tii_->isMoveInstr(*mi, SrcReg, DstReg)) |
| 216 | CopyMI = mi; |
| 217 | ValNo = interval.getNextValue(defIndex, CopyMI, VNInfoAllocator); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 218 | |
| 219 | assert(ValNo->id == 0 && "First value in interval is not 0?"); |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 220 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 221 | // Loop over all of the blocks that the vreg is defined in. There are |
| 222 | // two cases we have to handle here. The most common case is a vreg |
| 223 | // whose lifetime is contained within a basic block. In this case there |
| 224 | // will be a single kill, in MBB, which comes after the definition. |
| 225 | if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) { |
| 226 | // FIXME: what about dead vars? |
| 227 | unsigned killIdx; |
| 228 | if (vi.Kills[0] != mi) |
| 229 | killIdx = getUseIndex(getInstructionIndex(vi.Kills[0]))+1; |
| 230 | else |
| 231 | killIdx = defIndex+1; |
Chris Lattner | 6097d13 | 2004-07-19 02:15:56 +0000 | [diff] [blame] | 232 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 233 | // If the kill happens after the definition, we have an intra-block |
| 234 | // live range. |
| 235 | if (killIdx > defIndex) { |
Evan Cheng | 61de82d | 2007-02-15 05:59:24 +0000 | [diff] [blame] | 236 | assert(vi.AliveBlocks.none() && |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 237 | "Shouldn't be alive across any blocks!"); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 238 | LiveRange LR(defIndex, killIdx, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 239 | interval.addRange(LR); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 240 | DOUT << " +" << LR << "\n"; |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 241 | interval.addKill(ValNo, killIdx); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 242 | return; |
| 243 | } |
Alkis Evlogimenos | dd2cc65 | 2003-12-18 08:48:48 +0000 | [diff] [blame] | 244 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 245 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 246 | // The other case we handle is when a virtual register lives to the end |
| 247 | // of the defining block, potentially live across some blocks, then is |
| 248 | // live into some number of blocks, but gets killed. Start by adding a |
| 249 | // range that goes from this definition to the end of the defining block. |
Alkis Evlogimenos | d19e290 | 2004-08-31 17:39:15 +0000 | [diff] [blame] | 250 | LiveRange NewLR(defIndex, |
| 251 | getInstructionIndex(&mbb->back()) + InstrSlots::NUM, |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 252 | ValNo); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 253 | DOUT << " +" << NewLR; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 254 | interval.addRange(NewLR); |
| 255 | |
| 256 | // Iterate over all of the blocks that the variable is completely |
| 257 | // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the |
| 258 | // live interval. |
| 259 | for (unsigned i = 0, e = vi.AliveBlocks.size(); i != e; ++i) { |
| 260 | if (vi.AliveBlocks[i]) { |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 261 | MachineBasicBlock *MBB = mf_->getBlockNumbered(i); |
| 262 | if (!MBB->empty()) { |
| 263 | LiveRange LR(getMBBStartIdx(i), |
| 264 | getInstructionIndex(&MBB->back()) + InstrSlots::NUM, |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 265 | ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 266 | interval.addRange(LR); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 267 | DOUT << " +" << LR; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 268 | } |
| 269 | } |
| 270 | } |
| 271 | |
| 272 | // Finally, this virtual register is live from the start of any killing |
| 273 | // block to the 'use' slot of the killing instruction. |
| 274 | for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) { |
| 275 | MachineInstr *Kill = vi.Kills[i]; |
Evan Cheng | 8df7860 | 2007-08-08 03:00:28 +0000 | [diff] [blame] | 276 | unsigned killIdx = getUseIndex(getInstructionIndex(Kill))+1; |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 277 | LiveRange LR(getMBBStartIdx(Kill->getParent()), |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 278 | killIdx, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 279 | interval.addRange(LR); |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 280 | interval.addKill(ValNo, killIdx); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 281 | DOUT << " +" << LR; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 282 | } |
| 283 | |
| 284 | } else { |
| 285 | // If this is the second time we see a virtual register definition, it |
| 286 | // must be due to phi elimination or two addr elimination. If this is |
Evan Cheng | bf105c8 | 2006-11-03 03:04:46 +0000 | [diff] [blame] | 287 | // the result of two address elimination, then the vreg is one of the |
| 288 | // def-and-use register operand. |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 289 | if (mi->isRegReDefinedByTwoAddr(interval.reg)) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 290 | // If this is a two-address definition, then we have already processed |
| 291 | // the live range. The only problem is that we didn't realize there |
| 292 | // are actually two values in the live interval. Because of this we |
| 293 | // need to take the LiveRegion that defines this register and split it |
| 294 | // into two values. |
Evan Cheng | a07cec9 | 2008-01-10 08:22:10 +0000 | [diff] [blame] | 295 | assert(interval.containsOneValue()); |
| 296 | unsigned DefIndex = getDefIndex(interval.getValNumInfo(0)->def); |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 297 | unsigned RedefIndex = getDefIndex(MIIdx); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 298 | |
Evan Cheng | 4f8ff16 | 2007-08-11 00:59:19 +0000 | [diff] [blame] | 299 | const LiveRange *OldLR = interval.getLiveRangeContaining(RedefIndex-1); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 300 | VNInfo *OldValNo = OldLR->valno; |
Evan Cheng | 4f8ff16 | 2007-08-11 00:59:19 +0000 | [diff] [blame] | 301 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 302 | // Delete the initial value, which should be short and continuous, |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 303 | // because the 2-addr copy must be in the same MBB as the redef. |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 304 | interval.removeRange(DefIndex, RedefIndex); |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 305 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 306 | // Two-address vregs should always only be redefined once. This means |
| 307 | // that at this point, there should be exactly one value number in it. |
| 308 | assert(interval.containsOneValue() && "Unexpected 2-addr liveint!"); |
| 309 | |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 310 | // The new value number (#1) is defined by the instruction we claimed |
| 311 | // defined value #0. |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 312 | VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->copy, |
| 313 | VNInfoAllocator); |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 314 | |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 315 | // Value#0 is now defined by the 2-addr instruction. |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 316 | OldValNo->def = RedefIndex; |
| 317 | OldValNo->copy = 0; |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 318 | |
| 319 | // Add the new live interval which replaces the range for the input copy. |
| 320 | LiveRange LR(DefIndex, RedefIndex, ValNo); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 321 | DOUT << " replace range with " << LR; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 322 | interval.addRange(LR); |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 323 | interval.addKill(ValNo, RedefIndex); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 324 | |
| 325 | // If this redefinition is dead, we need to add a dummy unit live |
| 326 | // range covering the def slot. |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 327 | if (lv_->RegisterDefIsDead(mi, interval.reg)) |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 328 | interval.addRange(LiveRange(RedefIndex, RedefIndex+1, OldValNo)); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 329 | |
Evan Cheng | 56fdd7a | 2007-03-15 21:19:28 +0000 | [diff] [blame] | 330 | DOUT << " RESULT: "; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 331 | interval.print(DOUT, tri_); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 332 | |
| 333 | } else { |
| 334 | // Otherwise, this must be because of phi elimination. If this is the |
| 335 | // first redefinition of the vreg that we have seen, go back and change |
| 336 | // the live range in the PHI block to be a different value number. |
| 337 | if (interval.containsOneValue()) { |
| 338 | assert(vi.Kills.size() == 1 && |
| 339 | "PHI elimination vreg should have one kill, the PHI itself!"); |
| 340 | |
| 341 | // Remove the old range that we now know has an incorrect number. |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 342 | VNInfo *VNI = interval.getValNumInfo(0); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 343 | MachineInstr *Killer = vi.Kills[0]; |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 344 | unsigned Start = getMBBStartIdx(Killer->getParent()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 345 | unsigned End = getUseIndex(getInstructionIndex(Killer))+1; |
Evan Cheng | 56fdd7a | 2007-03-15 21:19:28 +0000 | [diff] [blame] | 346 | DOUT << " Removing [" << Start << "," << End << "] from: "; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 347 | interval.print(DOUT, tri_); DOUT << "\n"; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 348 | interval.removeRange(Start, End); |
Evan Cheng | c3fc7d9 | 2007-11-29 09:49:23 +0000 | [diff] [blame] | 349 | VNI->hasPHIKill = true; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 350 | DOUT << " RESULT: "; interval.print(DOUT, tri_); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 351 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 352 | // Replace the interval with one of a NEW value number. Note that this |
| 353 | // value number isn't actually defined by an instruction, weird huh? :) |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 354 | LiveRange LR(Start, End, interval.getNextValue(~0, 0, VNInfoAllocator)); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 355 | DOUT << " replace range with " << LR; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 356 | interval.addRange(LR); |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 357 | interval.addKill(LR.valno, End); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 358 | DOUT << " RESULT: "; interval.print(DOUT, tri_); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 359 | } |
| 360 | |
| 361 | // In the case of PHI elimination, each variable definition is only |
| 362 | // live until the end of the block. We've already taken care of the |
| 363 | // rest of the live range. |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 364 | unsigned defIndex = getDefIndex(MIIdx); |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 365 | |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 366 | VNInfo *ValNo; |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 367 | MachineInstr *CopyMI = NULL; |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 368 | unsigned SrcReg, DstReg; |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 369 | if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG || |
| 370 | tii_->isMoveInstr(*mi, SrcReg, DstReg)) |
| 371 | CopyMI = mi; |
| 372 | ValNo = interval.getNextValue(defIndex, CopyMI, VNInfoAllocator); |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 373 | |
Evan Cheng | 24c2e5c | 2007-08-08 07:03:29 +0000 | [diff] [blame] | 374 | unsigned killIndex = getInstructionIndex(&mbb->back()) + InstrSlots::NUM; |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 375 | LiveRange LR(defIndex, killIndex, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 376 | interval.addRange(LR); |
Evan Cheng | c3fc7d9 | 2007-11-29 09:49:23 +0000 | [diff] [blame] | 377 | interval.addKill(ValNo, killIndex); |
| 378 | ValNo->hasPHIKill = true; |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 379 | DOUT << " +" << LR; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 380 | } |
| 381 | } |
| 382 | |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 383 | DOUT << '\n'; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 384 | } |
| 385 | |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 386 | void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB, |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 387 | MachineBasicBlock::iterator mi, |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 388 | unsigned MIIdx, |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 389 | LiveInterval &interval, |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 390 | MachineInstr *CopyMI) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 391 | // A physical register cannot be live across basic block, so its |
| 392 | // lifetime must end somewhere in its defining basic block. |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 393 | DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg)); |
Alkis Evlogimenos | 02ba13c | 2004-01-31 23:13:30 +0000 | [diff] [blame] | 394 | |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 395 | unsigned baseIndex = MIIdx; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 396 | unsigned start = getDefIndex(baseIndex); |
| 397 | unsigned end = start; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 398 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 399 | // If it is not used after definition, it is considered dead at |
| 400 | // the instruction defining it. Hence its interval is: |
| 401 | // [defSlot(def), defSlot(def)+1) |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 402 | if (lv_->RegisterDefIsDead(mi, interval.reg)) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 403 | DOUT << " dead"; |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 404 | end = getDefIndex(start) + 1; |
| 405 | goto exit; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 406 | } |
| 407 | |
| 408 | // If it is not dead on definition, it must be killed by a |
| 409 | // subsequent instruction. Hence its interval is: |
| 410 | // [defSlot(def), useSlot(kill)+1) |
Chris Lattner | 5ab6f5f | 2005-09-02 00:20:32 +0000 | [diff] [blame] | 411 | while (++mi != MBB->end()) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 412 | baseIndex += InstrSlots::NUM; |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 413 | if (lv_->KillsRegister(mi, interval.reg)) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 414 | DOUT << " killed"; |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 415 | end = getUseIndex(baseIndex) + 1; |
| 416 | goto exit; |
Evan Cheng | 9a1956a | 2006-11-15 20:54:11 +0000 | [diff] [blame] | 417 | } else if (lv_->ModifiesRegister(mi, interval.reg)) { |
| 418 | // Another instruction redefines the register before it is ever read. |
| 419 | // Then the register is essentially dead at the instruction that defines |
| 420 | // it. Hence its interval is: |
| 421 | // [defSlot(def), defSlot(def)+1) |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 422 | DOUT << " dead"; |
Evan Cheng | 9a1956a | 2006-11-15 20:54:11 +0000 | [diff] [blame] | 423 | end = getDefIndex(start) + 1; |
| 424 | goto exit; |
Alkis Evlogimenos | af25473 | 2004-01-13 22:26:14 +0000 | [diff] [blame] | 425 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 426 | } |
Chris Lattner | 5ab6f5f | 2005-09-02 00:20:32 +0000 | [diff] [blame] | 427 | |
| 428 | // The only case we should have a dead physreg here without a killing or |
| 429 | // instruction where we know it's dead is if it is live-in to the function |
| 430 | // and never used. |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 431 | assert(!CopyMI && "physreg was not killed in defining block!"); |
Chris Lattner | 5ab6f5f | 2005-09-02 00:20:32 +0000 | [diff] [blame] | 432 | end = getDefIndex(start) + 1; // It's dead. |
Alkis Evlogimenos | 02ba13c | 2004-01-31 23:13:30 +0000 | [diff] [blame] | 433 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 434 | exit: |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 435 | assert(start < end && "did not find end of interval?"); |
Chris Lattner | f768bba | 2005-03-09 23:05:19 +0000 | [diff] [blame] | 436 | |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 437 | // Already exists? Extend old live interval. |
| 438 | LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 439 | VNInfo *ValNo = (OldLR != interval.end()) |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 440 | ? OldLR->valno : interval.getNextValue(start, CopyMI, VNInfoAllocator); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 441 | LiveRange LR(start, end, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 442 | interval.addRange(LR); |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 443 | interval.addKill(LR.valno, end); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 444 | DOUT << " +" << LR << '\n'; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 445 | } |
| 446 | |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 447 | void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB, |
| 448 | MachineBasicBlock::iterator MI, |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 449 | unsigned MIIdx, |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 450 | unsigned reg) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 451 | if (TargetRegisterInfo::isVirtualRegister(reg)) |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 452 | handleVirtualRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg)); |
Alkis Evlogimenos | 5327801 | 2004-08-26 22:22:38 +0000 | [diff] [blame] | 453 | else if (allocatableRegs_[reg]) { |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 454 | MachineInstr *CopyMI = NULL; |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 455 | unsigned SrcReg, DstReg; |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 456 | if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG || |
| 457 | tii_->isMoveInstr(*MI, SrcReg, DstReg)) |
| 458 | CopyMI = MI; |
| 459 | handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg), CopyMI); |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 460 | // Def of a register also defines its sub-registers. |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 461 | for (const unsigned* AS = tri_->getSubRegisters(reg); *AS; ++AS) |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 462 | // Avoid processing some defs more than once. |
| 463 | if (!MI->findRegisterDefOperand(*AS)) |
| 464 | handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(*AS), 0); |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 465 | } |
Alkis Evlogimenos | 4d46e1e | 2004-01-31 14:37:41 +0000 | [diff] [blame] | 466 | } |
| 467 | |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 468 | void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB, |
Jim Laskey | 9b25b8c | 2007-02-21 22:41:17 +0000 | [diff] [blame] | 469 | unsigned MIIdx, |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 470 | LiveInterval &interval, bool isAlias) { |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 471 | DOUT << "\t\tlivein register: "; DEBUG(printRegName(interval.reg)); |
| 472 | |
| 473 | // Look for kills, if it reaches a def before it's killed, then it shouldn't |
| 474 | // be considered a livein. |
| 475 | MachineBasicBlock::iterator mi = MBB->begin(); |
Jim Laskey | 9b25b8c | 2007-02-21 22:41:17 +0000 | [diff] [blame] | 476 | unsigned baseIndex = MIIdx; |
| 477 | unsigned start = baseIndex; |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 478 | unsigned end = start; |
| 479 | while (mi != MBB->end()) { |
| 480 | if (lv_->KillsRegister(mi, interval.reg)) { |
| 481 | DOUT << " killed"; |
| 482 | end = getUseIndex(baseIndex) + 1; |
| 483 | goto exit; |
| 484 | } else if (lv_->ModifiesRegister(mi, interval.reg)) { |
| 485 | // Another instruction redefines the register before it is ever read. |
| 486 | // Then the register is essentially dead at the instruction that defines |
| 487 | // it. Hence its interval is: |
| 488 | // [defSlot(def), defSlot(def)+1) |
| 489 | DOUT << " dead"; |
| 490 | end = getDefIndex(start) + 1; |
| 491 | goto exit; |
| 492 | } |
| 493 | |
| 494 | baseIndex += InstrSlots::NUM; |
| 495 | ++mi; |
| 496 | } |
| 497 | |
| 498 | exit: |
Evan Cheng | 75611fb | 2007-06-27 01:16:36 +0000 | [diff] [blame] | 499 | // Live-in register might not be used at all. |
| 500 | if (end == MIIdx) { |
Evan Cheng | 292da94 | 2007-06-27 18:47:28 +0000 | [diff] [blame] | 501 | if (isAlias) { |
| 502 | DOUT << " dead"; |
Evan Cheng | 75611fb | 2007-06-27 01:16:36 +0000 | [diff] [blame] | 503 | end = getDefIndex(MIIdx) + 1; |
Evan Cheng | 292da94 | 2007-06-27 18:47:28 +0000 | [diff] [blame] | 504 | } else { |
| 505 | DOUT << " live through"; |
| 506 | end = baseIndex; |
| 507 | } |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 508 | } |
| 509 | |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 510 | LiveRange LR(start, end, interval.getNextValue(start, 0, VNInfoAllocator)); |
Jim Laskey | 9b25b8c | 2007-02-21 22:41:17 +0000 | [diff] [blame] | 511 | interval.addRange(LR); |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 512 | interval.addKill(LR.valno, end); |
Evan Cheng | 24c2e5c | 2007-08-08 07:03:29 +0000 | [diff] [blame] | 513 | DOUT << " +" << LR << '\n'; |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 514 | } |
| 515 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 516 | /// computeIntervals - computes the live intervals for virtual |
Alkis Evlogimenos | 4d46e1e | 2004-01-31 14:37:41 +0000 | [diff] [blame] | 517 | /// registers. for some ordering of the machine instructions [1,N] a |
Alkis Evlogimenos | 08cec00 | 2004-01-31 19:59:32 +0000 | [diff] [blame] | 518 | /// live interval is an interval [i, j) where 1 <= i <= j < N for |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 519 | /// which a variable is live |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 520 | void LiveIntervals::computeIntervals() { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 521 | DOUT << "********** COMPUTING LIVE INTERVALS **********\n" |
| 522 | << "********** Function: " |
| 523 | << ((Value*)mf_->getFunction())->getName() << '\n'; |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 524 | // Track the index of the current machine instr. |
| 525 | unsigned MIIndex = 0; |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 526 | for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end(); |
| 527 | MBBI != E; ++MBBI) { |
| 528 | MachineBasicBlock *MBB = MBBI; |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 529 | DOUT << ((Value*)MBB->getBasicBlock())->getName() << ":\n"; |
Alkis Evlogimenos | 6b4edba | 2003-12-21 20:19:10 +0000 | [diff] [blame] | 530 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 531 | MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end(); |
Evan Cheng | 0c9f92e | 2007-02-13 01:30:55 +0000 | [diff] [blame] | 532 | |
Dan Gohman | cb406c2 | 2007-10-03 19:26:29 +0000 | [diff] [blame] | 533 | // Create intervals for live-ins to this BB first. |
| 534 | for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(), |
| 535 | LE = MBB->livein_end(); LI != LE; ++LI) { |
| 536 | handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI)); |
| 537 | // Multiple live-ins can alias the same register. |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 538 | for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS) |
Dan Gohman | cb406c2 | 2007-10-03 19:26:29 +0000 | [diff] [blame] | 539 | if (!hasInterval(*AS)) |
| 540 | handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS), |
| 541 | true); |
Chris Lattner | dffb2e8 | 2006-09-04 18:27:40 +0000 | [diff] [blame] | 542 | } |
| 543 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 544 | for (; MI != miEnd; ++MI) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 545 | DOUT << MIIndex << "\t" << *MI; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 546 | |
Evan Cheng | 438f7bc | 2006-11-10 08:43:01 +0000 | [diff] [blame] | 547 | // Handle defs. |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 548 | for (int i = MI->getNumOperands() - 1; i >= 0; --i) { |
| 549 | MachineOperand &MO = MI->getOperand(i); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 550 | // handle register defs - build intervals |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 551 | if (MO.isRegister() && MO.getReg() && MO.isDef()) |
| 552 | handleRegisterDef(MBB, MI, MIIndex, MO.getReg()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 553 | } |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 554 | |
| 555 | MIIndex += InstrSlots::NUM; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 556 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 557 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 558 | } |
Alkis Evlogimenos | b27ef24 | 2003-12-05 10:38:28 +0000 | [diff] [blame] | 559 | |
Evan Cheng | 4ca980e | 2007-10-17 02:10:22 +0000 | [diff] [blame] | 560 | bool LiveIntervals::findLiveInMBBs(const LiveRange &LR, |
Evan Cheng | a5bfc97 | 2007-10-17 06:53:44 +0000 | [diff] [blame] | 561 | SmallVectorImpl<MachineBasicBlock*> &MBBs) const { |
Evan Cheng | 4ca980e | 2007-10-17 02:10:22 +0000 | [diff] [blame] | 562 | std::vector<IdxMBBPair>::const_iterator I = |
| 563 | std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), LR.start); |
| 564 | |
| 565 | bool ResVal = false; |
| 566 | while (I != Idx2MBBMap.end()) { |
| 567 | if (LR.end <= I->first) |
| 568 | break; |
| 569 | MBBs.push_back(I->second); |
| 570 | ResVal = true; |
| 571 | ++I; |
| 572 | } |
| 573 | return ResVal; |
| 574 | } |
| 575 | |
| 576 | |
Alkis Evlogimenos | a1613db | 2004-07-24 11:44:15 +0000 | [diff] [blame] | 577 | LiveInterval LiveIntervals::createInterval(unsigned reg) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 578 | float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? |
Jim Laskey | 7902c75 | 2006-11-07 12:25:45 +0000 | [diff] [blame] | 579 | HUGE_VALF : 0.0F; |
Alkis Evlogimenos | a1613db | 2004-07-24 11:44:15 +0000 | [diff] [blame] | 580 | return LiveInterval(reg, Weight); |
Alkis Evlogimenos | 9a8b490 | 2004-04-09 18:07:57 +0000 | [diff] [blame] | 581 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 582 | |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 583 | /// getVNInfoSourceReg - Helper function that parses the specified VNInfo |
| 584 | /// copy field and returns the source register that defines it. |
| 585 | unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const { |
| 586 | if (!VNI->copy) |
| 587 | return 0; |
| 588 | |
| 589 | if (VNI->copy->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) |
| 590 | return VNI->copy->getOperand(1).getReg(); |
| 591 | unsigned SrcReg, DstReg; |
| 592 | if (tii_->isMoveInstr(*VNI->copy, SrcReg, DstReg)) |
| 593 | return SrcReg; |
| 594 | assert(0 && "Unrecognized copy instruction!"); |
| 595 | return 0; |
| 596 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 597 | |
| 598 | //===----------------------------------------------------------------------===// |
| 599 | // Register allocator hooks. |
| 600 | // |
| 601 | |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 602 | /// getReMatImplicitUse - If the remat definition MI has one (for now, we only |
| 603 | /// allow one) virtual register operand, then its uses are implicitly using |
| 604 | /// the register. Returns the virtual register. |
| 605 | unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li, |
| 606 | MachineInstr *MI) const { |
| 607 | unsigned RegOp = 0; |
| 608 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 609 | MachineOperand &MO = MI->getOperand(i); |
| 610 | if (!MO.isRegister() || !MO.isUse()) |
| 611 | continue; |
| 612 | unsigned Reg = MO.getReg(); |
| 613 | if (Reg == 0 || Reg == li.reg) |
| 614 | continue; |
| 615 | // FIXME: For now, only remat MI with at most one register operand. |
| 616 | assert(!RegOp && |
| 617 | "Can't rematerialize instruction with multiple register operand!"); |
| 618 | RegOp = MO.getReg(); |
| 619 | break; |
| 620 | } |
| 621 | return RegOp; |
| 622 | } |
| 623 | |
| 624 | /// isValNoAvailableAt - Return true if the val# of the specified interval |
| 625 | /// which reaches the given instruction also reaches the specified use index. |
| 626 | bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI, |
| 627 | unsigned UseIdx) const { |
| 628 | unsigned Index = getInstructionIndex(MI); |
| 629 | VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno; |
| 630 | LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx); |
| 631 | return UI != li.end() && UI->valno == ValNo; |
| 632 | } |
| 633 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 634 | /// isReMaterializable - Returns true if the definition MI of the specified |
| 635 | /// val# of the specified interval is re-materializable. |
| 636 | bool LiveIntervals::isReMaterializable(const LiveInterval &li, |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 637 | const VNInfo *ValNo, MachineInstr *MI, |
| 638 | bool &isLoad) { |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 639 | if (DisableReMat) |
| 640 | return false; |
| 641 | |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 642 | isLoad = false; |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 643 | const TargetInstrDesc &TID = MI->getDesc(); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 644 | if (TID.isImplicitDef()) |
| 645 | return true; |
Evan Cheng | dd3465e | 2008-02-23 01:44:27 +0000 | [diff] [blame] | 646 | |
| 647 | int FrameIdx = 0; |
| 648 | if (tii_->isLoadFromStackSlot(MI, FrameIdx) && |
| 649 | mf_->getFrameInfo()->isImmutableObjectIndex(FrameIdx)) { |
| 650 | // This is a load from fixed stack slot. It can be rematerialized unless |
| 651 | // it's re-defined by a two-address instruction. |
| 652 | isLoad = true; |
| 653 | for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end(); |
| 654 | i != e; ++i) { |
| 655 | const VNInfo *VNI = *i; |
| 656 | if (VNI == ValNo) |
| 657 | continue; |
| 658 | unsigned DefIdx = VNI->def; |
| 659 | if (DefIdx == ~1U) |
| 660 | continue; // Dead val#. |
| 661 | MachineInstr *DefMI = (DefIdx == ~0u) |
| 662 | ? NULL : getInstructionFromIndex(DefIdx); |
| 663 | if (DefMI && DefMI->isRegReDefinedByTwoAddr(li.reg)) { |
| 664 | isLoad = false; |
| 665 | return false; |
| 666 | } |
| 667 | } |
| 668 | return true; |
| 669 | } |
| 670 | |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 671 | if (tii_->isTriviallyReMaterializable(MI)) { |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 672 | isLoad = TID.isSimpleLoad(); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 673 | |
| 674 | unsigned ImpUse = getReMatImplicitUse(li, MI); |
| 675 | if (ImpUse) { |
| 676 | const LiveInterval &ImpLi = getInterval(ImpUse); |
| 677 | for (MachineRegisterInfo::use_iterator ri = mri_->use_begin(li.reg), |
| 678 | re = mri_->use_end(); ri != re; ++ri) { |
| 679 | MachineInstr *UseMI = &*ri; |
| 680 | unsigned UseIdx = getInstructionIndex(UseMI); |
| 681 | if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo) |
| 682 | continue; |
Evan Cheng | 298bbe8 | 2008-02-23 02:14:42 +0000 | [diff] [blame^] | 683 | if (!isValNoAvailableAt(ImpLi, MI, UseIdx)) |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 684 | return false; |
| 685 | } |
| 686 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 687 | return true; |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 688 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 689 | |
Evan Cheng | dd3465e | 2008-02-23 01:44:27 +0000 | [diff] [blame] | 690 | return false; |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 691 | } |
| 692 | |
| 693 | /// isReMaterializable - Returns true if every definition of MI of every |
| 694 | /// val# of the specified interval is re-materializable. |
| 695 | bool LiveIntervals::isReMaterializable(const LiveInterval &li, bool &isLoad) { |
| 696 | isLoad = false; |
| 697 | for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end(); |
| 698 | i != e; ++i) { |
| 699 | const VNInfo *VNI = *i; |
| 700 | unsigned DefIdx = VNI->def; |
| 701 | if (DefIdx == ~1U) |
| 702 | continue; // Dead val#. |
| 703 | // Is the def for the val# rematerializable? |
| 704 | if (DefIdx == ~0u) |
| 705 | return false; |
| 706 | MachineInstr *ReMatDefMI = getInstructionFromIndex(DefIdx); |
| 707 | bool DefIsLoad = false; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 708 | if (!ReMatDefMI || |
| 709 | !isReMaterializable(li, VNI, ReMatDefMI, DefIsLoad)) |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 710 | return false; |
| 711 | isLoad |= DefIsLoad; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 712 | } |
| 713 | return true; |
| 714 | } |
| 715 | |
| 716 | /// tryFoldMemoryOperand - Attempts to fold either a spill / restore from |
| 717 | /// slot / to reg or any rematerialized load into ith operand of specified |
| 718 | /// MI. If it is successul, MI is updated with the newly created MI and |
| 719 | /// returns true. |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 720 | bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI, |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 721 | VirtRegMap &vrm, MachineInstr *DefMI, |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 722 | unsigned InstrIdx, |
| 723 | SmallVector<unsigned, 2> &Ops, |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 724 | bool isSS, int Slot, unsigned Reg) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 725 | unsigned MRInfo = 0; |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 726 | const TargetInstrDesc &TID = MI->getDesc(); |
Evan Cheng | 6e141fd | 2007-12-12 23:12:09 +0000 | [diff] [blame] | 727 | // If it is an implicit def instruction, just delete it. |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 728 | if (TID.isImplicitDef()) { |
Evan Cheng | 6e141fd | 2007-12-12 23:12:09 +0000 | [diff] [blame] | 729 | RemoveMachineInstrFromMaps(MI); |
| 730 | vrm.RemoveMachineInstrFromMaps(MI); |
| 731 | MI->eraseFromParent(); |
| 732 | ++numFolds; |
| 733 | return true; |
| 734 | } |
| 735 | |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 736 | SmallVector<unsigned, 2> FoldOps; |
| 737 | for (unsigned i = 0, e = Ops.size(); i != e; ++i) { |
| 738 | unsigned OpIdx = Ops[i]; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 739 | MachineOperand &MO = MI->getOperand(OpIdx); |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 740 | // FIXME: fold subreg use. |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 741 | if (MO.getSubReg()) |
Evan Cheng | e62f97c | 2007-12-01 02:07:52 +0000 | [diff] [blame] | 742 | return false; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 743 | if (MO.isDef()) |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 744 | MRInfo |= (unsigned)VirtRegMap::isMod; |
| 745 | else { |
| 746 | // Filter out two-address use operand(s). |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 747 | if (!MO.isImplicit() && |
| 748 | TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 749 | MRInfo = VirtRegMap::isModRef; |
| 750 | continue; |
| 751 | } |
| 752 | MRInfo |= (unsigned)VirtRegMap::isRef; |
| 753 | } |
| 754 | FoldOps.push_back(OpIdx); |
Evan Cheng | e62f97c | 2007-12-01 02:07:52 +0000 | [diff] [blame] | 755 | } |
| 756 | |
Evan Cheng | f2f8c2a | 2008-02-08 22:05:27 +0000 | [diff] [blame] | 757 | MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot) |
| 758 | : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 759 | if (fmi) { |
| 760 | // Attempt to fold the memory reference into the instruction. If |
| 761 | // we can do this, we don't need to insert spill code. |
| 762 | if (lv_) |
| 763 | lv_->instructionChanged(MI, fmi); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 764 | else |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 765 | fmi->copyKillDeadInfo(MI, tri_); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 766 | MachineBasicBlock &MBB = *MI->getParent(); |
Evan Cheng | 8480293 | 2008-01-10 08:24:38 +0000 | [diff] [blame] | 767 | if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot)) |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 768 | vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 769 | vrm.transferSpillPts(MI, fmi); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 770 | vrm.transferRestorePts(MI, fmi); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 771 | mi2iMap_.erase(MI); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 772 | i2miMap_[InstrIdx /InstrSlots::NUM] = fmi; |
| 773 | mi2iMap_[fmi] = InstrIdx; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 774 | MI = MBB.insert(MBB.erase(MI), fmi); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 775 | ++numFolds; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 776 | return true; |
| 777 | } |
| 778 | return false; |
| 779 | } |
| 780 | |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 781 | /// canFoldMemoryOperand - Returns true if the specified load / store |
| 782 | /// folding is possible. |
| 783 | bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI, |
| 784 | SmallVector<unsigned, 2> &Ops) const { |
| 785 | SmallVector<unsigned, 2> FoldOps; |
| 786 | for (unsigned i = 0, e = Ops.size(); i != e; ++i) { |
| 787 | unsigned OpIdx = Ops[i]; |
| 788 | // FIXME: fold subreg use. |
| 789 | if (MI->getOperand(OpIdx).getSubReg()) |
| 790 | return false; |
| 791 | FoldOps.push_back(OpIdx); |
| 792 | } |
| 793 | |
Owen Anderson | 6425f8b | 2008-01-07 01:35:56 +0000 | [diff] [blame] | 794 | return tii_->canFoldMemoryOperand(MI, FoldOps); |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 795 | } |
| 796 | |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 797 | bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI, unsigned Reg) const { |
| 798 | SmallVector<unsigned, 2> FoldOps; |
| 799 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 800 | MachineOperand& mop = MI->getOperand(i); |
| 801 | if (!mop.isRegister()) |
| 802 | continue; |
| 803 | unsigned UseReg = mop.getReg(); |
| 804 | if (UseReg != Reg) |
| 805 | continue; |
| 806 | // FIXME: fold subreg use. |
| 807 | if (mop.getSubReg()) |
| 808 | return false; |
| 809 | FoldOps.push_back(i); |
| 810 | } |
| 811 | return tii_->canFoldMemoryOperand(MI, FoldOps); |
| 812 | } |
| 813 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 814 | bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const { |
| 815 | SmallPtrSet<MachineBasicBlock*, 4> MBBs; |
| 816 | for (LiveInterval::Ranges::const_iterator |
| 817 | I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) { |
| 818 | std::vector<IdxMBBPair>::const_iterator II = |
| 819 | std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), I->start); |
| 820 | if (II == Idx2MBBMap.end()) |
| 821 | continue; |
| 822 | if (I->end > II->first) // crossing a MBB. |
| 823 | return false; |
| 824 | MBBs.insert(II->second); |
| 825 | if (MBBs.size() > 1) |
| 826 | return false; |
| 827 | } |
| 828 | return true; |
| 829 | } |
| 830 | |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 831 | /// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of |
| 832 | /// interval on to-be re-materialized operands of MI) with new register. |
| 833 | void LiveIntervals::rewriteImplicitOps(const LiveInterval &li, |
| 834 | MachineInstr *MI, unsigned NewVReg, |
| 835 | VirtRegMap &vrm) { |
| 836 | // There is an implicit use. That means one of the other operand is |
| 837 | // being remat'ed and the remat'ed instruction has li.reg as an |
| 838 | // use operand. Make sure we rewrite that as well. |
| 839 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 840 | MachineOperand &MO = MI->getOperand(i); |
| 841 | if (!MO.isRegister()) |
| 842 | continue; |
| 843 | unsigned Reg = MO.getReg(); |
| 844 | if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg)) |
| 845 | continue; |
| 846 | if (!vrm.isReMaterialized(Reg)) |
| 847 | continue; |
| 848 | MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg); |
| 849 | int OpIdx = ReMatMI->findRegisterUseOperandIdx(li.reg); |
| 850 | if (OpIdx != -1) |
| 851 | ReMatMI->getOperand(OpIdx).setReg(NewVReg); |
| 852 | } |
| 853 | } |
| 854 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 855 | /// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions |
| 856 | /// for addIntervalsForSpills to rewrite uses / defs for the given live range. |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 857 | bool LiveIntervals:: |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 858 | rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI, |
| 859 | bool TrySplit, unsigned index, unsigned end, MachineInstr *MI, |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 860 | MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 861 | unsigned Slot, int LdSlot, |
| 862 | bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 863 | VirtRegMap &vrm, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 864 | const TargetRegisterClass* rc, |
| 865 | SmallVector<int, 4> &ReMatIds, |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 866 | const MachineLoopInfo *loopInfo, |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 867 | unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse, |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 868 | std::map<unsigned,unsigned> &MBBVRegsMap, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 869 | std::vector<LiveInterval*> &NewLIs) { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 870 | bool CanFold = false; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 871 | RestartInstruction: |
| 872 | for (unsigned i = 0; i != MI->getNumOperands(); ++i) { |
| 873 | MachineOperand& mop = MI->getOperand(i); |
| 874 | if (!mop.isRegister()) |
| 875 | continue; |
| 876 | unsigned Reg = mop.getReg(); |
| 877 | unsigned RegI = Reg; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 878 | if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg)) |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 879 | continue; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 880 | if (Reg != li.reg) |
| 881 | continue; |
| 882 | |
| 883 | bool TryFold = !DefIsReMat; |
Evan Cheng | cb3c330 | 2007-11-29 23:02:50 +0000 | [diff] [blame] | 884 | bool FoldSS = true; // Default behavior unless it's a remat. |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 885 | int FoldSlot = Slot; |
| 886 | if (DefIsReMat) { |
| 887 | // If this is the rematerializable definition MI itself and |
| 888 | // all of its uses are rematerialized, simply delete it. |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 889 | if (MI == ReMatOrigDefMI && CanDelete) { |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 890 | DOUT << "\t\t\t\tErasing re-materlizable def: "; |
| 891 | DOUT << MI << '\n'; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 892 | unsigned ImpUse = getReMatImplicitUse(li, MI); |
| 893 | if (ImpUse) { |
| 894 | // To be deleted MI has a virtual register operand, update the |
| 895 | // spill weight of the register interval. |
| 896 | unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent()); |
| 897 | LiveInterval &ImpLi = getInterval(ImpUse); |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 898 | ImpLi.weight -= |
| 899 | getSpillWeight(false, true, loopDepth) / ImpLi.getSize(); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 900 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 901 | RemoveMachineInstrFromMaps(MI); |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 902 | vrm.RemoveMachineInstrFromMaps(MI); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 903 | MI->eraseFromParent(); |
| 904 | break; |
| 905 | } |
| 906 | |
| 907 | // If def for this use can't be rematerialized, then try folding. |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 908 | // If def is rematerializable and it's a load, also try folding. |
Evan Cheng | cb3c330 | 2007-11-29 23:02:50 +0000 | [diff] [blame] | 909 | TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad)); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 910 | if (isLoad) { |
| 911 | // Try fold loads (from stack slot, constant pool, etc.) into uses. |
| 912 | FoldSS = isLoadSS; |
| 913 | FoldSlot = LdSlot; |
| 914 | } |
| 915 | } |
| 916 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 917 | // Scan all of the operands of this instruction rewriting operands |
| 918 | // to use NewVReg instead of li.reg as appropriate. We do this for |
| 919 | // two reasons: |
| 920 | // |
| 921 | // 1. If the instr reads the same spilled vreg multiple times, we |
| 922 | // want to reuse the NewVReg. |
| 923 | // 2. If the instr is a two-addr instruction, we are required to |
| 924 | // keep the src/dst regs pinned. |
| 925 | // |
| 926 | // Keep track of whether we replace a use and/or def so that we can |
| 927 | // create the spill interval with the appropriate range. |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 928 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 929 | HasUse = mop.isUse(); |
| 930 | HasDef = mop.isDef(); |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 931 | SmallVector<unsigned, 2> Ops; |
| 932 | Ops.push_back(i); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 933 | for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 934 | const MachineOperand &MOj = MI->getOperand(j); |
| 935 | if (!MOj.isRegister()) |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 936 | continue; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 937 | unsigned RegJ = MOj.getReg(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 938 | if (RegJ == 0 || TargetRegisterInfo::isPhysicalRegister(RegJ)) |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 939 | continue; |
| 940 | if (RegJ == RegI) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 941 | Ops.push_back(j); |
| 942 | HasUse |= MOj.isUse(); |
| 943 | HasDef |= MOj.isDef(); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 944 | } |
| 945 | } |
| 946 | |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 947 | if (TryFold) { |
| 948 | // Do not fold load / store here if we are splitting. We'll find an |
| 949 | // optimal point to insert a load / store later. |
| 950 | if (!TrySplit) { |
| 951 | if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index, |
| 952 | Ops, FoldSS, FoldSlot, Reg)) { |
| 953 | // Folding the load/store can completely change the instruction in |
| 954 | // unpredictable ways, rescan it from the beginning. |
| 955 | HasUse = false; |
| 956 | HasDef = false; |
| 957 | CanFold = false; |
| 958 | goto RestartInstruction; |
| 959 | } |
| 960 | } else { |
| 961 | CanFold = canFoldMemoryOperand(MI, Ops); |
| 962 | } |
Evan Cheng | 6e141fd | 2007-12-12 23:12:09 +0000 | [diff] [blame] | 963 | } else |
| 964 | CanFold = false; |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 965 | |
| 966 | // Create a new virtual register for the spill interval. |
| 967 | bool CreatedNewVReg = false; |
| 968 | if (NewVReg == 0) { |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 969 | NewVReg = mri_->createVirtualRegister(rc); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 970 | vrm.grow(); |
| 971 | CreatedNewVReg = true; |
| 972 | } |
| 973 | mop.setReg(NewVReg); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 974 | if (mop.isImplicit()) |
| 975 | rewriteImplicitOps(li, MI, NewVReg, vrm); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 976 | |
| 977 | // Reuse NewVReg for other reads. |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 978 | for (unsigned j = 0, e = Ops.size(); j != e; ++j) { |
| 979 | MachineOperand &mopj = MI->getOperand(Ops[j]); |
| 980 | mopj.setReg(NewVReg); |
| 981 | if (mopj.isImplicit()) |
| 982 | rewriteImplicitOps(li, MI, NewVReg, vrm); |
| 983 | } |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 984 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 985 | if (CreatedNewVReg) { |
| 986 | if (DefIsReMat) { |
| 987 | vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI/*, CanDelete*/); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 988 | if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) { |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 989 | // Each valnum may have its own remat id. |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 990 | ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 991 | } else { |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 992 | vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 993 | } |
| 994 | if (!CanDelete || (HasUse && HasDef)) { |
| 995 | // If this is a two-addr instruction then its use operands are |
| 996 | // rematerializable but its def is not. It should be assigned a |
| 997 | // stack slot. |
| 998 | vrm.assignVirt2StackSlot(NewVReg, Slot); |
| 999 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1000 | } else { |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1001 | vrm.assignVirt2StackSlot(NewVReg, Slot); |
| 1002 | } |
Evan Cheng | cb3c330 | 2007-11-29 23:02:50 +0000 | [diff] [blame] | 1003 | } else if (HasUse && HasDef && |
| 1004 | vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) { |
| 1005 | // If this interval hasn't been assigned a stack slot (because earlier |
| 1006 | // def is a deleted remat def), do it now. |
| 1007 | assert(Slot != VirtRegMap::NO_STACK_SLOT); |
| 1008 | vrm.assignVirt2StackSlot(NewVReg, Slot); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1009 | } |
| 1010 | |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1011 | // Re-matting an instruction with virtual register use. Add the |
| 1012 | // register as an implicit use on the use MI. |
| 1013 | if (DefIsReMat && ImpUse) |
| 1014 | MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true)); |
| 1015 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1016 | // create a new register interval for this spill / remat. |
| 1017 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1018 | if (CreatedNewVReg) { |
| 1019 | NewLIs.push_back(&nI); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1020 | MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg)); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1021 | if (TrySplit) |
| 1022 | vrm.setIsSplitFromReg(NewVReg, li.reg); |
| 1023 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1024 | |
| 1025 | if (HasUse) { |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1026 | if (CreatedNewVReg) { |
| 1027 | LiveRange LR(getLoadIndex(index), getUseIndex(index)+1, |
| 1028 | nI.getNextValue(~0U, 0, VNInfoAllocator)); |
| 1029 | DOUT << " +" << LR; |
| 1030 | nI.addRange(LR); |
| 1031 | } else { |
| 1032 | // Extend the split live interval to this def / use. |
| 1033 | unsigned End = getUseIndex(index)+1; |
| 1034 | LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End, |
| 1035 | nI.getValNumInfo(nI.getNumValNums()-1)); |
| 1036 | DOUT << " +" << LR; |
| 1037 | nI.addRange(LR); |
| 1038 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1039 | } |
| 1040 | if (HasDef) { |
| 1041 | LiveRange LR(getDefIndex(index), getStoreIndex(index), |
| 1042 | nI.getNextValue(~0U, 0, VNInfoAllocator)); |
| 1043 | DOUT << " +" << LR; |
| 1044 | nI.addRange(LR); |
| 1045 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1046 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1047 | DOUT << "\t\t\t\tAdded new interval: "; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1048 | nI.print(DOUT, tri_); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1049 | DOUT << '\n'; |
| 1050 | } |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1051 | return CanFold; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1052 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1053 | bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1054 | const VNInfo *VNI, |
| 1055 | MachineBasicBlock *MBB, unsigned Idx) const { |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1056 | unsigned End = getMBBEndIdx(MBB); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1057 | for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) { |
| 1058 | unsigned KillIdx = VNI->kills[j]; |
| 1059 | if (KillIdx > Idx && KillIdx < End) |
| 1060 | return true; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1061 | } |
| 1062 | return false; |
| 1063 | } |
| 1064 | |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1065 | static const VNInfo *findDefinedVNInfo(const LiveInterval &li, unsigned DefIdx) { |
| 1066 | const VNInfo *VNI = NULL; |
| 1067 | for (LiveInterval::const_vni_iterator i = li.vni_begin(), |
| 1068 | e = li.vni_end(); i != e; ++i) |
| 1069 | if ((*i)->def == DefIdx) { |
| 1070 | VNI = *i; |
| 1071 | break; |
| 1072 | } |
| 1073 | return VNI; |
| 1074 | } |
| 1075 | |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1076 | /// RewriteInfo - Keep track of machine instrs that will be rewritten |
| 1077 | /// during spilling. |
| 1078 | struct RewriteInfo { |
| 1079 | unsigned Index; |
| 1080 | MachineInstr *MI; |
| 1081 | bool HasUse; |
| 1082 | bool HasDef; |
| 1083 | RewriteInfo(unsigned i, MachineInstr *mi, bool u, bool d) |
| 1084 | : Index(i), MI(mi), HasUse(u), HasDef(d) {} |
| 1085 | }; |
| 1086 | |
| 1087 | struct RewriteInfoCompare { |
| 1088 | bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const { |
| 1089 | return LHS.Index < RHS.Index; |
| 1090 | } |
| 1091 | }; |
| 1092 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1093 | void LiveIntervals:: |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1094 | rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1095 | LiveInterval::Ranges::const_iterator &I, |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1096 | MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1097 | unsigned Slot, int LdSlot, |
| 1098 | bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1099 | VirtRegMap &vrm, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1100 | const TargetRegisterClass* rc, |
| 1101 | SmallVector<int, 4> &ReMatIds, |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 1102 | const MachineLoopInfo *loopInfo, |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1103 | BitVector &SpillMBBs, |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1104 | std::map<unsigned, std::vector<SRInfo> > &SpillIdxes, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1105 | BitVector &RestoreMBBs, |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1106 | std::map<unsigned, std::vector<SRInfo> > &RestoreIdxes, |
| 1107 | std::map<unsigned,unsigned> &MBBVRegsMap, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1108 | std::vector<LiveInterval*> &NewLIs) { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1109 | bool AllCanFold = true; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1110 | unsigned NewVReg = 0; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1111 | unsigned start = getBaseIndex(I->start); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1112 | unsigned end = getBaseIndex(I->end-1) + InstrSlots::NUM; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1113 | |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1114 | // First collect all the def / use in this live range that will be rewritten. |
| 1115 | // Make sure they are sorted according instruction index. |
| 1116 | std::vector<RewriteInfo> RewriteMIs; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1117 | for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg), |
| 1118 | re = mri_->reg_end(); ri != re; ) { |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1119 | MachineInstr *MI = &(*ri); |
| 1120 | MachineOperand &O = ri.getOperand(); |
| 1121 | ++ri; |
| 1122 | unsigned index = getInstructionIndex(MI); |
| 1123 | if (index < start || index >= end) |
| 1124 | continue; |
| 1125 | RewriteMIs.push_back(RewriteInfo(index, MI, O.isUse(), O.isDef())); |
| 1126 | } |
| 1127 | std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare()); |
| 1128 | |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1129 | unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1130 | // Now rewrite the defs and uses. |
| 1131 | for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) { |
| 1132 | RewriteInfo &rwi = RewriteMIs[i]; |
| 1133 | ++i; |
| 1134 | unsigned index = rwi.Index; |
| 1135 | bool MIHasUse = rwi.HasUse; |
| 1136 | bool MIHasDef = rwi.HasDef; |
| 1137 | MachineInstr *MI = rwi.MI; |
| 1138 | // If MI def and/or use the same register multiple times, then there |
| 1139 | // are multiple entries. |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1140 | unsigned NumUses = MIHasUse; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1141 | while (i != e && RewriteMIs[i].MI == MI) { |
| 1142 | assert(RewriteMIs[i].Index == index); |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1143 | bool isUse = RewriteMIs[i].HasUse; |
| 1144 | if (isUse) ++NumUses; |
| 1145 | MIHasUse |= isUse; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1146 | MIHasDef |= RewriteMIs[i].HasDef; |
| 1147 | ++i; |
| 1148 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1149 | MachineBasicBlock *MBB = MI->getParent(); |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1150 | |
| 1151 | if (ImpUse && MI != ReMatDefMI) { |
| 1152 | // Re-matting an instruction with virtual register use. Update the |
| 1153 | // register interval's spill weight. |
| 1154 | unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent()); |
| 1155 | LiveInterval &ImpLi = getInterval(ImpUse); |
| 1156 | ImpLi.weight += |
| 1157 | getSpillWeight(false, true, loopDepth) * NumUses / ImpLi.getSize(); |
| 1158 | } |
| 1159 | |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1160 | unsigned MBBId = MBB->getNumber(); |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1161 | unsigned ThisVReg = 0; |
Evan Cheng | 70306f8 | 2007-12-03 09:58:48 +0000 | [diff] [blame] | 1162 | if (TrySplit) { |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1163 | std::map<unsigned,unsigned>::const_iterator NVI = MBBVRegsMap.find(MBBId); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1164 | if (NVI != MBBVRegsMap.end()) { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1165 | ThisVReg = NVI->second; |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1166 | // One common case: |
| 1167 | // x = use |
| 1168 | // ... |
| 1169 | // ... |
| 1170 | // def = ... |
| 1171 | // = use |
| 1172 | // It's better to start a new interval to avoid artifically |
| 1173 | // extend the new interval. |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1174 | if (MIHasDef && !MIHasUse) { |
| 1175 | MBBVRegsMap.erase(MBB->getNumber()); |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1176 | ThisVReg = 0; |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1177 | } |
| 1178 | } |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1179 | } |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1180 | |
| 1181 | bool IsNew = ThisVReg == 0; |
| 1182 | if (IsNew) { |
| 1183 | // This ends the previous live interval. If all of its def / use |
| 1184 | // can be folded, give it a low spill weight. |
| 1185 | if (NewVReg && TrySplit && AllCanFold) { |
| 1186 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
| 1187 | nI.weight /= 10.0F; |
| 1188 | } |
| 1189 | AllCanFold = true; |
| 1190 | } |
| 1191 | NewVReg = ThisVReg; |
| 1192 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1193 | bool HasDef = false; |
| 1194 | bool HasUse = false; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1195 | bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit, |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1196 | index, end, MI, ReMatOrigDefMI, ReMatDefMI, |
| 1197 | Slot, LdSlot, isLoad, isLoadSS, DefIsReMat, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1198 | CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg, |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1199 | ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1200 | if (!HasDef && !HasUse) |
| 1201 | continue; |
| 1202 | |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1203 | AllCanFold &= CanFold; |
| 1204 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1205 | // Update weight of spill interval. |
| 1206 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
Evan Cheng | 70306f8 | 2007-12-03 09:58:48 +0000 | [diff] [blame] | 1207 | if (!TrySplit) { |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1208 | // The spill weight is now infinity as it cannot be spilled again. |
| 1209 | nI.weight = HUGE_VALF; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1210 | continue; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1211 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1212 | |
| 1213 | // Keep track of the last def and first use in each MBB. |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1214 | if (HasDef) { |
| 1215 | if (MI != ReMatOrigDefMI || !CanDelete) { |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1216 | bool HasKill = false; |
| 1217 | if (!HasUse) |
| 1218 | HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, getDefIndex(index)); |
| 1219 | else { |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1220 | // If this is a two-address code, then this index starts a new VNInfo. |
| 1221 | const VNInfo *VNI = findDefinedVNInfo(li, getDefIndex(index)); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1222 | if (VNI) |
| 1223 | HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, getDefIndex(index)); |
| 1224 | } |
Evan Cheng | e3110d0 | 2007-12-01 04:42:39 +0000 | [diff] [blame] | 1225 | std::map<unsigned, std::vector<SRInfo> >::iterator SII = |
| 1226 | SpillIdxes.find(MBBId); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1227 | if (!HasKill) { |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1228 | if (SII == SpillIdxes.end()) { |
| 1229 | std::vector<SRInfo> S; |
| 1230 | S.push_back(SRInfo(index, NewVReg, true)); |
| 1231 | SpillIdxes.insert(std::make_pair(MBBId, S)); |
| 1232 | } else if (SII->second.back().vreg != NewVReg) { |
| 1233 | SII->second.push_back(SRInfo(index, NewVReg, true)); |
| 1234 | } else if ((int)index > SII->second.back().index) { |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1235 | // If there is an earlier def and this is a two-address |
| 1236 | // instruction, then it's not possible to fold the store (which |
| 1237 | // would also fold the load). |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1238 | SRInfo &Info = SII->second.back(); |
| 1239 | Info.index = index; |
| 1240 | Info.canFold = !HasUse; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1241 | } |
| 1242 | SpillMBBs.set(MBBId); |
Evan Cheng | e3110d0 | 2007-12-01 04:42:39 +0000 | [diff] [blame] | 1243 | } else if (SII != SpillIdxes.end() && |
| 1244 | SII->second.back().vreg == NewVReg && |
| 1245 | (int)index > SII->second.back().index) { |
| 1246 | // There is an earlier def that's not killed (must be two-address). |
| 1247 | // The spill is no longer needed. |
| 1248 | SII->second.pop_back(); |
| 1249 | if (SII->second.empty()) { |
| 1250 | SpillIdxes.erase(MBBId); |
| 1251 | SpillMBBs.reset(MBBId); |
| 1252 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1253 | } |
| 1254 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1255 | } |
| 1256 | |
| 1257 | if (HasUse) { |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1258 | std::map<unsigned, std::vector<SRInfo> >::iterator SII = |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1259 | SpillIdxes.find(MBBId); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1260 | if (SII != SpillIdxes.end() && |
| 1261 | SII->second.back().vreg == NewVReg && |
| 1262 | (int)index > SII->second.back().index) |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1263 | // Use(s) following the last def, it's not safe to fold the spill. |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1264 | SII->second.back().canFold = false; |
| 1265 | std::map<unsigned, std::vector<SRInfo> >::iterator RII = |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1266 | RestoreIdxes.find(MBBId); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1267 | if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg) |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1268 | // If we are splitting live intervals, only fold if it's the first |
| 1269 | // use and there isn't another use later in the MBB. |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1270 | RII->second.back().canFold = false; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1271 | else if (IsNew) { |
| 1272 | // Only need a reload if there isn't an earlier def / use. |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1273 | if (RII == RestoreIdxes.end()) { |
| 1274 | std::vector<SRInfo> Infos; |
| 1275 | Infos.push_back(SRInfo(index, NewVReg, true)); |
| 1276 | RestoreIdxes.insert(std::make_pair(MBBId, Infos)); |
| 1277 | } else { |
| 1278 | RII->second.push_back(SRInfo(index, NewVReg, true)); |
| 1279 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1280 | RestoreMBBs.set(MBBId); |
| 1281 | } |
| 1282 | } |
| 1283 | |
| 1284 | // Update spill weight. |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 1285 | unsigned loopDepth = loopInfo->getLoopDepth(MBB); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1286 | nI.weight += getSpillWeight(HasDef, HasUse, loopDepth); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1287 | } |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1288 | |
| 1289 | if (NewVReg && TrySplit && AllCanFold) { |
| 1290 | // If all of its def / use can be folded, give it a low spill weight. |
| 1291 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
| 1292 | nI.weight /= 10.0F; |
| 1293 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1294 | } |
| 1295 | |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1296 | bool LiveIntervals::alsoFoldARestore(int Id, int index, unsigned vr, |
| 1297 | BitVector &RestoreMBBs, |
| 1298 | std::map<unsigned,std::vector<SRInfo> > &RestoreIdxes) { |
| 1299 | if (!RestoreMBBs[Id]) |
| 1300 | return false; |
| 1301 | std::vector<SRInfo> &Restores = RestoreIdxes[Id]; |
| 1302 | for (unsigned i = 0, e = Restores.size(); i != e; ++i) |
| 1303 | if (Restores[i].index == index && |
| 1304 | Restores[i].vreg == vr && |
| 1305 | Restores[i].canFold) |
| 1306 | return true; |
| 1307 | return false; |
| 1308 | } |
| 1309 | |
| 1310 | void LiveIntervals::eraseRestoreInfo(int Id, int index, unsigned vr, |
| 1311 | BitVector &RestoreMBBs, |
| 1312 | std::map<unsigned,std::vector<SRInfo> > &RestoreIdxes) { |
| 1313 | if (!RestoreMBBs[Id]) |
| 1314 | return; |
| 1315 | std::vector<SRInfo> &Restores = RestoreIdxes[Id]; |
| 1316 | for (unsigned i = 0, e = Restores.size(); i != e; ++i) |
| 1317 | if (Restores[i].index == index && Restores[i].vreg) |
| 1318 | Restores[i].index = -1; |
| 1319 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1320 | |
| 1321 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1322 | std::vector<LiveInterval*> LiveIntervals:: |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1323 | addIntervalsForSpills(const LiveInterval &li, |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 1324 | const MachineLoopInfo *loopInfo, VirtRegMap &vrm) { |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1325 | // Since this is called after the analysis is done we don't know if |
| 1326 | // LiveVariables is available |
| 1327 | lv_ = getAnalysisToUpdate<LiveVariables>(); |
| 1328 | |
| 1329 | assert(li.weight != HUGE_VALF && |
| 1330 | "attempt to spill already spilled interval!"); |
| 1331 | |
| 1332 | DOUT << "\t\t\t\tadding intervals for spills for interval: "; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1333 | li.print(DOUT, tri_); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1334 | DOUT << '\n'; |
| 1335 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1336 | // Each bit specify whether it a spill is required in the MBB. |
| 1337 | BitVector SpillMBBs(mf_->getNumBlockIDs()); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1338 | std::map<unsigned, std::vector<SRInfo> > SpillIdxes; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1339 | BitVector RestoreMBBs(mf_->getNumBlockIDs()); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1340 | std::map<unsigned, std::vector<SRInfo> > RestoreIdxes; |
| 1341 | std::map<unsigned,unsigned> MBBVRegsMap; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1342 | std::vector<LiveInterval*> NewLIs; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1343 | const TargetRegisterClass* rc = mri_->getRegClass(li.reg); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1344 | |
| 1345 | unsigned NumValNums = li.getNumValNums(); |
| 1346 | SmallVector<MachineInstr*, 4> ReMatDefs; |
| 1347 | ReMatDefs.resize(NumValNums, NULL); |
| 1348 | SmallVector<MachineInstr*, 4> ReMatOrigDefs; |
| 1349 | ReMatOrigDefs.resize(NumValNums, NULL); |
| 1350 | SmallVector<int, 4> ReMatIds; |
| 1351 | ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT); |
| 1352 | BitVector ReMatDelete(NumValNums); |
| 1353 | unsigned Slot = VirtRegMap::MAX_STACK_SLOT; |
| 1354 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1355 | // Spilling a split live interval. It cannot be split any further. Also, |
| 1356 | // it's also guaranteed to be a single val# / range interval. |
| 1357 | if (vrm.getPreSplitReg(li.reg)) { |
| 1358 | vrm.setIsSplitFromReg(li.reg, 0); |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 1359 | // Unset the split kill marker on the last use. |
| 1360 | unsigned KillIdx = vrm.getKillPoint(li.reg); |
| 1361 | if (KillIdx) { |
| 1362 | MachineInstr *KillMI = getInstructionFromIndex(KillIdx); |
| 1363 | assert(KillMI && "Last use disappeared?"); |
| 1364 | int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true); |
| 1365 | assert(KillOp != -1 && "Last use disappeared?"); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 1366 | KillMI->getOperand(KillOp).setIsKill(false); |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 1367 | } |
Evan Cheng | adf8590 | 2007-12-05 09:51:10 +0000 | [diff] [blame] | 1368 | vrm.removeKillPoint(li.reg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1369 | bool DefIsReMat = vrm.isReMaterialized(li.reg); |
| 1370 | Slot = vrm.getStackSlot(li.reg); |
| 1371 | assert(Slot != VirtRegMap::MAX_STACK_SLOT); |
| 1372 | MachineInstr *ReMatDefMI = DefIsReMat ? |
| 1373 | vrm.getReMaterializedMI(li.reg) : NULL; |
| 1374 | int LdSlot = 0; |
| 1375 | bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot); |
| 1376 | bool isLoad = isLoadSS || |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 1377 | (DefIsReMat && (ReMatDefMI->getDesc().isSimpleLoad())); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1378 | bool IsFirstRange = true; |
| 1379 | for (LiveInterval::Ranges::const_iterator |
| 1380 | I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) { |
| 1381 | // If this is a split live interval with multiple ranges, it means there |
| 1382 | // are two-address instructions that re-defined the value. Only the |
| 1383 | // first def can be rematerialized! |
| 1384 | if (IsFirstRange) { |
Evan Cheng | cb3c330 | 2007-11-29 23:02:50 +0000 | [diff] [blame] | 1385 | // Note ReMatOrigDefMI has already been deleted. |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1386 | rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI, |
| 1387 | Slot, LdSlot, isLoad, isLoadSS, DefIsReMat, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1388 | false, vrm, rc, ReMatIds, loopInfo, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1389 | SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes, |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1390 | MBBVRegsMap, NewLIs); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1391 | } else { |
| 1392 | rewriteInstructionsForSpills(li, false, I, NULL, 0, |
| 1393 | Slot, 0, false, false, false, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1394 | false, vrm, rc, ReMatIds, loopInfo, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1395 | SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes, |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1396 | MBBVRegsMap, NewLIs); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1397 | } |
| 1398 | IsFirstRange = false; |
| 1399 | } |
| 1400 | return NewLIs; |
| 1401 | } |
| 1402 | |
| 1403 | bool TrySplit = SplitAtBB && !intervalIsInOneMBB(li); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1404 | if (SplitLimit != -1 && (int)numSplits >= SplitLimit) |
| 1405 | TrySplit = false; |
| 1406 | if (TrySplit) |
| 1407 | ++numSplits; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1408 | bool NeedStackSlot = false; |
| 1409 | for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end(); |
| 1410 | i != e; ++i) { |
| 1411 | const VNInfo *VNI = *i; |
| 1412 | unsigned VN = VNI->id; |
| 1413 | unsigned DefIdx = VNI->def; |
| 1414 | if (DefIdx == ~1U) |
| 1415 | continue; // Dead val#. |
| 1416 | // Is the def for the val# rematerializable? |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1417 | MachineInstr *ReMatDefMI = (DefIdx == ~0u) |
| 1418 | ? 0 : getInstructionFromIndex(DefIdx); |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 1419 | bool dummy; |
| 1420 | if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, dummy)) { |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1421 | // Remember how to remat the def of this val#. |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1422 | ReMatOrigDefs[VN] = ReMatDefMI; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1423 | // Original def may be modified so we have to make a copy here. vrm must |
| 1424 | // delete these! |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1425 | ReMatDefs[VN] = ReMatDefMI = ReMatDefMI->clone(); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1426 | |
| 1427 | bool CanDelete = true; |
Evan Cheng | c3fc7d9 | 2007-11-29 09:49:23 +0000 | [diff] [blame] | 1428 | if (VNI->hasPHIKill) { |
| 1429 | // A kill is a phi node, not all of its uses can be rematerialized. |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1430 | // It must not be deleted. |
Evan Cheng | c3fc7d9 | 2007-11-29 09:49:23 +0000 | [diff] [blame] | 1431 | CanDelete = false; |
| 1432 | // Need a stack slot if there is any live range where uses cannot be |
| 1433 | // rematerialized. |
| 1434 | NeedStackSlot = true; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1435 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1436 | if (CanDelete) |
| 1437 | ReMatDelete.set(VN); |
| 1438 | } else { |
| 1439 | // Need a stack slot if there is any live range where uses cannot be |
| 1440 | // rematerialized. |
| 1441 | NeedStackSlot = true; |
| 1442 | } |
| 1443 | } |
| 1444 | |
| 1445 | // One stack slot per live interval. |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1446 | if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1447 | Slot = vrm.assignVirt2StackSlot(li.reg); |
| 1448 | |
| 1449 | // Create new intervals and rewrite defs and uses. |
| 1450 | for (LiveInterval::Ranges::const_iterator |
| 1451 | I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) { |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1452 | MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id]; |
| 1453 | MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id]; |
| 1454 | bool DefIsReMat = ReMatDefMI != NULL; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1455 | bool CanDelete = ReMatDelete[I->valno->id]; |
| 1456 | int LdSlot = 0; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1457 | bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1458 | bool isLoad = isLoadSS || |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 1459 | (DefIsReMat && ReMatDefMI->getDesc().isSimpleLoad()); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1460 | rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1461 | Slot, LdSlot, isLoad, isLoadSS, DefIsReMat, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1462 | CanDelete, vrm, rc, ReMatIds, loopInfo, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1463 | SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes, |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1464 | MBBVRegsMap, NewLIs); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1465 | } |
| 1466 | |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1467 | // Insert spills / restores if we are splitting. |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1468 | if (!TrySplit) |
| 1469 | return NewLIs; |
| 1470 | |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1471 | SmallPtrSet<LiveInterval*, 4> AddedKill; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1472 | SmallVector<unsigned, 2> Ops; |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1473 | if (NeedStackSlot) { |
| 1474 | int Id = SpillMBBs.find_first(); |
| 1475 | while (Id != -1) { |
| 1476 | std::vector<SRInfo> &spills = SpillIdxes[Id]; |
| 1477 | for (unsigned i = 0, e = spills.size(); i != e; ++i) { |
| 1478 | int index = spills[i].index; |
| 1479 | unsigned VReg = spills[i].vreg; |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 1480 | LiveInterval &nI = getOrCreateInterval(VReg); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1481 | bool isReMat = vrm.isReMaterialized(VReg); |
| 1482 | MachineInstr *MI = getInstructionFromIndex(index); |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1483 | bool CanFold = false; |
| 1484 | bool FoundUse = false; |
| 1485 | Ops.clear(); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1486 | if (spills[i].canFold) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1487 | CanFold = true; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1488 | for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) { |
| 1489 | MachineOperand &MO = MI->getOperand(j); |
| 1490 | if (!MO.isRegister() || MO.getReg() != VReg) |
| 1491 | continue; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1492 | |
| 1493 | Ops.push_back(j); |
| 1494 | if (MO.isDef()) |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1495 | continue; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1496 | if (isReMat || |
| 1497 | (!FoundUse && !alsoFoldARestore(Id, index, VReg, |
| 1498 | RestoreMBBs, RestoreIdxes))) { |
| 1499 | // MI has two-address uses of the same register. If the use |
| 1500 | // isn't the first and only use in the BB, then we can't fold |
| 1501 | // it. FIXME: Move this to rewriteInstructionsForSpills. |
| 1502 | CanFold = false; |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1503 | break; |
| 1504 | } |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1505 | FoundUse = true; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1506 | } |
| 1507 | } |
| 1508 | // Fold the store into the def if possible. |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1509 | bool Folded = false; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1510 | if (CanFold && !Ops.empty()) { |
| 1511 | if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){ |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1512 | Folded = true; |
Evan Cheng | f38d14f | 2007-12-05 09:05:34 +0000 | [diff] [blame] | 1513 | if (FoundUse > 0) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1514 | // Also folded uses, do not issue a load. |
| 1515 | eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes); |
Evan Cheng | f38d14f | 2007-12-05 09:05:34 +0000 | [diff] [blame] | 1516 | nI.removeRange(getLoadIndex(index), getUseIndex(index)+1); |
| 1517 | } |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 1518 | nI.removeRange(getDefIndex(index), getStoreIndex(index)); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1519 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1520 | } |
| 1521 | |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1522 | // Else tell the spiller to issue a spill. |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1523 | if (!Folded) { |
| 1524 | LiveRange *LR = &nI.ranges[nI.ranges.size()-1]; |
| 1525 | bool isKill = LR->end == getStoreIndex(index); |
| 1526 | vrm.addSpillPoint(VReg, isKill, MI); |
| 1527 | if (isKill) |
| 1528 | AddedKill.insert(&nI); |
| 1529 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1530 | } |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1531 | Id = SpillMBBs.find_next(Id); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1532 | } |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1533 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1534 | |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1535 | int Id = RestoreMBBs.find_first(); |
| 1536 | while (Id != -1) { |
| 1537 | std::vector<SRInfo> &restores = RestoreIdxes[Id]; |
| 1538 | for (unsigned i = 0, e = restores.size(); i != e; ++i) { |
| 1539 | int index = restores[i].index; |
| 1540 | if (index == -1) |
| 1541 | continue; |
| 1542 | unsigned VReg = restores[i].vreg; |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 1543 | LiveInterval &nI = getOrCreateInterval(VReg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1544 | MachineInstr *MI = getInstructionFromIndex(index); |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1545 | bool CanFold = false; |
| 1546 | Ops.clear(); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1547 | if (restores[i].canFold) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1548 | CanFold = true; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1549 | for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) { |
| 1550 | MachineOperand &MO = MI->getOperand(j); |
| 1551 | if (!MO.isRegister() || MO.getReg() != VReg) |
| 1552 | continue; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1553 | |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1554 | if (MO.isDef()) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1555 | // If this restore were to be folded, it would have been folded |
| 1556 | // already. |
| 1557 | CanFold = false; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1558 | break; |
| 1559 | } |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1560 | Ops.push_back(j); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1561 | } |
| 1562 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1563 | |
| 1564 | // Fold the load into the use if possible. |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1565 | bool Folded = false; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1566 | if (CanFold && !Ops.empty()) { |
| 1567 | if (!vrm.isReMaterialized(VReg)) |
| 1568 | Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg); |
| 1569 | else { |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1570 | MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg); |
| 1571 | int LdSlot = 0; |
| 1572 | bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot); |
| 1573 | // If the rematerializable def is a load, also try to fold it. |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 1574 | if (isLoadSS || ReMatDefMI->getDesc().isSimpleLoad()) |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1575 | Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index, |
| 1576 | Ops, isLoadSS, LdSlot, VReg); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1577 | unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI); |
| 1578 | if (ImpUse) { |
| 1579 | // Re-matting an instruction with virtual register use. Add the |
| 1580 | // register as an implicit use on the use MI and update the register |
| 1581 | // interval's spill weight. |
| 1582 | unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent()); |
| 1583 | LiveInterval &ImpLi = getInterval(ImpUse); |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1584 | ImpLi.weight += |
| 1585 | getSpillWeight(false, true, loopDepth) / ImpLi.getSize(); |
| 1586 | |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1587 | MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true)); |
| 1588 | } |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1589 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1590 | } |
| 1591 | // If folding is not possible / failed, then tell the spiller to issue a |
| 1592 | // load / rematerialization for us. |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 1593 | if (Folded) |
| 1594 | nI.removeRange(getLoadIndex(index), getUseIndex(index)+1); |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1595 | else |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1596 | vrm.addRestorePoint(VReg, MI); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1597 | } |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1598 | Id = RestoreMBBs.find_next(Id); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1599 | } |
| 1600 | |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1601 | // Finalize intervals: add kills, finalize spill weights, and filter out |
| 1602 | // dead intervals. |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 1603 | std::vector<LiveInterval*> RetNewLIs; |
| 1604 | for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) { |
| 1605 | LiveInterval *LI = NewLIs[i]; |
| 1606 | if (!LI->empty()) { |
| 1607 | LI->weight /= LI->getSize(); |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1608 | if (!AddedKill.count(LI)) { |
| 1609 | LiveRange *LR = &LI->ranges[LI->ranges.size()-1]; |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 1610 | unsigned LastUseIdx = getBaseIndex(LR->end); |
| 1611 | MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx); |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1612 | int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg); |
| 1613 | assert(UseIdx != -1); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1614 | if (LastUse->getOperand(UseIdx).isImplicit() || |
| 1615 | LastUse->getDesc().getOperandConstraint(UseIdx,TOI::TIED_TO) == -1){ |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1616 | LastUse->getOperand(UseIdx).setIsKill(); |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 1617 | vrm.addKillPoint(LI->reg, LastUseIdx); |
Evan Cheng | adf8590 | 2007-12-05 09:51:10 +0000 | [diff] [blame] | 1618 | } |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1619 | } |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 1620 | RetNewLIs.push_back(LI); |
| 1621 | } |
| 1622 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1623 | |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 1624 | return RetNewLIs; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1625 | } |