blob: a18f36afb7f6774dc3b6c5b6857536cc9d766bcf [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000022#include "llvm/CodeGen/LiveVariables.h"
23#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000024#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000025#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000027#include "llvm/CodeGen/Passes.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000028#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000029#include "llvm/Target/TargetInstrInfo.h"
30#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000031#include "llvm/Support/CommandLine.h"
32#include "llvm/Support/Debug.h"
33#include "llvm/ADT/Statistic.h"
34#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000035#include <algorithm>
Jeff Cohen97af7512006-12-02 02:22:01 +000036#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000037using namespace llvm;
38
Evan Chengbc165e42007-08-16 07:24:22 +000039namespace {
40 // Hidden options for help debugging.
41 cl::opt<bool> DisableReMat("disable-rematerialization",
42 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000043
44 cl::opt<bool> SplitAtBB("split-intervals-at-bb",
Evan Cheng33faddc2007-12-06 08:54:31 +000045 cl::init(true), cl::Hidden);
Evan Cheng0cbb1162007-11-29 01:06:25 +000046 cl::opt<int> SplitLimit("split-limit",
47 cl::init(-1), cl::Hidden);
Evan Chengbc165e42007-08-16 07:24:22 +000048}
49
Chris Lattnercd3245a2006-12-19 22:41:21 +000050STATISTIC(numIntervals, "Number of original intervals");
51STATISTIC(numIntervalsAfter, "Number of intervals after coalescing");
Evan Cheng0cbb1162007-11-29 01:06:25 +000052STATISTIC(numFolds , "Number of loads/stores folded into instructions");
53STATISTIC(numSplits , "Number of intervals split");
Chris Lattnercd3245a2006-12-19 22:41:21 +000054
Devang Patel19974732007-05-03 01:11:54 +000055char LiveIntervals::ID = 0;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000056namespace {
Chris Lattner5d8925c2006-08-27 22:30:17 +000057 RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Chris Lattnerd74ea2b2006-05-24 17:04:05 +000058}
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000059
Chris Lattnerf7da2c72006-08-24 22:43:55 +000060void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
David Greene25133302007-06-08 17:18:56 +000061 AU.addPreserved<LiveVariables>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000062 AU.addRequired<LiveVariables>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000063 AU.addPreservedID(MachineLoopInfoID);
64 AU.addPreservedID(MachineDominatorsID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000065 AU.addPreservedID(PHIEliminationID);
66 AU.addRequiredID(PHIEliminationID);
67 AU.addRequiredID(TwoAddressInstructionPassID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000068 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000069}
70
Chris Lattnerf7da2c72006-08-24 22:43:55 +000071void LiveIntervals::releaseMemory() {
Evan Cheng4ca980e2007-10-17 02:10:22 +000072 Idx2MBBMap.clear();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000073 mi2iMap_.clear();
74 i2miMap_.clear();
75 r2iMap_.clear();
Evan Chengdd199d22007-09-06 01:07:24 +000076 // Release VNInfo memroy regions after all VNInfo objects are dtor'd.
77 VNInfoAllocator.Reset();
Evan Cheng549f27d32007-08-13 23:45:17 +000078 for (unsigned i = 0, e = ClonedMIs.size(); i != e; ++i)
79 delete ClonedMIs[i];
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000080}
81
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000082/// runOnMachineFunction - Register allocate the whole function
83///
84bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000085 mf_ = &fn;
Evan Chengd70dbb52008-02-22 09:24:50 +000086 mri_ = &mf_->getRegInfo();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000087 tm_ = &fn.getTarget();
Dan Gohman6f0d0242008-02-10 18:45:23 +000088 tri_ = tm_->getRegisterInfo();
Chris Lattnerf768bba2005-03-09 23:05:19 +000089 tii_ = tm_->getInstrInfo();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000090 lv_ = &getAnalysis<LiveVariables>();
Dan Gohman6f0d0242008-02-10 18:45:23 +000091 allocatableRegs_ = tri_->getAllocatableSet(fn);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000092
Chris Lattner428b92e2006-09-15 03:57:23 +000093 // Number MachineInstrs and MachineBasicBlocks.
94 // Initialize MBB indexes to a sentinal.
Evan Cheng549f27d32007-08-13 23:45:17 +000095 MBB2IdxMap.resize(mf_->getNumBlockIDs(), std::make_pair(~0U,~0U));
Chris Lattner428b92e2006-09-15 03:57:23 +000096
97 unsigned MIIndex = 0;
98 for (MachineFunction::iterator MBB = mf_->begin(), E = mf_->end();
99 MBB != E; ++MBB) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000100 unsigned StartIdx = MIIndex;
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000101
Chris Lattner428b92e2006-09-15 03:57:23 +0000102 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
103 I != E; ++I) {
104 bool inserted = mi2iMap_.insert(std::make_pair(I, MIIndex)).second;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000105 assert(inserted && "multiple MachineInstr -> index mappings");
Chris Lattner428b92e2006-09-15 03:57:23 +0000106 i2miMap_.push_back(I);
107 MIIndex += InstrSlots::NUM;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000108 }
Evan Cheng549f27d32007-08-13 23:45:17 +0000109
110 // Set the MBB2IdxMap entry for this MBB.
111 MBB2IdxMap[MBB->getNumber()] = std::make_pair(StartIdx, MIIndex - 1);
Evan Cheng4ca980e2007-10-17 02:10:22 +0000112 Idx2MBBMap.push_back(std::make_pair(StartIdx, MBB));
Chris Lattner428b92e2006-09-15 03:57:23 +0000113 }
Evan Cheng4ca980e2007-10-17 02:10:22 +0000114 std::sort(Idx2MBBMap.begin(), Idx2MBBMap.end(), Idx2MBBCompare());
Alkis Evlogimenosd6e40a62004-01-14 10:44:29 +0000115
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000116 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000117
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000118 numIntervals += getNumIntervals();
119
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000120 DOUT << "********** INTERVALS **********\n";
121 for (iterator I = begin(), E = end(); I != E; ++I) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000122 I->second.print(DOUT, tri_);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000123 DOUT << "\n";
124 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000125
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000126 numIntervalsAfter += getNumIntervals();
Chris Lattner70ca3582004-09-30 15:59:17 +0000127 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000128 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000129}
130
Chris Lattner70ca3582004-09-30 15:59:17 +0000131/// print - Implement the dump method.
Reid Spencerce9653c2004-12-07 04:03:45 +0000132void LiveIntervals::print(std::ostream &O, const Module* ) const {
Chris Lattner70ca3582004-09-30 15:59:17 +0000133 O << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000134 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000135 I->second.print(DOUT, tri_);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000136 DOUT << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000137 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000138
139 O << "********** MACHINEINSTRS **********\n";
140 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
141 mbbi != mbbe; ++mbbi) {
142 O << ((Value*)mbbi->getBasicBlock())->getName() << ":\n";
143 for (MachineBasicBlock::iterator mii = mbbi->begin(),
144 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner477e4552004-09-30 16:10:45 +0000145 O << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner70ca3582004-09-30 15:59:17 +0000146 }
147 }
148}
149
Evan Chengc92da382007-11-03 07:20:12 +0000150/// conflictsWithPhysRegDef - Returns true if the specified register
151/// is defined during the duration of the specified interval.
152bool LiveIntervals::conflictsWithPhysRegDef(const LiveInterval &li,
153 VirtRegMap &vrm, unsigned reg) {
154 for (LiveInterval::Ranges::const_iterator
155 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
156 for (unsigned index = getBaseIndex(I->start),
157 end = getBaseIndex(I->end-1) + InstrSlots::NUM; index != end;
158 index += InstrSlots::NUM) {
159 // skip deleted instructions
160 while (index != end && !getInstructionFromIndex(index))
161 index += InstrSlots::NUM;
162 if (index == end) break;
163
164 MachineInstr *MI = getInstructionFromIndex(index);
Evan Cheng5d446262007-11-15 08:13:29 +0000165 unsigned SrcReg, DstReg;
166 if (tii_->isMoveInstr(*MI, SrcReg, DstReg))
167 if (SrcReg == li.reg || DstReg == li.reg)
168 continue;
Evan Chengc92da382007-11-03 07:20:12 +0000169 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
170 MachineOperand& mop = MI->getOperand(i);
Evan Cheng5d446262007-11-15 08:13:29 +0000171 if (!mop.isRegister())
Evan Chengc92da382007-11-03 07:20:12 +0000172 continue;
173 unsigned PhysReg = mop.getReg();
Evan Cheng5d446262007-11-15 08:13:29 +0000174 if (PhysReg == 0 || PhysReg == li.reg)
Evan Chengc92da382007-11-03 07:20:12 +0000175 continue;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000176 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
Evan Cheng5d446262007-11-15 08:13:29 +0000177 if (!vrm.hasPhys(PhysReg))
178 continue;
Evan Chengc92da382007-11-03 07:20:12 +0000179 PhysReg = vrm.getPhys(PhysReg);
Evan Cheng5d446262007-11-15 08:13:29 +0000180 }
Dan Gohman6f0d0242008-02-10 18:45:23 +0000181 if (PhysReg && tri_->regsOverlap(PhysReg, reg))
Evan Chengc92da382007-11-03 07:20:12 +0000182 return true;
183 }
184 }
185 }
186
187 return false;
188}
189
Evan Cheng549f27d32007-08-13 23:45:17 +0000190void LiveIntervals::printRegName(unsigned reg) const {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000191 if (TargetRegisterInfo::isPhysicalRegister(reg))
192 cerr << tri_->getName(reg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000193 else
194 cerr << "%reg" << reg;
195}
196
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000197void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000198 MachineBasicBlock::iterator mi,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000199 unsigned MIIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000200 LiveInterval &interval) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000201 DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000202 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000203
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000204 // Virtual registers may be defined multiple times (due to phi
205 // elimination and 2-addr elimination). Much of what we do only has to be
206 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000207 // time we see a vreg.
208 if (interval.empty()) {
209 // Get the Idx of the defining instructions.
Chris Lattner6b128bd2006-09-03 08:07:11 +0000210 unsigned defIndex = getDefIndex(MIIdx);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000211 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000212 MachineInstr *CopyMI = NULL;
Chris Lattner91725b72006-08-31 05:54:43 +0000213 unsigned SrcReg, DstReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000214 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
215 tii_->isMoveInstr(*mi, SrcReg, DstReg))
216 CopyMI = mi;
217 ValNo = interval.getNextValue(defIndex, CopyMI, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000218
219 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000220
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000221 // Loop over all of the blocks that the vreg is defined in. There are
222 // two cases we have to handle here. The most common case is a vreg
223 // whose lifetime is contained within a basic block. In this case there
224 // will be a single kill, in MBB, which comes after the definition.
225 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
226 // FIXME: what about dead vars?
227 unsigned killIdx;
228 if (vi.Kills[0] != mi)
229 killIdx = getUseIndex(getInstructionIndex(vi.Kills[0]))+1;
230 else
231 killIdx = defIndex+1;
Chris Lattner6097d132004-07-19 02:15:56 +0000232
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000233 // If the kill happens after the definition, we have an intra-block
234 // live range.
235 if (killIdx > defIndex) {
Evan Cheng61de82d2007-02-15 05:59:24 +0000236 assert(vi.AliveBlocks.none() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000237 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000238 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000239 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000240 DOUT << " +" << LR << "\n";
Evan Chengf3bb2e62007-09-05 21:46:51 +0000241 interval.addKill(ValNo, killIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000242 return;
243 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000244 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000245
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000246 // The other case we handle is when a virtual register lives to the end
247 // of the defining block, potentially live across some blocks, then is
248 // live into some number of blocks, but gets killed. Start by adding a
249 // range that goes from this definition to the end of the defining block.
Alkis Evlogimenosd19e2902004-08-31 17:39:15 +0000250 LiveRange NewLR(defIndex,
251 getInstructionIndex(&mbb->back()) + InstrSlots::NUM,
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000252 ValNo);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000253 DOUT << " +" << NewLR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000254 interval.addRange(NewLR);
255
256 // Iterate over all of the blocks that the variable is completely
257 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
258 // live interval.
259 for (unsigned i = 0, e = vi.AliveBlocks.size(); i != e; ++i) {
260 if (vi.AliveBlocks[i]) {
Chris Lattner428b92e2006-09-15 03:57:23 +0000261 MachineBasicBlock *MBB = mf_->getBlockNumbered(i);
262 if (!MBB->empty()) {
263 LiveRange LR(getMBBStartIdx(i),
264 getInstructionIndex(&MBB->back()) + InstrSlots::NUM,
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000265 ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000266 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000267 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000268 }
269 }
270 }
271
272 // Finally, this virtual register is live from the start of any killing
273 // block to the 'use' slot of the killing instruction.
274 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
275 MachineInstr *Kill = vi.Kills[i];
Evan Cheng8df78602007-08-08 03:00:28 +0000276 unsigned killIdx = getUseIndex(getInstructionIndex(Kill))+1;
Chris Lattner428b92e2006-09-15 03:57:23 +0000277 LiveRange LR(getMBBStartIdx(Kill->getParent()),
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000278 killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000279 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000280 interval.addKill(ValNo, killIdx);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000281 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000282 }
283
284 } else {
285 // If this is the second time we see a virtual register definition, it
286 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000287 // the result of two address elimination, then the vreg is one of the
288 // def-and-use register operand.
Evan Cheng32dfbea2007-10-12 08:50:34 +0000289 if (mi->isRegReDefinedByTwoAddr(interval.reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000290 // If this is a two-address definition, then we have already processed
291 // the live range. The only problem is that we didn't realize there
292 // are actually two values in the live interval. Because of this we
293 // need to take the LiveRegion that defines this register and split it
294 // into two values.
Evan Chenga07cec92008-01-10 08:22:10 +0000295 assert(interval.containsOneValue());
296 unsigned DefIndex = getDefIndex(interval.getValNumInfo(0)->def);
Chris Lattner6b128bd2006-09-03 08:07:11 +0000297 unsigned RedefIndex = getDefIndex(MIIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000298
Evan Cheng4f8ff162007-08-11 00:59:19 +0000299 const LiveRange *OldLR = interval.getLiveRangeContaining(RedefIndex-1);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000300 VNInfo *OldValNo = OldLR->valno;
Evan Cheng4f8ff162007-08-11 00:59:19 +0000301
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000302 // Delete the initial value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000303 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000304 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000305
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000306 // Two-address vregs should always only be redefined once. This means
307 // that at this point, there should be exactly one value number in it.
308 assert(interval.containsOneValue() && "Unexpected 2-addr liveint!");
309
Chris Lattner91725b72006-08-31 05:54:43 +0000310 // The new value number (#1) is defined by the instruction we claimed
311 // defined value #0.
Evan Chengc8d044e2008-02-15 18:24:29 +0000312 VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->copy,
313 VNInfoAllocator);
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000314
Chris Lattner91725b72006-08-31 05:54:43 +0000315 // Value#0 is now defined by the 2-addr instruction.
Evan Chengc8d044e2008-02-15 18:24:29 +0000316 OldValNo->def = RedefIndex;
317 OldValNo->copy = 0;
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000318
319 // Add the new live interval which replaces the range for the input copy.
320 LiveRange LR(DefIndex, RedefIndex, ValNo);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000321 DOUT << " replace range with " << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000322 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000323 interval.addKill(ValNo, RedefIndex);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000324
325 // If this redefinition is dead, we need to add a dummy unit live
326 // range covering the def slot.
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000327 if (lv_->RegisterDefIsDead(mi, interval.reg))
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000328 interval.addRange(LiveRange(RedefIndex, RedefIndex+1, OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000329
Evan Cheng56fdd7a2007-03-15 21:19:28 +0000330 DOUT << " RESULT: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000331 interval.print(DOUT, tri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000332
333 } else {
334 // Otherwise, this must be because of phi elimination. If this is the
335 // first redefinition of the vreg that we have seen, go back and change
336 // the live range in the PHI block to be a different value number.
337 if (interval.containsOneValue()) {
338 assert(vi.Kills.size() == 1 &&
339 "PHI elimination vreg should have one kill, the PHI itself!");
340
341 // Remove the old range that we now know has an incorrect number.
Evan Chengf3bb2e62007-09-05 21:46:51 +0000342 VNInfo *VNI = interval.getValNumInfo(0);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000343 MachineInstr *Killer = vi.Kills[0];
Chris Lattner428b92e2006-09-15 03:57:23 +0000344 unsigned Start = getMBBStartIdx(Killer->getParent());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000345 unsigned End = getUseIndex(getInstructionIndex(Killer))+1;
Evan Cheng56fdd7a2007-03-15 21:19:28 +0000346 DOUT << " Removing [" << Start << "," << End << "] from: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000347 interval.print(DOUT, tri_); DOUT << "\n";
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000348 interval.removeRange(Start, End);
Evan Chengc3fc7d92007-11-29 09:49:23 +0000349 VNI->hasPHIKill = true;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000350 DOUT << " RESULT: "; interval.print(DOUT, tri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000351
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000352 // Replace the interval with one of a NEW value number. Note that this
353 // value number isn't actually defined by an instruction, weird huh? :)
Evan Chengf3bb2e62007-09-05 21:46:51 +0000354 LiveRange LR(Start, End, interval.getNextValue(~0, 0, VNInfoAllocator));
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000355 DOUT << " replace range with " << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000356 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000357 interval.addKill(LR.valno, End);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000358 DOUT << " RESULT: "; interval.print(DOUT, tri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000359 }
360
361 // In the case of PHI elimination, each variable definition is only
362 // live until the end of the block. We've already taken care of the
363 // rest of the live range.
Chris Lattner6b128bd2006-09-03 08:07:11 +0000364 unsigned defIndex = getDefIndex(MIIdx);
Chris Lattner91725b72006-08-31 05:54:43 +0000365
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000366 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000367 MachineInstr *CopyMI = NULL;
Chris Lattner91725b72006-08-31 05:54:43 +0000368 unsigned SrcReg, DstReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000369 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
370 tii_->isMoveInstr(*mi, SrcReg, DstReg))
371 CopyMI = mi;
372 ValNo = interval.getNextValue(defIndex, CopyMI, VNInfoAllocator);
Chris Lattner91725b72006-08-31 05:54:43 +0000373
Evan Cheng24c2e5c2007-08-08 07:03:29 +0000374 unsigned killIndex = getInstructionIndex(&mbb->back()) + InstrSlots::NUM;
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000375 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000376 interval.addRange(LR);
Evan Chengc3fc7d92007-11-29 09:49:23 +0000377 interval.addKill(ValNo, killIndex);
378 ValNo->hasPHIKill = true;
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000379 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000380 }
381 }
382
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000383 DOUT << '\n';
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000384}
385
Chris Lattnerf35fef72004-07-23 21:24:19 +0000386void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000387 MachineBasicBlock::iterator mi,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000388 unsigned MIIdx,
Chris Lattner91725b72006-08-31 05:54:43 +0000389 LiveInterval &interval,
Evan Chengc8d044e2008-02-15 18:24:29 +0000390 MachineInstr *CopyMI) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000391 // A physical register cannot be live across basic block, so its
392 // lifetime must end somewhere in its defining basic block.
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000393 DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000394
Chris Lattner6b128bd2006-09-03 08:07:11 +0000395 unsigned baseIndex = MIIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000396 unsigned start = getDefIndex(baseIndex);
397 unsigned end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000398
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000399 // If it is not used after definition, it is considered dead at
400 // the instruction defining it. Hence its interval is:
401 // [defSlot(def), defSlot(def)+1)
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000402 if (lv_->RegisterDefIsDead(mi, interval.reg)) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000403 DOUT << " dead";
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000404 end = getDefIndex(start) + 1;
405 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000406 }
407
408 // If it is not dead on definition, it must be killed by a
409 // subsequent instruction. Hence its interval is:
410 // [defSlot(def), useSlot(kill)+1)
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000411 while (++mi != MBB->end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000412 baseIndex += InstrSlots::NUM;
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000413 if (lv_->KillsRegister(mi, interval.reg)) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000414 DOUT << " killed";
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000415 end = getUseIndex(baseIndex) + 1;
416 goto exit;
Evan Cheng9a1956a2006-11-15 20:54:11 +0000417 } else if (lv_->ModifiesRegister(mi, interval.reg)) {
418 // Another instruction redefines the register before it is ever read.
419 // Then the register is essentially dead at the instruction that defines
420 // it. Hence its interval is:
421 // [defSlot(def), defSlot(def)+1)
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000422 DOUT << " dead";
Evan Cheng9a1956a2006-11-15 20:54:11 +0000423 end = getDefIndex(start) + 1;
424 goto exit;
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000425 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000426 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000427
428 // The only case we should have a dead physreg here without a killing or
429 // instruction where we know it's dead is if it is live-in to the function
430 // and never used.
Evan Chengc8d044e2008-02-15 18:24:29 +0000431 assert(!CopyMI && "physreg was not killed in defining block!");
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000432 end = getDefIndex(start) + 1; // It's dead.
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000433
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000434exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000435 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000436
Evan Cheng24a3cc42007-04-25 07:30:23 +0000437 // Already exists? Extend old live interval.
438 LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000439 VNInfo *ValNo = (OldLR != interval.end())
Evan Chengc8d044e2008-02-15 18:24:29 +0000440 ? OldLR->valno : interval.getNextValue(start, CopyMI, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000441 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000442 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000443 interval.addKill(LR.valno, end);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000444 DOUT << " +" << LR << '\n';
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000445}
446
Chris Lattnerf35fef72004-07-23 21:24:19 +0000447void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
448 MachineBasicBlock::iterator MI,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000449 unsigned MIIdx,
Chris Lattnerf35fef72004-07-23 21:24:19 +0000450 unsigned reg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000451 if (TargetRegisterInfo::isVirtualRegister(reg))
Chris Lattner6b128bd2006-09-03 08:07:11 +0000452 handleVirtualRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg));
Alkis Evlogimenos53278012004-08-26 22:22:38 +0000453 else if (allocatableRegs_[reg]) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000454 MachineInstr *CopyMI = NULL;
Chris Lattner91725b72006-08-31 05:54:43 +0000455 unsigned SrcReg, DstReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000456 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
457 tii_->isMoveInstr(*MI, SrcReg, DstReg))
458 CopyMI = MI;
459 handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg), CopyMI);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000460 // Def of a register also defines its sub-registers.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000461 for (const unsigned* AS = tri_->getSubRegisters(reg); *AS; ++AS)
Evan Cheng24a3cc42007-04-25 07:30:23 +0000462 // Avoid processing some defs more than once.
463 if (!MI->findRegisterDefOperand(*AS))
464 handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000465 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000466}
467
Evan Chengb371f452007-02-19 21:49:54 +0000468void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000469 unsigned MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000470 LiveInterval &interval, bool isAlias) {
Evan Chengb371f452007-02-19 21:49:54 +0000471 DOUT << "\t\tlivein register: "; DEBUG(printRegName(interval.reg));
472
473 // Look for kills, if it reaches a def before it's killed, then it shouldn't
474 // be considered a livein.
475 MachineBasicBlock::iterator mi = MBB->begin();
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000476 unsigned baseIndex = MIIdx;
477 unsigned start = baseIndex;
Evan Chengb371f452007-02-19 21:49:54 +0000478 unsigned end = start;
479 while (mi != MBB->end()) {
480 if (lv_->KillsRegister(mi, interval.reg)) {
481 DOUT << " killed";
482 end = getUseIndex(baseIndex) + 1;
483 goto exit;
484 } else if (lv_->ModifiesRegister(mi, interval.reg)) {
485 // Another instruction redefines the register before it is ever read.
486 // Then the register is essentially dead at the instruction that defines
487 // it. Hence its interval is:
488 // [defSlot(def), defSlot(def)+1)
489 DOUT << " dead";
490 end = getDefIndex(start) + 1;
491 goto exit;
492 }
493
494 baseIndex += InstrSlots::NUM;
495 ++mi;
496 }
497
498exit:
Evan Cheng75611fb2007-06-27 01:16:36 +0000499 // Live-in register might not be used at all.
500 if (end == MIIdx) {
Evan Cheng292da942007-06-27 18:47:28 +0000501 if (isAlias) {
502 DOUT << " dead";
Evan Cheng75611fb2007-06-27 01:16:36 +0000503 end = getDefIndex(MIIdx) + 1;
Evan Cheng292da942007-06-27 18:47:28 +0000504 } else {
505 DOUT << " live through";
506 end = baseIndex;
507 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000508 }
509
Evan Chengf3bb2e62007-09-05 21:46:51 +0000510 LiveRange LR(start, end, interval.getNextValue(start, 0, VNInfoAllocator));
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000511 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000512 interval.addKill(LR.valno, end);
Evan Cheng24c2e5c2007-08-08 07:03:29 +0000513 DOUT << " +" << LR << '\n';
Evan Chengb371f452007-02-19 21:49:54 +0000514}
515
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000516/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000517/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000518/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000519/// which a variable is live
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000520void LiveIntervals::computeIntervals() {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000521 DOUT << "********** COMPUTING LIVE INTERVALS **********\n"
522 << "********** Function: "
523 << ((Value*)mf_->getFunction())->getName() << '\n';
Chris Lattner6b128bd2006-09-03 08:07:11 +0000524 // Track the index of the current machine instr.
525 unsigned MIIndex = 0;
Chris Lattner428b92e2006-09-15 03:57:23 +0000526 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
527 MBBI != E; ++MBBI) {
528 MachineBasicBlock *MBB = MBBI;
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000529 DOUT << ((Value*)MBB->getBasicBlock())->getName() << ":\n";
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000530
Chris Lattner428b92e2006-09-15 03:57:23 +0000531 MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000532
Dan Gohmancb406c22007-10-03 19:26:29 +0000533 // Create intervals for live-ins to this BB first.
534 for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(),
535 LE = MBB->livein_end(); LI != LE; ++LI) {
536 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
537 // Multiple live-ins can alias the same register.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000538 for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS)
Dan Gohmancb406c22007-10-03 19:26:29 +0000539 if (!hasInterval(*AS))
540 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
541 true);
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000542 }
543
Chris Lattner428b92e2006-09-15 03:57:23 +0000544 for (; MI != miEnd; ++MI) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000545 DOUT << MIIndex << "\t" << *MI;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000546
Evan Cheng438f7bc2006-11-10 08:43:01 +0000547 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000548 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
549 MachineOperand &MO = MI->getOperand(i);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000550 // handle register defs - build intervals
Chris Lattner428b92e2006-09-15 03:57:23 +0000551 if (MO.isRegister() && MO.getReg() && MO.isDef())
552 handleRegisterDef(MBB, MI, MIIndex, MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000553 }
Chris Lattner6b128bd2006-09-03 08:07:11 +0000554
555 MIIndex += InstrSlots::NUM;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000556 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000557 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000558}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000559
Evan Cheng4ca980e2007-10-17 02:10:22 +0000560bool LiveIntervals::findLiveInMBBs(const LiveRange &LR,
Evan Chenga5bfc972007-10-17 06:53:44 +0000561 SmallVectorImpl<MachineBasicBlock*> &MBBs) const {
Evan Cheng4ca980e2007-10-17 02:10:22 +0000562 std::vector<IdxMBBPair>::const_iterator I =
563 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), LR.start);
564
565 bool ResVal = false;
566 while (I != Idx2MBBMap.end()) {
567 if (LR.end <= I->first)
568 break;
569 MBBs.push_back(I->second);
570 ResVal = true;
571 ++I;
572 }
573 return ResVal;
574}
575
576
Alkis Evlogimenosa1613db2004-07-24 11:44:15 +0000577LiveInterval LiveIntervals::createInterval(unsigned reg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000578 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ?
Jim Laskey7902c752006-11-07 12:25:45 +0000579 HUGE_VALF : 0.0F;
Alkis Evlogimenosa1613db2004-07-24 11:44:15 +0000580 return LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000581}
Evan Chengf2fbca62007-11-12 06:35:08 +0000582
Evan Chengc8d044e2008-02-15 18:24:29 +0000583/// getVNInfoSourceReg - Helper function that parses the specified VNInfo
584/// copy field and returns the source register that defines it.
585unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const {
586 if (!VNI->copy)
587 return 0;
588
589 if (VNI->copy->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG)
590 return VNI->copy->getOperand(1).getReg();
591 unsigned SrcReg, DstReg;
592 if (tii_->isMoveInstr(*VNI->copy, SrcReg, DstReg))
593 return SrcReg;
594 assert(0 && "Unrecognized copy instruction!");
595 return 0;
596}
Evan Chengf2fbca62007-11-12 06:35:08 +0000597
598//===----------------------------------------------------------------------===//
599// Register allocator hooks.
600//
601
Evan Chengd70dbb52008-02-22 09:24:50 +0000602/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
603/// allow one) virtual register operand, then its uses are implicitly using
604/// the register. Returns the virtual register.
605unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
606 MachineInstr *MI) const {
607 unsigned RegOp = 0;
608 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
609 MachineOperand &MO = MI->getOperand(i);
610 if (!MO.isRegister() || !MO.isUse())
611 continue;
612 unsigned Reg = MO.getReg();
613 if (Reg == 0 || Reg == li.reg)
614 continue;
615 // FIXME: For now, only remat MI with at most one register operand.
616 assert(!RegOp &&
617 "Can't rematerialize instruction with multiple register operand!");
618 RegOp = MO.getReg();
619 break;
620 }
621 return RegOp;
622}
623
624/// isValNoAvailableAt - Return true if the val# of the specified interval
625/// which reaches the given instruction also reaches the specified use index.
626bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
627 unsigned UseIdx) const {
628 unsigned Index = getInstructionIndex(MI);
629 VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno;
630 LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx);
631 return UI != li.end() && UI->valno == ValNo;
632}
633
Evan Chengf2fbca62007-11-12 06:35:08 +0000634/// isReMaterializable - Returns true if the definition MI of the specified
635/// val# of the specified interval is re-materializable.
636bool LiveIntervals::isReMaterializable(const LiveInterval &li,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000637 const VNInfo *ValNo, MachineInstr *MI,
638 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +0000639 if (DisableReMat)
640 return false;
641
Evan Cheng5ef3a042007-12-06 00:01:56 +0000642 isLoad = false;
Chris Lattner749c6f62008-01-07 07:27:27 +0000643 const TargetInstrDesc &TID = MI->getDesc();
Evan Chengd70dbb52008-02-22 09:24:50 +0000644 if (TID.isImplicitDef())
645 return true;
Evan Chengdd3465e2008-02-23 01:44:27 +0000646
647 int FrameIdx = 0;
648 if (tii_->isLoadFromStackSlot(MI, FrameIdx) &&
649 mf_->getFrameInfo()->isImmutableObjectIndex(FrameIdx)) {
650 // This is a load from fixed stack slot. It can be rematerialized unless
651 // it's re-defined by a two-address instruction.
652 isLoad = true;
653 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
654 i != e; ++i) {
655 const VNInfo *VNI = *i;
656 if (VNI == ValNo)
657 continue;
658 unsigned DefIdx = VNI->def;
659 if (DefIdx == ~1U)
660 continue; // Dead val#.
661 MachineInstr *DefMI = (DefIdx == ~0u)
662 ? NULL : getInstructionFromIndex(DefIdx);
663 if (DefMI && DefMI->isRegReDefinedByTwoAddr(li.reg)) {
664 isLoad = false;
665 return false;
666 }
667 }
668 return true;
669 }
670
Evan Chengd70dbb52008-02-22 09:24:50 +0000671 if (tii_->isTriviallyReMaterializable(MI)) {
Chris Lattner749c6f62008-01-07 07:27:27 +0000672 isLoad = TID.isSimpleLoad();
Evan Chengd70dbb52008-02-22 09:24:50 +0000673
674 unsigned ImpUse = getReMatImplicitUse(li, MI);
675 if (ImpUse) {
676 const LiveInterval &ImpLi = getInterval(ImpUse);
677 for (MachineRegisterInfo::use_iterator ri = mri_->use_begin(li.reg),
678 re = mri_->use_end(); ri != re; ++ri) {
679 MachineInstr *UseMI = &*ri;
680 unsigned UseIdx = getInstructionIndex(UseMI);
681 if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo)
682 continue;
Evan Cheng298bbe82008-02-23 02:14:42 +0000683 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
Evan Chengd70dbb52008-02-22 09:24:50 +0000684 return false;
685 }
686 }
Evan Chengf2fbca62007-11-12 06:35:08 +0000687 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +0000688 }
Evan Chengf2fbca62007-11-12 06:35:08 +0000689
Evan Chengdd3465e2008-02-23 01:44:27 +0000690 return false;
Evan Cheng5ef3a042007-12-06 00:01:56 +0000691}
692
693/// isReMaterializable - Returns true if every definition of MI of every
694/// val# of the specified interval is re-materializable.
695bool LiveIntervals::isReMaterializable(const LiveInterval &li, bool &isLoad) {
696 isLoad = false;
697 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
698 i != e; ++i) {
699 const VNInfo *VNI = *i;
700 unsigned DefIdx = VNI->def;
701 if (DefIdx == ~1U)
702 continue; // Dead val#.
703 // Is the def for the val# rematerializable?
704 if (DefIdx == ~0u)
705 return false;
706 MachineInstr *ReMatDefMI = getInstructionFromIndex(DefIdx);
707 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +0000708 if (!ReMatDefMI ||
709 !isReMaterializable(li, VNI, ReMatDefMI, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +0000710 return false;
711 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +0000712 }
713 return true;
714}
715
716/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
717/// slot / to reg or any rematerialized load into ith operand of specified
718/// MI. If it is successul, MI is updated with the newly created MI and
719/// returns true.
Evan Cheng81a03822007-11-17 00:40:40 +0000720bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
Evan Chengcddbb832007-11-30 21:23:43 +0000721 VirtRegMap &vrm, MachineInstr *DefMI,
Evan Chengaee4af62007-12-02 08:30:39 +0000722 unsigned InstrIdx,
723 SmallVector<unsigned, 2> &Ops,
Evan Chengcddbb832007-11-30 21:23:43 +0000724 bool isSS, int Slot, unsigned Reg) {
Evan Chengaee4af62007-12-02 08:30:39 +0000725 unsigned MRInfo = 0;
Chris Lattner749c6f62008-01-07 07:27:27 +0000726 const TargetInstrDesc &TID = MI->getDesc();
Evan Cheng6e141fd2007-12-12 23:12:09 +0000727 // If it is an implicit def instruction, just delete it.
Chris Lattner749c6f62008-01-07 07:27:27 +0000728 if (TID.isImplicitDef()) {
Evan Cheng6e141fd2007-12-12 23:12:09 +0000729 RemoveMachineInstrFromMaps(MI);
730 vrm.RemoveMachineInstrFromMaps(MI);
731 MI->eraseFromParent();
732 ++numFolds;
733 return true;
734 }
735
Evan Chengaee4af62007-12-02 08:30:39 +0000736 SmallVector<unsigned, 2> FoldOps;
737 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
738 unsigned OpIdx = Ops[i];
Evan Chengd70dbb52008-02-22 09:24:50 +0000739 MachineOperand &MO = MI->getOperand(OpIdx);
Evan Chengaee4af62007-12-02 08:30:39 +0000740 // FIXME: fold subreg use.
Evan Chengd70dbb52008-02-22 09:24:50 +0000741 if (MO.getSubReg())
Evan Chenge62f97c2007-12-01 02:07:52 +0000742 return false;
Evan Chengd70dbb52008-02-22 09:24:50 +0000743 if (MO.isDef())
Evan Chengaee4af62007-12-02 08:30:39 +0000744 MRInfo |= (unsigned)VirtRegMap::isMod;
745 else {
746 // Filter out two-address use operand(s).
Evan Chengd70dbb52008-02-22 09:24:50 +0000747 if (!MO.isImplicit() &&
748 TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1) {
Evan Chengaee4af62007-12-02 08:30:39 +0000749 MRInfo = VirtRegMap::isModRef;
750 continue;
751 }
752 MRInfo |= (unsigned)VirtRegMap::isRef;
753 }
754 FoldOps.push_back(OpIdx);
Evan Chenge62f97c2007-12-01 02:07:52 +0000755 }
756
Evan Chengf2f8c2a2008-02-08 22:05:27 +0000757 MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot)
758 : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI);
Evan Chengf2fbca62007-11-12 06:35:08 +0000759 if (fmi) {
760 // Attempt to fold the memory reference into the instruction. If
761 // we can do this, we don't need to insert spill code.
762 if (lv_)
763 lv_->instructionChanged(MI, fmi);
Evan Cheng81a03822007-11-17 00:40:40 +0000764 else
Dan Gohman6f0d0242008-02-10 18:45:23 +0000765 fmi->copyKillDeadInfo(MI, tri_);
Evan Chengf2fbca62007-11-12 06:35:08 +0000766 MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng84802932008-01-10 08:24:38 +0000767 if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot))
Evan Chengaee4af62007-12-02 08:30:39 +0000768 vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo);
Evan Cheng81a03822007-11-17 00:40:40 +0000769 vrm.transferSpillPts(MI, fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000770 vrm.transferRestorePts(MI, fmi);
Evan Chengf2fbca62007-11-12 06:35:08 +0000771 mi2iMap_.erase(MI);
Evan Chengcddbb832007-11-30 21:23:43 +0000772 i2miMap_[InstrIdx /InstrSlots::NUM] = fmi;
773 mi2iMap_[fmi] = InstrIdx;
Evan Chengf2fbca62007-11-12 06:35:08 +0000774 MI = MBB.insert(MBB.erase(MI), fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000775 ++numFolds;
Evan Chengf2fbca62007-11-12 06:35:08 +0000776 return true;
777 }
778 return false;
779}
780
Evan Cheng018f9b02007-12-05 03:22:34 +0000781/// canFoldMemoryOperand - Returns true if the specified load / store
782/// folding is possible.
783bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI,
784 SmallVector<unsigned, 2> &Ops) const {
785 SmallVector<unsigned, 2> FoldOps;
786 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
787 unsigned OpIdx = Ops[i];
788 // FIXME: fold subreg use.
789 if (MI->getOperand(OpIdx).getSubReg())
790 return false;
791 FoldOps.push_back(OpIdx);
792 }
793
Owen Anderson6425f8b2008-01-07 01:35:56 +0000794 return tii_->canFoldMemoryOperand(MI, FoldOps);
Evan Cheng018f9b02007-12-05 03:22:34 +0000795}
796
Evan Chengd70dbb52008-02-22 09:24:50 +0000797bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI, unsigned Reg) const {
798 SmallVector<unsigned, 2> FoldOps;
799 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
800 MachineOperand& mop = MI->getOperand(i);
801 if (!mop.isRegister())
802 continue;
803 unsigned UseReg = mop.getReg();
804 if (UseReg != Reg)
805 continue;
806 // FIXME: fold subreg use.
807 if (mop.getSubReg())
808 return false;
809 FoldOps.push_back(i);
810 }
811 return tii_->canFoldMemoryOperand(MI, FoldOps);
812}
813
Evan Cheng81a03822007-11-17 00:40:40 +0000814bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
815 SmallPtrSet<MachineBasicBlock*, 4> MBBs;
816 for (LiveInterval::Ranges::const_iterator
817 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
818 std::vector<IdxMBBPair>::const_iterator II =
819 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), I->start);
820 if (II == Idx2MBBMap.end())
821 continue;
822 if (I->end > II->first) // crossing a MBB.
823 return false;
824 MBBs.insert(II->second);
825 if (MBBs.size() > 1)
826 return false;
827 }
828 return true;
829}
830
Evan Chengd70dbb52008-02-22 09:24:50 +0000831/// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
832/// interval on to-be re-materialized operands of MI) with new register.
833void LiveIntervals::rewriteImplicitOps(const LiveInterval &li,
834 MachineInstr *MI, unsigned NewVReg,
835 VirtRegMap &vrm) {
836 // There is an implicit use. That means one of the other operand is
837 // being remat'ed and the remat'ed instruction has li.reg as an
838 // use operand. Make sure we rewrite that as well.
839 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
840 MachineOperand &MO = MI->getOperand(i);
841 if (!MO.isRegister())
842 continue;
843 unsigned Reg = MO.getReg();
844 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
845 continue;
846 if (!vrm.isReMaterialized(Reg))
847 continue;
848 MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg);
849 int OpIdx = ReMatMI->findRegisterUseOperandIdx(li.reg);
850 if (OpIdx != -1)
851 ReMatMI->getOperand(OpIdx).setReg(NewVReg);
852 }
853}
854
Evan Chengf2fbca62007-11-12 06:35:08 +0000855/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
856/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
Evan Cheng018f9b02007-12-05 03:22:34 +0000857bool LiveIntervals::
Evan Chengd70dbb52008-02-22 09:24:50 +0000858rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
859 bool TrySplit, unsigned index, unsigned end, MachineInstr *MI,
Evan Cheng81a03822007-11-17 00:40:40 +0000860 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +0000861 unsigned Slot, int LdSlot,
862 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +0000863 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +0000864 const TargetRegisterClass* rc,
865 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +0000866 const MachineLoopInfo *loopInfo,
Evan Cheng313d4b82008-02-23 00:33:04 +0000867 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
Evan Cheng1953d0c2007-11-29 10:12:14 +0000868 std::map<unsigned,unsigned> &MBBVRegsMap,
Evan Chengf2fbca62007-11-12 06:35:08 +0000869 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +0000870 bool CanFold = false;
Evan Chengf2fbca62007-11-12 06:35:08 +0000871 RestartInstruction:
872 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
873 MachineOperand& mop = MI->getOperand(i);
874 if (!mop.isRegister())
875 continue;
876 unsigned Reg = mop.getReg();
877 unsigned RegI = Reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000878 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
Evan Chengf2fbca62007-11-12 06:35:08 +0000879 continue;
Evan Chengf2fbca62007-11-12 06:35:08 +0000880 if (Reg != li.reg)
881 continue;
882
883 bool TryFold = !DefIsReMat;
Evan Chengcb3c3302007-11-29 23:02:50 +0000884 bool FoldSS = true; // Default behavior unless it's a remat.
Evan Chengf2fbca62007-11-12 06:35:08 +0000885 int FoldSlot = Slot;
886 if (DefIsReMat) {
887 // If this is the rematerializable definition MI itself and
888 // all of its uses are rematerialized, simply delete it.
Evan Cheng81a03822007-11-17 00:40:40 +0000889 if (MI == ReMatOrigDefMI && CanDelete) {
Evan Chengcddbb832007-11-30 21:23:43 +0000890 DOUT << "\t\t\t\tErasing re-materlizable def: ";
891 DOUT << MI << '\n';
Evan Chengd70dbb52008-02-22 09:24:50 +0000892 unsigned ImpUse = getReMatImplicitUse(li, MI);
893 if (ImpUse) {
894 // To be deleted MI has a virtual register operand, update the
895 // spill weight of the register interval.
896 unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent());
897 LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng313d4b82008-02-23 00:33:04 +0000898 ImpLi.weight -=
899 getSpillWeight(false, true, loopDepth) / ImpLi.getSize();
Evan Chengd70dbb52008-02-22 09:24:50 +0000900 }
Evan Chengf2fbca62007-11-12 06:35:08 +0000901 RemoveMachineInstrFromMaps(MI);
Evan Chengcada2452007-11-28 01:28:46 +0000902 vrm.RemoveMachineInstrFromMaps(MI);
Evan Chengf2fbca62007-11-12 06:35:08 +0000903 MI->eraseFromParent();
904 break;
905 }
906
907 // If def for this use can't be rematerialized, then try folding.
Evan Cheng0cbb1162007-11-29 01:06:25 +0000908 // If def is rematerializable and it's a load, also try folding.
Evan Chengcb3c3302007-11-29 23:02:50 +0000909 TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Chengf2fbca62007-11-12 06:35:08 +0000910 if (isLoad) {
911 // Try fold loads (from stack slot, constant pool, etc.) into uses.
912 FoldSS = isLoadSS;
913 FoldSlot = LdSlot;
914 }
915 }
916
Evan Chengf2fbca62007-11-12 06:35:08 +0000917 // Scan all of the operands of this instruction rewriting operands
918 // to use NewVReg instead of li.reg as appropriate. We do this for
919 // two reasons:
920 //
921 // 1. If the instr reads the same spilled vreg multiple times, we
922 // want to reuse the NewVReg.
923 // 2. If the instr is a two-addr instruction, we are required to
924 // keep the src/dst regs pinned.
925 //
926 // Keep track of whether we replace a use and/or def so that we can
927 // create the spill interval with the appropriate range.
Evan Chengcddbb832007-11-30 21:23:43 +0000928
Evan Cheng81a03822007-11-17 00:40:40 +0000929 HasUse = mop.isUse();
930 HasDef = mop.isDef();
Evan Chengaee4af62007-12-02 08:30:39 +0000931 SmallVector<unsigned, 2> Ops;
932 Ops.push_back(i);
Evan Chengf2fbca62007-11-12 06:35:08 +0000933 for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
Evan Chengaee4af62007-12-02 08:30:39 +0000934 const MachineOperand &MOj = MI->getOperand(j);
935 if (!MOj.isRegister())
Evan Chengf2fbca62007-11-12 06:35:08 +0000936 continue;
Evan Chengaee4af62007-12-02 08:30:39 +0000937 unsigned RegJ = MOj.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000938 if (RegJ == 0 || TargetRegisterInfo::isPhysicalRegister(RegJ))
Evan Chengf2fbca62007-11-12 06:35:08 +0000939 continue;
940 if (RegJ == RegI) {
Evan Chengaee4af62007-12-02 08:30:39 +0000941 Ops.push_back(j);
942 HasUse |= MOj.isUse();
943 HasDef |= MOj.isDef();
Evan Chengf2fbca62007-11-12 06:35:08 +0000944 }
945 }
946
Evan Cheng018f9b02007-12-05 03:22:34 +0000947 if (TryFold) {
948 // Do not fold load / store here if we are splitting. We'll find an
949 // optimal point to insert a load / store later.
950 if (!TrySplit) {
951 if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
952 Ops, FoldSS, FoldSlot, Reg)) {
953 // Folding the load/store can completely change the instruction in
954 // unpredictable ways, rescan it from the beginning.
955 HasUse = false;
956 HasDef = false;
957 CanFold = false;
958 goto RestartInstruction;
959 }
960 } else {
961 CanFold = canFoldMemoryOperand(MI, Ops);
962 }
Evan Cheng6e141fd2007-12-12 23:12:09 +0000963 } else
964 CanFold = false;
Evan Chengcddbb832007-11-30 21:23:43 +0000965
966 // Create a new virtual register for the spill interval.
967 bool CreatedNewVReg = false;
968 if (NewVReg == 0) {
Evan Chengd70dbb52008-02-22 09:24:50 +0000969 NewVReg = mri_->createVirtualRegister(rc);
Evan Chengcddbb832007-11-30 21:23:43 +0000970 vrm.grow();
971 CreatedNewVReg = true;
972 }
973 mop.setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +0000974 if (mop.isImplicit())
975 rewriteImplicitOps(li, MI, NewVReg, vrm);
Evan Chengcddbb832007-11-30 21:23:43 +0000976
977 // Reuse NewVReg for other reads.
Evan Chengd70dbb52008-02-22 09:24:50 +0000978 for (unsigned j = 0, e = Ops.size(); j != e; ++j) {
979 MachineOperand &mopj = MI->getOperand(Ops[j]);
980 mopj.setReg(NewVReg);
981 if (mopj.isImplicit())
982 rewriteImplicitOps(li, MI, NewVReg, vrm);
983 }
Evan Chengcddbb832007-11-30 21:23:43 +0000984
Evan Cheng81a03822007-11-17 00:40:40 +0000985 if (CreatedNewVReg) {
986 if (DefIsReMat) {
987 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI/*, CanDelete*/);
Evan Chengd70dbb52008-02-22 09:24:50 +0000988 if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng81a03822007-11-17 00:40:40 +0000989 // Each valnum may have its own remat id.
Evan Chengd70dbb52008-02-22 09:24:50 +0000990 ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +0000991 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +0000992 vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]);
Evan Cheng81a03822007-11-17 00:40:40 +0000993 }
994 if (!CanDelete || (HasUse && HasDef)) {
995 // If this is a two-addr instruction then its use operands are
996 // rematerializable but its def is not. It should be assigned a
997 // stack slot.
998 vrm.assignVirt2StackSlot(NewVReg, Slot);
999 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001000 } else {
Evan Chengf2fbca62007-11-12 06:35:08 +00001001 vrm.assignVirt2StackSlot(NewVReg, Slot);
1002 }
Evan Chengcb3c3302007-11-29 23:02:50 +00001003 } else if (HasUse && HasDef &&
1004 vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) {
1005 // If this interval hasn't been assigned a stack slot (because earlier
1006 // def is a deleted remat def), do it now.
1007 assert(Slot != VirtRegMap::NO_STACK_SLOT);
1008 vrm.assignVirt2StackSlot(NewVReg, Slot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001009 }
1010
Evan Cheng313d4b82008-02-23 00:33:04 +00001011 // Re-matting an instruction with virtual register use. Add the
1012 // register as an implicit use on the use MI.
1013 if (DefIsReMat && ImpUse)
1014 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1015
Evan Chengf2fbca62007-11-12 06:35:08 +00001016 // create a new register interval for this spill / remat.
1017 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001018 if (CreatedNewVReg) {
1019 NewLIs.push_back(&nI);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001020 MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Cheng81a03822007-11-17 00:40:40 +00001021 if (TrySplit)
1022 vrm.setIsSplitFromReg(NewVReg, li.reg);
1023 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001024
1025 if (HasUse) {
Evan Cheng81a03822007-11-17 00:40:40 +00001026 if (CreatedNewVReg) {
1027 LiveRange LR(getLoadIndex(index), getUseIndex(index)+1,
1028 nI.getNextValue(~0U, 0, VNInfoAllocator));
1029 DOUT << " +" << LR;
1030 nI.addRange(LR);
1031 } else {
1032 // Extend the split live interval to this def / use.
1033 unsigned End = getUseIndex(index)+1;
1034 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
1035 nI.getValNumInfo(nI.getNumValNums()-1));
1036 DOUT << " +" << LR;
1037 nI.addRange(LR);
1038 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001039 }
1040 if (HasDef) {
1041 LiveRange LR(getDefIndex(index), getStoreIndex(index),
1042 nI.getNextValue(~0U, 0, VNInfoAllocator));
1043 DOUT << " +" << LR;
1044 nI.addRange(LR);
1045 }
Evan Cheng81a03822007-11-17 00:40:40 +00001046
Evan Chengf2fbca62007-11-12 06:35:08 +00001047 DOUT << "\t\t\t\tAdded new interval: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001048 nI.print(DOUT, tri_);
Evan Chengf2fbca62007-11-12 06:35:08 +00001049 DOUT << '\n';
1050 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001051 return CanFold;
Evan Chengf2fbca62007-11-12 06:35:08 +00001052}
Evan Cheng81a03822007-11-17 00:40:40 +00001053bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001054 const VNInfo *VNI,
1055 MachineBasicBlock *MBB, unsigned Idx) const {
Evan Cheng81a03822007-11-17 00:40:40 +00001056 unsigned End = getMBBEndIdx(MBB);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001057 for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) {
1058 unsigned KillIdx = VNI->kills[j];
1059 if (KillIdx > Idx && KillIdx < End)
1060 return true;
Evan Cheng81a03822007-11-17 00:40:40 +00001061 }
1062 return false;
1063}
1064
Evan Cheng1953d0c2007-11-29 10:12:14 +00001065static const VNInfo *findDefinedVNInfo(const LiveInterval &li, unsigned DefIdx) {
1066 const VNInfo *VNI = NULL;
1067 for (LiveInterval::const_vni_iterator i = li.vni_begin(),
1068 e = li.vni_end(); i != e; ++i)
1069 if ((*i)->def == DefIdx) {
1070 VNI = *i;
1071 break;
1072 }
1073 return VNI;
1074}
1075
Evan Cheng063284c2008-02-21 00:34:19 +00001076/// RewriteInfo - Keep track of machine instrs that will be rewritten
1077/// during spilling.
1078struct RewriteInfo {
1079 unsigned Index;
1080 MachineInstr *MI;
1081 bool HasUse;
1082 bool HasDef;
1083 RewriteInfo(unsigned i, MachineInstr *mi, bool u, bool d)
1084 : Index(i), MI(mi), HasUse(u), HasDef(d) {}
1085};
1086
1087struct RewriteInfoCompare {
1088 bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const {
1089 return LHS.Index < RHS.Index;
1090 }
1091};
1092
Evan Chengf2fbca62007-11-12 06:35:08 +00001093void LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001094rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Chengf2fbca62007-11-12 06:35:08 +00001095 LiveInterval::Ranges::const_iterator &I,
Evan Cheng81a03822007-11-17 00:40:40 +00001096 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001097 unsigned Slot, int LdSlot,
1098 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001099 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001100 const TargetRegisterClass* rc,
1101 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001102 const MachineLoopInfo *loopInfo,
Evan Cheng81a03822007-11-17 00:40:40 +00001103 BitVector &SpillMBBs,
Evan Cheng1953d0c2007-11-29 10:12:14 +00001104 std::map<unsigned, std::vector<SRInfo> > &SpillIdxes,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001105 BitVector &RestoreMBBs,
Evan Cheng1953d0c2007-11-29 10:12:14 +00001106 std::map<unsigned, std::vector<SRInfo> > &RestoreIdxes,
1107 std::map<unsigned,unsigned> &MBBVRegsMap,
Evan Chengf2fbca62007-11-12 06:35:08 +00001108 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001109 bool AllCanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001110 unsigned NewVReg = 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001111 unsigned start = getBaseIndex(I->start);
Evan Chengf2fbca62007-11-12 06:35:08 +00001112 unsigned end = getBaseIndex(I->end-1) + InstrSlots::NUM;
Evan Chengf2fbca62007-11-12 06:35:08 +00001113
Evan Cheng063284c2008-02-21 00:34:19 +00001114 // First collect all the def / use in this live range that will be rewritten.
1115 // Make sure they are sorted according instruction index.
1116 std::vector<RewriteInfo> RewriteMIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001117 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1118 re = mri_->reg_end(); ri != re; ) {
Evan Cheng063284c2008-02-21 00:34:19 +00001119 MachineInstr *MI = &(*ri);
1120 MachineOperand &O = ri.getOperand();
1121 ++ri;
1122 unsigned index = getInstructionIndex(MI);
1123 if (index < start || index >= end)
1124 continue;
1125 RewriteMIs.push_back(RewriteInfo(index, MI, O.isUse(), O.isDef()));
1126 }
1127 std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare());
1128
Evan Cheng313d4b82008-02-23 00:33:04 +00001129 unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001130 // Now rewrite the defs and uses.
1131 for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) {
1132 RewriteInfo &rwi = RewriteMIs[i];
1133 ++i;
1134 unsigned index = rwi.Index;
1135 bool MIHasUse = rwi.HasUse;
1136 bool MIHasDef = rwi.HasDef;
1137 MachineInstr *MI = rwi.MI;
1138 // If MI def and/or use the same register multiple times, then there
1139 // are multiple entries.
Evan Cheng313d4b82008-02-23 00:33:04 +00001140 unsigned NumUses = MIHasUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001141 while (i != e && RewriteMIs[i].MI == MI) {
1142 assert(RewriteMIs[i].Index == index);
Evan Cheng313d4b82008-02-23 00:33:04 +00001143 bool isUse = RewriteMIs[i].HasUse;
1144 if (isUse) ++NumUses;
1145 MIHasUse |= isUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001146 MIHasDef |= RewriteMIs[i].HasDef;
1147 ++i;
1148 }
Evan Cheng81a03822007-11-17 00:40:40 +00001149 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng313d4b82008-02-23 00:33:04 +00001150
1151 if (ImpUse && MI != ReMatDefMI) {
1152 // Re-matting an instruction with virtual register use. Update the
1153 // register interval's spill weight.
1154 unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent());
1155 LiveInterval &ImpLi = getInterval(ImpUse);
1156 ImpLi.weight +=
1157 getSpillWeight(false, true, loopDepth) * NumUses / ImpLi.getSize();
1158 }
1159
Evan Cheng063284c2008-02-21 00:34:19 +00001160 unsigned MBBId = MBB->getNumber();
Evan Cheng018f9b02007-12-05 03:22:34 +00001161 unsigned ThisVReg = 0;
Evan Cheng70306f82007-12-03 09:58:48 +00001162 if (TrySplit) {
Evan Cheng063284c2008-02-21 00:34:19 +00001163 std::map<unsigned,unsigned>::const_iterator NVI = MBBVRegsMap.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001164 if (NVI != MBBVRegsMap.end()) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001165 ThisVReg = NVI->second;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001166 // One common case:
1167 // x = use
1168 // ...
1169 // ...
1170 // def = ...
1171 // = use
1172 // It's better to start a new interval to avoid artifically
1173 // extend the new interval.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001174 if (MIHasDef && !MIHasUse) {
1175 MBBVRegsMap.erase(MBB->getNumber());
Evan Cheng018f9b02007-12-05 03:22:34 +00001176 ThisVReg = 0;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001177 }
1178 }
Evan Chengcada2452007-11-28 01:28:46 +00001179 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001180
1181 bool IsNew = ThisVReg == 0;
1182 if (IsNew) {
1183 // This ends the previous live interval. If all of its def / use
1184 // can be folded, give it a low spill weight.
1185 if (NewVReg && TrySplit && AllCanFold) {
1186 LiveInterval &nI = getOrCreateInterval(NewVReg);
1187 nI.weight /= 10.0F;
1188 }
1189 AllCanFold = true;
1190 }
1191 NewVReg = ThisVReg;
1192
Evan Cheng81a03822007-11-17 00:40:40 +00001193 bool HasDef = false;
1194 bool HasUse = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001195 bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit,
Evan Cheng018f9b02007-12-05 03:22:34 +00001196 index, end, MI, ReMatOrigDefMI, ReMatDefMI,
1197 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001198 CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg,
Evan Cheng313d4b82008-02-23 00:33:04 +00001199 ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001200 if (!HasDef && !HasUse)
1201 continue;
1202
Evan Cheng018f9b02007-12-05 03:22:34 +00001203 AllCanFold &= CanFold;
1204
Evan Cheng81a03822007-11-17 00:40:40 +00001205 // Update weight of spill interval.
1206 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng70306f82007-12-03 09:58:48 +00001207 if (!TrySplit) {
Evan Cheng81a03822007-11-17 00:40:40 +00001208 // The spill weight is now infinity as it cannot be spilled again.
1209 nI.weight = HUGE_VALF;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001210 continue;
Evan Cheng81a03822007-11-17 00:40:40 +00001211 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001212
1213 // Keep track of the last def and first use in each MBB.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001214 if (HasDef) {
1215 if (MI != ReMatOrigDefMI || !CanDelete) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001216 bool HasKill = false;
1217 if (!HasUse)
1218 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, getDefIndex(index));
1219 else {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001220 // If this is a two-address code, then this index starts a new VNInfo.
1221 const VNInfo *VNI = findDefinedVNInfo(li, getDefIndex(index));
Evan Cheng0cbb1162007-11-29 01:06:25 +00001222 if (VNI)
1223 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, getDefIndex(index));
1224 }
Evan Chenge3110d02007-12-01 04:42:39 +00001225 std::map<unsigned, std::vector<SRInfo> >::iterator SII =
1226 SpillIdxes.find(MBBId);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001227 if (!HasKill) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001228 if (SII == SpillIdxes.end()) {
1229 std::vector<SRInfo> S;
1230 S.push_back(SRInfo(index, NewVReg, true));
1231 SpillIdxes.insert(std::make_pair(MBBId, S));
1232 } else if (SII->second.back().vreg != NewVReg) {
1233 SII->second.push_back(SRInfo(index, NewVReg, true));
1234 } else if ((int)index > SII->second.back().index) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001235 // If there is an earlier def and this is a two-address
1236 // instruction, then it's not possible to fold the store (which
1237 // would also fold the load).
Evan Cheng1953d0c2007-11-29 10:12:14 +00001238 SRInfo &Info = SII->second.back();
1239 Info.index = index;
1240 Info.canFold = !HasUse;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001241 }
1242 SpillMBBs.set(MBBId);
Evan Chenge3110d02007-12-01 04:42:39 +00001243 } else if (SII != SpillIdxes.end() &&
1244 SII->second.back().vreg == NewVReg &&
1245 (int)index > SII->second.back().index) {
1246 // There is an earlier def that's not killed (must be two-address).
1247 // The spill is no longer needed.
1248 SII->second.pop_back();
1249 if (SII->second.empty()) {
1250 SpillIdxes.erase(MBBId);
1251 SpillMBBs.reset(MBBId);
1252 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001253 }
1254 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001255 }
1256
1257 if (HasUse) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001258 std::map<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001259 SpillIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001260 if (SII != SpillIdxes.end() &&
1261 SII->second.back().vreg == NewVReg &&
1262 (int)index > SII->second.back().index)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001263 // Use(s) following the last def, it's not safe to fold the spill.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001264 SII->second.back().canFold = false;
1265 std::map<unsigned, std::vector<SRInfo> >::iterator RII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001266 RestoreIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001267 if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001268 // If we are splitting live intervals, only fold if it's the first
1269 // use and there isn't another use later in the MBB.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001270 RII->second.back().canFold = false;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001271 else if (IsNew) {
1272 // Only need a reload if there isn't an earlier def / use.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001273 if (RII == RestoreIdxes.end()) {
1274 std::vector<SRInfo> Infos;
1275 Infos.push_back(SRInfo(index, NewVReg, true));
1276 RestoreIdxes.insert(std::make_pair(MBBId, Infos));
1277 } else {
1278 RII->second.push_back(SRInfo(index, NewVReg, true));
1279 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001280 RestoreMBBs.set(MBBId);
1281 }
1282 }
1283
1284 // Update spill weight.
Evan Cheng22f07ff2007-12-11 02:09:15 +00001285 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001286 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Chengf2fbca62007-11-12 06:35:08 +00001287 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001288
1289 if (NewVReg && TrySplit && AllCanFold) {
1290 // If all of its def / use can be folded, give it a low spill weight.
1291 LiveInterval &nI = getOrCreateInterval(NewVReg);
1292 nI.weight /= 10.0F;
1293 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001294}
1295
Evan Cheng1953d0c2007-11-29 10:12:14 +00001296bool LiveIntervals::alsoFoldARestore(int Id, int index, unsigned vr,
1297 BitVector &RestoreMBBs,
1298 std::map<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
1299 if (!RestoreMBBs[Id])
1300 return false;
1301 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1302 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1303 if (Restores[i].index == index &&
1304 Restores[i].vreg == vr &&
1305 Restores[i].canFold)
1306 return true;
1307 return false;
1308}
1309
1310void LiveIntervals::eraseRestoreInfo(int Id, int index, unsigned vr,
1311 BitVector &RestoreMBBs,
1312 std::map<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
1313 if (!RestoreMBBs[Id])
1314 return;
1315 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1316 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1317 if (Restores[i].index == index && Restores[i].vreg)
1318 Restores[i].index = -1;
1319}
Evan Cheng81a03822007-11-17 00:40:40 +00001320
1321
Evan Chengf2fbca62007-11-12 06:35:08 +00001322std::vector<LiveInterval*> LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001323addIntervalsForSpills(const LiveInterval &li,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001324 const MachineLoopInfo *loopInfo, VirtRegMap &vrm) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001325 // Since this is called after the analysis is done we don't know if
1326 // LiveVariables is available
1327 lv_ = getAnalysisToUpdate<LiveVariables>();
1328
1329 assert(li.weight != HUGE_VALF &&
1330 "attempt to spill already spilled interval!");
1331
1332 DOUT << "\t\t\t\tadding intervals for spills for interval: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001333 li.print(DOUT, tri_);
Evan Chengf2fbca62007-11-12 06:35:08 +00001334 DOUT << '\n';
1335
Evan Cheng81a03822007-11-17 00:40:40 +00001336 // Each bit specify whether it a spill is required in the MBB.
1337 BitVector SpillMBBs(mf_->getNumBlockIDs());
Evan Cheng1953d0c2007-11-29 10:12:14 +00001338 std::map<unsigned, std::vector<SRInfo> > SpillIdxes;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001339 BitVector RestoreMBBs(mf_->getNumBlockIDs());
Evan Cheng1953d0c2007-11-29 10:12:14 +00001340 std::map<unsigned, std::vector<SRInfo> > RestoreIdxes;
1341 std::map<unsigned,unsigned> MBBVRegsMap;
Evan Chengf2fbca62007-11-12 06:35:08 +00001342 std::vector<LiveInterval*> NewLIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001343 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
Evan Chengf2fbca62007-11-12 06:35:08 +00001344
1345 unsigned NumValNums = li.getNumValNums();
1346 SmallVector<MachineInstr*, 4> ReMatDefs;
1347 ReMatDefs.resize(NumValNums, NULL);
1348 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
1349 ReMatOrigDefs.resize(NumValNums, NULL);
1350 SmallVector<int, 4> ReMatIds;
1351 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
1352 BitVector ReMatDelete(NumValNums);
1353 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
1354
Evan Cheng81a03822007-11-17 00:40:40 +00001355 // Spilling a split live interval. It cannot be split any further. Also,
1356 // it's also guaranteed to be a single val# / range interval.
1357 if (vrm.getPreSplitReg(li.reg)) {
1358 vrm.setIsSplitFromReg(li.reg, 0);
Evan Chengd120ffd2007-12-05 10:24:35 +00001359 // Unset the split kill marker on the last use.
1360 unsigned KillIdx = vrm.getKillPoint(li.reg);
1361 if (KillIdx) {
1362 MachineInstr *KillMI = getInstructionFromIndex(KillIdx);
1363 assert(KillMI && "Last use disappeared?");
1364 int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true);
1365 assert(KillOp != -1 && "Last use disappeared?");
Chris Lattnerf7382302007-12-30 21:56:09 +00001366 KillMI->getOperand(KillOp).setIsKill(false);
Evan Chengd120ffd2007-12-05 10:24:35 +00001367 }
Evan Chengadf85902007-12-05 09:51:10 +00001368 vrm.removeKillPoint(li.reg);
Evan Cheng81a03822007-11-17 00:40:40 +00001369 bool DefIsReMat = vrm.isReMaterialized(li.reg);
1370 Slot = vrm.getStackSlot(li.reg);
1371 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
1372 MachineInstr *ReMatDefMI = DefIsReMat ?
1373 vrm.getReMaterializedMI(li.reg) : NULL;
1374 int LdSlot = 0;
1375 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1376 bool isLoad = isLoadSS ||
Chris Lattner749c6f62008-01-07 07:27:27 +00001377 (DefIsReMat && (ReMatDefMI->getDesc().isSimpleLoad()));
Evan Cheng81a03822007-11-17 00:40:40 +00001378 bool IsFirstRange = true;
1379 for (LiveInterval::Ranges::const_iterator
1380 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1381 // If this is a split live interval with multiple ranges, it means there
1382 // are two-address instructions that re-defined the value. Only the
1383 // first def can be rematerialized!
1384 if (IsFirstRange) {
Evan Chengcb3c3302007-11-29 23:02:50 +00001385 // Note ReMatOrigDefMI has already been deleted.
Evan Cheng81a03822007-11-17 00:40:40 +00001386 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
1387 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001388 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001389 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Cheng1953d0c2007-11-29 10:12:14 +00001390 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001391 } else {
1392 rewriteInstructionsForSpills(li, false, I, NULL, 0,
1393 Slot, 0, false, false, false,
Evan Chengd70dbb52008-02-22 09:24:50 +00001394 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001395 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Cheng1953d0c2007-11-29 10:12:14 +00001396 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001397 }
1398 IsFirstRange = false;
1399 }
1400 return NewLIs;
1401 }
1402
1403 bool TrySplit = SplitAtBB && !intervalIsInOneMBB(li);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001404 if (SplitLimit != -1 && (int)numSplits >= SplitLimit)
1405 TrySplit = false;
1406 if (TrySplit)
1407 ++numSplits;
Evan Chengf2fbca62007-11-12 06:35:08 +00001408 bool NeedStackSlot = false;
1409 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1410 i != e; ++i) {
1411 const VNInfo *VNI = *i;
1412 unsigned VN = VNI->id;
1413 unsigned DefIdx = VNI->def;
1414 if (DefIdx == ~1U)
1415 continue; // Dead val#.
1416 // Is the def for the val# rematerializable?
Evan Cheng81a03822007-11-17 00:40:40 +00001417 MachineInstr *ReMatDefMI = (DefIdx == ~0u)
1418 ? 0 : getInstructionFromIndex(DefIdx);
Evan Cheng5ef3a042007-12-06 00:01:56 +00001419 bool dummy;
1420 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, dummy)) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001421 // Remember how to remat the def of this val#.
Evan Cheng81a03822007-11-17 00:40:40 +00001422 ReMatOrigDefs[VN] = ReMatDefMI;
Evan Chengf2fbca62007-11-12 06:35:08 +00001423 // Original def may be modified so we have to make a copy here. vrm must
1424 // delete these!
Evan Cheng81a03822007-11-17 00:40:40 +00001425 ReMatDefs[VN] = ReMatDefMI = ReMatDefMI->clone();
Evan Chengf2fbca62007-11-12 06:35:08 +00001426
1427 bool CanDelete = true;
Evan Chengc3fc7d92007-11-29 09:49:23 +00001428 if (VNI->hasPHIKill) {
1429 // A kill is a phi node, not all of its uses can be rematerialized.
Evan Chengf2fbca62007-11-12 06:35:08 +00001430 // It must not be deleted.
Evan Chengc3fc7d92007-11-29 09:49:23 +00001431 CanDelete = false;
1432 // Need a stack slot if there is any live range where uses cannot be
1433 // rematerialized.
1434 NeedStackSlot = true;
Evan Chengf2fbca62007-11-12 06:35:08 +00001435 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001436 if (CanDelete)
1437 ReMatDelete.set(VN);
1438 } else {
1439 // Need a stack slot if there is any live range where uses cannot be
1440 // rematerialized.
1441 NeedStackSlot = true;
1442 }
1443 }
1444
1445 // One stack slot per live interval.
Evan Cheng81a03822007-11-17 00:40:40 +00001446 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0)
Evan Chengf2fbca62007-11-12 06:35:08 +00001447 Slot = vrm.assignVirt2StackSlot(li.reg);
1448
1449 // Create new intervals and rewrite defs and uses.
1450 for (LiveInterval::Ranges::const_iterator
1451 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng81a03822007-11-17 00:40:40 +00001452 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
1453 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
1454 bool DefIsReMat = ReMatDefMI != NULL;
Evan Chengf2fbca62007-11-12 06:35:08 +00001455 bool CanDelete = ReMatDelete[I->valno->id];
1456 int LdSlot = 0;
Evan Cheng81a03822007-11-17 00:40:40 +00001457 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001458 bool isLoad = isLoadSS ||
Chris Lattner749c6f62008-01-07 07:27:27 +00001459 (DefIsReMat && ReMatDefMI->getDesc().isSimpleLoad());
Evan Cheng81a03822007-11-17 00:40:40 +00001460 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001461 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001462 CanDelete, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001463 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Cheng1953d0c2007-11-29 10:12:14 +00001464 MBBVRegsMap, NewLIs);
Evan Chengf2fbca62007-11-12 06:35:08 +00001465 }
1466
Evan Cheng0cbb1162007-11-29 01:06:25 +00001467 // Insert spills / restores if we are splitting.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001468 if (!TrySplit)
1469 return NewLIs;
1470
Evan Chengb50bb8c2007-12-05 08:16:32 +00001471 SmallPtrSet<LiveInterval*, 4> AddedKill;
Evan Chengaee4af62007-12-02 08:30:39 +00001472 SmallVector<unsigned, 2> Ops;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001473 if (NeedStackSlot) {
1474 int Id = SpillMBBs.find_first();
1475 while (Id != -1) {
1476 std::vector<SRInfo> &spills = SpillIdxes[Id];
1477 for (unsigned i = 0, e = spills.size(); i != e; ++i) {
1478 int index = spills[i].index;
1479 unsigned VReg = spills[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001480 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001481 bool isReMat = vrm.isReMaterialized(VReg);
1482 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001483 bool CanFold = false;
1484 bool FoundUse = false;
1485 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001486 if (spills[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001487 CanFold = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001488 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1489 MachineOperand &MO = MI->getOperand(j);
1490 if (!MO.isRegister() || MO.getReg() != VReg)
1491 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001492
1493 Ops.push_back(j);
1494 if (MO.isDef())
Evan Chengcddbb832007-11-30 21:23:43 +00001495 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001496 if (isReMat ||
1497 (!FoundUse && !alsoFoldARestore(Id, index, VReg,
1498 RestoreMBBs, RestoreIdxes))) {
1499 // MI has two-address uses of the same register. If the use
1500 // isn't the first and only use in the BB, then we can't fold
1501 // it. FIXME: Move this to rewriteInstructionsForSpills.
1502 CanFold = false;
Evan Chengcddbb832007-11-30 21:23:43 +00001503 break;
1504 }
Evan Chengaee4af62007-12-02 08:30:39 +00001505 FoundUse = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001506 }
1507 }
1508 // Fold the store into the def if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001509 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001510 if (CanFold && !Ops.empty()) {
1511 if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){
Evan Chengcddbb832007-11-30 21:23:43 +00001512 Folded = true;
Evan Chengf38d14f2007-12-05 09:05:34 +00001513 if (FoundUse > 0) {
Evan Chengaee4af62007-12-02 08:30:39 +00001514 // Also folded uses, do not issue a load.
1515 eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes);
Evan Chengf38d14f2007-12-05 09:05:34 +00001516 nI.removeRange(getLoadIndex(index), getUseIndex(index)+1);
1517 }
Evan Cheng597d10d2007-12-04 00:32:23 +00001518 nI.removeRange(getDefIndex(index), getStoreIndex(index));
Evan Chengcddbb832007-11-30 21:23:43 +00001519 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001520 }
1521
Evan Chengaee4af62007-12-02 08:30:39 +00001522 // Else tell the spiller to issue a spill.
Evan Chengb50bb8c2007-12-05 08:16:32 +00001523 if (!Folded) {
1524 LiveRange *LR = &nI.ranges[nI.ranges.size()-1];
1525 bool isKill = LR->end == getStoreIndex(index);
1526 vrm.addSpillPoint(VReg, isKill, MI);
1527 if (isKill)
1528 AddedKill.insert(&nI);
1529 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001530 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001531 Id = SpillMBBs.find_next(Id);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001532 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001533 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001534
Evan Cheng1953d0c2007-11-29 10:12:14 +00001535 int Id = RestoreMBBs.find_first();
1536 while (Id != -1) {
1537 std::vector<SRInfo> &restores = RestoreIdxes[Id];
1538 for (unsigned i = 0, e = restores.size(); i != e; ++i) {
1539 int index = restores[i].index;
1540 if (index == -1)
1541 continue;
1542 unsigned VReg = restores[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001543 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001544 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001545 bool CanFold = false;
1546 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001547 if (restores[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001548 CanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001549 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1550 MachineOperand &MO = MI->getOperand(j);
1551 if (!MO.isRegister() || MO.getReg() != VReg)
1552 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001553
Evan Cheng0cbb1162007-11-29 01:06:25 +00001554 if (MO.isDef()) {
Evan Chengaee4af62007-12-02 08:30:39 +00001555 // If this restore were to be folded, it would have been folded
1556 // already.
1557 CanFold = false;
Evan Cheng81a03822007-11-17 00:40:40 +00001558 break;
1559 }
Evan Chengaee4af62007-12-02 08:30:39 +00001560 Ops.push_back(j);
Evan Cheng81a03822007-11-17 00:40:40 +00001561 }
1562 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001563
1564 // Fold the load into the use if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001565 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001566 if (CanFold && !Ops.empty()) {
1567 if (!vrm.isReMaterialized(VReg))
1568 Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg);
1569 else {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001570 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
1571 int LdSlot = 0;
1572 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1573 // If the rematerializable def is a load, also try to fold it.
Chris Lattner749c6f62008-01-07 07:27:27 +00001574 if (isLoadSS || ReMatDefMI->getDesc().isSimpleLoad())
Evan Chengaee4af62007-12-02 08:30:39 +00001575 Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
1576 Ops, isLoadSS, LdSlot, VReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001577 unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI);
1578 if (ImpUse) {
1579 // Re-matting an instruction with virtual register use. Add the
1580 // register as an implicit use on the use MI and update the register
1581 // interval's spill weight.
1582 unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent());
1583 LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng313d4b82008-02-23 00:33:04 +00001584 ImpLi.weight +=
1585 getSpillWeight(false, true, loopDepth) / ImpLi.getSize();
1586
Evan Chengd70dbb52008-02-22 09:24:50 +00001587 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1588 }
Evan Chengaee4af62007-12-02 08:30:39 +00001589 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001590 }
1591 // If folding is not possible / failed, then tell the spiller to issue a
1592 // load / rematerialization for us.
Evan Cheng597d10d2007-12-04 00:32:23 +00001593 if (Folded)
1594 nI.removeRange(getLoadIndex(index), getUseIndex(index)+1);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001595 else
Evan Cheng0cbb1162007-11-29 01:06:25 +00001596 vrm.addRestorePoint(VReg, MI);
Evan Cheng81a03822007-11-17 00:40:40 +00001597 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001598 Id = RestoreMBBs.find_next(Id);
Evan Cheng81a03822007-11-17 00:40:40 +00001599 }
1600
Evan Chengb50bb8c2007-12-05 08:16:32 +00001601 // Finalize intervals: add kills, finalize spill weights, and filter out
1602 // dead intervals.
Evan Cheng597d10d2007-12-04 00:32:23 +00001603 std::vector<LiveInterval*> RetNewLIs;
1604 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) {
1605 LiveInterval *LI = NewLIs[i];
1606 if (!LI->empty()) {
1607 LI->weight /= LI->getSize();
Evan Chengb50bb8c2007-12-05 08:16:32 +00001608 if (!AddedKill.count(LI)) {
1609 LiveRange *LR = &LI->ranges[LI->ranges.size()-1];
Evan Chengd120ffd2007-12-05 10:24:35 +00001610 unsigned LastUseIdx = getBaseIndex(LR->end);
1611 MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001612 int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg);
1613 assert(UseIdx != -1);
Evan Chengd70dbb52008-02-22 09:24:50 +00001614 if (LastUse->getOperand(UseIdx).isImplicit() ||
1615 LastUse->getDesc().getOperandConstraint(UseIdx,TOI::TIED_TO) == -1){
Evan Chengb50bb8c2007-12-05 08:16:32 +00001616 LastUse->getOperand(UseIdx).setIsKill();
Evan Chengd120ffd2007-12-05 10:24:35 +00001617 vrm.addKillPoint(LI->reg, LastUseIdx);
Evan Chengadf85902007-12-05 09:51:10 +00001618 }
Evan Chengb50bb8c2007-12-05 08:16:32 +00001619 }
Evan Cheng597d10d2007-12-04 00:32:23 +00001620 RetNewLIs.push_back(LI);
1621 }
1622 }
Evan Cheng81a03822007-11-17 00:40:40 +00001623
Evan Cheng597d10d2007-12-04 00:32:23 +00001624 return RetNewLIs;
Evan Chengf2fbca62007-11-12 06:35:08 +00001625}