blob: cd79722ddcdeffc0f77907c83d6cd27c704040e2 [file] [log] [blame]
Evan Cheng148b6a42007-07-05 21:15:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-emitter"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000018#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000019#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000020#include "ARMSubtarget.h"
21#include "ARMTargetMachine.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000022#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000023#include "llvm/PassManager.h"
24#include "llvm/CodeGen/MachineCodeEmitter.h"
25#include "llvm/CodeGen/MachineFunctionPass.h"
26#include "llvm/CodeGen/MachineInstr.h"
27#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000028#include "llvm/ADT/Statistic.h"
29#include "llvm/Support/Compiler.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000030#include "llvm/Support/Debug.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000031using namespace llvm;
32
33STATISTIC(NumEmitted, "Number of machine instructions emitted");
34
35namespace {
Evan Cheng7602e112008-09-02 06:52:38 +000036 class VISIBILITY_HIDDEN ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng148b6a42007-07-05 21:15:40 +000037 const ARMInstrInfo *II;
38 const TargetData *TD;
39 TargetMachine &TM;
40 MachineCodeEmitter &MCE;
41 public:
42 static char ID;
Evan Cheng7602e112008-09-02 06:52:38 +000043 explicit ARMCodeEmitter(TargetMachine &tm, MachineCodeEmitter &mce)
Dan Gohmanae73dc12008-09-04 17:05:41 +000044 : MachineFunctionPass(&ID), II(0), TD(0), TM(tm),
Evan Cheng148b6a42007-07-05 21:15:40 +000045 MCE(mce) {}
Evan Cheng7602e112008-09-02 06:52:38 +000046 ARMCodeEmitter(TargetMachine &tm, MachineCodeEmitter &mce,
Evan Cheng148b6a42007-07-05 21:15:40 +000047 const ARMInstrInfo &ii, const TargetData &td)
Dan Gohmanae73dc12008-09-04 17:05:41 +000048 : MachineFunctionPass(&ID), II(&ii), TD(&td), TM(tm),
Evan Cheng148b6a42007-07-05 21:15:40 +000049 MCE(mce) {}
50
51 bool runOnMachineFunction(MachineFunction &MF);
52
53 virtual const char *getPassName() const {
54 return "ARM Machine Code Emitter";
55 }
56
57 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000058
59 private:
60 unsigned getAddrModeNoneInstrBinary(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000061 const TargetInstrDesc &TID,
Evan Cheng5f1db7b2008-09-12 22:01:15 +000062 unsigned Binary);
63
64 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000065 const TargetInstrDesc &TID,
Evan Cheng5f1db7b2008-09-12 22:01:15 +000066 unsigned OpIdx);
67
Evan Cheng49a9f292008-09-12 22:45:55 +000068 unsigned getAddrMode1SBit(const MachineInstr &MI,
69 const TargetInstrDesc &TID) const;
70
Evan Cheng7602e112008-09-02 06:52:38 +000071 unsigned getAddrMode1InstrBinary(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000072 const TargetInstrDesc &TID,
Evan Cheng7602e112008-09-02 06:52:38 +000073 unsigned Binary);
74 unsigned getAddrMode2InstrBinary(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000075 const TargetInstrDesc &TID,
Evan Cheng7602e112008-09-02 06:52:38 +000076 unsigned Binary);
77 unsigned getAddrMode3InstrBinary(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000078 const TargetInstrDesc &TID,
Evan Cheng7602e112008-09-02 06:52:38 +000079 unsigned Binary);
80 unsigned getAddrMode4InstrBinary(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000081 const TargetInstrDesc &TID,
Evan Cheng7602e112008-09-02 06:52:38 +000082 unsigned Binary);
83
84 /// getInstrBinary - Return binary encoding for the specified
85 /// machine instruction.
86 unsigned getInstrBinary(const MachineInstr &MI);
87
88 /// getBinaryCodeForInstr - This function, generated by the
89 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
90 /// machine instructions.
91 ///
Raul Herbster9c1a3822007-08-30 23:29:26 +000092 unsigned getBinaryCodeForInstr(const MachineInstr &MI);
Evan Cheng0ff94f72007-08-07 01:37:15 +000093
Evan Cheng7602e112008-09-02 06:52:38 +000094 /// getMachineOpValue - Return binary encoding of operand. If the machine
95 /// operand requires relocation, record the relocation and return zero.
96 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) {
97 return getMachineOpValue(MI, MI.getOperand(OpIdx));
98 }
99 unsigned getMachineOpValue(const MachineInstr &MI,
100 const MachineOperand &MO);
101
102 /// getBaseOpcodeFor - Return the opcode value.
103 ///
104 unsigned getBaseOpcodeFor(const TargetInstrDesc &TID) const {
105 return (TID.TSFlags & ARMII::OpcodeMask) >> ARMII::OpcodeShift;
106 }
107
108 /// getShiftOp - Return the shift opcode (bit[6:5]) of the machine operand.
109 ///
110 unsigned getShiftOp(const MachineOperand &MO) const ;
111
112 /// Routines that handle operands which add machine relocations which are
113 /// fixed up by the JIT fixup stage.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000114 void emitGlobalAddressForCall(GlobalValue *GV, bool DoesntNeedStub);
115 void emitExternalSymbolAddress(const char *ES, unsigned Reloc);
116 void emitConstPoolAddress(unsigned CPI, unsigned Reloc,
117 int Disp = 0, unsigned PCAdj = 0 );
118 void emitJumpTableAddress(unsigned JTI, unsigned Reloc,
119 unsigned PCAdj = 0);
Raul Herbster9c1a3822007-08-30 23:29:26 +0000120 void emitGlobalConstant(const Constant *CV);
121 void emitMachineBasicBlock(MachineBasicBlock *BB);
Evan Cheng148b6a42007-07-05 21:15:40 +0000122 };
Evan Cheng7602e112008-09-02 06:52:38 +0000123 char ARMCodeEmitter::ID = 0;
Evan Cheng148b6a42007-07-05 21:15:40 +0000124}
125
126/// createARMCodeEmitterPass - Return a pass that emits the collected ARM code
127/// to the specified MCE object.
128FunctionPass *llvm::createARMCodeEmitterPass(ARMTargetMachine &TM,
129 MachineCodeEmitter &MCE) {
Evan Cheng7602e112008-09-02 06:52:38 +0000130 return new ARMCodeEmitter(TM, MCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000131}
132
Evan Cheng7602e112008-09-02 06:52:38 +0000133bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000134 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
135 MF.getTarget().getRelocationModel() != Reloc::Static) &&
136 "JIT relocation model must be set to static or default!");
137 II = ((ARMTargetMachine&)MF.getTarget()).getInstrInfo();
138 TD = ((ARMTargetMachine&)MF.getTarget()).getTargetData();
139
140 do {
Evan Cheng42d5ee062008-09-13 01:15:21 +0000141 DOUT << "JITTing function '" << MF.getFunction()->getName() << "'\n";
Evan Cheng148b6a42007-07-05 21:15:40 +0000142 MCE.startFunction(MF);
143 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
144 MBB != E; ++MBB) {
145 MCE.StartMachineBasicBlock(MBB);
146 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
147 I != E; ++I)
148 emitInstruction(*I);
149 }
150 } while (MCE.finishFunction(MF));
151
152 return false;
153}
154
Evan Cheng7602e112008-09-02 06:52:38 +0000155/// getShiftOp - Return the shift opcode (bit[6:5]) of the machine operand.
156///
157unsigned ARMCodeEmitter::getShiftOp(const MachineOperand &MO) const {
158 switch (ARM_AM::getAM2ShiftOpc(MO.getImm())) {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000159 default: assert(0 && "Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000160 case ARM_AM::asr: return 2;
161 case ARM_AM::lsl: return 0;
162 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000163 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000164 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000165 }
Evan Cheng7602e112008-09-02 06:52:38 +0000166 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000167}
168
Evan Cheng7602e112008-09-02 06:52:38 +0000169/// getMachineOpValue - Return binary encoding of operand. If the machine
170/// operand requires relocation, record the relocation and return zero.
171unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
172 const MachineOperand &MO) {
173 if (MO.isRegister())
174 return ARMRegisterInfo::getRegisterNumbering(MO.getReg());
175 else if (MO.isImmediate())
176 return static_cast<unsigned>(MO.getImm());
177 else if (MO.isGlobalAddress())
Raul Herbster9c1a3822007-08-30 23:29:26 +0000178 emitGlobalAddressForCall(MO.getGlobal(), false);
Evan Cheng7602e112008-09-02 06:52:38 +0000179 else if (MO.isExternalSymbol())
Raul Herbster9c1a3822007-08-30 23:29:26 +0000180 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_relative);
Evan Cheng7602e112008-09-02 06:52:38 +0000181 else if (MO.isConstantPoolIndex())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000182 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_relative);
Evan Cheng7602e112008-09-02 06:52:38 +0000183 else if (MO.isJumpTableIndex())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000184 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Evan Cheng7602e112008-09-02 06:52:38 +0000185 else if (MO.isMachineBasicBlock())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000186 emitMachineBasicBlock(MO.getMBB());
Evan Cheng2aa0e642008-09-13 01:55:59 +0000187 else {
188 cerr << "ERROR: Unknown type of MachineOperand: " << MO << "\n";
189 abort();
190 }
Evan Cheng7602e112008-09-02 06:52:38 +0000191 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000192}
193
194/// emitGlobalAddressForCall - Emit the specified address to the code stream
195/// assuming this is part of a function call, which is PC relative.
196///
Evan Cheng7602e112008-09-02 06:52:38 +0000197void ARMCodeEmitter::emitGlobalAddressForCall(GlobalValue *GV,
198 bool DoesntNeedStub) {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000199 MCE.addRelocation(MachineRelocation::getGV(MCE.getCurrentPCOffset(),
Evan Cheng7602e112008-09-02 06:52:38 +0000200 ARM::reloc_arm_branch, GV, 0,
201 DoesntNeedStub));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000202}
203
204/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
205/// be emitted to the current location in the function, and allow it to be PC
206/// relative.
Evan Cheng7602e112008-09-02 06:52:38 +0000207void ARMCodeEmitter::emitExternalSymbolAddress(const char *ES, unsigned Reloc) {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000208 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
209 Reloc, ES));
210}
211
212/// emitConstPoolAddress - Arrange for the address of an constant pool
213/// to be emitted to the current location in the function, and allow it to be PC
214/// relative.
Evan Cheng7602e112008-09-02 06:52:38 +0000215void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc,
216 int Disp /* = 0 */,
217 unsigned PCAdj /* = 0 */) {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000218 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
219 Reloc, CPI, PCAdj));
220}
221
222/// emitJumpTableAddress - Arrange for the address of a jump table to
223/// be emitted to the current location in the function, and allow it to be PC
224/// relative.
Evan Cheng7602e112008-09-02 06:52:38 +0000225void ARMCodeEmitter::emitJumpTableAddress(unsigned JTI, unsigned Reloc,
226 unsigned PCAdj /* = 0 */) {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000227 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
228 Reloc, JTI, PCAdj));
229}
230
Raul Herbster9c1a3822007-08-30 23:29:26 +0000231/// emitMachineBasicBlock - Emit the specified address basic block.
Evan Cheng7602e112008-09-02 06:52:38 +0000232void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB) {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000233 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng7602e112008-09-02 06:52:38 +0000234 ARM::reloc_arm_branch, BB));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000235}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000236
Evan Cheng7602e112008-09-02 06:52:38 +0000237void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Evan Cheng42d5ee062008-09-13 01:15:21 +0000238 DOUT << MI;
239
Evan Cheng148b6a42007-07-05 21:15:40 +0000240 NumEmitted++; // Keep track of the # of mi's emitted
Evan Cheng7602e112008-09-02 06:52:38 +0000241 MCE.emitWordLE(getInstrBinary(MI));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000242}
243
Evan Cheng7602e112008-09-02 06:52:38 +0000244unsigned ARMCodeEmitter::getAddrModeNoneInstrBinary(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000245 const TargetInstrDesc &TID,
Evan Cheng7602e112008-09-02 06:52:38 +0000246 unsigned Binary) {
Evan Cheng49a9f292008-09-12 22:45:55 +0000247 switch (TID.TSFlags & ARMII::FormMask) {
Evan Cheng7602e112008-09-02 06:52:38 +0000248 default:
249 assert(0 && "Unknown instruction subtype!");
250 break;
251 case ARMII::Branch: {
252 // Set signed_immed_24 field
253 Binary |= getMachineOpValue(MI, 0);
254
255 // if it is a conditional branch, set cond field
Evan Cheng49a9f292008-09-12 22:45:55 +0000256 if (TID.Opcode == ARM::Bcc) {
Evan Cheng7602e112008-09-02 06:52:38 +0000257 Binary &= 0x0FFFFFFF; // clear conditional field
258 Binary |= getMachineOpValue(MI, 1) << 28; // set conditional field
259 }
260 break;
261 }
262 case ARMII::BranchMisc: {
263 // Set bit[19:8] to 0xFFF
264 Binary |= 0xfff << 8;
Evan Cheng49a9f292008-09-12 22:45:55 +0000265 if (TID.Opcode == ARM::BX_RET)
Evan Cheng7602e112008-09-02 06:52:38 +0000266 Binary |= 0xe; // the return register is LR
267 else
268 // otherwise, set the return register
269 Binary |= getMachineOpValue(MI, 0);
270 break;
271 }
272 }
273
274 return Binary;
275}
276
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000277unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000278 const TargetInstrDesc &TID,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000279 unsigned OpIdx) {
280 // Set last operand (register Rm)
281 unsigned Binary = getMachineOpValue(MI, OpIdx);
282
283 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
284 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
285 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
286
287 // Encode the shift opcode.
288 unsigned SBits = 0;
289 unsigned Rs = MO1.getReg();
290 if (Rs) {
291 // Set shift operand (bit[7:4]).
292 // LSL - 0001
293 // LSR - 0011
294 // ASR - 0101
295 // ROR - 0111
296 // RRX - 0110 and bit[11:8] clear.
297 switch (SOpc) {
298 default: assert(0 && "Unknown shift opc!");
299 case ARM_AM::lsl: SBits = 0x1; break;
300 case ARM_AM::lsr: SBits = 0x3; break;
301 case ARM_AM::asr: SBits = 0x5; break;
302 case ARM_AM::ror: SBits = 0x7; break;
303 case ARM_AM::rrx: SBits = 0x6; break;
304 }
305 } else {
306 // Set shift operand (bit[6:4]).
307 // LSL - 000
308 // LSR - 010
309 // ASR - 100
310 // ROR - 110
311 switch (SOpc) {
312 default: assert(0 && "Unknown shift opc!");
313 case ARM_AM::lsl: SBits = 0x0; break;
314 case ARM_AM::lsr: SBits = 0x2; break;
315 case ARM_AM::asr: SBits = 0x4; break;
316 case ARM_AM::ror: SBits = 0x6; break;
317 }
318 }
319 Binary |= SBits << 4;
320 if (SOpc == ARM_AM::rrx)
321 return Binary;
322
323 // Encode the shift operation Rs or shift_imm (except rrx).
324 if (Rs) {
325 // Encode Rs bit[11:8].
326 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
327 return Binary |
328 (ARMRegisterInfo::getRegisterNumbering(Rs) << ARMII::RegRsShift);
329 }
330
331 // Encode shift_imm bit[11:7].
332 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
333}
334
Evan Cheng49a9f292008-09-12 22:45:55 +0000335unsigned ARMCodeEmitter::getAddrMode1SBit(const MachineInstr &MI,
336 const TargetInstrDesc &TID) const {
337 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
338 const MachineOperand &MO = MI.getOperand(i-1);
339 if (MO.isRegister() && MO.isDef() && MO.getReg() == ARM::CPSR)
340 return 1 << ARMII::S_BitShift;
341 }
342 return 0;
343}
344
Evan Cheng7602e112008-09-02 06:52:38 +0000345unsigned ARMCodeEmitter::getAddrMode1InstrBinary(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000346 const TargetInstrDesc &TID,
Evan Cheng7602e112008-09-02 06:52:38 +0000347 unsigned Binary) {
Evan Cheng05fc9662008-09-13 01:35:33 +0000348 unsigned Format = TID.TSFlags & ARMII::FormMask;
349 if (Format == ARMII::Pseudo)
Evan Chenga964b7d2008-09-12 23:15:39 +0000350 abort(); // FIXME
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000351
Evan Cheng49a9f292008-09-12 22:45:55 +0000352 // Encode S bit if MI modifies CPSR.
353 Binary |= getAddrMode1SBit(MI, TID);
354
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000355 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000356 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000357 unsigned OpIdx = 0;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000358 if (NumDefs) {
359 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdShift;
360 ++OpIdx;
Evan Cheng7602e112008-09-02 06:52:38 +0000361 }
362
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000363 // Encode first non-shifter register operand if ther is one.
Evan Cheng05fc9662008-09-13 01:35:33 +0000364 bool isUnary = (Format == ARMII::DPRdMisc ||
365 Format == ARMII::DPRdIm ||
366 Format == ARMII::DPRdReg ||
367 Format == ARMII::DPRdSoReg ||
368 Format == ARMII::DPRnIm ||
369 Format == ARMII::DPRnReg ||
370 Format == ARMII::DPRnSoReg);
371 if (!isUnary) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000372 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
373 ++OpIdx;
Evan Cheng7602e112008-09-02 06:52:38 +0000374 }
375
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000376 // Encode shifter operand.
Evan Chengbe3034c2008-09-13 01:38:29 +0000377 bool HasSoReg = (Format == ARMII::DPRdSoReg ||
378 Format == ARMII::DPRnSoReg ||
379 Format == ARMII::DPRSoReg ||
380 Format == ARMII::DPRSoRegS);
381 if (HasSoReg)
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000382 // Encode SoReg.
Evan Cheng49a9f292008-09-12 22:45:55 +0000383 return Binary | getMachineSoRegOpValue(MI, TID, OpIdx);
Evan Cheng7602e112008-09-02 06:52:38 +0000384
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000385 const MachineOperand &MO = MI.getOperand(OpIdx);
386 if (MO.isRegister())
387 // Encode register Rm.
388 return Binary | getMachineOpValue(MI, NumDefs + 1);
Evan Cheng7602e112008-09-02 06:52:38 +0000389
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000390 // Encode so_imm.
391 // Set bit I(25) to identify this is the immediate form of <shifter_op>
392 Binary |= 1 << ARMII::I_BitShift;
393 unsigned SoImm = MO.getImm();
394 // Encode rotate_imm.
395 Binary |= ARM_AM::getSOImmValRot(SoImm) << ARMII::RotImmShift;
396 // Encode immed_8.
397 Binary |= ARM_AM::getSOImmVal(SoImm);
Evan Cheng7602e112008-09-02 06:52:38 +0000398 return Binary;
399}
400
401unsigned ARMCodeEmitter::getAddrMode2InstrBinary(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000402 const TargetInstrDesc &TID,
Evan Cheng7602e112008-09-02 06:52:38 +0000403 unsigned Binary) {
404 // Set first operand
405 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
406
407 // Set second operand
408 Binary |= getMachineOpValue(MI, 1) << ARMII::RegRnShift;
409
410 const MachineOperand &MO2 = MI.getOperand(2);
411 const MachineOperand &MO3 = MI.getOperand(3);
412
Evan Chenge7de7e32008-09-13 01:44:01 +0000413 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng7602e112008-09-02 06:52:38 +0000414 Binary |= ((ARM_AM::getAM2Op(MO3.getImm()) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +0000415 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000416 if (!MO2.getReg()) { // is immediate
417 if (ARM_AM::getAM2Offset(MO3.getImm()))
418 // Set the value of offset_12 field
419 Binary |= ARM_AM::getAM2Offset(MO3.getImm());
420 return Binary;
421 }
422
423 // Set bit I(25), because this is not in immediate enconding.
424 Binary |= 1 << ARMII::I_BitShift;
425 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
426 // Set bit[3:0] to the corresponding Rm register
427 Binary |= ARMRegisterInfo::getRegisterNumbering(MO2.getReg());
428
429 // if this instr is in scaled register offset/index instruction, set
430 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
431 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm())) {
432 Binary |= getShiftOp(MO3) << 5; // shift
433 Binary |= ShImm << 7; // shift_immed
434 }
435
436 return Binary;
437}
438
439unsigned ARMCodeEmitter::getAddrMode3InstrBinary(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000440 const TargetInstrDesc &TID,
Evan Cheng7602e112008-09-02 06:52:38 +0000441 unsigned Binary) {
442 // Set first operand
443 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
444
445 // Set second operand
446 Binary |= getMachineOpValue(MI, 1) << ARMII::RegRnShift;
447
448 const MachineOperand &MO2 = MI.getOperand(2);
449 const MachineOperand &MO3 = MI.getOperand(3);
450
Evan Chenge7de7e32008-09-13 01:44:01 +0000451 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng7602e112008-09-02 06:52:38 +0000452 Binary |= ((ARM_AM::getAM2Op(MO3.getImm()) == ARM_AM::add ? 1 : 0) <<
453 ARMII::U_BitShift);
454
455 // If this instr is in register offset/index encoding, set bit[3:0]
456 // to the corresponding Rm register.
457 if (MO2.getReg()) {
458 Binary |= ARMRegisterInfo::getRegisterNumbering(MO2.getReg());
459 return Binary;
460 }
461
462 // if this instr is in immediate offset/index encoding, set bit 22 to 1
463 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm())) {
464 Binary |= 1 << 22;
465 // Set operands
466 Binary |= (ImmOffs >> 4) << 8; // immedH
467 Binary |= (ImmOffs & ~0xF); // immedL
468 }
469
470 return Binary;
471}
472
473unsigned ARMCodeEmitter::getAddrMode4InstrBinary(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000474 const TargetInstrDesc &TID,
Evan Cheng7602e112008-09-02 06:52:38 +0000475 unsigned Binary) {
476 // Set first operand
477 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRnShift;
478
479 // Set addressing mode by modifying bits U(23) and P(24)
480 // IA - Increment after - bit U = 1 and bit P = 0
481 // IB - Increment before - bit U = 1 and bit P = 1
482 // DA - Decrement after - bit U = 0 and bit P = 0
483 // DB - Decrement before - bit U = 0 and bit P = 1
484 const MachineOperand &MO = MI.getOperand(1);
485 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO.getImm());
486 switch (Mode) {
487 default: assert(0 && "Unknown addressing sub-mode!");
488 case ARM_AM::da: break;
489 case ARM_AM::db: Binary |= 0x1 << 24; break;
490 case ARM_AM::ia: Binary |= 0x1 << 23; break;
491 case ARM_AM::ib: Binary |= 0x3 << 23; break;
492 }
493
494 // Set bit W(21)
495 if (ARM_AM::getAM4WBFlag(MO.getImm()))
496 Binary |= 0x1 << 21;
497
498 // Set registers
499 for (unsigned i = 4, e = MI.getNumOperands(); i != e; ++i) {
500 const MachineOperand &MO = MI.getOperand(i);
501 if (MO.isRegister() && MO.isImplicit())
502 continue;
503 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(MO.getReg());
504 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
505 RegNum < 16);
506 Binary |= 0x1 << RegNum;
507 }
508
509 return Binary;
510}
511
512/// getInstrBinary - Return binary encoding for the specified
513/// machine instruction.
514unsigned ARMCodeEmitter::getInstrBinary(const MachineInstr &MI) {
515 // Part of binary is determined by TableGn.
516 unsigned Binary = getBinaryCodeForInstr(MI);
517
Evan Cheng49a9f292008-09-12 22:45:55 +0000518 const TargetInstrDesc &TID = MI.getDesc();
519 switch (TID.TSFlags & ARMII::AddrModeMask) {
Evan Cheng7602e112008-09-02 06:52:38 +0000520 case ARMII::AddrModeNone:
Evan Cheng49a9f292008-09-12 22:45:55 +0000521 return getAddrModeNoneInstrBinary(MI, TID, Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000522 case ARMII::AddrMode1:
Evan Cheng49a9f292008-09-12 22:45:55 +0000523 return getAddrMode1InstrBinary(MI, TID, Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000524 case ARMII::AddrMode2:
Evan Cheng49a9f292008-09-12 22:45:55 +0000525 return getAddrMode2InstrBinary(MI, TID, Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000526 case ARMII::AddrMode3:
Evan Cheng49a9f292008-09-12 22:45:55 +0000527 return getAddrMode3InstrBinary(MI, TID, Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000528 case ARMII::AddrMode4:
Evan Cheng49a9f292008-09-12 22:45:55 +0000529 return getAddrMode4InstrBinary(MI, TID, Binary);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000530 }
531
Evan Cheng7602e112008-09-02 06:52:38 +0000532 abort();
533 return 0;
Evan Cheng148b6a42007-07-05 21:15:40 +0000534}
Evan Cheng7602e112008-09-02 06:52:38 +0000535
536#include "ARMGenCodeEmitter.inc"