blob: 8468e19686d134a587ea9b433986473d8a044ff4 [file] [log] [blame]
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Eric Christopher44b93ff2009-07-31 20:07:27 +00002//
Evan Chengffcb95b2006-02-21 19:13:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Eric Christopher44b93ff2009-07-31 20:07:27 +00007//
Evan Chengffcb95b2006-02-21 19:13:53 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Chris Lattner3a7cd952006-10-07 21:55:32 +000016
Evan Cheng4e4c71e2006-02-21 20:00:20 +000017//===----------------------------------------------------------------------===//
Evan Cheng2246f842006-03-18 01:23:20 +000018// SSE specific DAG Nodes.
19//===----------------------------------------------------------------------===//
20
Evan Cheng68c47cb2007-01-05 07:55:56 +000021def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
22 SDTCisFP<0>, SDTCisInt<2> ]>;
Nate Begeman30a0de92008-07-17 16:51:19 +000023def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
24 SDTCisFP<1>, SDTCisVT<3, i8>]>;
Evan Cheng68c47cb2007-01-05 07:55:56 +000025
Evan Cheng8ca29322006-11-10 21:43:37 +000026def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
27def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
Evan Cheng6be2c582006-04-05 23:38:46 +000028def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000029 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng68c47cb2007-01-05 07:55:56 +000030def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
31 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000032def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000033 [SDNPCommutative, SDNPAssociative]>;
Dan Gohman20382522007-07-10 00:05:58 +000034def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
35def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
Evan Cheng68c47cb2007-01-05 07:55:56 +000036def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Evan Chengfef922a2007-10-01 18:12:48 +000037def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Evan Chenge5f62042007-09-29 00:00:36 +000038def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Eric Christopher44b93ff2009-07-31 20:07:27 +000039def X86pshufb : SDNode<"X86ISD::PSHUFB",
Nate Begemanb9a47b82009-02-23 08:49:38 +000040 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
41 SDTCisSameAs<0,2>]>>;
Nate Begeman14d12ca2008-02-11 04:19:36 +000042def X86pextrb : SDNode<"X86ISD::PEXTRB",
43 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
44def X86pextrw : SDNode<"X86ISD::PEXTRW",
45 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
Eric Christopher44b93ff2009-07-31 20:07:27 +000046def X86pinsrb : SDNode<"X86ISD::PINSRB",
Nate Begeman14d12ca2008-02-11 04:19:36 +000047 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
48 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
Eric Christopher44b93ff2009-07-31 20:07:27 +000049def X86pinsrw : SDNode<"X86ISD::PINSRW",
Nate Begeman14d12ca2008-02-11 04:19:36 +000050 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
51 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
Eric Christopher44b93ff2009-07-31 20:07:27 +000052def X86insrtps : SDNode<"X86ISD::INSERTPS",
Nate Begeman14d12ca2008-02-11 04:19:36 +000053 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
Eric Christopherfbd66872009-07-24 00:33:09 +000054 SDTCisVT<2, v4f32>, SDTCisPtrTy<3>]>>;
Evan Chengd880b972008-05-09 21:53:03 +000055def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
56 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
57def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
58 [SDNPHasChain, SDNPMayLoad]>;
Evan Chengf26ffe92008-05-29 08:22:04 +000059def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
60def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
Nate Begeman30a0de92008-07-17 16:51:19 +000061def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
62def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
63def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
64def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
65def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
66def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
67def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
68def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
69def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
70def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
Evan Chengc60bd972006-03-25 09:37:23 +000071
Chris Lattnerd486d772010-03-28 05:07:17 +000072def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
73 SDTCisVT<1, v4f32>,
74 SDTCisVT<2, v4f32>]>;
Eric Christopher71c67532009-07-29 00:28:05 +000075def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
76
Evan Cheng2246f842006-03-18 01:23:20 +000077//===----------------------------------------------------------------------===//
Chris Lattner3a7cd952006-10-07 21:55:32 +000078// SSE Complex Patterns
79//===----------------------------------------------------------------------===//
80
81// These are 'extloads' from a scalar to the low element of a vector, zeroing
82// the top elements. These are used for the SSE 'ss' and 'sd' instruction
83// forms.
Rafael Espindola094fad32009-04-08 21:14:34 +000084def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
Chris Lattnerba7e7562008-01-10 07:59:24 +000085 [SDNPHasChain, SDNPMayLoad]>;
Rafael Espindola094fad32009-04-08 21:14:34 +000086def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
Chris Lattnerba7e7562008-01-10 07:59:24 +000087 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattner3a7cd952006-10-07 21:55:32 +000088
89def ssmem : Operand<v4f32> {
90 let PrintMethod = "printf32mem";
Dan Gohmana4714e02009-07-30 01:56:29 +000091 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Daniel Dunbar338825c2009-08-10 18:41:10 +000092 let ParserMatchClass = X86MemAsmOperand;
Chris Lattner3a7cd952006-10-07 21:55:32 +000093}
94def sdmem : Operand<v2f64> {
95 let PrintMethod = "printf64mem";
Dan Gohmana4714e02009-07-30 01:56:29 +000096 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Daniel Dunbar338825c2009-08-10 18:41:10 +000097 let ParserMatchClass = X86MemAsmOperand;
Chris Lattner3a7cd952006-10-07 21:55:32 +000098}
99
100//===----------------------------------------------------------------------===//
Evan Cheng06a8aa12006-03-17 19:55:52 +0000101// SSE pattern fragments
102//===----------------------------------------------------------------------===//
103
Evan Cheng2246f842006-03-18 01:23:20 +0000104def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
105def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
Dan Gohman01976302007-06-25 15:19:03 +0000106def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
Evan Cheng24dc1f52006-03-23 07:44:07 +0000107def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
Evan Cheng06a8aa12006-03-17 19:55:52 +0000108
Dan Gohmand3006222007-07-27 17:16:43 +0000109// Like 'store', but always requires vector alignment.
Dan Gohman4106f372007-07-18 20:23:34 +0000110def alignedstore : PatFrag<(ops node:$val, node:$ptr),
Dan Gohman33586292008-10-15 06:50:19 +0000111 (store node:$val, node:$ptr), [{
112 return cast<StoreSDNode>(N)->getAlignment() >= 16;
Dan Gohman4106f372007-07-18 20:23:34 +0000113}]>;
114
Dan Gohmand3006222007-07-27 17:16:43 +0000115// Like 'load', but always requires vector alignment.
Dan Gohman33586292008-10-15 06:50:19 +0000116def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
117 return cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4106f372007-07-18 20:23:34 +0000118}]>;
119
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000120def alignedloadfsf32 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000121 (f32 (alignedload node:$ptr))>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000122def alignedloadfsf64 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000123 (f64 (alignedload node:$ptr))>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000124def alignedloadv4f32 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000125 (v4f32 (alignedload node:$ptr))>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000126def alignedloadv2f64 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000127 (v2f64 (alignedload node:$ptr))>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000128def alignedloadv4i32 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000129 (v4i32 (alignedload node:$ptr))>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000130def alignedloadv2i64 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000131 (v2i64 (alignedload node:$ptr))>;
Dan Gohman4106f372007-07-18 20:23:34 +0000132
133// Like 'load', but uses special alignment checks suitable for use in
134// memory operands in most SSE instructions, which are required to
David Greene95eb2ee2010-01-11 16:29:42 +0000135// be naturally aligned on some targets but not on others. If the subtarget
136// allows unaligned accesses, match any load, though this may require
137// setting a feature bit in the processor (on startup, for example).
138// Opteron 10h and later implement such a feature.
Dan Gohman33586292008-10-15 06:50:19 +0000139def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
David Greene95eb2ee2010-01-11 16:29:42 +0000140 return Subtarget->hasVectorUAMem()
141 || cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4106f372007-07-18 20:23:34 +0000142}]>;
143
Dan Gohmand3006222007-07-27 17:16:43 +0000144def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
145def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Dan Gohman4106f372007-07-18 20:23:34 +0000146def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
147def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
148def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
149def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Nate Begemanfea2be52008-02-09 23:46:37 +0000150def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
Dan Gohman4106f372007-07-18 20:23:34 +0000151
Bill Wendling01284b42007-08-11 09:52:53 +0000152// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
153// 16-byte boundary.
Nate Begemanfea2be52008-02-09 23:46:37 +0000154// FIXME: 8 byte alignment for mmx reads is not required
Dan Gohmana7250dd2008-10-16 00:03:00 +0000155def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Dan Gohman33586292008-10-15 06:50:19 +0000156 return cast<LoadSDNode>(N)->getAlignment() >= 8;
Bill Wendling01284b42007-08-11 09:52:53 +0000157}]>;
158
159def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>;
Bill Wendling01284b42007-08-11 09:52:53 +0000160def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>;
161def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop64 node:$ptr))>;
162def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>;
163
David Greene8939b0d2010-02-16 20:50:18 +0000164// MOVNT Support
165// Like 'store', but requires the non-temporal bit to be set
166def nontemporalstore : PatFrag<(ops node:$val, node:$ptr),
167 (st node:$val, node:$ptr), [{
168 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
169 return ST->isNonTemporal();
170 return false;
171}]>;
172
173def alignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
174 (st node:$val, node:$ptr), [{
175 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
176 return ST->isNonTemporal() && !ST->isTruncatingStore() &&
177 ST->getAddressingMode() == ISD::UNINDEXED &&
178 ST->getAlignment() >= 16;
179 return false;
180}]>;
181
182def unalignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
183 (st node:$val, node:$ptr), [{
184 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
185 return ST->isNonTemporal() &&
186 ST->getAlignment() < 16;
187 return false;
188}]>;
189
Evan Cheng1b32f222006-03-30 07:33:32 +0000190def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
191def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
Evan Cheng506d3df2006-03-29 23:07:14 +0000192def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
193def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
Evan Cheng5aa97b22006-03-29 18:47:40 +0000194def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
195def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
196
Evan Chengca57f782008-09-24 23:27:55 +0000197def vzmovl_v2i64 : PatFrag<(ops node:$src),
198 (bitconvert (v2i64 (X86vzmovl
199 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
200def vzmovl_v4i32 : PatFrag<(ops node:$src),
201 (bitconvert (v4i32 (X86vzmovl
202 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
203
204def vzload_v2i64 : PatFrag<(ops node:$src),
205 (bitconvert (v2i64 (X86vzload node:$src)))>;
206
207
Evan Cheng386031a2006-03-24 07:29:27 +0000208def fp32imm0 : PatLeaf<(f32 fpimm), [{
209 return N->isExactlyValue(+0.0);
210}]>;
211
Evan Cheng89321162009-10-28 06:30:34 +0000212// BYTE_imm - Transform bit immediates into byte immediates.
213def BYTE_imm : SDNodeXForm<imm, [{
Evan Chengff65e382006-04-04 21:49:39 +0000214 // Transformation function: imm >> 3
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 return getI32Imm(N->getZExtValue() >> 3);
Evan Chengff65e382006-04-04 21:49:39 +0000216}]>;
217
Evan Cheng63d33002006-03-22 08:01:21 +0000218// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
219// SHUFP* etc. imm.
Nate Begeman9008ca62009-04-27 18:41:29 +0000220def SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
Evan Cheng63d33002006-03-22 08:01:21 +0000221 return getI8Imm(X86::getShuffleSHUFImmediate(N));
Evan Chengb9df0ca2006-03-22 02:53:00 +0000222}]>;
223
Eric Christopher44b93ff2009-07-31 20:07:27 +0000224// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
Evan Cheng506d3df2006-03-29 23:07:14 +0000225// PSHUFHW imm.
Nate Begeman9008ca62009-04-27 18:41:29 +0000226def SHUFFLE_get_pshufhw_imm : SDNodeXForm<vector_shuffle, [{
Evan Cheng506d3df2006-03-29 23:07:14 +0000227 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
228}]>;
229
Eric Christopher44b93ff2009-07-31 20:07:27 +0000230// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
Evan Cheng506d3df2006-03-29 23:07:14 +0000231// PSHUFLW imm.
Nate Begeman9008ca62009-04-27 18:41:29 +0000232def SHUFFLE_get_pshuflw_imm : SDNodeXForm<vector_shuffle, [{
Evan Cheng506d3df2006-03-29 23:07:14 +0000233 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
234}]>;
235
Nate Begemana09008b2009-10-19 02:17:23 +0000236// SHUFFLE_get_palign_imm xform function: convert vector_shuffle mask to
237// a PALIGNR imm.
238def SHUFFLE_get_palign_imm : SDNodeXForm<vector_shuffle, [{
239 return getI8Imm(X86::getShufflePALIGNRImmediate(N));
240}]>;
241
Nate Begeman9008ca62009-04-27 18:41:29 +0000242def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
243 (vector_shuffle node:$lhs, node:$rhs), [{
244 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
245 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
246}]>;
247
248def movddup : PatFrag<(ops node:$lhs, node:$rhs),
249 (vector_shuffle node:$lhs, node:$rhs), [{
250 return X86::isMOVDDUPMask(cast<ShuffleVectorSDNode>(N));
251}]>;
252
253def movhlps : PatFrag<(ops node:$lhs, node:$rhs),
254 (vector_shuffle node:$lhs, node:$rhs), [{
255 return X86::isMOVHLPSMask(cast<ShuffleVectorSDNode>(N));
256}]>;
257
258def movhlps_undef : PatFrag<(ops node:$lhs, node:$rhs),
259 (vector_shuffle node:$lhs, node:$rhs), [{
260 return X86::isMOVHLPS_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
261}]>;
262
Nate Begeman0b10b912009-11-07 23:17:15 +0000263def movlhps : PatFrag<(ops node:$lhs, node:$rhs),
264 (vector_shuffle node:$lhs, node:$rhs), [{
265 return X86::isMOVLHPSMask(cast<ShuffleVectorSDNode>(N));
Nate Begeman9008ca62009-04-27 18:41:29 +0000266}]>;
267
268def movlp : PatFrag<(ops node:$lhs, node:$rhs),
269 (vector_shuffle node:$lhs, node:$rhs), [{
270 return X86::isMOVLPMask(cast<ShuffleVectorSDNode>(N));
271}]>;
272
273def movl : PatFrag<(ops node:$lhs, node:$rhs),
274 (vector_shuffle node:$lhs, node:$rhs), [{
275 return X86::isMOVLMask(cast<ShuffleVectorSDNode>(N));
276}]>;
277
278def movshdup : PatFrag<(ops node:$lhs, node:$rhs),
279 (vector_shuffle node:$lhs, node:$rhs), [{
280 return X86::isMOVSHDUPMask(cast<ShuffleVectorSDNode>(N));
281}]>;
282
283def movsldup : PatFrag<(ops node:$lhs, node:$rhs),
284 (vector_shuffle node:$lhs, node:$rhs), [{
285 return X86::isMOVSLDUPMask(cast<ShuffleVectorSDNode>(N));
286}]>;
287
288def unpckl : PatFrag<(ops node:$lhs, node:$rhs),
289 (vector_shuffle node:$lhs, node:$rhs), [{
290 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N));
291}]>;
292
293def unpckh : PatFrag<(ops node:$lhs, node:$rhs),
294 (vector_shuffle node:$lhs, node:$rhs), [{
295 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N));
296}]>;
297
298def unpckl_undef : PatFrag<(ops node:$lhs, node:$rhs),
299 (vector_shuffle node:$lhs, node:$rhs), [{
300 return X86::isUNPCKL_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
301}]>;
302
303def unpckh_undef : PatFrag<(ops node:$lhs, node:$rhs),
304 (vector_shuffle node:$lhs, node:$rhs), [{
305 return X86::isUNPCKH_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
306}]>;
307
308def pshufd : PatFrag<(ops node:$lhs, node:$rhs),
309 (vector_shuffle node:$lhs, node:$rhs), [{
310 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
Evan Cheng691c9232006-03-29 19:02:40 +0000311}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +0000312
Nate Begeman9008ca62009-04-27 18:41:29 +0000313def shufp : PatFrag<(ops node:$lhs, node:$rhs),
314 (vector_shuffle node:$lhs, node:$rhs), [{
315 return X86::isSHUFPMask(cast<ShuffleVectorSDNode>(N));
Evan Cheng14aed5e2006-03-24 01:18:28 +0000316}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +0000317
Nate Begeman9008ca62009-04-27 18:41:29 +0000318def pshufhw : PatFrag<(ops node:$lhs, node:$rhs),
319 (vector_shuffle node:$lhs, node:$rhs), [{
320 return X86::isPSHUFHWMask(cast<ShuffleVectorSDNode>(N));
Evan Cheng506d3df2006-03-29 23:07:14 +0000321}], SHUFFLE_get_pshufhw_imm>;
322
Nate Begeman9008ca62009-04-27 18:41:29 +0000323def pshuflw : PatFrag<(ops node:$lhs, node:$rhs),
324 (vector_shuffle node:$lhs, node:$rhs), [{
325 return X86::isPSHUFLWMask(cast<ShuffleVectorSDNode>(N));
Evan Cheng506d3df2006-03-29 23:07:14 +0000326}], SHUFFLE_get_pshuflw_imm>;
327
Nate Begemana09008b2009-10-19 02:17:23 +0000328def palign : PatFrag<(ops node:$lhs, node:$rhs),
329 (vector_shuffle node:$lhs, node:$rhs), [{
330 return X86::isPALIGNRMask(cast<ShuffleVectorSDNode>(N));
331}], SHUFFLE_get_palign_imm>;
332
Evan Cheng06a8aa12006-03-17 19:55:52 +0000333//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000334// SSE scalar FP Instructions
335//===----------------------------------------------------------------------===//
336
Dan Gohman533297b2009-10-29 18:10:34 +0000337// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded after
338// instruction selection into a branch sequence.
339let Uses = [EFLAGS], usesCustomInserter = 1 in {
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000340 def CMOV_FR32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000341 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000342 "#CMOV_FR32 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +0000343 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
344 EFLAGS))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000345 def CMOV_FR64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000346 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000347 "#CMOV_FR64 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +0000348 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
349 EFLAGS))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000350 def CMOV_V4F32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000351 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +0000352 "#CMOV_V4F32 PSEUDO!",
353 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +0000354 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
355 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000356 def CMOV_V2F64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000357 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +0000358 "#CMOV_V2F64 PSEUDO!",
359 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +0000360 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
361 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000362 def CMOV_V2I64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000363 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +0000364 "#CMOV_V2I64 PSEUDO!",
365 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +0000366 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng0488db92007-09-25 01:57:46 +0000367 EFLAGS)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000368}
369
Bill Wendlingddd35322007-05-02 23:11:52 +0000370//===----------------------------------------------------------------------===//
371// SSE1 Instructions
372//===----------------------------------------------------------------------===//
373
Dan Gohman874cada2010-02-28 00:17:42 +0000374// Move Instructions. Register-to-register movss is not used for FR32
375// register copies because it's a partial register update; FsMOVAPSrr is
376// used instead. Register-to-register movss is not modeled as an INSERT_SUBREG
377// because INSERT_SUBREG requires that the insert be implementable in terms of
378// a copy, and just mentioned, we don't use movss for copies.
379let Constraints = "$src1 = $dst" in
380def MOVSSrr : SSI<0x10, MRMSrcReg,
381 (outs VR128:$dst), (ins VR128:$src1, FR32:$src2),
382 "movss\t{$src2, $dst|$dst, $src2}",
Chris Lattner3d005782010-03-15 05:53:30 +0000383 [(set (v4f32 VR128:$dst),
Dan Gohman874cada2010-02-28 00:17:42 +0000384 (movl VR128:$src1, (scalar_to_vector FR32:$src2)))]>;
385
386// Extract the low 32-bit value from one vector and insert it into another.
387let AddedComplexity = 15 in
388def : Pat<(v4f32 (movl VR128:$src1, VR128:$src2)),
Chris Lattner3485b512010-03-08 18:57:56 +0000389 (MOVSSrr (v4f32 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +0000390 (EXTRACT_SUBREG (v4f32 VR128:$src2), sub_ss))>;
Dan Gohman874cada2010-02-28 00:17:42 +0000391
392// Implicitly promote a 32-bit scalar to a vector.
393def : Pat<(v4f32 (scalar_to_vector FR32:$src)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +0000394 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), FR32:$src, sub_ss)>;
Dan Gohman874cada2010-02-28 00:17:42 +0000395
396// Loading from memory automatically zeroing upper bits.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000397let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000398def MOVSSrm : SSI<0x10, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000399 "movss\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000400 [(set FR32:$dst, (loadf32 addr:$src))]>;
Dan Gohman874cada2010-02-28 00:17:42 +0000401
402// MOVSSrm zeros the high parts of the register; represent this
403// with SUBREG_TO_REG.
404let AddedComplexity = 20 in {
405def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +0000406 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
Dan Gohman874cada2010-02-28 00:17:42 +0000407def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +0000408 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
Dan Gohman874cada2010-02-28 00:17:42 +0000409def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +0000410 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
Dan Gohman874cada2010-02-28 00:17:42 +0000411}
412
413// Store scalar value to memory.
Evan Cheng64d80e32007-07-19 01:14:50 +0000414def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000415 "movss\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000416 [(store FR32:$src, addr:$dst)]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000417
Dan Gohman874cada2010-02-28 00:17:42 +0000418// Extract and store.
419def : Pat<(store (f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
420 addr:$dst),
421 (MOVSSmr addr:$dst,
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +0000422 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
Dan Gohman874cada2010-02-28 00:17:42 +0000423
Evan Chengc46349d2006-03-28 23:51:43 +0000424// Conversion instructions
Evan Cheng64d80e32007-07-19 01:14:50 +0000425def CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000426 "cvttss2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000427 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000428def CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000429 "cvttss2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000430 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000431def CVTSI2SSrr : SSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000432 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000433 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000434def CVTSI2SSrm : SSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000435 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000436 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000437
Evan Chengd2a6d542006-04-12 23:42:44 +0000438// Match intrinsics which expect XMM operand(s).
Sean Callanan108934c2009-12-18 00:01:26 +0000439def CVTSS2SIrr: SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
440 "cvtss2si{l}\t{$src, $dst|$dst, $src}", []>;
441def CVTSS2SIrm: SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
442 "cvtss2si{l}\t{$src, $dst|$dst, $src}", []>;
443
Evan Cheng64d80e32007-07-19 01:14:50 +0000444def Int_CVTSS2SIrr : SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000445 "cvtss2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000446 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000447def Int_CVTSS2SIrm : SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000448 "cvtss2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000449 [(set GR32:$dst, (int_x86_sse_cvtss2si
450 (load addr:$src)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000451
Dan Gohmand9c2af52010-05-26 18:03:53 +0000452// Match intrinsics which expect MM and XMM operand(s).
Dale Johannesenc7842082007-10-30 22:15:38 +0000453def Int_CVTPS2PIrr : PSI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
454 "cvtps2pi\t{$src, $dst|$dst, $src}",
455 [(set VR64:$dst, (int_x86_sse_cvtps2pi VR128:$src))]>;
456def Int_CVTPS2PIrm : PSI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
457 "cvtps2pi\t{$src, $dst|$dst, $src}",
Eric Christopher44b93ff2009-07-31 20:07:27 +0000458 [(set VR64:$dst, (int_x86_sse_cvtps2pi
Dale Johannesenc7842082007-10-30 22:15:38 +0000459 (load addr:$src)))]>;
460def Int_CVTTPS2PIrr: PSI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
461 "cvttps2pi\t{$src, $dst|$dst, $src}",
462 [(set VR64:$dst, (int_x86_sse_cvttps2pi VR128:$src))]>;
463def Int_CVTTPS2PIrm: PSI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
464 "cvttps2pi\t{$src, $dst|$dst, $src}",
Eric Christopher44b93ff2009-07-31 20:07:27 +0000465 [(set VR64:$dst, (int_x86_sse_cvttps2pi
Dale Johannesenc7842082007-10-30 22:15:38 +0000466 (load addr:$src)))]>;
Evan Chenge9083d62008-03-05 08:19:16 +0000467let Constraints = "$src1 = $dst" in {
Eric Christopher44b93ff2009-07-31 20:07:27 +0000468 def Int_CVTPI2PSrr : PSI<0x2A, MRMSrcReg,
Dale Johannesenc7842082007-10-30 22:15:38 +0000469 (outs VR128:$dst), (ins VR128:$src1, VR64:$src2),
470 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
471 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
472 VR64:$src2))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +0000473 def Int_CVTPI2PSrm : PSI<0x2A, MRMSrcMem,
Dale Johannesenc7842082007-10-30 22:15:38 +0000474 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
475 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
Eric Christopher44b93ff2009-07-31 20:07:27 +0000476 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
Dale Johannesenc7842082007-10-30 22:15:38 +0000477 (load addr:$src2)))]>;
478}
479
Evan Chengd2a6d542006-04-12 23:42:44 +0000480// Aliases for intrinsics
Evan Cheng64d80e32007-07-19 01:14:50 +0000481def Int_CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000482 "cvttss2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000483 [(set GR32:$dst,
484 (int_x86_sse_cvttss2si VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000485def Int_CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000486 "cvttss2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000487 [(set GR32:$dst,
488 (int_x86_sse_cvttss2si(load addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000489
Evan Chenge9083d62008-03-05 08:19:16 +0000490let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +0000491 def Int_CVTSI2SSrr : SSI<0x2A, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000492 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000493 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000494 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
495 GR32:$src2))]>;
496 def Int_CVTSI2SSrm : SSI<0x2A, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000497 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000498 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000499 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
500 (loadi32 addr:$src2)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000501}
Evan Chengd03db7a2006-04-12 05:20:24 +0000502
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000503// Comparison instructions
Dan Gohmanb1347092009-01-09 02:27:34 +0000504let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Eric Christopher44b93ff2009-07-31 20:07:27 +0000505 def CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000506 (outs FR32:$dst), (ins FR32:$src1, FR32:$src, SSECC:$cc),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000507 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanb1347092009-01-09 02:27:34 +0000508let mayLoad = 1 in
Eric Christopher44b93ff2009-07-31 20:07:27 +0000509 def CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000510 (outs FR32:$dst), (ins FR32:$src1, f32mem:$src, SSECC:$cc),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000511 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Daniel Dunbar79373682010-05-25 18:40:53 +0000512
513 // Accept explicit immediate argument form instead of comparison code.
514let isAsmParserOnly = 1 in {
515 def CMPSSrr_alt : SSIi8<0xC2, MRMSrcReg,
516 (outs FR32:$dst), (ins FR32:$src1, FR32:$src, i8imm:$src2),
517 "cmpss\t{$src2, $src, $dst|$dst, $src, $src2}", []>;
518let mayLoad = 1 in
519 def CMPSSrm_alt : SSIi8<0xC2, MRMSrcMem,
520 (outs FR32:$dst), (ins FR32:$src1, f32mem:$src, i8imm:$src2),
521 "cmpss\t{$src2, $src, $dst|$dst, $src, $src2}", []>;
522}
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000523}
524
Evan Cheng24f2ea32007-09-14 21:48:26 +0000525let Defs = [EFLAGS] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000526def UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins FR32:$src1, FR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000527 "ucomiss\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +0000528 [(set EFLAGS, (X86cmp FR32:$src1, FR32:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000529def UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs), (ins FR32:$src1, f32mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000530 "ucomiss\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +0000531 [(set EFLAGS, (X86cmp FR32:$src1, (loadf32 addr:$src2)))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000532
Sean Callanan108934c2009-12-18 00:01:26 +0000533def COMISSrr: PSI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
534 "comiss\t{$src2, $src1|$src1, $src2}", []>;
535def COMISSrm: PSI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
536 "comiss\t{$src2, $src1|$src1, $src2}", []>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000537
Evan Cheng24f2ea32007-09-14 21:48:26 +0000538} // Defs = [EFLAGS]
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000539
Evan Cheng0876aa52006-03-30 06:21:22 +0000540// Aliases to match intrinsics which expect XMM operand(s).
Evan Chenge9083d62008-03-05 08:19:16 +0000541let Constraints = "$src1 = $dst" in {
Eric Christopher44b93ff2009-07-31 20:07:27 +0000542 def Int_CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000543 (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +0000544 (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000545 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000546 [(set VR128:$dst, (int_x86_sse_cmp_ss
Sean Callanan108934c2009-12-18 00:01:26 +0000547 VR128:$src1,
548 VR128:$src, imm:$cc))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +0000549 def Int_CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000550 (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +0000551 (ins VR128:$src1, f32mem:$src, SSECC:$cc),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000552 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000553 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
554 (load addr:$src), imm:$cc))]>;
Evan Cheng0876aa52006-03-30 06:21:22 +0000555}
556
Evan Cheng24f2ea32007-09-14 21:48:26 +0000557let Defs = [EFLAGS] in {
Dan Gohmanb1347092009-01-09 02:27:34 +0000558def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Evan Cheng0488db92007-09-25 01:57:46 +0000559 "ucomiss\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +0000560 [(set EFLAGS, (X86ucomi (v4f32 VR128:$src1),
561 VR128:$src2))]>;
Dan Gohmanb1347092009-01-09 02:27:34 +0000562def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Evan Cheng0488db92007-09-25 01:57:46 +0000563 "ucomiss\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +0000564 [(set EFLAGS, (X86ucomi (v4f32 VR128:$src1),
565 (load addr:$src2)))]>;
Evan Cheng0488db92007-09-25 01:57:46 +0000566
Dan Gohmanb1347092009-01-09 02:27:34 +0000567def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Evan Cheng0488db92007-09-25 01:57:46 +0000568 "comiss\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +0000569 [(set EFLAGS, (X86comi (v4f32 VR128:$src1),
570 VR128:$src2))]>;
Dan Gohmanb1347092009-01-09 02:27:34 +0000571def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Evan Cheng0488db92007-09-25 01:57:46 +0000572 "comiss\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +0000573 [(set EFLAGS, (X86comi (v4f32 VR128:$src1),
574 (load addr:$src2)))]>;
Evan Cheng24f2ea32007-09-14 21:48:26 +0000575} // Defs = [EFLAGS]
Evan Cheng0876aa52006-03-30 06:21:22 +0000576
Eric Christopher44b93ff2009-07-31 20:07:27 +0000577// Aliases of packed SSE1 instructions for scalar use. These all have names
578// that start with 'Fs'.
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000579
580// Alias instructions that map fld0 to pxor for sse.
Dan Gohman4a0b3e12009-09-21 18:30:38 +0000581let isReMaterializable = 1, isAsCheapAsAMove = 1, isCodeGenOnly = 1,
582 canFoldAsLoad = 1 in
Chris Lattner28c1d292010-02-05 21:30:49 +0000583 // FIXME: Set encoding to pseudo!
Chris Lattnerbe1778f2010-02-05 21:34:18 +0000584def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins), "",
585 [(set FR32:$dst, fp32imm0)]>,
586 Requires<[HasSSE1]>, TB, OpSize;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000587
Bill Wendlingddd35322007-05-02 23:11:52 +0000588// Alias instruction to do FR32 reg-to-reg copy using movaps. Upper bits are
589// disregarded.
Eric Christopher44b93ff2009-07-31 20:07:27 +0000590let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000591def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000592 "movaps\t{$src, $dst|$dst, $src}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000593
Bill Wendlingddd35322007-05-02 23:11:52 +0000594// Alias instruction to load FR32 from f128mem using movaps. Upper bits are
595// disregarded.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000596let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000597def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000598 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohmand3006222007-07-27 17:16:43 +0000599 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000600
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +0000601/// sse12_fp_alias_pack_logical - SSE 1 & 2 aliased packed FP logical ops
602///
603multiclass sse12_fp_alias_pack_logical<bits<8> opc, string OpcodeStr,
604 SDNode OpNode, int NoPat = 0,
605 bit MayLoad = 0, bit Commutable = 1> {
606 def PSrr : PSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
607 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
608 !if(NoPat, []<dag>,
609 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))])> {
610 let isCommutable = Commutable;
611 }
612
613 def PDrr : PDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
614 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
615 !if(NoPat, []<dag>,
616 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))])> {
617 let isCommutable = Commutable;
618 }
619
620 def PSrm : PSI<opc, MRMSrcMem, (outs FR32:$dst),
621 (ins FR32:$src1, f128mem:$src2),
622 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
623 !if(NoPat, []<dag>,
624 [(set FR32:$dst, (OpNode FR32:$src1,
625 (memopfsf32 addr:$src2)))])> {
626 let mayLoad = MayLoad;
627 }
628
629 def PDrm : PDI<opc, MRMSrcMem, (outs FR64:$dst),
630 (ins FR64:$src1, f128mem:$src2),
631 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
632 !if(NoPat, []<dag>,
633 [(set FR64:$dst, (OpNode FR64:$src1,
634 (memopfsf64 addr:$src2)))])> {
635 let mayLoad = MayLoad;
636 }
637}
638
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000639// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Chenge9083d62008-03-05 08:19:16 +0000640let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +0000641 defm FsAND : sse12_fp_alias_pack_logical<0x54, "and", X86fand>;
642 defm FsOR : sse12_fp_alias_pack_logical<0x56, "or", X86for>;
643 defm FsXOR : sse12_fp_alias_pack_logical<0x57, "xor", X86fxor>;
Bill Wendlingddd35322007-05-02 23:11:52 +0000644
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +0000645 let neverHasSideEffects = 1 in
646 defm FsANDN : sse12_fp_alias_pack_logical<0x55, "andn", undef, 1, 1, 0>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000647}
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000648
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000649/// basic_sse12_fp_binop_rm - SSE 1 & 2 binops come in both scalar and
650/// vector forms.
Bill Wendlingddd35322007-05-02 23:11:52 +0000651///
Dan Gohman20382522007-07-10 00:05:58 +0000652/// In addition, we also have a special variant of the scalar form here to
653/// represent the associated intrinsic operation. This form is unlike the
654/// plain scalar form, in that it takes an entire vector (instead of a scalar)
Evan Cheng236aa8a2009-02-26 03:12:02 +0000655/// and leaves the top elements unmodified (therefore these cannot be commuted).
Dan Gohman20382522007-07-10 00:05:58 +0000656///
657/// These three forms can each be reg+reg or reg+mem, so there are a total of
658/// six "instructions".
Bill Wendlingddd35322007-05-02 23:11:52 +0000659///
Evan Chenge9083d62008-03-05 08:19:16 +0000660let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000661multiclass basic_sse12_fp_binop_rm<bits<8> opc, string OpcodeStr,
662 SDNode OpNode, bit Commutable = 0> {
Bill Wendlingddd35322007-05-02 23:11:52 +0000663 // Scalar operation, reg+reg.
Evan Cheng64d80e32007-07-19 01:14:50 +0000664 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000665 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohman32791e02007-06-25 15:44:19 +0000666 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
Bill Wendlingddd35322007-05-02 23:11:52 +0000667 let isCommutable = Commutable;
668 }
669
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000670 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
671 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
672 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
673 let isCommutable = Commutable;
674 }
675
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000676 def V#NAME#SSrr : VSSI<opc, MRMSrcReg, (outs FR32:$dst),
677 (ins FR32:$src1, FR32:$src2),
678 !strconcat(OpcodeStr,
679 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
680 []> {
681 let isCommutable = Commutable;
682 let Constraints = "";
683 let isAsmParserOnly = 1;
684 }
685
686 def V#NAME#SDrr : VSDI<opc, MRMSrcReg, (outs FR64:$dst),
687 (ins FR64:$src1, FR64:$src2),
688 !strconcat(OpcodeStr,
689 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
690 []> {
691 let isCommutable = Commutable;
692 let Constraints = "";
693 let isAsmParserOnly = 1;
694 }
695
Bill Wendlingddd35322007-05-02 23:11:52 +0000696 // Scalar operation, reg+mem.
Evan Chengb1938262008-05-23 00:37:07 +0000697 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
698 (ins FR32:$src1, f32mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000699 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Bill Wendlingddd35322007-05-02 23:11:52 +0000700 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +0000701
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000702 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
703 (ins FR64:$src1, f64mem:$src2),
704 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
705 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
706
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +0000707 def V#NAME#SSrm : VSSI<opc, MRMSrcMem, (outs FR32:$dst),
708 (ins FR32:$src1, f32mem:$src2),
709 !strconcat(OpcodeStr,
710 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
711 []> {
712 let Constraints = "";
713 let isAsmParserOnly = 1;
714 }
715
716 def V#NAME#SDrm : VSDI<opc, MRMSrcMem, (outs FR64:$dst),
717 (ins FR64:$src1, f64mem:$src2),
718 !strconcat(OpcodeStr,
719 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
720 []> {
721 let Constraints = "";
722 let isAsmParserOnly = 1;
723 }
724
Dan Gohman20382522007-07-10 00:05:58 +0000725 // Vector operation, reg+reg.
Evan Chengb1938262008-05-23 00:37:07 +0000726 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
727 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000728 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohman20382522007-07-10 00:05:58 +0000729 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
730 let isCommutable = Commutable;
731 }
732
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000733 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
734 (ins VR128:$src1, VR128:$src2),
735 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
736 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
737 let isCommutable = Commutable;
738 }
739
Bruno Cardoso Lopes7be0d2c2010-06-12 01:23:26 +0000740 def V#NAME#PSrr : VPSI<opc, MRMSrcReg, (outs VR128:$dst),
741 (ins VR128:$src1, VR128:$src2),
742 !strconcat(OpcodeStr,
743 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
744 []> {
745 let isCommutable = Commutable;
746 let Constraints = "";
747 let isAsmParserOnly = 1;
748 }
749
750 def V#NAME#PDrr : VPDI<opc, MRMSrcReg, (outs VR128:$dst),
751 (ins VR128:$src1, VR128:$src2),
752 !strconcat(OpcodeStr,
753 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
754 []> {
755 let isCommutable = Commutable;
756 let Constraints = "";
757 let isAsmParserOnly = 1;
758 }
759
Dan Gohman20382522007-07-10 00:05:58 +0000760 // Vector operation, reg+mem.
Evan Chengb1938262008-05-23 00:37:07 +0000761 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
762 (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000763 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +0000764 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohman20382522007-07-10 00:05:58 +0000765
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000766 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
767 (ins VR128:$src1, f128mem:$src2),
768 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
769 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
770
Bruno Cardoso Lopescf125d02010-06-12 01:53:48 +0000771 def V#NAME#PSrm : VPSI<opc, MRMSrcMem, (outs VR128:$dst),
772 (ins VR128:$src1, f128mem:$src2),
773 !strconcat(OpcodeStr,
774 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []> {
775 let Constraints = "";
776 let isAsmParserOnly = 1;
777 }
778
779 def V#NAME#PDrm : VPDI<opc, MRMSrcMem, (outs VR128:$dst),
780 (ins VR128:$src1, f128mem:$src2),
781 !strconcat(OpcodeStr,
782 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []> {
783 let Constraints = "";
784 let isAsmParserOnly = 1;
785 }
786
Dan Gohman20382522007-07-10 00:05:58 +0000787 // Intrinsic operation, reg+reg.
Bruno Cardoso Lopes11ae95c2010-06-12 02:38:32 +0000788 def V#NAME#SSrr_Int : VSSI<opc, MRMSrcReg, (outs VR128:$dst),
789 (ins VR128:$src1, VR128:$src2),
790 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
791 [(set VR128:$dst, (!nameconcat<Intrinsic>("int_x86_sse_",
792 !strconcat(OpcodeStr, "_ss")) VR128:$src1,
Bruno Cardoso Lopes2dcf6d62010-06-12 03:12:14 +0000793 VR128:$src2))]> {
Bruno Cardoso Lopes11ae95c2010-06-12 02:38:32 +0000794 // int_x86_sse_xxx_ss
Bruno Cardoso Lopes2dcf6d62010-06-12 03:12:14 +0000795 let Constraints = "";
796 }
Bruno Cardoso Lopes11ae95c2010-06-12 02:38:32 +0000797
798 def V#NAME#SDrr_Int : VSDI<opc, MRMSrcReg, (outs VR128:$dst),
799 (ins VR128:$src1, VR128:$src2),
800 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
801 [(set VR128:$dst, (!nameconcat<Intrinsic>("int_x86_sse2_",
802 !strconcat(OpcodeStr, "_sd")) VR128:$src1,
Bruno Cardoso Lopes2dcf6d62010-06-12 03:12:14 +0000803 VR128:$src2))]> {
Bruno Cardoso Lopes11ae95c2010-06-12 02:38:32 +0000804 // int_x86_sse2_xxx_sd
Bruno Cardoso Lopes2dcf6d62010-06-12 03:12:14 +0000805 let Constraints = "";
806 }
Bruno Cardoso Lopes11ae95c2010-06-12 02:38:32 +0000807
Evan Chengb1938262008-05-23 00:37:07 +0000808 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
809 (ins VR128:$src1, VR128:$src2),
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000810 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
811 [(set VR128:$dst, (!nameconcat<Intrinsic>("int_x86_sse_",
812 !strconcat(OpcodeStr, "_ss")) VR128:$src1,
813 VR128:$src2))]>;
814 // int_x86_sse_xxx_ss
815
816 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst),
817 (ins VR128:$src1, VR128:$src2),
818 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
819 [(set VR128:$dst, (!nameconcat<Intrinsic>("int_x86_sse2_",
820 !strconcat(OpcodeStr, "_sd")) VR128:$src1,
821 VR128:$src2))]>;
822 // int_x86_sse2_xxx_sd
Bill Wendlingddd35322007-05-02 23:11:52 +0000823
Dan Gohman20382522007-07-10 00:05:58 +0000824 // Intrinsic operation, reg+mem.
Bruno Cardoso Lopes11ae95c2010-06-12 02:38:32 +0000825 def V#NAME#SSrm_Int : VSSI<opc, MRMSrcMem, (outs VR128:$dst),
826 (ins VR128:$src1, ssmem:$src2),
827 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
828 [(set VR128:$dst, (!nameconcat<Intrinsic>("int_x86_sse_",
829 !strconcat(OpcodeStr, "_ss")) VR128:$src1,
Bruno Cardoso Lopes2dcf6d62010-06-12 03:12:14 +0000830 sse_load_f32:$src2))]> {
Bruno Cardoso Lopes11ae95c2010-06-12 02:38:32 +0000831 // int_x86_sse_xxx_ss
Bruno Cardoso Lopes2dcf6d62010-06-12 03:12:14 +0000832 let Constraints = "";
833 }
Bruno Cardoso Lopes11ae95c2010-06-12 02:38:32 +0000834
835 def V#NAME#SDrm_Int : VSDI<opc, MRMSrcMem, (outs VR128:$dst),
836 (ins VR128:$src1, sdmem:$src2),
837 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
838 [(set VR128:$dst, (!nameconcat<Intrinsic>("int_x86_sse2_",
839 !strconcat(OpcodeStr, "_sd")) VR128:$src1,
Bruno Cardoso Lopes2dcf6d62010-06-12 03:12:14 +0000840 sse_load_f64:$src2))]> {
Bruno Cardoso Lopes11ae95c2010-06-12 02:38:32 +0000841 // int_x86_sse2_xxx_sd
Bruno Cardoso Lopes2dcf6d62010-06-12 03:12:14 +0000842 let Constraints = "";
843 }
Bruno Cardoso Lopes11ae95c2010-06-12 02:38:32 +0000844
Evan Chengb1938262008-05-23 00:37:07 +0000845 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
846 (ins VR128:$src1, ssmem:$src2),
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000847 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
848 [(set VR128:$dst, (!nameconcat<Intrinsic>("int_x86_sse_",
849 !strconcat(OpcodeStr, "_ss")) VR128:$src1,
Bill Wendlingddd35322007-05-02 23:11:52 +0000850 sse_load_f32:$src2))]>;
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000851 // int_x86_sse_xxx_ss
852
853 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst),
854 (ins VR128:$src1, sdmem:$src2),
855 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
856 [(set VR128:$dst, (!nameconcat<Intrinsic>("int_x86_sse2_",
857 !strconcat(OpcodeStr, "_sd")) VR128:$src1,
858 sse_load_f64:$src2))]>;
859 // int_x86_sse2_xxx_sd
Bill Wendlingddd35322007-05-02 23:11:52 +0000860}
861}
862
863// Arithmetic instructions
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000864defm ADD : basic_sse12_fp_binop_rm<0x58, "add", fadd, 1>;
865defm MUL : basic_sse12_fp_binop_rm<0x59, "mul", fmul, 1>;
866defm SUB : basic_sse12_fp_binop_rm<0x5C, "sub", fsub>;
867defm DIV : basic_sse12_fp_binop_rm<0x5E, "div", fdiv>;
Bill Wendlingddd35322007-05-02 23:11:52 +0000868
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000869/// sse12_fp_binop_rm - Other SSE 1 & 2 binops
Dan Gohman20382522007-07-10 00:05:58 +0000870///
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000871/// This multiclass is like basic_sse12_fp_binop_rm, with the addition of
Dan Gohman20382522007-07-10 00:05:58 +0000872/// instructions for a full-vector intrinsic form. Operations that map
873/// onto C operators don't use this form since they just use the plain
874/// vector form instead of having a separate vector intrinsic form.
875///
876/// This provides a total of eight "instructions".
877///
Evan Chenge9083d62008-03-05 08:19:16 +0000878let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000879multiclass sse12_fp_binop_rm<bits<8> opc, string OpcodeStr,
880 SDNode OpNode, bit Commutable = 0> {
Dan Gohman20382522007-07-10 00:05:58 +0000881
882 // Scalar operation, reg+reg.
Evan Cheng64d80e32007-07-19 01:14:50 +0000883 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000884 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohman20382522007-07-10 00:05:58 +0000885 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
886 let isCommutable = Commutable;
887 }
888
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000889 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
890 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
891 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
892 let isCommutable = Commutable;
893 }
894
Dan Gohman20382522007-07-10 00:05:58 +0000895 // Scalar operation, reg+mem.
Evan Chengb1938262008-05-23 00:37:07 +0000896 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
897 (ins FR32:$src1, f32mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000898 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohman20382522007-07-10 00:05:58 +0000899 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +0000900
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000901 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
902 (ins FR64:$src1, f64mem:$src2),
903 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
904 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
905
Dan Gohman20382522007-07-10 00:05:58 +0000906 // Vector operation, reg+reg.
Evan Chengb1938262008-05-23 00:37:07 +0000907 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
908 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000909 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohman20382522007-07-10 00:05:58 +0000910 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
911 let isCommutable = Commutable;
912 }
913
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000914 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
915 (ins VR128:$src1, VR128:$src2),
916 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
917 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
918 let isCommutable = Commutable;
919 }
920
Dan Gohman20382522007-07-10 00:05:58 +0000921 // Vector operation, reg+mem.
Evan Chengb1938262008-05-23 00:37:07 +0000922 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
923 (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000924 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +0000925 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohman20382522007-07-10 00:05:58 +0000926
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000927 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
928 (ins VR128:$src1, f128mem:$src2),
929 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
930 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
931
Dan Gohman20382522007-07-10 00:05:58 +0000932 // Intrinsic operation, reg+reg.
Evan Chengb1938262008-05-23 00:37:07 +0000933 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
934 (ins VR128:$src1, VR128:$src2),
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000935 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
936 [(set VR128:$dst, (!nameconcat<Intrinsic>("int_x86_sse_",
937 !strconcat(OpcodeStr, "_ss")) VR128:$src1,
938 VR128:$src2))]> {
939 // int_x86_sse_xxx_ss
940 let isCommutable = Commutable;
941 }
942
943 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst),
944 (ins VR128:$src1, VR128:$src2),
945 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
946 [(set VR128:$dst, (!nameconcat<Intrinsic>("int_x86_sse2_",
947 !strconcat(OpcodeStr, "_sd")) VR128:$src1,
948 VR128:$src2))]> {
949 // int_x86_sse2_xxx_sd
Dan Gohman20382522007-07-10 00:05:58 +0000950 let isCommutable = Commutable;
951 }
952
953 // Intrinsic operation, reg+mem.
Evan Chengb1938262008-05-23 00:37:07 +0000954 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
955 (ins VR128:$src1, ssmem:$src2),
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000956 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
957 [(set VR128:$dst, (!nameconcat<Intrinsic>("int_x86_sse_",
958 !strconcat(OpcodeStr, "_ss")) VR128:$src1,
Dan Gohman20382522007-07-10 00:05:58 +0000959 sse_load_f32:$src2))]>;
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000960 // int_x86_sse_xxx_ss
961
962 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst),
963 (ins VR128:$src1, sdmem:$src2),
964 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
965 [(set VR128:$dst, (!nameconcat<Intrinsic>("int_x86_sse2_",
966 !strconcat(OpcodeStr, "_sd")) VR128:$src1,
967 sse_load_f64:$src2))]>;
968 // int_x86_sse2_xxx_sd
Dan Gohman20382522007-07-10 00:05:58 +0000969
970 // Vector intrinsic operation, reg+reg.
Evan Chengb1938262008-05-23 00:37:07 +0000971 def PSrr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst),
972 (ins VR128:$src1, VR128:$src2),
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000973 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
974 [(set VR128:$dst, (!nameconcat<Intrinsic>("int_x86_sse_",
975 !strconcat(OpcodeStr, "_ps")) VR128:$src1,
976 VR128:$src2))]> {
977 // int_x86_sse_xxx_ps
978 let isCommutable = Commutable;
979 }
980
981 def PDrr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst),
982 (ins VR128:$src1, VR128:$src2),
983 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
984 [(set VR128:$dst, (!nameconcat<Intrinsic>("int_x86_sse2_",
985 !strconcat(OpcodeStr, "_pd")) VR128:$src1,
986 VR128:$src2))]> {
987 // int_x86_sse2_xxx_pd
Dan Gohman20382522007-07-10 00:05:58 +0000988 let isCommutable = Commutable;
989 }
990
991 // Vector intrinsic operation, reg+mem.
Evan Chengb1938262008-05-23 00:37:07 +0000992 def PSrm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst),
993 (ins VR128:$src1, f128mem:$src2),
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000994 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
995 [(set VR128:$dst, (!nameconcat<Intrinsic>("int_x86_sse_",
996 !strconcat(OpcodeStr, "_ps")) VR128:$src1,
997 (memopv4f32 addr:$src2)))]>;
998 // int_x86_sse_xxx_ps
999
1000 def PDrm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1001 (ins VR128:$src1, f128mem:$src2),
1002 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
1003 [(set VR128:$dst, (!nameconcat<Intrinsic>("int_x86_sse2_",
1004 !strconcat(OpcodeStr, "_pd")) VR128:$src1,
1005 (memopv2f64 addr:$src2)))]>;
1006 // int_x86_sse2_xxx_pd
Dan Gohman20382522007-07-10 00:05:58 +00001007}
1008}
1009
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001010defm MAX : sse12_fp_binop_rm<0x5F, "max", X86fmax>;
1011defm MIN : sse12_fp_binop_rm<0x5D, "min", X86fmin>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001012
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001013//===----------------------------------------------------------------------===//
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001014// SSE packed FP Instructions
Evan Chengc12e6c42006-03-19 09:38:54 +00001015
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001016// Move Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00001017let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001018def MOVAPSrr : PSI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001019 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001020let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001021def MOVAPSrm : PSI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001022 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001023 [(set VR128:$dst, (alignedloadv4f32 addr:$src))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +00001024
Evan Cheng64d80e32007-07-19 01:14:50 +00001025def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001026 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001027 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001028
Chris Lattnerf77e0372008-01-11 06:59:07 +00001029let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001030def MOVUPSrr : PSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001031 "movups\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001032let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001033def MOVUPSrm : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001034 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001035 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001036def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001037 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001038 [(store (v4f32 VR128:$src), addr:$dst)]>;
1039
1040// Intrinsic forms of MOVUPS load and store
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001041let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001042def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001043 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001044 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001045def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001046 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001047 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001048
Evan Chenge9083d62008-03-05 08:19:16 +00001049let Constraints = "$src1 = $dst" in {
Dan Gohman32791e02007-06-25 15:44:19 +00001050 let AddedComplexity = 20 in {
1051 def MOVLPSrm : PSI<0x12, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001052 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001053 "movlps\t{$src2, $dst|$dst, $src2}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00001054 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001055 (movlp VR128:$src1,
1056 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))]>;
Dan Gohman32791e02007-06-25 15:44:19 +00001057 def MOVHPSrm : PSI<0x16, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001058 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001059 "movhps\t{$src2, $dst|$dst, $src2}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00001060 [(set VR128:$dst,
Nate Begeman0b10b912009-11-07 23:17:15 +00001061 (movlhps VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00001062 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))]>;
Dan Gohman32791e02007-06-25 15:44:19 +00001063 } // AddedComplexity
Evan Chenge9083d62008-03-05 08:19:16 +00001064} // Constraints = "$src1 = $dst"
Evan Cheng4fcb9222006-03-28 02:43:26 +00001065
Evan Chengb70ea0b2008-05-10 00:59:18 +00001066
Nate Begeman7cdba6d2010-02-12 01:10:45 +00001067def : Pat<(movlhps VR128:$src1, (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
Chris Lattner3485b512010-03-08 18:57:56 +00001068 (MOVHPSrm (v4i32 VR128:$src1), addr:$src2)>;
Nate Begeman7cdba6d2010-02-12 01:10:45 +00001069
Evan Cheng64d80e32007-07-19 01:14:50 +00001070def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001071 "movlps\t{$src, $dst|$dst, $src}",
Evan Cheng664ade72006-04-07 21:20:58 +00001072 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
Evan Cheng015188f2006-06-15 08:14:54 +00001073 (iPTR 0))), addr:$dst)]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +00001074
Evan Cheng664ade72006-04-07 21:20:58 +00001075// v2f64 extract element 1 is always custom lowered to unpack high to low
1076// and extract element 0 so the non-store version isn't too horrible.
Evan Cheng64d80e32007-07-19 01:14:50 +00001077def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001078 "movhps\t{$src, $dst|$dst, $src}",
Evan Cheng664ade72006-04-07 21:20:58 +00001079 [(store (f64 (vector_extract
Nate Begeman9008ca62009-04-27 18:41:29 +00001080 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
1081 (undef)), (iPTR 0))), addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001082
Evan Chenge9083d62008-03-05 08:19:16 +00001083let Constraints = "$src1 = $dst" in {
Evan Chengb7a75a52008-09-26 23:41:32 +00001084let AddedComplexity = 20 in {
Evan Cheng0af934e2009-05-12 20:17:52 +00001085def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst),
1086 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001087 "movlhps\t{$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +00001088 [(set VR128:$dst,
Nate Begeman0b10b912009-11-07 23:17:15 +00001089 (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>;
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001090
Evan Cheng0af934e2009-05-12 20:17:52 +00001091def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst),
1092 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001093 "movhlps\t{$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +00001094 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001095 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00001096} // AddedComplexity
Evan Chenge9083d62008-03-05 08:19:16 +00001097} // Constraints = "$src1 = $dst"
Bill Wendlingddd35322007-05-02 23:11:52 +00001098
Nate Begemanec8eee22009-04-29 22:47:44 +00001099let AddedComplexity = 20 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00001100def : Pat<(v4f32 (movddup VR128:$src, (undef))),
Chris Lattner3485b512010-03-08 18:57:56 +00001101 (MOVLHPSrr (v4f32 VR128:$src), (v4f32 VR128:$src))>;
Nate Begemanec8eee22009-04-29 22:47:44 +00001102def : Pat<(v2i64 (movddup VR128:$src, (undef))),
Chris Lattner3485b512010-03-08 18:57:56 +00001103 (MOVLHPSrr (v2i64 VR128:$src), (v2i64 VR128:$src))>;
Nate Begemanec8eee22009-04-29 22:47:44 +00001104}
Evan Cheng0b457f02008-09-25 20:50:48 +00001105
Bill Wendlingddd35322007-05-02 23:11:52 +00001106
1107
Dan Gohman20382522007-07-10 00:05:58 +00001108// Arithmetic
1109
1110/// sse1_fp_unop_rm - SSE1 unops come in both scalar and vector forms.
Bill Wendlingddd35322007-05-02 23:11:52 +00001111///
Dan Gohman20382522007-07-10 00:05:58 +00001112/// In addition, we also have a special variant of the scalar form here to
1113/// represent the associated intrinsic operation. This form is unlike the
1114/// plain scalar form, in that it takes an entire vector (instead of a
1115/// scalar) and leaves the top elements undefined.
1116///
1117/// And, we have a special variant form for a full-vector intrinsic form.
1118///
1119/// These four forms can each have a reg or a mem operand, so there are a
1120/// total of eight "instructions".
1121///
1122multiclass sse1_fp_unop_rm<bits<8> opc, string OpcodeStr,
1123 SDNode OpNode,
1124 Intrinsic F32Int,
1125 Intrinsic V4F32Int,
1126 bit Commutable = 0> {
1127 // Scalar operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +00001128 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001129 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001130 [(set FR32:$dst, (OpNode FR32:$src))]> {
Bill Wendlingddd35322007-05-02 23:11:52 +00001131 let isCommutable = Commutable;
1132 }
1133
Dan Gohman20382522007-07-10 00:05:58 +00001134 // Scalar operation, mem.
Evan Cheng400073d2009-12-18 07:40:29 +00001135 def SSm : I<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001136 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Evan Cheng400073d2009-12-18 07:40:29 +00001137 [(set FR32:$dst, (OpNode (load addr:$src)))]>, XS,
Evan Chengb1f49812009-12-22 17:47:23 +00001138 Requires<[HasSSE1, OptForSize]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001139
Dan Gohman20382522007-07-10 00:05:58 +00001140 // Vector operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +00001141 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001142 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001143 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]> {
1144 let isCommutable = Commutable;
Bill Wendlingddd35322007-05-02 23:11:52 +00001145 }
1146
Dan Gohman20382522007-07-10 00:05:58 +00001147 // Vector operation, mem.
Evan Cheng64d80e32007-07-19 01:14:50 +00001148 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001149 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman4106f372007-07-18 20:23:34 +00001150 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
Dan Gohman20382522007-07-10 00:05:58 +00001151
1152 // Intrinsic operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +00001153 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001154 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001155 [(set VR128:$dst, (F32Int VR128:$src))]> {
1156 let isCommutable = Commutable;
1157 }
1158
1159 // Intrinsic operation, mem.
Evan Cheng64d80e32007-07-19 01:14:50 +00001160 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001161 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001162 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
1163
1164 // Vector intrinsic operation, reg
Evan Cheng64d80e32007-07-19 01:14:50 +00001165 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001166 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001167 [(set VR128:$dst, (V4F32Int VR128:$src))]> {
1168 let isCommutable = Commutable;
1169 }
1170
1171 // Vector intrinsic operation, mem
Dan Gohmanf3372d12007-08-02 21:06:40 +00001172 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001173 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Evan Chengb1938262008-05-23 00:37:07 +00001174 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001175}
1176
Dan Gohman20382522007-07-10 00:05:58 +00001177// Square root.
1178defm SQRT : sse1_fp_unop_rm<0x51, "sqrt", fsqrt,
1179 int_x86_sse_sqrt_ss, int_x86_sse_sqrt_ps>;
1180
1181// Reciprocal approximations. Note that these typically require refinement
1182// in order to obtain suitable precision.
1183defm RSQRT : sse1_fp_unop_rm<0x52, "rsqrt", X86frsqrt,
1184 int_x86_sse_rsqrt_ss, int_x86_sse_rsqrt_ps>;
1185defm RCP : sse1_fp_unop_rm<0x53, "rcp", X86frcp,
1186 int_x86_sse_rcp_ss, int_x86_sse_rcp_ps>;
1187
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001188/// sse12_fp_pack_logical - SSE 1 & 2 packed FP logical ops
1189///
1190multiclass sse12_fp_pack_logical<bits<8> opc, string OpcodeStr,
1191 SDNode OpNode, int HasPat = 0,
1192 bit Commutable = 1,
1193 list<list<dag>> Pattern = []> {
1194 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
1195 (ins VR128:$src1, VR128:$src2),
1196 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
1197 !if(HasPat, Pattern[0],
1198 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1,
1199 VR128:$src2)))])>
1200 { let isCommutable = Commutable; }
1201
1202 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1203 (ins VR128:$src1, VR128:$src2),
1204 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
1205 !if(HasPat, Pattern[1],
1206 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1207 (bc_v2i64 (v2f64 VR128:$src2))))])>
1208 { let isCommutable = Commutable; }
1209
1210 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
1211 (ins VR128:$src1, f128mem:$src2),
1212 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
1213 !if(HasPat, Pattern[2],
1214 [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)),
1215 (memopv2i64 addr:$src2)))])>;
1216
1217 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1218 (ins VR128:$src1, f128mem:$src2),
1219 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
1220 !if(HasPat, Pattern[3],
1221 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1222 (memopv2i64 addr:$src2)))])>;
1223}
1224
Bill Wendlingddd35322007-05-02 23:11:52 +00001225// Logical
Evan Chenge9083d62008-03-05 08:19:16 +00001226let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001227 defm AND : sse12_fp_pack_logical<0x54, "and", and>;
1228 defm OR : sse12_fp_pack_logical<0x56, "or", or>;
1229 defm XOR : sse12_fp_pack_logical<0x57, "xor", xor>;
1230 defm ANDN : sse12_fp_pack_logical<0x55, "andn", undef /* dummy */, 1, 0, [
1231 // single r+r
1232 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1233 (bc_v2i64 (v4i32 immAllOnesV))),
1234 VR128:$src2)))],
1235 // double r+r
1236 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1237 (bc_v2i64 (v2f64 VR128:$src2))))],
1238 // single r+m
1239 [(set VR128:$dst, (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
1240 (bc_v2i64 (v4i32 immAllOnesV))),
1241 (memopv2i64 addr:$src2))))],
1242 // double r+m
1243 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1244 (memopv2i64 addr:$src2)))]]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001245}
1246
Evan Chenge9083d62008-03-05 08:19:16 +00001247let Constraints = "$src1 = $dst" in {
Eric Christopher44b93ff2009-07-31 20:07:27 +00001248 def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Nate Begemanc2616e42008-05-12 20:34:32 +00001249 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
1250 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
1251 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
1252 VR128:$src, imm:$cc))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001253 def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Nate Begemanc2616e42008-05-12 20:34:32 +00001254 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
1255 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
1256 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
Evan Chengb1938262008-05-23 00:37:07 +00001257 (memop addr:$src), imm:$cc))]>;
Daniel Dunbar79373682010-05-25 18:40:53 +00001258
1259 // Accept explicit immediate argument form instead of comparison code.
1260let isAsmParserOnly = 1 in {
1261 def CMPPSrri_alt : PSIi8<0xC2, MRMSrcReg,
1262 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, i8imm:$src2),
1263 "cmpps\t{$src2, $src, $dst|$dst, $src, $src}", []>;
1264 def CMPPSrmi_alt : PSIi8<0xC2, MRMSrcMem,
1265 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, i8imm:$src2),
1266 "cmpps\t{$src2, $src, $dst|$dst, $src, $src}", []>;
1267}
Bill Wendlingddd35322007-05-02 23:11:52 +00001268}
Nate Begeman30a0de92008-07-17 16:51:19 +00001269def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)),
Chris Lattner3485b512010-03-08 18:57:56 +00001270 (CMPPSrri (v4f32 VR128:$src1), (v4f32 VR128:$src2), imm:$cc)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00001271def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)),
Chris Lattner3485b512010-03-08 18:57:56 +00001272 (CMPPSrmi (v4f32 VR128:$src1), addr:$src2, imm:$cc)>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001273
1274// Shuffle and unpack instructions
Evan Chenge9083d62008-03-05 08:19:16 +00001275let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00001276 let isConvertibleToThreeAddress = 1 in // Convert to pshufd
Eric Christopher44b93ff2009-07-31 20:07:27 +00001277 def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001278 (outs VR128:$dst), (ins VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00001279 VR128:$src2, i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001280 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001281 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001282 (v4f32 (shufp:$src3 VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001283 def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001284 (outs VR128:$dst), (ins VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00001285 f128mem:$src2, i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001286 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001287 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001288 (v4f32 (shufp:$src3
1289 VR128:$src1, (memopv4f32 addr:$src2))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001290
1291 let AddedComplexity = 10 in {
Eric Christopher44b93ff2009-07-31 20:07:27 +00001292 def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001293 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001294 "unpckhps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001295 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001296 (v4f32 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001297 def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001298 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001299 "unpckhps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001300 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001301 (v4f32 (unpckh VR128:$src1,
1302 (memopv4f32 addr:$src2))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001303
Eric Christopher44b93ff2009-07-31 20:07:27 +00001304 def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001305 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001306 "unpcklps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001307 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001308 (v4f32 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001309 def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001310 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001311 "unpcklps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001312 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001313 (unpckl VR128:$src1, (memopv4f32 addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001314 } // AddedComplexity
Evan Chenge9083d62008-03-05 08:19:16 +00001315} // Constraints = "$src1 = $dst"
Bill Wendlingddd35322007-05-02 23:11:52 +00001316
1317// Mask creation
Evan Cheng64d80e32007-07-19 01:14:50 +00001318def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001319 "movmskps\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001320 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
Evan Cheng8a0b2da2009-05-28 18:55:28 +00001321def MOVMSKPDrr : PDI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001322 "movmskpd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001323 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
1324
Evan Cheng27b7db52008-03-08 00:58:38 +00001325// Prefetch intrinsic.
1326def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
1327 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
1328def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
1329 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
1330def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
1331 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
1332def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
1333 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001334
1335// Non-temporal stores
David Greene8939b0d2010-02-16 20:50:18 +00001336def MOVNTPSmr_Int : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001337 "movntps\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001338 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
1339
David Greene8939b0d2010-02-16 20:50:18 +00001340let AddedComplexity = 400 in { // Prefer non-temporal versions
1341def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
1342 "movntps\t{$src, $dst|$dst, $src}",
1343 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
1344
1345def MOVNTDQ_64mr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
1346 "movntdq\t{$src, $dst|$dst, $src}",
1347 [(alignednontemporalstore (v2f64 VR128:$src), addr:$dst)]>;
1348
David Greene8939b0d2010-02-16 20:50:18 +00001349def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
1350 "movnti\t{$src, $dst|$dst, $src}",
1351 [(nontemporalstore (i32 GR32:$src), addr:$dst)]>,
1352 TB, Requires<[HasSSE2]>;
1353
1354def MOVNTI_64mr : RI<0xC3, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
1355 "movnti\t{$src, $dst|$dst, $src}",
1356 [(nontemporalstore (i64 GR64:$src), addr:$dst)]>,
1357 TB, Requires<[HasSSE2]>;
1358}
1359
Bill Wendlingddd35322007-05-02 23:11:52 +00001360// Load, store, and memory fence
Dan Gohmanee5673b2010-05-20 01:23:41 +00001361def SFENCE : I<0xAE, MRM_F8, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>,
1362 TB, Requires<[HasSSE1]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001363
1364// MXCSR register
Evan Cheng64d80e32007-07-19 01:14:50 +00001365def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001366 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001367def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001368 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001369
1370// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman15511cf2008-12-03 18:15:48 +00001371// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman62c939d2008-12-03 05:21:24 +00001372// load of an all-zeros value if folding it would be beneficial.
Chris Lattner28c1d292010-02-05 21:30:49 +00001373// FIXME: Change encoding to pseudo!
Daniel Dunbar7417b762009-08-11 22:17:52 +00001374let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00001375 isCodeGenOnly = 1 in {
1376def V_SET0PS : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
1377 [(set VR128:$dst, (v4f32 immAllZerosV))]>;
1378def V_SET0PD : PDI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
1379 [(set VR128:$dst, (v2f64 immAllZerosV))]>;
1380let ExeDomain = SSEPackedInt in
1381def V_SET0PI : PDI<0xEF, MRMInitReg, (outs VR128:$dst), (ins), "",
Chris Lattner8a594482007-11-25 00:24:49 +00001382 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00001383}
Bill Wendlingddd35322007-05-02 23:11:52 +00001384
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00001385def : Pat<(v2i64 immAllZerosV), (V_SET0PI)>;
1386def : Pat<(v8i16 immAllZerosV), (V_SET0PI)>;
1387def : Pat<(v16i8 immAllZerosV), (V_SET0PI)>;
Evan Chengc8e3b142008-03-12 07:02:50 +00001388
Dan Gohman874cada2010-02-28 00:17:42 +00001389def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00001390 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001391
Eric Christopher44b93ff2009-07-31 20:07:27 +00001392//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00001393// SSE2 Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00001394//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00001395
Dan Gohman874cada2010-02-28 00:17:42 +00001396// Move Instructions. Register-to-register movsd is not used for FR64
1397// register copies because it's a partial register update; FsMOVAPDrr is
1398// used instead. Register-to-register movsd is not modeled as an INSERT_SUBREG
1399// because INSERT_SUBREG requires that the insert be implementable in terms of
1400// a copy, and just mentioned, we don't use movsd for copies.
1401let Constraints = "$src1 = $dst" in
1402def MOVSDrr : SDI<0x10, MRMSrcReg,
1403 (outs VR128:$dst), (ins VR128:$src1, FR64:$src2),
1404 "movsd\t{$src2, $dst|$dst, $src2}",
Chris Lattner3d005782010-03-15 05:53:30 +00001405 [(set (v2f64 VR128:$dst),
Dan Gohman874cada2010-02-28 00:17:42 +00001406 (movl VR128:$src1, (scalar_to_vector FR64:$src2)))]>;
1407
1408// Extract the low 64-bit value from one vector and insert it into another.
1409let AddedComplexity = 15 in
1410def : Pat<(v2f64 (movl VR128:$src1, VR128:$src2)),
Chris Lattner3485b512010-03-08 18:57:56 +00001411 (MOVSDrr (v2f64 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00001412 (EXTRACT_SUBREG (v2f64 VR128:$src2), sub_sd))>;
Dan Gohman874cada2010-02-28 00:17:42 +00001413
1414// Implicitly promote a 64-bit scalar to a vector.
1415def : Pat<(v2f64 (scalar_to_vector FR64:$src)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00001416 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), FR64:$src, sub_sd)>;
Dan Gohman874cada2010-02-28 00:17:42 +00001417
1418// Loading from memory automatically zeroing upper bits.
1419let canFoldAsLoad = 1, isReMaterializable = 1, AddedComplexity = 20 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001420def MOVSDrm : SDI<0x10, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001421 "movsd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001422 [(set FR64:$dst, (loadf64 addr:$src))]>;
Dan Gohman874cada2010-02-28 00:17:42 +00001423
1424// MOVSDrm zeros the high parts of the register; represent this
1425// with SUBREG_TO_REG.
1426let AddedComplexity = 20 in {
1427def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00001428 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
Dan Gohman874cada2010-02-28 00:17:42 +00001429def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00001430 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
Dan Gohman874cada2010-02-28 00:17:42 +00001431def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00001432 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
Dan Gohman874cada2010-02-28 00:17:42 +00001433def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00001434 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
Dan Gohman874cada2010-02-28 00:17:42 +00001435def : Pat<(v2f64 (X86vzload addr:$src)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00001436 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
Dan Gohman874cada2010-02-28 00:17:42 +00001437}
1438
1439// Store scalar value to memory.
Evan Cheng64d80e32007-07-19 01:14:50 +00001440def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001441 "movsd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001442 [(store FR64:$src, addr:$dst)]>;
1443
Dan Gohman874cada2010-02-28 00:17:42 +00001444// Extract and store.
1445def : Pat<(store (f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
1446 addr:$dst),
1447 (MOVSDmr addr:$dst,
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00001448 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
Dan Gohman874cada2010-02-28 00:17:42 +00001449
Bill Wendlingddd35322007-05-02 23:11:52 +00001450// Conversion instructions
Evan Cheng64d80e32007-07-19 01:14:50 +00001451def CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001452 "cvttsd2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001453 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001454def CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001455 "cvttsd2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001456 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001457def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001458 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001459 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Cheng400073d2009-12-18 07:40:29 +00001460def CVTSD2SSrm : I<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001461 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Evan Cheng400073d2009-12-18 07:40:29 +00001462 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>, XD,
Evan Chengb1f49812009-12-22 17:47:23 +00001463 Requires<[HasSSE2, OptForSize]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001464def CVTSI2SDrr : SDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001465 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001466 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001467def CVTSI2SDrm : SDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001468 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001469 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
1470
Sean Callanan5ab94032009-09-16 01:13:52 +00001471def CVTPD2DQrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1472 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
1473def CVTPD2DQrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1474 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
1475def CVTDQ2PDrm : S3SI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1476 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
1477def CVTDQ2PDrr : S3SI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1478 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
1479def CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1480 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
1481def CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1482 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
1483def CVTDQ2PSrr : PSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1484 "cvtdq2ps\t{$src, $dst|$dst, $src}", []>;
1485def CVTDQ2PSrm : PSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1486 "cvtdq2ps\t{$src, $dst|$dst, $src}", []>;
1487def COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
1488 "comisd\t{$src2, $src1|$src1, $src2}", []>;
1489def COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
1490 "comisd\t{$src2, $src1|$src1, $src2}", []>;
1491
Bill Wendlingddd35322007-05-02 23:11:52 +00001492// SSE2 instructions with XS prefix
Evan Cheng64d80e32007-07-19 01:14:50 +00001493def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001494 "cvtss2sd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001495 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
1496 Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001497def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001498 "cvtss2sd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001499 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
Evan Chengb1f49812009-12-22 17:47:23 +00001500 Requires<[HasSSE2, OptForSize]>;
Evan Cheng400073d2009-12-18 07:40:29 +00001501
1502def : Pat<(extloadf32 addr:$src),
Dan Gohman874cada2010-02-28 00:17:42 +00001503 (CVTSS2SDrr (MOVSSrm addr:$src))>,
1504 Requires<[HasSSE2, OptForSpeed]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001505
1506// Match intrinsics which expect XMM operand(s).
Evan Cheng64d80e32007-07-19 01:14:50 +00001507def Int_CVTSD2SIrr : SDI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001508 "cvtsd2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001509 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001510def Int_CVTSD2SIrm : SDI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001511 "cvtsd2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001512 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
1513 (load addr:$src)))]>;
1514
Dan Gohmand9c2af52010-05-26 18:03:53 +00001515// Match intrinsics which expect MM and XMM operand(s).
Dale Johannesenc7842082007-10-30 22:15:38 +00001516def Int_CVTPD2PIrr : PDI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1517 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1518 [(set VR64:$dst, (int_x86_sse_cvtpd2pi VR128:$src))]>;
1519def Int_CVTPD2PIrm : PDI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1520 "cvtpd2pi\t{$src, $dst|$dst, $src}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00001521 [(set VR64:$dst, (int_x86_sse_cvtpd2pi
Evan Chengb1938262008-05-23 00:37:07 +00001522 (memop addr:$src)))]>;
Dale Johannesenc7842082007-10-30 22:15:38 +00001523def Int_CVTTPD2PIrr: PDI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1524 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1525 [(set VR64:$dst, (int_x86_sse_cvttpd2pi VR128:$src))]>;
1526def Int_CVTTPD2PIrm: PDI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1527 "cvttpd2pi\t{$src, $dst|$dst, $src}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00001528 [(set VR64:$dst, (int_x86_sse_cvttpd2pi
Evan Chengb1938262008-05-23 00:37:07 +00001529 (memop addr:$src)))]>;
Dale Johannesenc7842082007-10-30 22:15:38 +00001530def Int_CVTPI2PDrr : PDI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
1531 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1532 [(set VR128:$dst, (int_x86_sse_cvtpi2pd VR64:$src))]>;
1533def Int_CVTPI2PDrm : PDI<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
1534 "cvtpi2pd\t{$src, $dst|$dst, $src}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00001535 [(set VR128:$dst, (int_x86_sse_cvtpi2pd
Dale Johannesenc7842082007-10-30 22:15:38 +00001536 (load addr:$src)))]>;
1537
Bill Wendlingddd35322007-05-02 23:11:52 +00001538// Aliases for intrinsics
Evan Cheng64d80e32007-07-19 01:14:50 +00001539def Int_CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001540 "cvttsd2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001541 [(set GR32:$dst,
1542 (int_x86_sse2_cvttsd2si VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001543def Int_CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001544 "cvttsd2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001545 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
1546 (load addr:$src)))]>;
1547
1548// Comparison instructions
Evan Chenge9083d62008-03-05 08:19:16 +00001549let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Eric Christopher44b93ff2009-07-31 20:07:27 +00001550 def CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001551 (outs FR64:$dst), (ins FR64:$src1, FR64:$src, SSECC:$cc),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001552 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerf77e0372008-01-11 06:59:07 +00001553let mayLoad = 1 in
Eric Christopher44b93ff2009-07-31 20:07:27 +00001554 def CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001555 (outs FR64:$dst), (ins FR64:$src1, f64mem:$src, SSECC:$cc),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001556 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Daniel Dunbar79373682010-05-25 18:40:53 +00001557
1558 // Accept explicit immediate argument form instead of comparison code.
1559let isAsmParserOnly = 1 in {
1560 def CMPSDrr_alt : SDIi8<0xC2, MRMSrcReg,
1561 (outs FR64:$dst), (ins FR64:$src1, FR64:$src, i8imm:$src2),
1562 "cmpsd\t{$src2, $src, $dst|$dst, $src, $src2}", []>;
1563let mayLoad = 1 in
1564 def CMPSDrm_alt : SDIi8<0xC2, MRMSrcMem,
1565 (outs FR64:$dst), (ins FR64:$src1, f64mem:$src, i8imm:$src2),
1566 "cmpsd\t{$src2, $src, $dst|$dst, $src, $src2}", []>;
1567}
Bill Wendlingddd35322007-05-02 23:11:52 +00001568}
1569
Evan Cheng0488db92007-09-25 01:57:46 +00001570let Defs = [EFLAGS] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001571def UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins FR64:$src1, FR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001572 "ucomisd\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +00001573 [(set EFLAGS, (X86cmp FR64:$src1, FR64:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001574def UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs), (ins FR64:$src1, f64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001575 "ucomisd\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +00001576 [(set EFLAGS, (X86cmp FR64:$src1, (loadf64 addr:$src2)))]>;
Dan Gohmanb1347092009-01-09 02:27:34 +00001577} // Defs = [EFLAGS]
Evan Cheng0488db92007-09-25 01:57:46 +00001578
Bill Wendlingddd35322007-05-02 23:11:52 +00001579// Aliases to match intrinsics which expect XMM operand(s).
Evan Chenge9083d62008-03-05 08:19:16 +00001580let Constraints = "$src1 = $dst" in {
Eric Christopher44b93ff2009-07-31 20:07:27 +00001581 def Int_CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00001582 (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00001583 (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001584 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001585 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1586 VR128:$src, imm:$cc))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001587 def Int_CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00001588 (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00001589 (ins VR128:$src1, f64mem:$src, SSECC:$cc),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001590 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001591 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1592 (load addr:$src), imm:$cc))]>;
1593}
1594
Evan Cheng0488db92007-09-25 01:57:46 +00001595let Defs = [EFLAGS] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001596def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001597 "ucomisd\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +00001598 [(set EFLAGS, (X86ucomi (v2f64 VR128:$src1),
1599 VR128:$src2))]>;
Evan Chenge5f62042007-09-29 00:00:36 +00001600def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001601 "ucomisd\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +00001602 [(set EFLAGS, (X86ucomi (v2f64 VR128:$src1),
1603 (load addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001604
Evan Cheng64d80e32007-07-19 01:14:50 +00001605def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001606 "comisd\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +00001607 [(set EFLAGS, (X86comi (v2f64 VR128:$src1),
1608 VR128:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001609def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001610 "comisd\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +00001611 [(set EFLAGS, (X86comi (v2f64 VR128:$src1),
1612 (load addr:$src2)))]>;
Dan Gohmanb1347092009-01-09 02:27:34 +00001613} // Defs = [EFLAGS]
Evan Cheng0488db92007-09-25 01:57:46 +00001614
Eric Christopher44b93ff2009-07-31 20:07:27 +00001615// Aliases of packed SSE2 instructions for scalar use. These all have names
1616// that start with 'Fs'.
Bill Wendlingddd35322007-05-02 23:11:52 +00001617
1618// Alias instructions that map fld0 to pxor for sse.
Dan Gohman4a0b3e12009-09-21 18:30:38 +00001619let isReMaterializable = 1, isAsCheapAsAMove = 1, isCodeGenOnly = 1,
1620 canFoldAsLoad = 1 in
Chris Lattnerbe1778f2010-02-05 21:34:18 +00001621def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins), "",
1622 [(set FR64:$dst, fpimm0)]>,
Bill Wendlingddd35322007-05-02 23:11:52 +00001623 Requires<[HasSSE2]>, TB, OpSize;
1624
Dan Gohman32791e02007-06-25 15:44:19 +00001625// Alias instruction to do FR64 reg-to-reg copy using movapd. Upper bits are
Bill Wendlingddd35322007-05-02 23:11:52 +00001626// disregarded.
Chris Lattnerba7e7562008-01-10 07:59:24 +00001627let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001628def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001629 "movapd\t{$src, $dst|$dst, $src}", []>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001630
Dan Gohman32791e02007-06-25 15:44:19 +00001631// Alias instruction to load FR64 from f128mem using movapd. Upper bits are
Bill Wendlingddd35322007-05-02 23:11:52 +00001632// disregarded.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001633let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001634def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001635 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohmand3006222007-07-27 17:16:43 +00001636 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001637
Eric Christopher44b93ff2009-07-31 20:07:27 +00001638//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00001639// SSE packed FP Instructions
1640
1641// Move Instructions
Chris Lattnerba7e7562008-01-10 07:59:24 +00001642let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001643def MOVAPDrr : PDI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001644 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001645let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001646def MOVAPDrm : PDI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001647 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001648 [(set VR128:$dst, (alignedloadv2f64 addr:$src))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001649
Evan Cheng64d80e32007-07-19 01:14:50 +00001650def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001651 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001652 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001653
Chris Lattnerf77e0372008-01-11 06:59:07 +00001654let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001655def MOVUPDrr : PDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001656 "movupd\t{$src, $dst|$dst, $src}", []>;
Dan Gohman15511cf2008-12-03 18:15:48 +00001657let canFoldAsLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001658def MOVUPDrm : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001659 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001660 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001661def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001662 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001663 [(store (v2f64 VR128:$src), addr:$dst)]>;
1664
1665// Intrinsic forms of MOVUPD load and store
Evan Cheng64d80e32007-07-19 01:14:50 +00001666def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001667 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001668 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001669def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001670 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001671 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001672
Evan Chenge9083d62008-03-05 08:19:16 +00001673let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00001674 let AddedComplexity = 20 in {
1675 def MOVLPDrm : PDI<0x12, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001676 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001677 "movlpd\t{$src2, $dst|$dst, $src2}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00001678 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001679 (v2f64 (movlp VR128:$src1,
1680 (scalar_to_vector (loadf64 addr:$src2)))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001681 def MOVHPDrm : PDI<0x16, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001682 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001683 "movhpd\t{$src2, $dst|$dst, $src2}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00001684 [(set VR128:$dst,
Nate Begeman0b10b912009-11-07 23:17:15 +00001685 (v2f64 (movlhps VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00001686 (scalar_to_vector (loadf64 addr:$src2)))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001687 } // AddedComplexity
Evan Chenge9083d62008-03-05 08:19:16 +00001688} // Constraints = "$src1 = $dst"
Bill Wendlingddd35322007-05-02 23:11:52 +00001689
Evan Cheng64d80e32007-07-19 01:14:50 +00001690def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001691 "movlpd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001692 [(store (f64 (vector_extract (v2f64 VR128:$src),
1693 (iPTR 0))), addr:$dst)]>;
1694
1695// v2f64 extract element 1 is always custom lowered to unpack high to low
1696// and extract element 0 so the non-store version isn't too horrible.
Evan Cheng64d80e32007-07-19 01:14:50 +00001697def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001698 "movhpd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001699 [(store (f64 (vector_extract
Nate Begeman9008ca62009-04-27 18:41:29 +00001700 (v2f64 (unpckh VR128:$src, (undef))),
1701 (iPTR 0))), addr:$dst)]>;
Evan Chengd9539472006-04-14 21:59:03 +00001702
Evan Cheng470a6ad2006-02-22 02:26:30 +00001703// SSE2 instructions without OpSize prefix
Evan Cheng64d80e32007-07-19 01:14:50 +00001704def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001705 "cvtdq2ps\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001706 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
1707 TB, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001708def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Evan Cheng029d9da2008-03-14 07:46:48 +00001709 "cvtdq2ps\t{$src, $dst|$dst, $src}",
1710 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
1711 (bitconvert (memopv2i64 addr:$src))))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001712 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001713
1714// SSE2 instructions with XS prefix
Evan Cheng64d80e32007-07-19 01:14:50 +00001715def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001716 "cvtdq2pd\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001717 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
1718 XS, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001719def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Evan Cheng029d9da2008-03-14 07:46:48 +00001720 "cvtdq2pd\t{$src, $dst|$dst, $src}",
1721 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
1722 (bitconvert (memopv2i64 addr:$src))))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001723 XS, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001724
Evan Cheng64d80e32007-07-19 01:14:50 +00001725def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Evan Cheng029d9da2008-03-14 07:46:48 +00001726 "cvtps2dq\t{$src, $dst|$dst, $src}",
1727 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001728def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001729 "cvtps2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001730 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
Evan Chengb1938262008-05-23 00:37:07 +00001731 (memop addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +00001732// SSE2 packed instructions with XS prefix
Sean Callanan108934c2009-12-18 00:01:26 +00001733def CVTTPS2DQrr : SSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1734 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
1735def CVTTPS2DQrm : SSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1736 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
1737
Evan Cheng64d80e32007-07-19 01:14:50 +00001738def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001739 "cvttps2dq\t{$src, $dst|$dst, $src}",
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00001740 [(set VR128:$dst,
Sean Callanan108934c2009-12-18 00:01:26 +00001741 (int_x86_sse2_cvttps2dq VR128:$src))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001742 XS, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001743def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001744 "cvttps2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001745 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
Evan Chengb1938262008-05-23 00:37:07 +00001746 (memop addr:$src)))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001747 XS, Requires<[HasSSE2]>;
Evan Chengd03db7a2006-04-12 05:20:24 +00001748
Evan Cheng470a6ad2006-02-22 02:26:30 +00001749// SSE2 packed instructions with XD prefix
Evan Cheng64d80e32007-07-19 01:14:50 +00001750def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001751 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001752 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
1753 XD, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001754def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001755 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001756 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
Evan Chengb1938262008-05-23 00:37:07 +00001757 (memop addr:$src)))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001758 XD, Requires<[HasSSE2]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001759
Evan Cheng64d80e32007-07-19 01:14:50 +00001760def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001761 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001762 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
Evan Cheng029d9da2008-03-14 07:46:48 +00001763def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001764 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001765 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
Evan Chengb1938262008-05-23 00:37:07 +00001766 (memop addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001767
1768// SSE2 instructions without OpSize prefix
Sean Callanan108934c2009-12-18 00:01:26 +00001769def CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1770 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
1771def CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
1772 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
1773
Evan Cheng64d80e32007-07-19 01:14:50 +00001774def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001775 "cvtps2pd\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001776 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1777 TB, Requires<[HasSSE2]>;
Mon P Wangbfbbd4d2008-05-28 00:42:27 +00001778def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001779 "cvtps2pd\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001780 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
Chris Lattner15258d52006-10-07 06:17:43 +00001781 (load addr:$src)))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001782 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001783
Sean Callanan108934c2009-12-18 00:01:26 +00001784def CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1785 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1786def CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1787 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1788
1789
Evan Cheng64d80e32007-07-19 01:14:50 +00001790def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001791 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001792 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
Mon P Wangbfbbd4d2008-05-28 00:42:27 +00001793def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001794 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001795 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
Evan Chengb1938262008-05-23 00:37:07 +00001796 (memop addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001797
Evan Chengd2a6d542006-04-12 23:42:44 +00001798// Match intrinsics which expect XMM operand(s).
1799// Aliases for intrinsics
Evan Chenge9083d62008-03-05 08:19:16 +00001800let Constraints = "$src1 = $dst" in {
Evan Chengd2a6d542006-04-12 23:42:44 +00001801def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001802 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001803 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Evan Chengd2a6d542006-04-12 23:42:44 +00001804 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
Evan Cheng069287d2006-05-16 07:21:53 +00001805 GR32:$src2))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +00001806def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001807 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001808 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Evan Chengd2a6d542006-04-12 23:42:44 +00001809 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1810 (loadi32 addr:$src2)))]>;
1811def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001812 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001813 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Evan Chengd2a6d542006-04-12 23:42:44 +00001814 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1815 VR128:$src2))]>;
1816def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
Eric Christopher44b93ff2009-07-31 20:07:27 +00001817 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001818 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Evan Chengd2a6d542006-04-12 23:42:44 +00001819 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
Chris Lattner15258d52006-10-07 06:17:43 +00001820 (load addr:$src2)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +00001821def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001822 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001823 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Evan Chengd2a6d542006-04-12 23:42:44 +00001824 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1825 VR128:$src2))]>, XS,
1826 Requires<[HasSSE2]>;
1827def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001828 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001829 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Evan Chengd2a6d542006-04-12 23:42:44 +00001830 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
Chris Lattner15258d52006-10-07 06:17:43 +00001831 (load addr:$src2)))]>, XS,
Evan Chengd2a6d542006-04-12 23:42:44 +00001832 Requires<[HasSSE2]>;
1833}
1834
Dan Gohman20382522007-07-10 00:05:58 +00001835// Arithmetic
1836
1837/// sse2_fp_unop_rm - SSE2 unops come in both scalar and vector forms.
Chris Lattner6f987732006-10-07 21:17:13 +00001838///
Dan Gohman20382522007-07-10 00:05:58 +00001839/// In addition, we also have a special variant of the scalar form here to
1840/// represent the associated intrinsic operation. This form is unlike the
1841/// plain scalar form, in that it takes an entire vector (instead of a
1842/// scalar) and leaves the top elements undefined.
1843///
1844/// And, we have a special variant form for a full-vector intrinsic form.
1845///
1846/// These four forms can each have a reg or a mem operand, so there are a
1847/// total of eight "instructions".
1848///
1849multiclass sse2_fp_unop_rm<bits<8> opc, string OpcodeStr,
1850 SDNode OpNode,
1851 Intrinsic F64Int,
1852 Intrinsic V2F64Int,
1853 bit Commutable = 0> {
1854 // Scalar operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +00001855 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001856 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001857 [(set FR64:$dst, (OpNode FR64:$src))]> {
Chris Lattner6f987732006-10-07 21:17:13 +00001858 let isCommutable = Commutable;
1859 }
Bill Wendlingddd35322007-05-02 23:11:52 +00001860
Dan Gohman20382522007-07-10 00:05:58 +00001861 // Scalar operation, mem.
Evan Cheng64d80e32007-07-19 01:14:50 +00001862 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001863 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001864 [(set FR64:$dst, (OpNode (load addr:$src)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001865
Dan Gohman20382522007-07-10 00:05:58 +00001866 // Vector operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +00001867 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001868 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001869 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]> {
1870 let isCommutable = Commutable;
Bill Wendlingddd35322007-05-02 23:11:52 +00001871 }
1872
Dan Gohman20382522007-07-10 00:05:58 +00001873 // Vector operation, mem.
Evan Cheng64d80e32007-07-19 01:14:50 +00001874 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001875 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman4106f372007-07-18 20:23:34 +00001876 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
Dan Gohman20382522007-07-10 00:05:58 +00001877
1878 // Intrinsic operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +00001879 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001880 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001881 [(set VR128:$dst, (F64Int VR128:$src))]> {
1882 let isCommutable = Commutable;
1883 }
1884
1885 // Intrinsic operation, mem.
Evan Cheng64d80e32007-07-19 01:14:50 +00001886 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001887 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001888 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1889
1890 // Vector intrinsic operation, reg
Evan Cheng64d80e32007-07-19 01:14:50 +00001891 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001892 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001893 [(set VR128:$dst, (V2F64Int VR128:$src))]> {
1894 let isCommutable = Commutable;
1895 }
1896
1897 // Vector intrinsic operation, mem
Dan Gohmanf3372d12007-08-02 21:06:40 +00001898 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001899 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Evan Chengb1938262008-05-23 00:37:07 +00001900 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001901}
Evan Chengffcb95b2006-02-21 19:13:53 +00001902
Dan Gohman20382522007-07-10 00:05:58 +00001903// Square root.
1904defm SQRT : sse2_fp_unop_rm<0x51, "sqrt", fsqrt,
1905 int_x86_sse2_sqrt_sd, int_x86_sse2_sqrt_pd>;
1906
1907// There is no f64 version of the reciprocal approximation instructions.
1908
Evan Chenge9083d62008-03-05 08:19:16 +00001909let Constraints = "$src1 = $dst" in {
Eric Christopher44b93ff2009-07-31 20:07:27 +00001910 def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Cheng029d9da2008-03-14 07:46:48 +00001911 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
1912 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1913 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Nate Begemanc2616e42008-05-12 20:34:32 +00001914 VR128:$src, imm:$cc))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001915 def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Cheng029d9da2008-03-14 07:46:48 +00001916 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
1917 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1918 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Evan Chengb1938262008-05-23 00:37:07 +00001919 (memop addr:$src), imm:$cc))]>;
Daniel Dunbar79373682010-05-25 18:40:53 +00001920
1921 // Accept explicit immediate argument form instead of comparison code.
1922let isAsmParserOnly = 1 in {
1923 def CMPPDrri_alt : PDIi8<0xC2, MRMSrcReg,
1924 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, i8imm:$src2),
1925 "cmppd\t{$src2, $src, $dst|$dst, $src, $src2}", []>;
1926 def CMPPDrmi_alt : PDIi8<0xC2, MRMSrcMem,
1927 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, i8imm:$src2),
1928 "cmppd\t{$src2, $src, $dst|$dst, $src, $src2}", []>;
1929}
Evan Cheng470a6ad2006-02-22 02:26:30 +00001930}
Evan Chenge9d50352008-08-05 22:19:15 +00001931def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), VR128:$src2, imm:$cc)),
Nate Begeman30a0de92008-07-17 16:51:19 +00001932 (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>;
Evan Chenge9d50352008-08-05 22:19:15 +00001933def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), (memop addr:$src2), imm:$cc)),
Nate Begeman30a0de92008-07-17 16:51:19 +00001934 (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001935
1936// Shuffle and unpack instructions
Evan Chenge9083d62008-03-05 08:19:16 +00001937let Constraints = "$src1 = $dst" in {
Eric Christopher44b93ff2009-07-31 20:07:27 +00001938 def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Cheng029d9da2008-03-14 07:46:48 +00001939 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i8imm:$src3),
1940 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Nate Begeman9008ca62009-04-27 18:41:29 +00001941 [(set VR128:$dst,
1942 (v2f64 (shufp:$src3 VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001943 def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001944 (outs VR128:$dst), (ins VR128:$src1,
Bill Wendlingddd35322007-05-02 23:11:52 +00001945 f128mem:$src2, i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001946 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001947 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001948 (v2f64 (shufp:$src3
1949 VR128:$src1, (memopv2f64 addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001950
Bill Wendlingddd35322007-05-02 23:11:52 +00001951 let AddedComplexity = 10 in {
Eric Christopher44b93ff2009-07-31 20:07:27 +00001952 def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001953 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001954 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001955 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001956 (v2f64 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001957 def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001958 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001959 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001960 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001961 (v2f64 (unpckh VR128:$src1,
1962 (memopv2f64 addr:$src2))))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +00001963
Eric Christopher44b93ff2009-07-31 20:07:27 +00001964 def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001965 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001966 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001967 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001968 (v2f64 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001969 def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001970 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001971 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001972 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001973 (unpckl VR128:$src1, (memopv2f64 addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001974 } // AddedComplexity
Evan Chenge9083d62008-03-05 08:19:16 +00001975} // Constraints = "$src1 = $dst"
Evan Cheng470a6ad2006-02-22 02:26:30 +00001976
Evan Cheng4b1734f2006-03-31 21:29:33 +00001977
Eric Christopher44b93ff2009-07-31 20:07:27 +00001978//===---------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001979// SSE integer instructions
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00001980let ExeDomain = SSEPackedInt in {
Evan Chengbf156d12006-02-21 19:26:52 +00001981
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001982// Move Instructions
Chris Lattnerf77e0372008-01-11 06:59:07 +00001983let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001984def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001985 "movdqa\t{$src, $dst|$dst, $src}", []>;
Dan Gohman15511cf2008-12-03 18:15:48 +00001986let canFoldAsLoad = 1, mayLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001987def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001988 "movdqa\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00001989 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Chris Lattnerf77e0372008-01-11 06:59:07 +00001990let mayStore = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001991def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001992 "movdqa\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00001993 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Dan Gohman15511cf2008-12-03 18:15:48 +00001994let canFoldAsLoad = 1, mayLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001995def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001996 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00001997 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001998 XS, Requires<[HasSSE2]>;
Chris Lattnerf77e0372008-01-11 06:59:07 +00001999let mayStore = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00002000def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002001 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002002 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002003 XS, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00002004
Dan Gohman4106f372007-07-18 20:23:34 +00002005// Intrinsic forms of MOVDQU load and store
Dan Gohman15511cf2008-12-03 18:15:48 +00002006let canFoldAsLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00002007def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002008 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00002009 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
2010 XS, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002011def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002012 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00002013 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
2014 XS, Requires<[HasSSE2]>;
Chris Lattner8139e282006-10-07 18:39:00 +00002015
Evan Chenge7b8a8b2008-03-05 08:11:27 +00002016let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002017
Chris Lattner45e123c2006-10-07 19:02:31 +00002018multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
2019 bit Commutable = 0> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002020 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00002021 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002022 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Chris Lattner8139e282006-10-07 18:39:00 +00002023 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
2024 let isCommutable = Commutable;
2025 }
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002026 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00002027 (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002028 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Chris Lattner8139e282006-10-07 18:39:00 +00002029 [(set VR128:$dst, (IntId VR128:$src1,
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002030 (bitconvert (memopv2i64
Sean Callanan108934c2009-12-18 00:01:26 +00002031 addr:$src2))))]>;
Chris Lattner8139e282006-10-07 18:39:00 +00002032}
Chris Lattner8139e282006-10-07 18:39:00 +00002033
Evan Cheng22b942a2008-05-03 00:52:09 +00002034multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
2035 string OpcodeStr,
2036 Intrinsic IntId, Intrinsic IntId2> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002037 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00002038 (ins VR128:$src1, VR128:$src2),
Evan Cheng22b942a2008-05-03 00:52:09 +00002039 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2040 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Sean Callanan108934c2009-12-18 00:01:26 +00002041 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
2042 (ins VR128:$src1, i128mem:$src2),
Evan Cheng22b942a2008-05-03 00:52:09 +00002043 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2044 [(set VR128:$dst, (IntId VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00002045 (bitconvert (memopv2i64 addr:$src2))))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002046 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00002047 (ins VR128:$src1, i32i8imm:$src2),
Evan Cheng22b942a2008-05-03 00:52:09 +00002048 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2049 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
2050}
2051
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002052/// PDI_binop_rm - Simple SSE2 binary operator.
2053multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
2054 ValueType OpVT, bit Commutable = 0> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002055 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00002056 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002057 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002058 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> {
2059 let isCommutable = Commutable;
2060 }
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002061 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00002062 (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002063 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002064 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00002065 (bitconvert (memopv2i64 addr:$src2)))))]>;
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002066}
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002067
2068/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
2069///
2070/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
2071/// to collapse (bitconvert VT to VT) into its operand.
2072///
2073multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
2074 bit Commutable = 0> {
Eric Christopher44b93ff2009-07-31 20:07:27 +00002075 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00002076 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002077 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002078 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> {
2079 let isCommutable = Commutable;
2080 }
Eric Christopher44b93ff2009-07-31 20:07:27 +00002081 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00002082 (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002083 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00002084 [(set VR128:$dst, (OpNode VR128:$src1,
Sean Callanan108934c2009-12-18 00:01:26 +00002085 (memopv2i64 addr:$src2)))]>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002086}
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002087
Evan Chenge9083d62008-03-05 08:19:16 +00002088} // Constraints = "$src1 = $dst"
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002089} // ExeDomain = SSEPackedInt
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002090
2091// 128-bit Integer Arithmetic
2092
2093defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
2094defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
2095defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002096defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002097
Chris Lattner45e123c2006-10-07 19:02:31 +00002098defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
2099defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
2100defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
2101defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002102
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002103defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
2104defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
2105defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002106defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002107
Chris Lattner45e123c2006-10-07 19:02:31 +00002108defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
2109defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
2110defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
2111defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002112
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002113defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
Evan Cheng00586942006-04-13 06:11:45 +00002114
Chris Lattner45e123c2006-10-07 19:02:31 +00002115defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
2116defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>;
2117defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
Evan Cheng00586942006-04-13 06:11:45 +00002118
Chris Lattner45e123c2006-10-07 19:02:31 +00002119defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
Chris Lattner77337992006-10-07 07:06:17 +00002120
Chris Lattner45e123c2006-10-07 19:02:31 +00002121defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
2122defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
Chris Lattner8139e282006-10-07 18:39:00 +00002123
Chris Lattner77337992006-10-07 07:06:17 +00002124
Chris Lattner45e123c2006-10-07 19:02:31 +00002125defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
2126defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
2127defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
2128defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
Bill Wendling3b1259b2009-05-28 02:04:00 +00002129defm PSADBW : PDI_binop_rm_int<0xF6, "psadbw", int_x86_sse2_psad_bw, 1>;
Evan Chengc60bd972006-03-25 09:37:23 +00002130
Chris Lattner77337992006-10-07 07:06:17 +00002131
Evan Cheng22b942a2008-05-03 00:52:09 +00002132defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
2133 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
2134defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
2135 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
2136defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
2137 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00002138
Evan Cheng22b942a2008-05-03 00:52:09 +00002139defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
2140 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
2141defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
2142 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begeman32097bd2008-05-13 17:52:09 +00002143defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Cheng22b942a2008-05-03 00:52:09 +00002144 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00002145
Evan Cheng22b942a2008-05-03 00:52:09 +00002146defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
2147 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemanc9bdb002008-05-13 01:47:52 +00002148defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Cheng22b942a2008-05-03 00:52:09 +00002149 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Chris Lattner77337992006-10-07 07:06:17 +00002150
Chris Lattner6970eda2006-10-07 19:49:05 +00002151// 128-bit logical shifts.
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002152let Constraints = "$src1 = $dst", neverHasSideEffects = 1,
2153 ExeDomain = SSEPackedInt in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002154 def PSLLDQri : PDIi8<0x73, MRM7r,
Evan Cheng64d80e32007-07-19 01:14:50 +00002155 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002156 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002157 def PSRLDQri : PDIi8<0x73, MRM3r,
Evan Cheng64d80e32007-07-19 01:14:50 +00002158 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002159 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002160 // PSRADQri doesn't exist in SSE[1-3].
Evan Chengff65e382006-04-04 21:49:39 +00002161}
2162
Chris Lattner6970eda2006-10-07 19:49:05 +00002163let Predicates = [HasSSE2] in {
2164 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002165 (v2i64 (PSLLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002166 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002167 (v2i64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Bill Wendling5e249b42008-10-02 05:56:52 +00002168 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
2169 (v2i64 (PSLLDQri VR128:$src1, imm:$src2))>;
2170 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
2171 (v2i64 (PSRLDQri VR128:$src1, imm:$src2))>;
Evan Cheng68c47cb2007-01-05 07:55:56 +00002172 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
Evan Cheng89321162009-10-28 06:30:34 +00002173 (v2f64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002174
2175 // Shift up / down and insert zero's.
2176 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002177 (v2i64 (PSLLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002178 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002179 (v2i64 (PSRLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002180}
2181
Evan Cheng506d3df2006-03-29 23:07:14 +00002182// Logical
Chris Lattnera7ebe552006-10-07 19:37:30 +00002183defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
2184defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>;
2185defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
2186
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002187let Constraints = "$src1 = $dst", ExeDomain = SSEPackedInt in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002188 def PANDNrr : PDI<0xDF, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002189 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002190 "pandn\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002191 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2192 VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002193
Bill Wendlingddd35322007-05-02 23:11:52 +00002194 def PANDNrm : PDI<0xDF, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002195 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002196 "pandn\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002197 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
Dan Gohman7f55fcb2007-08-02 21:17:01 +00002198 (memopv2i64 addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002199}
2200
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002201// SSE2 Integer comparison
Bill Wendlingddd35322007-05-02 23:11:52 +00002202defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b>;
2203defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w>;
2204defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d>;
2205defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
2206defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
2207defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002208
Nate Begeman30a0de92008-07-17 16:51:19 +00002209def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002210 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002211def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002212 (PCMPEQBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002213def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002214 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002215def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002216 (PCMPEQWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002217def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002218 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002219def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002220 (PCMPEQDrm VR128:$src1, addr:$src2)>;
2221
Nate Begeman30a0de92008-07-17 16:51:19 +00002222def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002223 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002224def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002225 (PCMPGTBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002226def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002227 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002228def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002229 (PCMPGTWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002230def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002231 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002232def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002233 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2234
2235
Evan Cheng506d3df2006-03-29 23:07:14 +00002236// Pack instructions
Chris Lattner45e123c2006-10-07 19:02:31 +00002237defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2238defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2239defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002240
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002241let ExeDomain = SSEPackedInt in {
2242
Evan Cheng506d3df2006-03-29 23:07:14 +00002243// Shuffle and unpack instructions
Nate Begemana09008b2009-10-19 02:17:23 +00002244let AddedComplexity = 5 in {
Evan Cheng8703be42006-04-04 19:12:30 +00002245def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002246 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002247 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002248 [(set VR128:$dst, (v4i32 (pshufd:$src2
2249 VR128:$src1, (undef))))]>;
Evan Cheng8703be42006-04-04 19:12:30 +00002250def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002251 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002252 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002253 [(set VR128:$dst, (v4i32 (pshufd:$src2
Evan Chengc3630942009-12-09 21:00:30 +00002254 (bc_v4i32 (memopv2i64 addr:$src1)),
Eric Christopher44b93ff2009-07-31 20:07:27 +00002255 (undef))))]>;
Eric Christopher761411c2009-11-07 08:45:53 +00002256}
Evan Cheng506d3df2006-03-29 23:07:14 +00002257
2258// SSE2 with ImmT == Imm8 and XS prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00002259def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002260 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002261 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002262 [(set VR128:$dst, (v8i16 (pshufhw:$src2 VR128:$src1,
2263 (undef))))]>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002264 XS, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00002265def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002266 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002267 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002268 [(set VR128:$dst, (v8i16 (pshufhw:$src2
Eric Christopher44b93ff2009-07-31 20:07:27 +00002269 (bc_v8i16 (memopv2i64 addr:$src1)),
2270 (undef))))]>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002271 XS, Requires<[HasSSE2]>;
2272
2273// SSE2 with ImmT == Imm8 and XD prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00002274def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Nate Begeman9008ca62009-04-27 18:41:29 +00002275 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002276 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002277 [(set VR128:$dst, (v8i16 (pshuflw:$src2 VR128:$src1,
2278 (undef))))]>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002279 XD, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00002280def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Nate Begeman9008ca62009-04-27 18:41:29 +00002281 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002282 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002283 [(set VR128:$dst, (v8i16 (pshuflw:$src2
2284 (bc_v8i16 (memopv2i64 addr:$src1)),
2285 (undef))))]>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002286 XD, Requires<[HasSSE2]>;
2287
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002288// Unpack instructions
2289multiclass sse2_unpack<bits<8> opc, string OpcodeStr, ValueType vt,
2290 PatFrag unp_frag, PatFrag bc_frag> {
2291 def rr : PDI<opc, MRMSrcReg,
2292 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2293 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2294 [(set VR128:$dst, (vt (unp_frag VR128:$src1, VR128:$src2)))]>;
2295 def rm : PDI<opc, MRMSrcMem,
2296 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2297 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2298 [(set VR128:$dst, (unp_frag VR128:$src1,
2299 (bc_frag (memopv2i64
2300 addr:$src2))))]>;
2301}
Evan Chengc60bd972006-03-25 09:37:23 +00002302
Evan Chenge9083d62008-03-05 08:19:16 +00002303let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002304 defm PUNPCKLBW : sse2_unpack<0x60, "punpcklbw", v16i8, unpckl, bc_v16i8>;
2305 defm PUNPCKLWD : sse2_unpack<0x61, "punpcklwd", v8i16, unpckl, bc_v8i16>;
2306 defm PUNPCKLDQ : sse2_unpack<0x62, "punpckldq", v4i32, unpckl, bc_v4i32>;
2307
2308 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2309 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002310 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002311 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002312 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002313 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002314 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002315 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002316 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002317 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002318 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002319 (v2i64 (unpckl VR128:$src1,
2320 (memopv2i64 addr:$src2))))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002321
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002322 defm PUNPCKHBW : sse2_unpack<0x68, "punpckhbw", v16i8, unpckh, bc_v16i8>;
2323 defm PUNPCKHWD : sse2_unpack<0x69, "punpckhwd", v8i16, unpckh, bc_v8i16>;
2324 defm PUNPCKHDQ : sse2_unpack<0x6A, "punpckhdq", v4i32, unpckh, bc_v4i32>;
2325
2326 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2327 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002328 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002329 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002330 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002331 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002332 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002333 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002334 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002335 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002336 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002337 (v2i64 (unpckh VR128:$src1,
2338 (memopv2i64 addr:$src2))))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00002339}
Evan Cheng82521dd2006-03-21 07:09:35 +00002340
Evan Chengb067a1e2006-03-31 19:22:53 +00002341// Extract / Insert
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002342def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002343 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002344 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00002345 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begeman14d12ca2008-02-11 04:19:36 +00002346 imm:$src2))]>;
Evan Chenge9083d62008-03-05 08:19:16 +00002347let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002348 def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002349 (outs VR128:$dst), (ins VR128:$src1,
Bill Wendlingddd35322007-05-02 23:11:52 +00002350 GR32:$src2, i32i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002351 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002352 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00002353 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002354 def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002355 (outs VR128:$dst), (ins VR128:$src1,
Bill Wendlingddd35322007-05-02 23:11:52 +00002356 i16mem:$src2, i32i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002357 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00002358 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00002359 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2360 imm:$src3))]>;
Evan Chengb067a1e2006-03-31 19:22:53 +00002361}
2362
Evan Chengc5fb2b12006-03-30 00:33:26 +00002363// Mask creation
Evan Cheng64d80e32007-07-19 01:14:50 +00002364def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002365 "pmovmskb\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002366 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
Evan Chengc5fb2b12006-03-30 00:33:26 +00002367
Evan Chengfcf5e212006-04-11 06:57:30 +00002368// Conditional store
Evan Cheng071a2792007-09-11 19:55:27 +00002369let Uses = [EDI] in
Evan Cheng64d80e32007-07-19 01:14:50 +00002370def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002371 "maskmovdqu\t{$mask, $src|$src, $mask}",
Evan Cheng071a2792007-09-11 19:55:27 +00002372 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
Evan Chengfcf5e212006-04-11 06:57:30 +00002373
Evan Cheng1d768642009-02-10 22:06:28 +00002374let Uses = [RDI] in
2375def MASKMOVDQU64 : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2376 "maskmovdqu\t{$mask, $src|$src, $mask}",
2377 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>;
2378
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002379} // ExeDomain = SSEPackedInt
2380
Evan Chengecac9cb2006-03-25 06:03:26 +00002381// Non-temporal stores
David Greene8939b0d2010-02-16 20:50:18 +00002382def MOVNTPDmr_Int : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2383 "movntpd\t{$src, $dst|$dst, $src}",
2384 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002385let ExeDomain = SSEPackedInt in
David Greene8939b0d2010-02-16 20:50:18 +00002386def MOVNTDQmr_Int : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2387 "movntdq\t{$src, $dst|$dst, $src}",
2388 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
2389def MOVNTImr_Int : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002390 "movnti\t{$src, $dst|$dst, $src}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00002391 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
Evan Chengfcf5e212006-04-11 06:57:30 +00002392 TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002393
David Greene8939b0d2010-02-16 20:50:18 +00002394let AddedComplexity = 400 in { // Prefer non-temporal versions
2395def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2396 "movntpd\t{$src, $dst|$dst, $src}",
2397 [(alignednontemporalstore(v2f64 VR128:$src), addr:$dst)]>;
2398
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002399let ExeDomain = SSEPackedInt in
David Greene8939b0d2010-02-16 20:50:18 +00002400def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2401 "movntdq\t{$src, $dst|$dst, $src}",
2402 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
David Greene8939b0d2010-02-16 20:50:18 +00002403}
2404
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002405// Flush cache
Evan Cheng64d80e32007-07-19 01:14:50 +00002406def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002407 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002408 TB, Requires<[HasSSE2]>;
2409
2410// Load, store, and memory fence
Chris Lattnereaca5fa2010-02-12 23:54:57 +00002411def LFENCE : I<0xAE, MRM_E8, (outs), (ins),
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002412 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
Chris Lattnereaca5fa2010-02-12 23:54:57 +00002413def MFENCE : I<0xAE, MRM_F0, (outs), (ins),
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002414 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002415
Dan Gohman14aaeac2010-05-20 01:35:50 +00002416// Pause. This "instruction" is encoded as "rep; nop", so even though it
Dan Gohmand9c2af52010-05-26 18:03:53 +00002417// was introduced with SSE2, it's backward compatible.
Dan Gohman14aaeac2010-05-20 01:35:50 +00002418def PAUSE : I<0x90, RawFrm, (outs), (ins), "pause", []>, REP;
2419
Andrew Lenharth22c5c1b2008-02-16 01:24:58 +00002420//TODO: custom lower this so as to never even generate the noop
Chris Lattner6d9f86b2010-02-23 06:54:29 +00002421def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm),
Andrew Lenharth22c5c1b2008-02-16 01:24:58 +00002422 (i8 0)), (NOOP)>;
2423def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
2424def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
Chris Lattner6d9f86b2010-02-23 06:54:29 +00002425def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm),
Andrew Lenharth22c5c1b2008-02-16 01:24:58 +00002426 (i8 1)), (MFENCE)>;
2427
Evan Chengffea91e2006-03-26 09:53:12 +00002428// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman15511cf2008-12-03 18:15:48 +00002429// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman62c939d2008-12-03 05:21:24 +00002430// load of an all-ones value if folding it would be beneficial.
Daniel Dunbar7417b762009-08-11 22:17:52 +00002431let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Jakob Stoklund Olesen428e1522010-03-30 22:46:55 +00002432 isCodeGenOnly = 1, ExeDomain = SSEPackedInt in
Chris Lattner28c1d292010-02-05 21:30:49 +00002433 // FIXME: Change encoding to pseudo.
2434 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins), "",
Chris Lattner8a594482007-11-25 00:24:49 +00002435 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
Evan Cheng386031a2006-03-24 07:29:27 +00002436
Evan Cheng64d80e32007-07-19 01:14:50 +00002437def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002438 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002439 [(set VR128:$dst,
Evan Cheng069287d2006-05-16 07:21:53 +00002440 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002441def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002442 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002443 [(set VR128:$dst,
2444 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
Evan Chengebf01d62006-11-16 23:33:25 +00002445
Evan Cheng64d80e32007-07-19 01:14:50 +00002446def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002447 "movd\t{$src, $dst|$dst, $src}",
Chris Lattnerf3597a12006-12-05 18:45:06 +00002448 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2449
Evan Cheng64d80e32007-07-19 01:14:50 +00002450def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002451 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002452 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00002453
Evan Cheng11e15b32006-04-03 20:53:28 +00002454// SSE2 instructions with XS prefix
Evan Cheng64d80e32007-07-19 01:14:50 +00002455def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002456 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002457 [(set VR128:$dst,
2458 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2459 Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002460def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002461 "movq\t{$src, $dst|$dst, $src}",
Evan Chengebf01d62006-11-16 23:33:25 +00002462 [(store (i64 (vector_extract (v2i64 VR128:$src),
2463 (iPTR 0))), addr:$dst)]>;
2464
Dan Gohman874cada2010-02-28 00:17:42 +00002465def : Pat<(f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002466 (f64 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
Dan Gohman874cada2010-02-28 00:17:42 +00002467
Evan Cheng64d80e32007-07-19 01:14:50 +00002468def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002469 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002470 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002471 (iPTR 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002472def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002473 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002474 [(store (i32 (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002475 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002476
Evan Cheng64d80e32007-07-19 01:14:50 +00002477def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002478 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002479 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002480def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002481 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002482 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00002483
Evan Cheng397edef2006-04-11 22:28:25 +00002484// Store / copy lower 64-bits of a XMM register.
Evan Cheng64d80e32007-07-19 01:14:50 +00002485def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002486 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng397edef2006-04-11 22:28:25 +00002487 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2488
Evan Cheng017dcc62006-04-21 01:05:10 +00002489// movd / movq to XMM register zero-extends
Evan Cheng7a831ce2007-12-15 03:00:47 +00002490let AddedComplexity = 15 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002491def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002492 "movd\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002493 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00002494 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00002495// This is X86-64 only.
2496def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2497 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002498 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00002499 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00002500}
2501
2502let AddedComplexity = 20 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002503def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002504 "movd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002505 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00002506 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng7e2ff772008-05-08 00:57:18 +00002507 (loadi32 addr:$src))))))]>;
Evan Chengc36c0ab2008-05-22 18:56:56 +00002508
2509def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
2510 (MOVZDI2PDIrm addr:$src)>;
2511def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2512 (MOVZDI2PDIrm addr:$src)>;
Duncan Sandsd4b9c172008-06-13 19:07:40 +00002513def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2514 (MOVZDI2PDIrm addr:$src)>;
Evan Chengc36c0ab2008-05-22 18:56:56 +00002515
Evan Cheng64d80e32007-07-19 01:14:50 +00002516def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002517 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng7a831ce2007-12-15 03:00:47 +00002518 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00002519 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Evan Cheng7e2ff772008-05-08 00:57:18 +00002520 (loadi64 addr:$src))))))]>, XS,
Evan Cheng7a831ce2007-12-15 03:00:47 +00002521 Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00002522
Evan Chengc36c0ab2008-05-22 18:56:56 +00002523def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2524 (MOVZQI2PQIrm addr:$src)>;
2525def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
2526 (MOVZQI2PQIrm addr:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00002527def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengb70ea0b2008-05-10 00:59:18 +00002528}
Evan Chengd880b972008-05-09 21:53:03 +00002529
Evan Cheng7a831ce2007-12-15 03:00:47 +00002530// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
2531// IA32 document. movq xmm1, xmm2 does clear the high bits.
2532let AddedComplexity = 15 in
2533def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2534 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002535 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00002536 XS, Requires<[HasSSE2]>;
2537
Evan Cheng8e8de682008-05-20 18:24:47 +00002538let AddedComplexity = 20 in {
Evan Cheng7a831ce2007-12-15 03:00:47 +00002539def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2540 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002541 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng8e8de682008-05-20 18:24:47 +00002542 (loadv2i64 addr:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00002543 XS, Requires<[HasSSE2]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002544
Evan Cheng8e8de682008-05-20 18:24:47 +00002545def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
2546 (MOVZPQILo2PQIrm addr:$src)>;
2547}
2548
Sean Callanan108934c2009-12-18 00:01:26 +00002549// Instructions for the disassembler
2550// xr = XMM register
2551// xm = mem64
2552
2553def MOVQxrxr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2554 "movq\t{$src, $dst|$dst, $src}", []>, XS;
2555
Eric Christopher44b93ff2009-07-31 20:07:27 +00002556//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002557// SSE3 Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00002558//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002559
Bill Wendlingddd35322007-05-02 23:11:52 +00002560// Move Instructions
Evan Cheng64d80e32007-07-19 01:14:50 +00002561def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002562 "movshdup\t{$src, $dst|$dst, $src}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002563 [(set VR128:$dst, (v4f32 (movshdup
2564 VR128:$src, (undef))))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002565def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002566 "movshdup\t{$src, $dst|$dst, $src}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002567 [(set VR128:$dst, (movshdup
2568 (memopv4f32 addr:$src), (undef)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002569
Evan Cheng64d80e32007-07-19 01:14:50 +00002570def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002571 "movsldup\t{$src, $dst|$dst, $src}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002572 [(set VR128:$dst, (v4f32 (movsldup
2573 VR128:$src, (undef))))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002574def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002575 "movsldup\t{$src, $dst|$dst, $src}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002576 [(set VR128:$dst, (movsldup
2577 (memopv4f32 addr:$src), (undef)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002578
Evan Cheng64d80e32007-07-19 01:14:50 +00002579def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002580 "movddup\t{$src, $dst|$dst, $src}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002581 [(set VR128:$dst,(v2f64 (movddup VR128:$src, (undef))))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002582def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002583 "movddup\t{$src, $dst|$dst, $src}",
Evan Cheng0b457f02008-09-25 20:50:48 +00002584 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002585 (v2f64 (movddup (scalar_to_vector (loadf64 addr:$src)),
2586 (undef))))]>;
Evan Cheng0b457f02008-09-25 20:50:48 +00002587
Nate Begeman9008ca62009-04-27 18:41:29 +00002588def : Pat<(movddup (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src)))),
2589 (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00002590 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00002591
2592let AddedComplexity = 5 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00002593def : Pat<(movddup (memopv2f64 addr:$src), (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00002594 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00002595def : Pat<(movddup (bc_v4f32 (memopv2f64 addr:$src)), (undef)),
2596 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2597def : Pat<(movddup (memopv2i64 addr:$src), (undef)),
2598 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2599def : Pat<(movddup (bc_v4i32 (memopv2i64 addr:$src)), (undef)),
2600 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2601}
Bill Wendlingddd35322007-05-02 23:11:52 +00002602
2603// Arithmetic
Evan Chenge9083d62008-03-05 08:19:16 +00002604let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002605 def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002606 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002607 "addsubps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002608 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2609 VR128:$src2))]>;
2610 def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002611 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002612 "addsubps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002613 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
Evan Chengb1938262008-05-23 00:37:07 +00002614 (memop addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002615 def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002616 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002617 "addsubpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002618 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2619 VR128:$src2))]>;
2620 def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002621 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002622 "addsubpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002623 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
Evan Chengb1938262008-05-23 00:37:07 +00002624 (memop addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002625}
2626
Evan Cheng64d80e32007-07-19 01:14:50 +00002627def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002628 "lddqu\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002629 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
2630
2631// Horizontal ops
2632class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Cheng64d80e32007-07-19 01:14:50 +00002633 : S3DI<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002634 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendlingddd35322007-05-02 23:11:52 +00002635 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
2636class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Cheng64d80e32007-07-19 01:14:50 +00002637 : S3DI<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002638 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00002639 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (memop addr:$src2))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002640class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Cheng64d80e32007-07-19 01:14:50 +00002641 : S3I<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002642 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendlingddd35322007-05-02 23:11:52 +00002643 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
2644class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Cheng64d80e32007-07-19 01:14:50 +00002645 : S3I<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002646 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00002647 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (memopv2f64 addr:$src2))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002648
Evan Chenge9083d62008-03-05 08:19:16 +00002649let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002650 def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2651 def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2652 def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2653 def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2654 def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2655 def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2656 def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2657 def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2658}
2659
2660// Thread synchronization
Chris Lattnereaca5fa2010-02-12 23:54:57 +00002661def MONITOR : I<0x01, MRM_C8, (outs), (ins), "monitor",
Bill Wendlingddd35322007-05-02 23:11:52 +00002662 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
Chris Lattnereaca5fa2010-02-12 23:54:57 +00002663def MWAIT : I<0x01, MRM_C9, (outs), (ins), "mwait",
Bill Wendlingddd35322007-05-02 23:11:52 +00002664 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
2665
2666// vector_shuffle v1, <undef> <1, 1, 3, 3>
2667let AddedComplexity = 15 in
Nate Begeman9008ca62009-04-27 18:41:29 +00002668def : Pat<(v4i32 (movshdup VR128:$src, (undef))),
Bill Wendlingddd35322007-05-02 23:11:52 +00002669 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2670let AddedComplexity = 20 in
Nate Begeman9008ca62009-04-27 18:41:29 +00002671def : Pat<(v4i32 (movshdup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
Bill Wendlingddd35322007-05-02 23:11:52 +00002672 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
2673
2674// vector_shuffle v1, <undef> <0, 0, 2, 2>
2675let AddedComplexity = 15 in
Nate Begeman9008ca62009-04-27 18:41:29 +00002676 def : Pat<(v4i32 (movsldup VR128:$src, (undef))),
Bill Wendlingddd35322007-05-02 23:11:52 +00002677 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2678let AddedComplexity = 20 in
Nate Begeman9008ca62009-04-27 18:41:29 +00002679 def : Pat<(v4i32 (movsldup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
Bill Wendlingddd35322007-05-02 23:11:52 +00002680 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
2681
Eric Christopher44b93ff2009-07-31 20:07:27 +00002682//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002683// SSSE3 Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00002684//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002685
Bill Wendling76d708b2007-08-10 06:22:27 +00002686/// SS3I_unop_rm_int_8 - Simple SSSE3 unary operator whose type is v*i8.
Nate Begemanfea2be52008-02-09 23:46:37 +00002687multiclass SS3I_unop_rm_int_8<bits<8> opc, string OpcodeStr,
2688 Intrinsic IntId64, Intrinsic IntId128> {
2689 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
2690 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2691 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002692
Nate Begemanfea2be52008-02-09 23:46:37 +00002693 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
2694 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2695 [(set VR64:$dst,
2696 (IntId64 (bitconvert (memopv8i8 addr:$src))))]>;
2697
2698 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2699 (ins VR128:$src),
2700 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2701 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2702 OpSize;
2703
2704 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2705 (ins i128mem:$src),
2706 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2707 [(set VR128:$dst,
2708 (IntId128
2709 (bitconvert (memopv16i8 addr:$src))))]>, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00002710}
2711
Bill Wendling76d708b2007-08-10 06:22:27 +00002712/// SS3I_unop_rm_int_16 - Simple SSSE3 unary operator whose type is v*i16.
Nate Begemanfea2be52008-02-09 23:46:37 +00002713multiclass SS3I_unop_rm_int_16<bits<8> opc, string OpcodeStr,
2714 Intrinsic IntId64, Intrinsic IntId128> {
2715 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2716 (ins VR64:$src),
2717 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2718 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002719
Nate Begemanfea2be52008-02-09 23:46:37 +00002720 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2721 (ins i64mem:$src),
2722 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2723 [(set VR64:$dst,
2724 (IntId64
2725 (bitconvert (memopv4i16 addr:$src))))]>;
2726
2727 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2728 (ins VR128:$src),
2729 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2730 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2731 OpSize;
2732
2733 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2734 (ins i128mem:$src),
2735 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2736 [(set VR128:$dst,
2737 (IntId128
2738 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00002739}
2740
2741/// SS3I_unop_rm_int_32 - Simple SSSE3 unary operator whose type is v*i32.
Nate Begemanfea2be52008-02-09 23:46:37 +00002742multiclass SS3I_unop_rm_int_32<bits<8> opc, string OpcodeStr,
2743 Intrinsic IntId64, Intrinsic IntId128> {
2744 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2745 (ins VR64:$src),
2746 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2747 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002748
Nate Begemanfea2be52008-02-09 23:46:37 +00002749 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2750 (ins i64mem:$src),
2751 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2752 [(set VR64:$dst,
2753 (IntId64
2754 (bitconvert (memopv2i32 addr:$src))))]>;
2755
2756 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2757 (ins VR128:$src),
2758 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2759 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2760 OpSize;
2761
2762 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2763 (ins i128mem:$src),
2764 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2765 [(set VR128:$dst,
2766 (IntId128
2767 (bitconvert (memopv4i32 addr:$src))))]>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00002768}
2769
2770defm PABSB : SS3I_unop_rm_int_8 <0x1C, "pabsb",
2771 int_x86_ssse3_pabs_b,
2772 int_x86_ssse3_pabs_b_128>;
2773defm PABSW : SS3I_unop_rm_int_16<0x1D, "pabsw",
2774 int_x86_ssse3_pabs_w,
2775 int_x86_ssse3_pabs_w_128>;
2776defm PABSD : SS3I_unop_rm_int_32<0x1E, "pabsd",
2777 int_x86_ssse3_pabs_d,
2778 int_x86_ssse3_pabs_d_128>;
2779
2780/// SS3I_binop_rm_int_8 - Simple SSSE3 binary operator whose type is v*i8.
Evan Chenge9083d62008-03-05 08:19:16 +00002781let Constraints = "$src1 = $dst" in {
Bill Wendling76d708b2007-08-10 06:22:27 +00002782 multiclass SS3I_binop_rm_int_8<bits<8> opc, string OpcodeStr,
2783 Intrinsic IntId64, Intrinsic IntId128,
2784 bit Commutable = 0> {
2785 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2786 (ins VR64:$src1, VR64:$src2),
2787 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2788 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2789 let isCommutable = Commutable;
2790 }
2791 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2792 (ins VR64:$src1, i64mem:$src2),
2793 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2794 [(set VR64:$dst,
2795 (IntId64 VR64:$src1,
2796 (bitconvert (memopv8i8 addr:$src2))))]>;
2797
2798 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2799 (ins VR128:$src1, VR128:$src2),
2800 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2801 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2802 OpSize {
2803 let isCommutable = Commutable;
2804 }
2805 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2806 (ins VR128:$src1, i128mem:$src2),
2807 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2808 [(set VR128:$dst,
2809 (IntId128 VR128:$src1,
2810 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
2811 }
2812}
2813
2814/// SS3I_binop_rm_int_16 - Simple SSSE3 binary operator whose type is v*i16.
Evan Chenge9083d62008-03-05 08:19:16 +00002815let Constraints = "$src1 = $dst" in {
Bill Wendling76d708b2007-08-10 06:22:27 +00002816 multiclass SS3I_binop_rm_int_16<bits<8> opc, string OpcodeStr,
2817 Intrinsic IntId64, Intrinsic IntId128,
2818 bit Commutable = 0> {
2819 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2820 (ins VR64:$src1, VR64:$src2),
2821 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2822 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2823 let isCommutable = Commutable;
2824 }
2825 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2826 (ins VR64:$src1, i64mem:$src2),
2827 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2828 [(set VR64:$dst,
2829 (IntId64 VR64:$src1,
2830 (bitconvert (memopv4i16 addr:$src2))))]>;
2831
2832 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2833 (ins VR128:$src1, VR128:$src2),
2834 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2835 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2836 OpSize {
2837 let isCommutable = Commutable;
2838 }
2839 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2840 (ins VR128:$src1, i128mem:$src2),
2841 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2842 [(set VR128:$dst,
2843 (IntId128 VR128:$src1,
2844 (bitconvert (memopv8i16 addr:$src2))))]>, OpSize;
2845 }
2846}
2847
2848/// SS3I_binop_rm_int_32 - Simple SSSE3 binary operator whose type is v*i32.
Evan Chenge9083d62008-03-05 08:19:16 +00002849let Constraints = "$src1 = $dst" in {
Bill Wendling76d708b2007-08-10 06:22:27 +00002850 multiclass SS3I_binop_rm_int_32<bits<8> opc, string OpcodeStr,
2851 Intrinsic IntId64, Intrinsic IntId128,
2852 bit Commutable = 0> {
2853 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2854 (ins VR64:$src1, VR64:$src2),
2855 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2856 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2857 let isCommutable = Commutable;
2858 }
2859 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2860 (ins VR64:$src1, i64mem:$src2),
2861 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2862 [(set VR64:$dst,
2863 (IntId64 VR64:$src1,
2864 (bitconvert (memopv2i32 addr:$src2))))]>;
2865
2866 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2867 (ins VR128:$src1, VR128:$src2),
2868 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2869 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2870 OpSize {
2871 let isCommutable = Commutable;
2872 }
2873 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2874 (ins VR128:$src1, i128mem:$src2),
2875 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2876 [(set VR128:$dst,
2877 (IntId128 VR128:$src1,
2878 (bitconvert (memopv4i32 addr:$src2))))]>, OpSize;
2879 }
2880}
2881
Chris Lattner65de1b92010-04-17 07:38:24 +00002882let ImmT = NoImm in { // None of these have i8 immediate fields.
Bill Wendling76d708b2007-08-10 06:22:27 +00002883defm PHADDW : SS3I_binop_rm_int_16<0x01, "phaddw",
2884 int_x86_ssse3_phadd_w,
Evan Cheng4e444432008-06-16 21:16:24 +00002885 int_x86_ssse3_phadd_w_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002886defm PHADDD : SS3I_binop_rm_int_32<0x02, "phaddd",
2887 int_x86_ssse3_phadd_d,
Evan Cheng4e444432008-06-16 21:16:24 +00002888 int_x86_ssse3_phadd_d_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002889defm PHADDSW : SS3I_binop_rm_int_16<0x03, "phaddsw",
2890 int_x86_ssse3_phadd_sw,
Evan Cheng4e444432008-06-16 21:16:24 +00002891 int_x86_ssse3_phadd_sw_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002892defm PHSUBW : SS3I_binop_rm_int_16<0x05, "phsubw",
2893 int_x86_ssse3_phsub_w,
2894 int_x86_ssse3_phsub_w_128>;
2895defm PHSUBD : SS3I_binop_rm_int_32<0x06, "phsubd",
2896 int_x86_ssse3_phsub_d,
2897 int_x86_ssse3_phsub_d_128>;
2898defm PHSUBSW : SS3I_binop_rm_int_16<0x07, "phsubsw",
2899 int_x86_ssse3_phsub_sw,
2900 int_x86_ssse3_phsub_sw_128>;
2901defm PMADDUBSW : SS3I_binop_rm_int_8 <0x04, "pmaddubsw",
2902 int_x86_ssse3_pmadd_ub_sw,
Evan Cheng4e444432008-06-16 21:16:24 +00002903 int_x86_ssse3_pmadd_ub_sw_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002904defm PMULHRSW : SS3I_binop_rm_int_16<0x0B, "pmulhrsw",
2905 int_x86_ssse3_pmul_hr_sw,
2906 int_x86_ssse3_pmul_hr_sw_128, 1>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002907
Bill Wendling76d708b2007-08-10 06:22:27 +00002908defm PSHUFB : SS3I_binop_rm_int_8 <0x00, "pshufb",
2909 int_x86_ssse3_pshuf_b,
2910 int_x86_ssse3_pshuf_b_128>;
2911defm PSIGNB : SS3I_binop_rm_int_8 <0x08, "psignb",
2912 int_x86_ssse3_psign_b,
2913 int_x86_ssse3_psign_b_128>;
2914defm PSIGNW : SS3I_binop_rm_int_16<0x09, "psignw",
2915 int_x86_ssse3_psign_w,
2916 int_x86_ssse3_psign_w_128>;
Evan Chenged7f56b2009-05-28 18:48:53 +00002917defm PSIGND : SS3I_binop_rm_int_32<0x0A, "psignd",
Bill Wendling76d708b2007-08-10 06:22:27 +00002918 int_x86_ssse3_psign_d,
2919 int_x86_ssse3_psign_d_128>;
Chris Lattner65de1b92010-04-17 07:38:24 +00002920}
Bill Wendling76d708b2007-08-10 06:22:27 +00002921
Eric Christophercff6f852010-04-15 01:40:20 +00002922// palignr patterns.
Evan Chenge9083d62008-03-05 08:19:16 +00002923let Constraints = "$src1 = $dst" in {
Bill Wendlingae9671b2007-08-10 09:00:17 +00002924 def PALIGNR64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
Sean Callananb9e6b342009-11-20 22:28:42 +00002925 (ins VR64:$src1, VR64:$src2, i8imm:$src3),
Dale Johannesen83e105c2007-10-11 20:58:37 +00002926 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng89321162009-10-28 06:30:34 +00002927 []>;
Dan Gohmanc2ecdc52008-05-28 01:50:19 +00002928 def PALIGNR64rm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
Sean Callananb9e6b342009-11-20 22:28:42 +00002929 (ins VR64:$src1, i64mem:$src2, i8imm:$src3),
Dale Johannesen83e105c2007-10-11 20:58:37 +00002930 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng89321162009-10-28 06:30:34 +00002931 []>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002932
Bill Wendlingae9671b2007-08-10 09:00:17 +00002933 def PALIGNR128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
Sean Callananb9e6b342009-11-20 22:28:42 +00002934 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
Dale Johannesen83e105c2007-10-11 20:58:37 +00002935 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng89321162009-10-28 06:30:34 +00002936 []>, OpSize;
Dan Gohmanc2ecdc52008-05-28 01:50:19 +00002937 def PALIGNR128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst),
Sean Callananb9e6b342009-11-20 22:28:42 +00002938 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
Dale Johannesen83e105c2007-10-11 20:58:37 +00002939 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng89321162009-10-28 06:30:34 +00002940 []>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00002941}
Bill Wendlingddd35322007-05-02 23:11:52 +00002942
Eric Christopher6d972fd2010-04-20 00:59:54 +00002943let AddedComplexity = 5 in {
2944
Eric Christophercff6f852010-04-15 01:40:20 +00002945def : Pat<(v1i64 (palign:$src3 VR64:$src1, VR64:$src2)),
2946 (PALIGNR64rr VR64:$src2, VR64:$src1,
2947 (SHUFFLE_get_palign_imm VR64:$src3))>,
2948 Requires<[HasSSSE3]>;
2949def : Pat<(v2i32 (palign:$src3 VR64:$src1, VR64:$src2)),
2950 (PALIGNR64rr VR64:$src2, VR64:$src1,
2951 (SHUFFLE_get_palign_imm VR64:$src3))>,
2952 Requires<[HasSSSE3]>;
2953def : Pat<(v2f32 (palign:$src3 VR64:$src1, VR64:$src2)),
2954 (PALIGNR64rr VR64:$src2, VR64:$src1,
2955 (SHUFFLE_get_palign_imm VR64:$src3))>,
2956 Requires<[HasSSSE3]>;
2957def : Pat<(v4i16 (palign:$src3 VR64:$src1, VR64:$src2)),
2958 (PALIGNR64rr VR64:$src2, VR64:$src1,
2959 (SHUFFLE_get_palign_imm VR64:$src3))>,
2960 Requires<[HasSSSE3]>;
2961def : Pat<(v8i8 (palign:$src3 VR64:$src1, VR64:$src2)),
2962 (PALIGNR64rr VR64:$src2, VR64:$src1,
2963 (SHUFFLE_get_palign_imm VR64:$src3))>,
2964 Requires<[HasSSSE3]>;
Evan Cheng89321162009-10-28 06:30:34 +00002965
Nate Begemana09008b2009-10-19 02:17:23 +00002966def : Pat<(v4i32 (palign:$src3 VR128:$src1, VR128:$src2)),
2967 (PALIGNR128rr VR128:$src2, VR128:$src1,
2968 (SHUFFLE_get_palign_imm VR128:$src3))>,
2969 Requires<[HasSSSE3]>;
2970def : Pat<(v4f32 (palign:$src3 VR128:$src1, VR128:$src2)),
2971 (PALIGNR128rr VR128:$src2, VR128:$src1,
2972 (SHUFFLE_get_palign_imm VR128:$src3))>,
2973 Requires<[HasSSSE3]>;
2974def : Pat<(v8i16 (palign:$src3 VR128:$src1, VR128:$src2)),
2975 (PALIGNR128rr VR128:$src2, VR128:$src1,
2976 (SHUFFLE_get_palign_imm VR128:$src3))>,
2977 Requires<[HasSSSE3]>;
2978def : Pat<(v16i8 (palign:$src3 VR128:$src1, VR128:$src2)),
2979 (PALIGNR128rr VR128:$src2, VR128:$src1,
2980 (SHUFFLE_get_palign_imm VR128:$src3))>,
2981 Requires<[HasSSSE3]>;
Eric Christopher761411c2009-11-07 08:45:53 +00002982}
Nate Begemana09008b2009-10-19 02:17:23 +00002983
Nate Begemanb9a47b82009-02-23 08:49:38 +00002984def : Pat<(X86pshufb VR128:$src, VR128:$mask),
2985 (PSHUFBrr128 VR128:$src, VR128:$mask)>, Requires<[HasSSSE3]>;
2986def : Pat<(X86pshufb VR128:$src, (bc_v16i8 (memopv2i64 addr:$mask))),
2987 (PSHUFBrm128 VR128:$src, addr:$mask)>, Requires<[HasSSSE3]>;
2988
Eric Christopher44b93ff2009-07-31 20:07:27 +00002989//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00002990// Non-Instruction Patterns
Eric Christopher44b93ff2009-07-31 20:07:27 +00002991//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00002992
Eric Christopher44b93ff2009-07-31 20:07:27 +00002993// extload f32 -> f64. This matches load+fextend because we have a hack in
2994// the isel (PreprocessForFPConvert) that can introduce loads after dag
2995// combine.
Chris Lattnerd43d00c2008-01-24 08:07:48 +00002996// Since these loads aren't folded into the fextend, we have to match it
2997// explicitly here.
2998let Predicates = [HasSSE2] in
2999 def : Pat<(fextend (loadf32 addr:$src)),
3000 (CVTSS2SDrm addr:$src)>;
3001
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003002// bit_convert
Chris Lattner4cc84ed2006-10-07 04:52:09 +00003003let Predicates = [HasSSE2] in {
3004 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
3005 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
3006 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
3007 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
3008 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
3009 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
3010 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
3011 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
3012 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
3013 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
3014 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
3015 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
3016 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
3017 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
3018 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
3019 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
3020 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
3021 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
3022 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
3023 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
3024 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
3025 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
3026 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
3027 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
3028 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
3029 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
3030 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
3031 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
3032 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
3033 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
3034}
Evan Chengb9df0ca2006-03-22 02:53:00 +00003035
Evan Cheng017dcc62006-04-21 01:05:10 +00003036// Move scalar to XMM zero-extended
3037// movd to XMM register zero-extends
Evan Chengf2ea84a2006-10-09 21:42:15 +00003038let AddedComplexity = 15 in {
Evan Cheng017dcc62006-04-21 01:05:10 +00003039// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chengd880b972008-05-09 21:53:03 +00003040def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003041 (MOVSDrr (v2f64 (V_SET0PS)), FR64:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00003042def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003043 (MOVSSrr (v4f32 (V_SET0PS)), FR32:$src)>;
Evan Cheng23573e52008-05-09 23:37:55 +00003044def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003045 (MOVSSrr (v4f32 (V_SET0PS)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003046 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss)))>;
Evan Cheng331e2bd2008-07-10 01:08:23 +00003047def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003048 (MOVSSrr (v4i32 (V_SET0PI)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003049 (EXTRACT_SUBREG (v4i32 VR128:$src), sub_ss))>;
Evan Cheng017dcc62006-04-21 01:05:10 +00003050}
Evan Chengbc4832b2006-03-24 23:15:12 +00003051
Evan Chengb9df0ca2006-03-22 02:53:00 +00003052// Splat v2f64 / v2i64
Evan Chengfd111b52006-04-19 21:15:24 +00003053let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003054def : Pat<(splat_lo (v2f64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003055 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003056def : Pat<(unpckh (v2f64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00003057 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003058def : Pat<(splat_lo (v2i64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003059 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003060def : Pat<(unpckh (v2i64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00003061 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengfd111b52006-04-19 21:15:24 +00003062}
Evan Cheng475aecf2006-03-29 03:04:49 +00003063
Evan Chengb7a5c522006-04-18 21:55:35 +00003064// Special unary SHUFPSrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00003065def : Pat<(v4f32 (pshufd:$src3 VR128:$src1, (undef))),
3066 (SHUFPSrri VR128:$src1, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00003067 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003068let AddedComplexity = 5 in
3069def : Pat<(v4f32 (pshufd:$src2 VR128:$src1, (undef))),
3070 (PSHUFDri VR128:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
3071 Requires<[HasSSE2]>;
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003072// Special unary SHUFPDrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00003073def : Pat<(v2i64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003074 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003075 (SHUFFLE_get_shuf_imm VR128:$src3))>,
3076 Requires<[HasSSE2]>;
3077// Special unary SHUFPDrri case.
3078def : Pat<(v2f64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003079 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003080 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003081 Requires<[HasSSE2]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00003082// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Nate Begeman9008ca62009-04-27 18:41:29 +00003083def : Pat<(pshufd:$src2 (bc_v4i32 (memopv4f32 addr:$src1)), (undef)),
3084 (PSHUFDmi addr:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00003085 Requires<[HasSSE2]>;
Evan Chengb7a75a52008-09-26 23:41:32 +00003086
Evan Cheng3d60df42006-04-10 22:35:16 +00003087// Special binary v4i32 shuffle cases with SHUFPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003088def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (v4i32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003089 (SHUFPSrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003090 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00003091 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003092def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003093 (SHUFPSrmi VR128:$src1, addr:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003094 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00003095 Requires<[HasSSE2]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003096// Special binary v2i64 shuffle cases using SHUFPDrri.
Nate Begeman9008ca62009-04-27 18:41:29 +00003097def : Pat<(v2i64 (shufp:$src3 VR128:$src1, VR128:$src2)),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003098 (SHUFPDrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003099 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00003100 Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00003101
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003102// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00003103let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003104def : Pat<(v4i32 (unpckl_undef:$src2 VR128:$src, (undef))),
3105 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003106 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003107def : Pat<(v4f32 (unpckl_undef:$src2 VR128:$src, (undef))),
3108 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003109 Requires<[OptForSpeed, HasSSE2]>;
3110}
Evan Chengfd111b52006-04-19 21:15:24 +00003111let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003112def : Pat<(v4f32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003113 (UNPCKLPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003114def : Pat<(v16i8 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003115 (PUNPCKLBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003116def : Pat<(v8i16 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003117 (PUNPCKLWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003118def : Pat<(v4i32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003119 (PUNPCKLDQrr VR128:$src, VR128:$src)>;
Evan Chengfd111b52006-04-19 21:15:24 +00003120}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003121
Evan Cheng174f8032007-05-17 18:44:37 +00003122// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00003123let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003124def : Pat<(v4i32 (unpckh_undef:$src2 VR128:$src, (undef))),
3125 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003126 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003127def : Pat<(v4f32 (unpckh_undef:$src2 VR128:$src, (undef))),
3128 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003129 Requires<[OptForSpeed, HasSSE2]>;
3130}
Evan Cheng174f8032007-05-17 18:44:37 +00003131let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003132def : Pat<(v4f32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003133 (UNPCKHPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003134def : Pat<(v16i8 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003135 (PUNPCKHBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003136def : Pat<(v8i16 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003137 (PUNPCKHWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003138def : Pat<(v4i32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003139 (PUNPCKHDQrr VR128:$src, VR128:$src)>;
Evan Cheng174f8032007-05-17 18:44:37 +00003140}
3141
Evan Chengb7a75a52008-09-26 23:41:32 +00003142let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003143// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
Nate Begeman0b10b912009-11-07 23:17:15 +00003144def : Pat<(v4i32 (movlhps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003145 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003146
3147// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003148def : Pat<(v4i32 (movhlps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003149 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003150
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003151// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003152def : Pat<(v4f32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003153 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003154def : Pat<(v4i32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003155 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003156}
Evan Cheng9d09b892006-05-31 00:51:37 +00003157
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003158let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003159// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003160def : Pat<(v4f32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003161 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003162def : Pat<(v2f64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003163 (MOVLPDrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003164def : Pat<(v4i32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003165 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003166def : Pat<(v2i64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003167 (MOVLPDrm VR128:$src1, addr:$src2)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003168}
Evan Cheng64e97692006-04-24 21:58:20 +00003169
Evan Chengcd0baf22008-05-23 21:23:16 +00003170// (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003171def : Pat<(store (v4f32 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003172 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003173def : Pat<(store (v2f64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003174 (MOVLPDmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003175def : Pat<(store (v4i32 (movlp (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2)),
3176 addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003177 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003178def : Pat<(store (v2i64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003179 (MOVLPDmr addr:$src1, VR128:$src2)>;
Evan Chengcd0baf22008-05-23 21:23:16 +00003180
Evan Chengf2ea84a2006-10-09 21:42:15 +00003181let AddedComplexity = 15 in {
Evan Cheng64e97692006-04-24 21:58:20 +00003182// Setting the lowest element in the vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003183def : Pat<(v4i32 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003184 (MOVSSrr (v4i32 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003185 (EXTRACT_SUBREG (v4i32 VR128:$src2), sub_ss))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003186def : Pat<(v2i64 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003187 (MOVSDrr (v2i64 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003188 (EXTRACT_SUBREG (v2i64 VR128:$src2), sub_sd))>;
Evan Chenga7fc6422006-04-24 23:34:56 +00003189
Dan Gohman874cada2010-02-28 00:17:42 +00003190// vector_shuffle v1, v2 <4, 5, 2, 3> using movsd
Nate Begeman9008ca62009-04-27 18:41:29 +00003191def : Pat<(v4f32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003192 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00003193 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003194def : Pat<(v4i32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003195 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00003196 Requires<[HasSSE2]>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003197}
Evan Cheng9e062ed2006-05-03 20:32:03 +00003198
Eli Friedman7e2242b2009-06-19 07:00:55 +00003199// vector_shuffle v1, v2 <4, 5, 2, 3> using SHUFPSrri (we prefer movsd, but
3200// fall back to this for SSE1)
3201def : Pat<(v4f32 (movlp:$src3 VR128:$src1, (v4f32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003202 (SHUFPSrri VR128:$src2, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00003203 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Eli Friedman7e2242b2009-06-19 07:00:55 +00003204
Evan Chenga7fc6422006-04-24 23:34:56 +00003205// Set lowest element and zero upper elements.
Evan Chengd880b972008-05-09 21:53:03 +00003206def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengfd17f422008-05-08 22:35:02 +00003207 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengcdfc3c82006-04-17 22:45:49 +00003208
Evan Cheng2c3ae372006-04-12 21:21:57 +00003209// Some special case pandn patterns.
3210def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
3211 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003212 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003213def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
3214 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003215 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003216def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3217 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003218 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00003219
Evan Cheng2c3ae372006-04-12 21:21:57 +00003220def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003221 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003222 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003223def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003224 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003225 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003226def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003227 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003228 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng206ee9d2006-07-07 08:33:52 +00003229
Nate Begemanb348d182007-11-17 03:58:34 +00003230// vector -> vector casts
3231def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
3232 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
3233def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
3234 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
Eli Friedmand0c0fae2008-09-05 23:07:03 +00003235def : Pat<(v2f64 (sint_to_fp (v2i32 VR64:$src))),
3236 (Int_CVTPI2PDrr VR64:$src)>, Requires<[HasSSE2]>;
3237def : Pat<(v2i32 (fp_to_sint (v2f64 VR128:$src))),
3238 (Int_CVTTPD2PIrr VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb348d182007-11-17 03:58:34 +00003239
Evan Chengb4162fd2007-07-20 00:27:43 +00003240// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohmand3006222007-07-27 17:16:43 +00003241def : Pat<(alignedloadv4i32 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003242 (MOVAPSrm addr:$src)>;
Dan Gohmand3006222007-07-27 17:16:43 +00003243def : Pat<(loadv4i32 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003244 (MOVUPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003245def : Pat<(alignedloadv2i64 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003246 (MOVAPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003247def : Pat<(loadv2i64 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003248 (MOVUPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003249
3250def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003251 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003252def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003253 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003254def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003255 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003256def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003257 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003258def : Pat<(store (v2i64 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003259 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003260def : Pat<(store (v4i32 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003261 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003262def : Pat<(store (v8i16 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003263 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003264def : Pat<(store (v16i8 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003265 (MOVUPSmr addr:$dst, VR128:$src)>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00003266
Nate Begeman63ec90a2008-02-03 07:18:54 +00003267//===----------------------------------------------------------------------===//
3268// SSE4.1 Instructions
3269//===----------------------------------------------------------------------===//
3270
Dale Johannesene397acc2008-10-10 23:51:03 +00003271multiclass sse41_fp_unop_rm<bits<8> opcps, bits<8> opcpd,
Nate Begeman63ec90a2008-02-03 07:18:54 +00003272 string OpcodeStr,
Nate Begeman63ec90a2008-02-03 07:18:54 +00003273 Intrinsic V4F32Int,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003274 Intrinsic V2F64Int> {
Nate Begeman63ec90a2008-02-03 07:18:54 +00003275 // Intrinsic operation, reg.
Nate Begeman63ec90a2008-02-03 07:18:54 +00003276 // Vector intrinsic operation, reg
Eric Christopher44b93ff2009-07-31 20:07:27 +00003277 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Nate Begeman204e84e2008-02-04 06:00:24 +00003278 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00003279 !strconcat(OpcodeStr,
3280 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003281 [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>,
3282 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00003283
3284 // Vector intrinsic operation, mem
Evan Cheng400073d2009-12-18 07:40:29 +00003285 def PSm_Int : Ii8<opcps, MRMSrcMem,
Nate Begeman204e84e2008-02-04 06:00:24 +00003286 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00003287 !strconcat(OpcodeStr,
3288 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00003289 [(set VR128:$dst,
3290 (V4F32Int (memopv4f32 addr:$src1),imm:$src2))]>,
Evan Cheng400073d2009-12-18 07:40:29 +00003291 TA, OpSize,
Evan Chengb1f49812009-12-22 17:47:23 +00003292 Requires<[HasSSE41]>;
Nate Begeman63ec90a2008-02-03 07:18:54 +00003293
Nate Begeman63ec90a2008-02-03 07:18:54 +00003294 // Vector intrinsic operation, reg
Evan Cheng172b7942008-03-14 07:39:27 +00003295 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Nate Begeman204e84e2008-02-04 06:00:24 +00003296 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00003297 !strconcat(OpcodeStr,
3298 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003299 [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>,
3300 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00003301
3302 // Vector intrinsic operation, mem
Evan Cheng172b7942008-03-14 07:39:27 +00003303 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Nate Begeman204e84e2008-02-04 06:00:24 +00003304 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00003305 !strconcat(OpcodeStr,
3306 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00003307 [(set VR128:$dst,
3308 (V2F64Int (memopv2f64 addr:$src1),imm:$src2))]>,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003309 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00003310}
3311
Dale Johannesene397acc2008-10-10 23:51:03 +00003312let Constraints = "$src1 = $dst" in {
3313multiclass sse41_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
3314 string OpcodeStr,
3315 Intrinsic F32Int,
3316 Intrinsic F64Int> {
3317 // Intrinsic operation, reg.
3318 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
Eric Christopher44b93ff2009-07-31 20:07:27 +00003319 (outs VR128:$dst),
Dale Johannesene397acc2008-10-10 23:51:03 +00003320 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3321 !strconcat(OpcodeStr,
3322 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003323 [(set VR128:$dst,
Dale Johannesene397acc2008-10-10 23:51:03 +00003324 (F32Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3325 OpSize;
3326
3327 // Intrinsic operation, mem.
Eric Christopher44b93ff2009-07-31 20:07:27 +00003328 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
3329 (outs VR128:$dst),
Dale Johannesene397acc2008-10-10 23:51:03 +00003330 (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003331 !strconcat(OpcodeStr,
Dale Johannesene397acc2008-10-10 23:51:03 +00003332 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003333 [(set VR128:$dst,
Dale Johannesene397acc2008-10-10 23:51:03 +00003334 (F32Int VR128:$src1, sse_load_f32:$src2, imm:$src3))]>,
3335 OpSize;
3336
3337 // Intrinsic operation, reg.
3338 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
Eric Christopher44b93ff2009-07-31 20:07:27 +00003339 (outs VR128:$dst),
Dale Johannesene397acc2008-10-10 23:51:03 +00003340 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3341 !strconcat(OpcodeStr,
3342 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003343 [(set VR128:$dst,
Dale Johannesene397acc2008-10-10 23:51:03 +00003344 (F64Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3345 OpSize;
3346
3347 // Intrinsic operation, mem.
3348 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
Eric Christopher44b93ff2009-07-31 20:07:27 +00003349 (outs VR128:$dst),
Dale Johannesene397acc2008-10-10 23:51:03 +00003350 (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
3351 !strconcat(OpcodeStr,
3352 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003353 [(set VR128:$dst,
Dale Johannesene397acc2008-10-10 23:51:03 +00003354 (F64Int VR128:$src1, sse_load_f64:$src2, imm:$src3))]>,
3355 OpSize;
3356}
3357}
3358
Nate Begeman63ec90a2008-02-03 07:18:54 +00003359// FP round - roundss, roundps, roundsd, roundpd
Dale Johannesene397acc2008-10-10 23:51:03 +00003360defm ROUND : sse41_fp_unop_rm<0x08, 0x09, "round",
3361 int_x86_sse41_round_ps, int_x86_sse41_round_pd>;
3362defm ROUND : sse41_fp_binop_rm<0x0A, 0x0B, "round",
3363 int_x86_sse41_round_ss, int_x86_sse41_round_sd>;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003364
3365// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
3366multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
3367 Intrinsic IntId128> {
3368 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3369 (ins VR128:$src),
3370 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3371 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
3372 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3373 (ins i128mem:$src),
3374 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3375 [(set VR128:$dst,
3376 (IntId128
3377 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
3378}
3379
3380defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
3381 int_x86_sse41_phminposuw>;
3382
3383/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Chenge9083d62008-03-05 08:19:16 +00003384let Constraints = "$src1 = $dst" in {
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003385 multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
3386 Intrinsic IntId128, bit Commutable = 0> {
Nate Begemanfea2be52008-02-09 23:46:37 +00003387 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3388 (ins VR128:$src1, VR128:$src2),
3389 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3390 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3391 OpSize {
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003392 let isCommutable = Commutable;
3393 }
Nate Begemanfea2be52008-02-09 23:46:37 +00003394 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3395 (ins VR128:$src1, i128mem:$src2),
3396 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3397 [(set VR128:$dst,
3398 (IntId128 VR128:$src1,
3399 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003400 }
3401}
3402
3403defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq",
3404 int_x86_sse41_pcmpeqq, 1>;
3405defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw",
3406 int_x86_sse41_packusdw, 0>;
3407defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb",
3408 int_x86_sse41_pminsb, 1>;
3409defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd",
3410 int_x86_sse41_pminsd, 1>;
3411defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud",
3412 int_x86_sse41_pminud, 1>;
3413defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw",
3414 int_x86_sse41_pminuw, 1>;
3415defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb",
3416 int_x86_sse41_pmaxsb, 1>;
3417defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd",
3418 int_x86_sse41_pmaxsd, 1>;
3419defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud",
3420 int_x86_sse41_pmaxud, 1>;
3421defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw",
3422 int_x86_sse41_pmaxuw, 1>;
Nate Begeman204e84e2008-02-04 06:00:24 +00003423
Mon P Wangaf9b9522008-12-18 21:42:19 +00003424defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq", int_x86_sse41_pmuldq, 1>;
3425
Nate Begeman30a0de92008-07-17 16:51:19 +00003426def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)),
3427 (PCMPEQQrr VR128:$src1, VR128:$src2)>;
3428def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))),
3429 (PCMPEQQrm VR128:$src1, addr:$src2)>;
3430
Nate Begeman1426d522008-02-09 01:38:08 +00003431/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Chenge9083d62008-03-05 08:19:16 +00003432let Constraints = "$src1 = $dst" in {
Dan Gohman0b924dc2008-05-23 17:49:40 +00003433 multiclass SS41I_binop_patint<bits<8> opc, string OpcodeStr, ValueType OpVT,
3434 SDNode OpNode, Intrinsic IntId128,
3435 bit Commutable = 0> {
Nate Begeman1426d522008-02-09 01:38:08 +00003436 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3437 (ins VR128:$src1, VR128:$src2),
3438 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohman0b924dc2008-05-23 17:49:40 +00003439 [(set VR128:$dst, (OpNode (OpVT VR128:$src1),
3440 VR128:$src2))]>, OpSize {
Nate Begeman1426d522008-02-09 01:38:08 +00003441 let isCommutable = Commutable;
3442 }
3443 def rr_int : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3444 (ins VR128:$src1, VR128:$src2),
3445 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3446 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3447 OpSize {
3448 let isCommutable = Commutable;
3449 }
3450 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3451 (ins VR128:$src1, i128mem:$src2),
3452 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3453 [(set VR128:$dst,
Chris Lattner1a7d0872010-02-18 06:33:42 +00003454 (OpVT (OpNode VR128:$src1, (memop addr:$src2))))]>, OpSize;
Nate Begeman1426d522008-02-09 01:38:08 +00003455 def rm_int : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3456 (ins VR128:$src1, i128mem:$src2),
3457 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3458 [(set VR128:$dst,
Evan Chengb1938262008-05-23 00:37:07 +00003459 (IntId128 VR128:$src1, (memop addr:$src2)))]>,
Nate Begeman1426d522008-02-09 01:38:08 +00003460 OpSize;
3461 }
3462}
Eric Christopher8258d0b2010-03-30 18:49:01 +00003463
3464/// SS48I_binop_rm - Simple SSE41 binary operator.
3465let Constraints = "$src1 = $dst" in {
3466multiclass SS48I_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3467 ValueType OpVT, bit Commutable = 0> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003468 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
Eric Christopher8258d0b2010-03-30 18:49:01 +00003469 (ins VR128:$src1, VR128:$src2),
3470 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3471 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]>,
3472 OpSize {
3473 let isCommutable = Commutable;
3474 }
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003475 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
Eric Christopher8258d0b2010-03-30 18:49:01 +00003476 (ins VR128:$src1, i128mem:$src2),
3477 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3478 [(set VR128:$dst, (OpNode VR128:$src1,
3479 (bc_v4i32 (memopv2i64 addr:$src2))))]>,
3480 OpSize;
3481}
3482}
3483
3484defm PMULLD : SS48I_binop_rm<0x40, "pmulld", mul, v4i32, 1>;
Nate Begeman1426d522008-02-09 01:38:08 +00003485
Evan Cheng172b7942008-03-14 07:39:27 +00003486/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Evan Chenge9083d62008-03-05 08:19:16 +00003487let Constraints = "$src1 = $dst" in {
Nate Begeman204e84e2008-02-04 06:00:24 +00003488 multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
3489 Intrinsic IntId128, bit Commutable = 0> {
Evan Cheng172b7942008-03-14 07:39:27 +00003490 def rri : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemanfea2be52008-02-09 23:46:37 +00003491 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003492 !strconcat(OpcodeStr,
Nate Begemanab5d56c2008-02-10 18:47:57 +00003493 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003494 [(set VR128:$dst,
Nate Begemanfea2be52008-02-09 23:46:37 +00003495 (IntId128 VR128:$src1, VR128:$src2, imm:$src3))]>,
3496 OpSize {
Nate Begeman204e84e2008-02-04 06:00:24 +00003497 let isCommutable = Commutable;
3498 }
Evan Cheng172b7942008-03-14 07:39:27 +00003499 def rmi : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemanfea2be52008-02-09 23:46:37 +00003500 (ins VR128:$src1, i128mem:$src2, i32i8imm:$src3),
3501 !strconcat(OpcodeStr,
Nate Begemanab5d56c2008-02-10 18:47:57 +00003502 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begemanfea2be52008-02-09 23:46:37 +00003503 [(set VR128:$dst,
3504 (IntId128 VR128:$src1,
3505 (bitconvert (memopv16i8 addr:$src2)), imm:$src3))]>,
3506 OpSize;
Nate Begeman204e84e2008-02-04 06:00:24 +00003507 }
3508}
3509
3510defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps",
3511 int_x86_sse41_blendps, 0>;
3512defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd",
3513 int_x86_sse41_blendpd, 0>;
3514defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw",
3515 int_x86_sse41_pblendw, 0>;
3516defm DPPS : SS41I_binop_rmi_int<0x40, "dpps",
3517 int_x86_sse41_dpps, 1>;
3518defm DPPD : SS41I_binop_rmi_int<0x41, "dppd",
3519 int_x86_sse41_dppd, 1>;
3520defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw",
Eric Christopher419e2232010-04-08 00:52:02 +00003521 int_x86_sse41_mpsadbw, 0>;
Nate Begeman1426d522008-02-09 01:38:08 +00003522
Nate Begemanfea2be52008-02-09 23:46:37 +00003523
Evan Cheng172b7942008-03-14 07:39:27 +00003524/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Chenge9083d62008-03-05 08:19:16 +00003525let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanab5d56c2008-02-10 18:47:57 +00003526 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3527 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3528 (ins VR128:$src1, VR128:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003529 !strconcat(OpcodeStr,
Nate Begemanab5d56c2008-02-10 18:47:57 +00003530 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3531 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
3532 OpSize;
3533
3534 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3535 (ins VR128:$src1, i128mem:$src2),
3536 !strconcat(OpcodeStr,
3537 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3538 [(set VR128:$dst,
3539 (IntId VR128:$src1,
3540 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
3541 }
3542}
3543
3544defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
3545defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
3546defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
3547
3548
Nate Begemanfea2be52008-02-09 23:46:37 +00003549multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3550 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3551 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3552 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3553
3554 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3555 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Chengca57f782008-09-24 23:27:55 +00003556 [(set VR128:$dst,
3557 (IntId (bitconvert (v2i64 (scalar_to_vector (loadi64 addr:$src))))))]>,
3558 OpSize;
Nate Begemanfea2be52008-02-09 23:46:37 +00003559}
3560
3561defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
3562defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
3563defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
3564defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
3565defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
3566defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
3567
Evan Chengca57f782008-09-24 23:27:55 +00003568// Common patterns involving scalar load.
3569def : Pat<(int_x86_sse41_pmovsxbw (vzmovl_v2i64 addr:$src)),
3570 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3571def : Pat<(int_x86_sse41_pmovsxbw (vzload_v2i64 addr:$src)),
3572 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3573
3574def : Pat<(int_x86_sse41_pmovsxwd (vzmovl_v2i64 addr:$src)),
3575 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3576def : Pat<(int_x86_sse41_pmovsxwd (vzload_v2i64 addr:$src)),
3577 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3578
3579def : Pat<(int_x86_sse41_pmovsxdq (vzmovl_v2i64 addr:$src)),
3580 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3581def : Pat<(int_x86_sse41_pmovsxdq (vzload_v2i64 addr:$src)),
3582 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3583
3584def : Pat<(int_x86_sse41_pmovzxbw (vzmovl_v2i64 addr:$src)),
3585 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3586def : Pat<(int_x86_sse41_pmovzxbw (vzload_v2i64 addr:$src)),
3587 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3588
3589def : Pat<(int_x86_sse41_pmovzxwd (vzmovl_v2i64 addr:$src)),
3590 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3591def : Pat<(int_x86_sse41_pmovzxwd (vzload_v2i64 addr:$src)),
3592 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3593
3594def : Pat<(int_x86_sse41_pmovzxdq (vzmovl_v2i64 addr:$src)),
3595 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3596def : Pat<(int_x86_sse41_pmovzxdq (vzload_v2i64 addr:$src)),
3597 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3598
3599
Nate Begemanfea2be52008-02-09 23:46:37 +00003600multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3601 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3602 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3603 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3604
3605 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3606 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Chengca57f782008-09-24 23:27:55 +00003607 [(set VR128:$dst,
3608 (IntId (bitconvert (v4i32 (scalar_to_vector (loadi32 addr:$src))))))]>,
3609 OpSize;
Nate Begemanfea2be52008-02-09 23:46:37 +00003610}
3611
3612defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
3613defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
3614defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
3615defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
3616
Evan Chengca57f782008-09-24 23:27:55 +00003617// Common patterns involving scalar load
3618def : Pat<(int_x86_sse41_pmovsxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng89d4a282008-09-25 00:49:51 +00003619 (PMOVSXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003620def : Pat<(int_x86_sse41_pmovsxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng89d4a282008-09-25 00:49:51 +00003621 (PMOVSXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003622
3623def : Pat<(int_x86_sse41_pmovzxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng89d4a282008-09-25 00:49:51 +00003624 (PMOVZXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003625def : Pat<(int_x86_sse41_pmovzxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng89d4a282008-09-25 00:49:51 +00003626 (PMOVZXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003627
3628
Nate Begemanfea2be52008-02-09 23:46:37 +00003629multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3630 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3631 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3632 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3633
Evan Chengca57f782008-09-24 23:27:55 +00003634 // Expecting a i16 load any extended to i32 value.
Nate Begemanfea2be52008-02-09 23:46:37 +00003635 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
3636 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Chengca57f782008-09-24 23:27:55 +00003637 [(set VR128:$dst, (IntId (bitconvert
3638 (v4i32 (scalar_to_vector (loadi16_anyext addr:$src))))))]>,
3639 OpSize;
Nate Begemanfea2be52008-02-09 23:46:37 +00003640}
3641
3642defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
Eli Friedman9d47b8d2009-06-06 05:55:37 +00003643defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovzxbq", int_x86_sse41_pmovzxbq>;
Nate Begemanfea2be52008-02-09 23:46:37 +00003644
Evan Chengca57f782008-09-24 23:27:55 +00003645// Common patterns involving scalar load
3646def : Pat<(int_x86_sse41_pmovsxbq
3647 (bitconvert (v4i32 (X86vzmovl
3648 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng89d4a282008-09-25 00:49:51 +00003649 (PMOVSXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003650
3651def : Pat<(int_x86_sse41_pmovzxbq
3652 (bitconvert (v4i32 (X86vzmovl
3653 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng89d4a282008-09-25 00:49:51 +00003654 (PMOVZXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003655
Nate Begemanfea2be52008-02-09 23:46:37 +00003656
Nate Begeman14d12ca2008-02-11 04:19:36 +00003657/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
3658multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
Evan Cheng7aae8762008-03-26 08:11:49 +00003659 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begemanfea2be52008-02-09 23:46:37 +00003660 (ins VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003661 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003662 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003663 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
3664 OpSize;
Evan Cheng172b7942008-03-14 07:39:27 +00003665 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemanfea2be52008-02-09 23:46:37 +00003666 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003667 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003668 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003669 []>, OpSize;
3670// FIXME:
3671// There's an AssertZext in the way of writing the store pattern
3672// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
Nate Begemanfea2be52008-02-09 23:46:37 +00003673}
3674
Nate Begeman14d12ca2008-02-11 04:19:36 +00003675defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
Nate Begemanfea2be52008-02-09 23:46:37 +00003676
Nate Begeman14d12ca2008-02-11 04:19:36 +00003677
3678/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
3679multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
Evan Cheng172b7942008-03-14 07:39:27 +00003680 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003681 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003682 !strconcat(OpcodeStr,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003683 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3684 []>, OpSize;
3685// FIXME:
3686// There's an AssertZext in the way of writing the store pattern
3687// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
3688}
3689
3690defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
3691
3692
3693/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
3694multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
Evan Cheng7aae8762008-03-26 08:11:49 +00003695 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begemanfea2be52008-02-09 23:46:37 +00003696 (ins VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003697 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003698 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3699 [(set GR32:$dst,
3700 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
Evan Cheng172b7942008-03-14 07:39:27 +00003701 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemanfea2be52008-02-09 23:46:37 +00003702 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003703 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003704 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3705 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
3706 addr:$dst)]>, OpSize;
Nate Begeman1426d522008-02-09 01:38:08 +00003707}
3708
Nate Begeman14d12ca2008-02-11 04:19:36 +00003709defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
Nate Begeman1426d522008-02-09 01:38:08 +00003710
Nate Begeman14d12ca2008-02-11 04:19:36 +00003711
Evan Cheng62a3f152008-03-24 21:52:23 +00003712/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
3713/// destination
Nate Begeman14d12ca2008-02-11 04:19:36 +00003714multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
Evan Cheng7aae8762008-03-26 08:11:49 +00003715 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begemanfea2be52008-02-09 23:46:37 +00003716 (ins VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003717 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003718 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Dan Gohman171c11e2008-04-16 02:32:24 +00003719 [(set GR32:$dst,
3720 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
Evan Cheng62a3f152008-03-24 21:52:23 +00003721 OpSize;
Eric Christopher44b93ff2009-07-31 20:07:27 +00003722 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemanfea2be52008-02-09 23:46:37 +00003723 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003724 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003725 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng62a3f152008-03-24 21:52:23 +00003726 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
Nate Begemanfea2be52008-02-09 23:46:37 +00003727 addr:$dst)]>, OpSize;
Nate Begeman1426d522008-02-09 01:38:08 +00003728}
3729
Nate Begeman14d12ca2008-02-11 04:19:36 +00003730defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
Nate Begemanfea2be52008-02-09 23:46:37 +00003731
Dan Gohmand9ced092008-08-08 18:30:21 +00003732// Also match an EXTRACTPS store when the store is done as f32 instead of i32.
3733def : Pat<(store (f32 (bitconvert (extractelt (bc_v4i32 (v4f32 VR128:$src1)),
3734 imm:$src2))),
3735 addr:$dst),
3736 (EXTRACTPSmr addr:$dst, VR128:$src1, imm:$src2)>,
3737 Requires<[HasSSE41]>;
3738
Evan Chenge9083d62008-03-05 08:19:16 +00003739let Constraints = "$src1 = $dst" in {
Nate Begeman14d12ca2008-02-11 04:19:36 +00003740 multiclass SS41I_insert8<bits<8> opc, string OpcodeStr> {
Evan Cheng172b7942008-03-14 07:39:27 +00003741 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003742 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003743 !strconcat(OpcodeStr,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003744 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003745 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003746 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng172b7942008-03-14 07:39:27 +00003747 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003748 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
3749 !strconcat(OpcodeStr,
3750 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003751 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003752 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
3753 imm:$src3))]>, OpSize;
3754 }
3755}
3756
3757defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
3758
Evan Chenge9083d62008-03-05 08:19:16 +00003759let Constraints = "$src1 = $dst" in {
Nate Begeman14d12ca2008-02-11 04:19:36 +00003760 multiclass SS41I_insert32<bits<8> opc, string OpcodeStr> {
Evan Cheng172b7942008-03-14 07:39:27 +00003761 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003762 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003763 !strconcat(OpcodeStr,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003764 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003765 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003766 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
3767 OpSize;
Evan Cheng172b7942008-03-14 07:39:27 +00003768 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003769 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
3770 !strconcat(OpcodeStr,
3771 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003772 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003773 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
3774 imm:$src3)))]>, OpSize;
3775 }
3776}
3777
3778defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
3779
Eric Christopher1e5cdea2009-07-23 02:22:41 +00003780// insertps has a few different modes, there's the first two here below which
3781// are optimized inserts that won't zero arbitrary elements in the destination
3782// vector. The next one matches the intrinsic and could zero arbitrary elements
3783// in the target vector.
Evan Chenge9083d62008-03-05 08:19:16 +00003784let Constraints = "$src1 = $dst" in {
Nate Begeman14d12ca2008-02-11 04:19:36 +00003785 multiclass SS41I_insertf32<bits<8> opc, string OpcodeStr> {
Eric Christopherfbd66872009-07-24 00:33:09 +00003786 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
3787 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003788 !strconcat(OpcodeStr,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003789 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003790 [(set VR128:$dst,
3791 (X86insrtps VR128:$src1, VR128:$src2, imm:$src3))]>,
Sean Callanan108934c2009-12-18 00:01:26 +00003792 OpSize;
Eric Christopherfbd66872009-07-24 00:33:09 +00003793 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003794 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
3795 !strconcat(OpcodeStr,
3796 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003797 [(set VR128:$dst,
Eric Christopherfbd66872009-07-24 00:33:09 +00003798 (X86insrtps VR128:$src1,
3799 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003800 imm:$src3))]>, OpSize;
3801 }
3802}
3803
Evan Cheng7aae8762008-03-26 08:11:49 +00003804defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Nate Begemanbc4efb82008-03-16 21:14:46 +00003805
Eric Christopherfbd66872009-07-24 00:33:09 +00003806def : Pat<(int_x86_sse41_insertps VR128:$src1, VR128:$src2, imm:$src3),
3807 (INSERTPSrr VR128:$src1, VR128:$src2, imm:$src3)>;
3808
Eric Christopher71c67532009-07-29 00:28:05 +00003809// ptest instruction we'll lower to this in X86ISelLowering primarily from
3810// the intel intrinsic that corresponds to this.
Nate Begemanbc4efb82008-03-16 21:14:46 +00003811let Defs = [EFLAGS] in {
3812def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Eric Christopher71c67532009-07-29 00:28:05 +00003813 "ptest \t{$src2, $src1|$src1, $src2}",
Chris Lattnerd486d772010-03-28 05:07:17 +00003814 [(set EFLAGS, (X86ptest VR128:$src1, VR128:$src2))]>,
3815 OpSize;
Nate Begemanbc4efb82008-03-16 21:14:46 +00003816def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
Eric Christopher71c67532009-07-29 00:28:05 +00003817 "ptest \t{$src2, $src1|$src1, $src2}",
Chris Lattnerd486d772010-03-28 05:07:17 +00003818 [(set EFLAGS, (X86ptest VR128:$src1, (load addr:$src2)))]>,
3819 OpSize;
Nate Begemanbc4efb82008-03-16 21:14:46 +00003820}
3821
3822def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3823 "movntdqa\t{$src, $dst|$dst, $src}",
Kevin Enderby40fe18f2010-02-10 00:10:31 +00003824 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>,
3825 OpSize;
Nate Begeman30a0de92008-07-17 16:51:19 +00003826
Eric Christopherb120ab42009-08-18 22:50:32 +00003827
3828//===----------------------------------------------------------------------===//
3829// SSE4.2 Instructions
3830//===----------------------------------------------------------------------===//
3831
Nate Begeman30a0de92008-07-17 16:51:19 +00003832/// SS42I_binop_rm_int - Simple SSE 4.2 binary operator
3833let Constraints = "$src1 = $dst" in {
3834 multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr,
3835 Intrinsic IntId128, bit Commutable = 0> {
3836 def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst),
3837 (ins VR128:$src1, VR128:$src2),
3838 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3839 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3840 OpSize {
3841 let isCommutable = Commutable;
3842 }
3843 def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst),
3844 (ins VR128:$src1, i128mem:$src2),
3845 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3846 [(set VR128:$dst,
3847 (IntId128 VR128:$src1,
3848 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
3849 }
3850}
3851
Nate Begemane99b2552008-07-17 17:04:58 +00003852defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>;
Nate Begeman30a0de92008-07-17 16:51:19 +00003853
3854def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)),
3855 (PCMPGTQrr VR128:$src1, VR128:$src2)>;
3856def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))),
3857 (PCMPGTQrm VR128:$src1, addr:$src2)>;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003858
3859// crc intrinsic instruction
3860// This set of instructions are only rm, the only difference is the size
3861// of r and m.
3862let Constraints = "$src1 = $dst" in {
Eric Christopher027c2b12009-08-10 21:48:58 +00003863 def CRC32m8 : SS42FI<0xF0, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003864 (ins GR32:$src1, i8mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003865 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003866 [(set GR32:$dst,
3867 (int_x86_sse42_crc32_8 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003868 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00003869 def CRC32r8 : SS42FI<0xF0, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003870 (ins GR32:$src1, GR8:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003871 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003872 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003873 (int_x86_sse42_crc32_8 GR32:$src1, GR8:$src2))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00003874 def CRC32m16 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003875 (ins GR32:$src1, i16mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003876 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003877 [(set GR32:$dst,
3878 (int_x86_sse42_crc32_16 GR32:$src1,
3879 (load addr:$src2)))]>,
3880 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00003881 def CRC32r16 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003882 (ins GR32:$src1, GR16:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003883 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003884 [(set GR32:$dst,
Eric Christopher027c2b12009-08-10 21:48:58 +00003885 (int_x86_sse42_crc32_16 GR32:$src1, GR16:$src2))]>,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003886 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00003887 def CRC32m32 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003888 (ins GR32:$src1, i32mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003889 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003890 [(set GR32:$dst,
3891 (int_x86_sse42_crc32_32 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003892 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00003893 def CRC32r32 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003894 (ins GR32:$src1, GR32:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003895 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003896 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003897 (int_x86_sse42_crc32_32 GR32:$src1, GR32:$src2))]>;
3898 def CRC64m8 : SS42FI<0xF0, MRMSrcMem, (outs GR64:$dst),
3899 (ins GR64:$src1, i8mem:$src2),
3900 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003901 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003902 (int_x86_sse42_crc64_8 GR64:$src1,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003903 (load addr:$src2)))]>,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003904 REX_W;
3905 def CRC64r8 : SS42FI<0xF0, MRMSrcReg, (outs GR64:$dst),
3906 (ins GR64:$src1, GR8:$src2),
3907 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003908 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003909 (int_x86_sse42_crc64_8 GR64:$src1, GR8:$src2))]>,
3910 REX_W;
3911 def CRC64m64 : SS42FI<0xF1, MRMSrcMem, (outs GR64:$dst),
3912 (ins GR64:$src1, i64mem:$src2),
3913 "crc32{q} \t{$src2, $src1|$src1, $src2}",
3914 [(set GR64:$dst,
3915 (int_x86_sse42_crc64_64 GR64:$src1,
3916 (load addr:$src2)))]>,
3917 REX_W;
3918 def CRC64r64 : SS42FI<0xF1, MRMSrcReg, (outs GR64:$dst),
3919 (ins GR64:$src1, GR64:$src2),
3920 "crc32{q} \t{$src2, $src1|$src1, $src2}",
3921 [(set GR64:$dst,
3922 (int_x86_sse42_crc64_64 GR64:$src1, GR64:$src2))]>,
3923 REX_W;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003924}
Eric Christopherb120ab42009-08-18 22:50:32 +00003925
3926// String/text processing instructions.
Dan Gohman533297b2009-10-29 18:10:34 +00003927let Defs = [EFLAGS], usesCustomInserter = 1 in {
Eric Christopherb120ab42009-08-18 22:50:32 +00003928def PCMPISTRM128REG : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00003929 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3930 "#PCMPISTRM128rr PSEUDO!",
3931 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128 VR128:$src1, VR128:$src2,
3932 imm:$src3))]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003933def PCMPISTRM128MEM : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00003934 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3935 "#PCMPISTRM128rm PSEUDO!",
3936 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128 VR128:$src1, (load addr:$src2),
3937 imm:$src3))]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003938}
3939
3940let Defs = [XMM0, EFLAGS] in {
3941def PCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003942 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3943 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003944def PCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003945 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3946 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003947}
3948
Sean Callanan108934c2009-12-18 00:01:26 +00003949let Defs = [EFLAGS], Uses = [EAX, EDX], usesCustomInserter = 1 in {
Eric Christopherb120ab42009-08-18 22:50:32 +00003950def PCMPESTRM128REG : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00003951 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
3952 "#PCMPESTRM128rr PSEUDO!",
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003953 [(set VR128:$dst,
3954 (int_x86_sse42_pcmpestrm128
Sean Callanan108934c2009-12-18 00:01:26 +00003955 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5))]>, OpSize;
3956
Eric Christopherb120ab42009-08-18 22:50:32 +00003957def PCMPESTRM128MEM : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00003958 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
3959 "#PCMPESTRM128rm PSEUDO!",
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003960 [(set VR128:$dst, (int_x86_sse42_pcmpestrm128
3961 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5))]>,
Sean Callanan108934c2009-12-18 00:01:26 +00003962 OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003963}
3964
3965let Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in {
Sean Callanan47234e62009-08-20 18:24:27 +00003966def PCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003967 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
3968 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
Sean Callanan47234e62009-08-20 18:24:27 +00003969def PCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003970 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
3971 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003972}
3973
3974let Defs = [ECX, EFLAGS] in {
3975 multiclass SS42AI_pcmpistri<Intrinsic IntId128> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003976 def rr : SS42AI<0x63, MRMSrcReg, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003977 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3978 "pcmpistri\t{$src3, $src2, $src1|$src1, $src2, $src3}",
3979 [(set ECX, (IntId128 VR128:$src1, VR128:$src2, imm:$src3)),
3980 (implicit EFLAGS)]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003981 def rm : SS42AI<0x63, MRMSrcMem, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003982 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3983 "pcmpistri\t{$src3, $src2, $src1|$src1, $src2, $src3}",
3984 [(set ECX, (IntId128 VR128:$src1, (load addr:$src2), imm:$src3)),
3985 (implicit EFLAGS)]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003986 }
3987}
3988
3989defm PCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128>;
3990defm PCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128>;
3991defm PCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128>;
3992defm PCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128>;
3993defm PCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128>;
3994defm PCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128>;
3995
3996let Defs = [ECX, EFLAGS] in {
3997let Uses = [EAX, EDX] in {
3998 multiclass SS42AI_pcmpestri<Intrinsic IntId128> {
3999 def rr : SS42AI<0x61, MRMSrcReg, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00004000 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
4001 "pcmpestri\t{$src5, $src3, $src1|$src1, $src3, $src5}",
4002 [(set ECX, (IntId128 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5)),
4003 (implicit EFLAGS)]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00004004 def rm : SS42AI<0x61, MRMSrcMem, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00004005 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
4006 "pcmpestri\t{$src5, $src3, $src1|$src1, $src3, $src5}",
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004007 [(set ECX,
Sean Callanan108934c2009-12-18 00:01:26 +00004008 (IntId128 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5)),
4009 (implicit EFLAGS)]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00004010 }
4011}
4012}
4013
4014defm PCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128>;
4015defm PCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128>;
4016defm PCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128>;
4017defm PCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128>;
4018defm PCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128>;
4019defm PCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128>;
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004020
4021//===----------------------------------------------------------------------===//
4022// AES-NI Instructions
4023//===----------------------------------------------------------------------===//
4024
4025let Constraints = "$src1 = $dst" in {
4026 multiclass AESI_binop_rm_int<bits<8> opc, string OpcodeStr,
4027 Intrinsic IntId128, bit Commutable = 0> {
4028 def rr : AES8I<opc, MRMSrcReg, (outs VR128:$dst),
4029 (ins VR128:$src1, VR128:$src2),
4030 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4031 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
4032 OpSize {
4033 let isCommutable = Commutable;
4034 }
4035 def rm : AES8I<opc, MRMSrcMem, (outs VR128:$dst),
4036 (ins VR128:$src1, i128mem:$src2),
4037 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4038 [(set VR128:$dst,
4039 (IntId128 VR128:$src1,
4040 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
4041 }
4042}
4043
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004044defm AESENC : AESI_binop_rm_int<0xDC, "aesenc",
4045 int_x86_aesni_aesenc>;
4046defm AESENCLAST : AESI_binop_rm_int<0xDD, "aesenclast",
4047 int_x86_aesni_aesenclast>;
4048defm AESDEC : AESI_binop_rm_int<0xDE, "aesdec",
4049 int_x86_aesni_aesdec>;
4050defm AESDECLAST : AESI_binop_rm_int<0xDF, "aesdeclast",
4051 int_x86_aesni_aesdeclast>;
4052
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004053def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, VR128:$src2)),
4054 (AESENCrr VR128:$src1, VR128:$src2)>;
4055def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, (memop addr:$src2))),
4056 (AESENCrm VR128:$src1, addr:$src2)>;
4057def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, VR128:$src2)),
4058 (AESENCLASTrr VR128:$src1, VR128:$src2)>;
4059def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, (memop addr:$src2))),
4060 (AESENCLASTrm VR128:$src1, addr:$src2)>;
4061def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, VR128:$src2)),
4062 (AESDECrr VR128:$src1, VR128:$src2)>;
4063def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, (memop addr:$src2))),
4064 (AESDECrm VR128:$src1, addr:$src2)>;
4065def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, VR128:$src2)),
4066 (AESDECLASTrr VR128:$src1, VR128:$src2)>;
4067def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, (memop addr:$src2))),
4068 (AESDECLASTrm VR128:$src1, addr:$src2)>;
4069
Eric Christopherb3500fd2010-04-02 23:48:33 +00004070def AESIMCrr : AES8I<0xDB, MRMSrcReg, (outs VR128:$dst),
4071 (ins VR128:$src1),
4072 "aesimc\t{$src1, $dst|$dst, $src1}",
4073 [(set VR128:$dst,
4074 (int_x86_aesni_aesimc VR128:$src1))]>,
4075 OpSize;
4076
4077def AESIMCrm : AES8I<0xDB, MRMSrcMem, (outs VR128:$dst),
4078 (ins i128mem:$src1),
4079 "aesimc\t{$src1, $dst|$dst, $src1}",
4080 [(set VR128:$dst,
4081 (int_x86_aesni_aesimc (bitconvert (memopv2i64 addr:$src1))))]>,
4082 OpSize;
4083
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004084def AESKEYGENASSIST128rr : AESAI<0xDF, MRMSrcReg, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004085 (ins VR128:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004086 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4087 [(set VR128:$dst,
4088 (int_x86_aesni_aeskeygenassist VR128:$src1, imm:$src2))]>,
4089 OpSize;
4090def AESKEYGENASSIST128rm : AESAI<0xDF, MRMSrcMem, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004091 (ins i128mem:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004092 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4093 [(set VR128:$dst,
4094 (int_x86_aesni_aeskeygenassist (bitconvert (memopv2i64 addr:$src1)),
4095 imm:$src2))]>,
4096 OpSize;