blob: 1a68dce6370d751ee705850e792763eae288d8b7 [file] [log] [blame]
Bob Wilsone60fee02009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilsonf4f1a272009-08-14 05:13:08 +000068def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
69
Bob Wilson206f6c42009-08-14 05:08:32 +000070// VDUPLANE can produce a quad-register result from a double-register source,
71// so the result is not constrained to match the source.
72def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
73 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
74 SDTCisVT<2, i32>]>>;
Bob Wilsone60fee02009-06-22 23:27:02 +000075
Bob Wilson055a90d2009-08-05 00:49:09 +000076def SDTARMVLD2 : SDTypeProfile<2, 1, [SDTCisSameAs<0, 1>, SDTCisPtrTy<2>]>;
77def SDTARMVLD3 : SDTypeProfile<3, 1, [SDTCisSameAs<0, 1>,
78 SDTCisSameAs<0, 2>, SDTCisPtrTy<3>]>;
79def SDTARMVLD4 : SDTypeProfile<4, 1, [SDTCisSameAs<0, 1>,
80 SDTCisSameAs<0, 2>,
81 SDTCisSameAs<0, 3>, SDTCisPtrTy<4>]>;
82def NEONvld2d : SDNode<"ARMISD::VLD2D", SDTARMVLD2,
83 [SDNPHasChain, SDNPMayLoad]>;
84def NEONvld3d : SDNode<"ARMISD::VLD3D", SDTARMVLD3,
85 [SDNPHasChain, SDNPMayLoad]>;
86def NEONvld4d : SDNode<"ARMISD::VLD4D", SDTARMVLD4,
87 [SDNPHasChain, SDNPMayLoad]>;
Bob Wilsond2a2e002009-08-04 00:36:16 +000088
Bob Wilson6a209cd2009-08-06 18:47:44 +000089def SDTARMVST2 : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>]>;
90def SDTARMVST3 : SDTypeProfile<0, 4, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
91 SDTCisSameAs<1, 3>]>;
92def SDTARMVST4 : SDTypeProfile<0, 5, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
93 SDTCisSameAs<1, 3>,
94 SDTCisSameAs<1, 4>]>;
95
96def NEONvst2d : SDNode<"ARMISD::VST2D", SDTARMVST2,
97 [SDNPHasChain, SDNPMayStore]>;
98def NEONvst3d : SDNode<"ARMISD::VST3D", SDTARMVST3,
99 [SDNPHasChain, SDNPMayStore]>;
100def NEONvst4d : SDNode<"ARMISD::VST4D", SDTARMVST4,
101 [SDNPHasChain, SDNPMayStore]>;
102
Bob Wilson3ac39132009-08-19 17:03:43 +0000103def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
104 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
105def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
106
Bob Wilson08479272009-08-12 22:31:50 +0000107def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
108def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
109def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
110def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
111
Anton Korobeynikovbe262ae2009-08-21 12:40:50 +0000112def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
113 SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>]>;
Anton Korobeynikov394bbb82009-08-21 12:41:42 +0000114def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
115def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
116def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikovbe262ae2009-08-21 12:40:50 +0000117
Bob Wilsone60fee02009-06-22 23:27:02 +0000118//===----------------------------------------------------------------------===//
119// NEON operand definitions
120//===----------------------------------------------------------------------===//
121
122// addrmode_neonldstm := reg
123//
124/* TODO: Take advantage of vldm.
125def addrmode_neonldstm : Operand<i32>,
126 ComplexPattern<i32, 2, "SelectAddrModeNeonLdStM", []> {
127 let PrintMethod = "printAddrNeonLdStMOperand";
128 let MIOperandInfo = (ops GPR, i32imm);
129}
130*/
131
132//===----------------------------------------------------------------------===//
133// NEON load / store instructions
134//===----------------------------------------------------------------------===//
135
Bob Wilsonee27bec2009-08-12 00:49:01 +0000136/* TODO: Take advantage of vldm.
Bob Wilson66b34002009-08-12 17:04:56 +0000137let mayLoad = 1 in {
Bob Wilsone60fee02009-06-22 23:27:02 +0000138def VLDMD : NI<(outs),
139 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000140 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000141 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000142 []> {
143 let Inst{27-25} = 0b110;
144 let Inst{20} = 1;
145 let Inst{11-9} = 0b101;
146}
Bob Wilsone60fee02009-06-22 23:27:02 +0000147
148def VLDMS : NI<(outs),
149 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000150 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000151 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000152 []> {
153 let Inst{27-25} = 0b110;
154 let Inst{20} = 1;
155 let Inst{11-9} = 0b101;
156}
Bob Wilson66b34002009-08-12 17:04:56 +0000157}
Bob Wilsone60fee02009-06-22 23:27:02 +0000158*/
159
160// Use vldmia to load a Q register as a D register pair.
Anton Korobeynikov3f087662009-08-08 13:35:48 +0000161def VLDRQ : NI4<(outs QPR:$dst), (ins addrmode4:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000162 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000163 "vldmia $addr, ${dst:dregpair}",
Anton Korobeynikov3f087662009-08-08 13:35:48 +0000164 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]> {
Evan Chengdabc6c02009-07-08 22:51:32 +0000165 let Inst{27-25} = 0b110;
166 let Inst{24} = 0; // P bit
167 let Inst{23} = 1; // U bit
168 let Inst{20} = 1;
169 let Inst{11-9} = 0b101;
170}
Bob Wilsone60fee02009-06-22 23:27:02 +0000171
Bob Wilson66b34002009-08-12 17:04:56 +0000172// Use vstmia to store a Q register as a D register pair.
173def VSTRQ : NI4<(outs), (ins QPR:$src, addrmode4:$addr),
174 NoItinerary,
175 "vstmia $addr, ${src:dregpair}",
176 [(store (v2f64 QPR:$src), addrmode4:$addr)]> {
177 let Inst{27-25} = 0b110;
178 let Inst{24} = 0; // P bit
179 let Inst{23} = 1; // U bit
180 let Inst{20} = 0;
181 let Inst{11-9} = 0b101;
182}
183
Bob Wilsoned592c02009-07-08 18:11:30 +0000184// VLD1 : Vector Load (multiple single elements)
185class VLD1D<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
186 : NLdSt<(outs DPR:$dst), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000187 NoItinerary,
Bob Wilson560d2d02009-08-04 21:39:33 +0000188 !strconcat(OpcodeStr, "\t\\{$dst\\}, $addr"),
Bob Wilsond3902f72009-07-29 16:39:22 +0000189 [(set DPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000190class VLD1Q<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
191 : NLdSt<(outs QPR:$dst), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000192 NoItinerary,
Bob Wilsoned592c02009-07-08 18:11:30 +0000193 !strconcat(OpcodeStr, "\t${dst:dregpair}, $addr"),
Bob Wilsond3902f72009-07-29 16:39:22 +0000194 [(set QPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000195
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000196def VLD1d8 : VLD1D<"vld1.8", v8i8, int_arm_neon_vld1>;
197def VLD1d16 : VLD1D<"vld1.16", v4i16, int_arm_neon_vld1>;
198def VLD1d32 : VLD1D<"vld1.32", v2i32, int_arm_neon_vld1>;
199def VLD1df : VLD1D<"vld1.32", v2f32, int_arm_neon_vld1>;
200def VLD1d64 : VLD1D<"vld1.64", v1i64, int_arm_neon_vld1>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000201
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000202def VLD1q8 : VLD1Q<"vld1.8", v16i8, int_arm_neon_vld1>;
203def VLD1q16 : VLD1Q<"vld1.16", v8i16, int_arm_neon_vld1>;
204def VLD1q32 : VLD1Q<"vld1.32", v4i32, int_arm_neon_vld1>;
205def VLD1qf : VLD1Q<"vld1.32", v4f32, int_arm_neon_vld1>;
206def VLD1q64 : VLD1Q<"vld1.64", v2i64, int_arm_neon_vld1>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000207
Bob Wilson66b34002009-08-12 17:04:56 +0000208let mayLoad = 1 in {
209
Bob Wilson055a90d2009-08-05 00:49:09 +0000210// VLD2 : Vector Load (multiple 2-element structures)
211class VLD2D<string OpcodeStr>
212 : NLdSt<(outs DPR:$dst1, DPR:$dst2), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000213 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000214 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2\\}, $addr"), []>;
215
216def VLD2d8 : VLD2D<"vld2.8">;
217def VLD2d16 : VLD2D<"vld2.16">;
218def VLD2d32 : VLD2D<"vld2.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000219
220// VLD3 : Vector Load (multiple 3-element structures)
221class VLD3D<string OpcodeStr>
222 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000223 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000224 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3\\}, $addr"), []>;
225
226def VLD3d8 : VLD3D<"vld3.8">;
227def VLD3d16 : VLD3D<"vld3.16">;
228def VLD3d32 : VLD3D<"vld3.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000229
230// VLD4 : Vector Load (multiple 4-element structures)
231class VLD4D<string OpcodeStr>
232 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
233 (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000234 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000235 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr"), []>;
236
237def VLD4d8 : VLD4D<"vld4.8">;
238def VLD4d16 : VLD4D<"vld4.16">;
239def VLD4d32 : VLD4D<"vld4.32">;
Bob Wilsonee27bec2009-08-12 00:49:01 +0000240}
241
Bob Wilson6a209cd2009-08-06 18:47:44 +0000242// VST1 : Vector Store (multiple single elements)
243class VST1D<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
244 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src),
245 NoItinerary,
246 !strconcat(OpcodeStr, "\t\\{$src\\}, $addr"),
247 [(IntOp addrmode6:$addr, (Ty DPR:$src))]>;
248class VST1Q<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
249 : NLdSt<(outs), (ins addrmode6:$addr, QPR:$src),
250 NoItinerary,
251 !strconcat(OpcodeStr, "\t${src:dregpair}, $addr"),
252 [(IntOp addrmode6:$addr, (Ty QPR:$src))]>;
253
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000254def VST1d8 : VST1D<"vst1.8", v8i8, int_arm_neon_vst1>;
255def VST1d16 : VST1D<"vst1.16", v4i16, int_arm_neon_vst1>;
256def VST1d32 : VST1D<"vst1.32", v2i32, int_arm_neon_vst1>;
257def VST1df : VST1D<"vst1.32", v2f32, int_arm_neon_vst1>;
258def VST1d64 : VST1D<"vst1.64", v1i64, int_arm_neon_vst1>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000259
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000260def VST1q8 : VST1Q<"vst1.8", v16i8, int_arm_neon_vst1>;
261def VST1q16 : VST1Q<"vst1.16", v8i16, int_arm_neon_vst1>;
262def VST1q32 : VST1Q<"vst1.32", v4i32, int_arm_neon_vst1>;
263def VST1qf : VST1Q<"vst1.32", v4f32, int_arm_neon_vst1>;
264def VST1q64 : VST1Q<"vst1.64", v2i64, int_arm_neon_vst1>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000265
Bob Wilson66b34002009-08-12 17:04:56 +0000266let mayStore = 1 in {
267
Bob Wilson6a209cd2009-08-06 18:47:44 +0000268// VST2 : Vector Store (multiple 2-element structures)
269class VST2D<string OpcodeStr>
270 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2), NoItinerary,
271 !strconcat(OpcodeStr, "\t\\{$src1,$src2\\}, $addr"), []>;
272
273def VST2d8 : VST2D<"vst2.8">;
274def VST2d16 : VST2D<"vst2.16">;
275def VST2d32 : VST2D<"vst2.32">;
276
277// VST3 : Vector Store (multiple 3-element structures)
278class VST3D<string OpcodeStr>
279 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
280 NoItinerary,
281 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3\\}, $addr"), []>;
282
283def VST3d8 : VST3D<"vst3.8">;
284def VST3d16 : VST3D<"vst3.16">;
285def VST3d32 : VST3D<"vst3.32">;
286
287// VST4 : Vector Store (multiple 4-element structures)
288class VST4D<string OpcodeStr>
289 : NLdSt<(outs), (ins addrmode6:$addr,
290 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), NoItinerary,
291 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3,$src4\\}, $addr"), []>;
292
293def VST4d8 : VST4D<"vst4.8">;
294def VST4d16 : VST4D<"vst4.16">;
295def VST4d32 : VST4D<"vst4.32">;
Bob Wilsonee27bec2009-08-12 00:49:01 +0000296}
Bob Wilson6a209cd2009-08-06 18:47:44 +0000297
Bob Wilsoned592c02009-07-08 18:11:30 +0000298
Bob Wilsone60fee02009-06-22 23:27:02 +0000299//===----------------------------------------------------------------------===//
300// NEON pattern fragments
301//===----------------------------------------------------------------------===//
302
303// Extract D sub-registers of Q registers.
304// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000305def DSubReg_i8_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000306 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000307}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000308def DSubReg_i16_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000309 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000310}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000311def DSubReg_i32_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000312 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000313}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000314def DSubReg_f64_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000315 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000316}]>;
317
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000318// Extract S sub-registers of Q registers.
319// (arm_ssubreg_0 is 1; arm_ssubreg_1 is 2; etc.)
320def SSubReg_f32_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000321 return CurDAG->getTargetConstant(1 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000322}]>;
323
Bob Wilsone60fee02009-06-22 23:27:02 +0000324// Translate lane numbers from Q registers to D subregs.
325def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000326 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000327}]>;
328def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000329 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000330}]>;
331def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000332 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000333}]>;
334
335//===----------------------------------------------------------------------===//
336// Instruction Classes
337//===----------------------------------------------------------------------===//
338
339// Basic 2-register operations, both double- and quad-register.
340class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
341 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
342 ValueType ResTy, ValueType OpTy, SDNode OpNode>
343 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000344 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000345 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
346class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
347 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
348 ValueType ResTy, ValueType OpTy, SDNode OpNode>
349 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000350 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000351 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
352
David Goodwin4b358db2009-08-10 22:17:39 +0000353// Basic 2-register operations, scalar single-precision.
354class N2VDs<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
355 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
356 ValueType ResTy, ValueType OpTy, SDNode OpNode>
357 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
358 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
359 NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "", []>;
360
361class N2VDsPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
362 : NEONFPPat<(ResTy (OpNode SPR:$a)),
363 (EXTRACT_SUBREG
364 (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
365 arm_ssubreg_0)>;
366
Bob Wilsone60fee02009-06-22 23:27:02 +0000367// Basic 2-register intrinsics, both double- and quad-register.
368class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
369 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
370 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
371 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000372 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000373 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
374class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
375 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
376 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
377 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000378 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000379 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
380
David Goodwin4b358db2009-08-10 22:17:39 +0000381// Basic 2-register intrinsics, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000382class N2VDInts<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
383 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
384 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
385 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
386 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), NoItinerary,
387 !strconcat(OpcodeStr, "\t$dst, $src"), "", []>;
388
389class N2VDIntsPat<SDNode OpNode, NeonI Inst>
David Goodwinbc7c05e2009-08-04 20:39:05 +0000390 : NEONFPPat<(f32 (OpNode SPR:$a)),
Evan Cheng46961d82009-08-07 19:30:41 +0000391 (EXTRACT_SUBREG
392 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
393 arm_ssubreg_0)>;
David Goodwinbc7c05e2009-08-04 20:39:05 +0000394
Bob Wilsone60fee02009-06-22 23:27:02 +0000395// Narrow 2-register intrinsics.
396class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
397 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
398 string OpcodeStr, ValueType TyD, ValueType TyQ, Intrinsic IntOp>
399 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000400 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000401 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
402
403// Long 2-register intrinsics. (This is currently only used for VMOVL and is
404// derived from N2VImm instead of N2V because of the way the size is encoded.)
405class N2VLInt<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
406 bit op6, bit op4, string OpcodeStr, ValueType TyQ, ValueType TyD,
407 Intrinsic IntOp>
408 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000409 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000410 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
411
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +0000412// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
413class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr>
414 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
415 (ins DPR:$src1, DPR:$src2), NoItinerary,
416 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
417 "$src1 = $dst1, $src2 = $dst2", []>;
418class N2VQShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr>
419 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
420 (ins QPR:$src1, QPR:$src2), NoItinerary,
421 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
422 "$src1 = $dst1, $src2 = $dst2", []>;
423
Bob Wilsone60fee02009-06-22 23:27:02 +0000424// Basic 3-register operations, both double- and quad-register.
425class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
426 string OpcodeStr, ValueType ResTy, ValueType OpTy,
427 SDNode OpNode, bit Commutable>
428 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000429 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000430 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
431 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
432 let isCommutable = Commutable;
433}
434class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
435 string OpcodeStr, ValueType ResTy, ValueType OpTy,
436 SDNode OpNode, bit Commutable>
437 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000438 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000439 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
440 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
441 let isCommutable = Commutable;
442}
443
David Goodwindd19ce42009-08-04 17:53:06 +0000444// Basic 3-register operations, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000445class N3VDs<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
446 string OpcodeStr, ValueType ResTy, ValueType OpTy,
447 SDNode OpNode, bit Commutable>
448 : N3V<op24, op23, op21_20, op11_8, 0, op4,
449 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), NoItinerary,
450 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "", []> {
451 let isCommutable = Commutable;
452}
453class N3VDsPat<SDNode OpNode, NeonI Inst>
David Goodwindd19ce42009-08-04 17:53:06 +0000454 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Evan Cheng46961d82009-08-07 19:30:41 +0000455 (EXTRACT_SUBREG
456 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
457 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
458 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000459
Bob Wilsone60fee02009-06-22 23:27:02 +0000460// Basic 3-register intrinsics, both double- and quad-register.
461class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
462 string OpcodeStr, ValueType ResTy, ValueType OpTy,
463 Intrinsic IntOp, bit Commutable>
464 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000465 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000466 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
467 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
468 let isCommutable = Commutable;
469}
470class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
471 string OpcodeStr, ValueType ResTy, ValueType OpTy,
472 Intrinsic IntOp, bit Commutable>
473 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000474 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000475 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
476 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
477 let isCommutable = Commutable;
478}
479
480// Multiply-Add/Sub operations, both double- and quad-register.
481class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
482 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
483 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000484 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000485 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
486 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
487 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
488class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
489 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
490 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000491 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000492 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
493 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
494 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
495
David Goodwindd19ce42009-08-04 17:53:06 +0000496// Multiply-Add/Sub operations, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000497class N3VDMulOps<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
498 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
499 : N3V<op24, op23, op21_20, op11_8, 0, op4,
500 (outs DPR_VFP2:$dst),
501 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), NoItinerary,
502 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst", []>;
503
504class N3VDMulOpsPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
505 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
506 (EXTRACT_SUBREG
507 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$acc, arm_ssubreg_0),
508 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
509 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
510 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000511
Bob Wilsone60fee02009-06-22 23:27:02 +0000512// Neon 3-argument intrinsics, both double- and quad-register.
513// The destination register is also used as the first source operand register.
514class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
515 string OpcodeStr, ValueType ResTy, ValueType OpTy,
516 Intrinsic IntOp>
517 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000518 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000519 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
520 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
521 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
522class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
523 string OpcodeStr, ValueType ResTy, ValueType OpTy,
524 Intrinsic IntOp>
525 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000526 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000527 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
528 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
529 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
530
531// Neon Long 3-argument intrinsic. The destination register is
532// a quad-register and is also used as the first source operand register.
533class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
534 string OpcodeStr, ValueType TyQ, ValueType TyD, Intrinsic IntOp>
535 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000536 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000537 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
538 [(set QPR:$dst,
539 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
540
541// Narrowing 3-register intrinsics.
542class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
543 string OpcodeStr, ValueType TyD, ValueType TyQ,
544 Intrinsic IntOp, bit Commutable>
545 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000546 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000547 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
548 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
549 let isCommutable = Commutable;
550}
551
552// Long 3-register intrinsics.
553class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
554 string OpcodeStr, ValueType TyQ, ValueType TyD,
555 Intrinsic IntOp, bit Commutable>
556 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000557 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000558 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
559 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
560 let isCommutable = Commutable;
561}
562
563// Wide 3-register intrinsics.
564class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
565 string OpcodeStr, ValueType TyQ, ValueType TyD,
566 Intrinsic IntOp, bit Commutable>
567 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000568 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000569 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
570 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
571 let isCommutable = Commutable;
572}
573
574// Pairwise long 2-register intrinsics, both double- and quad-register.
575class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
576 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
577 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
578 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000579 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000580 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
581class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
582 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
583 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
584 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000585 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000586 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
587
588// Pairwise long 2-register accumulate intrinsics,
589// both double- and quad-register.
590// The destination register is also used as the first source operand register.
591class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
592 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
593 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
594 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000595 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000596 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
597 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
598class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
599 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
600 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
601 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000602 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000603 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
604 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
605
606// Shift by immediate,
607// both double- and quad-register.
608class N2VDSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
609 bit op4, string OpcodeStr, ValueType Ty, SDNode OpNode>
610 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000611 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000612 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
613 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
614class N2VQSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
615 bit op4, string OpcodeStr, ValueType Ty, SDNode OpNode>
616 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000617 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000618 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
619 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
620
621// Long shift by immediate.
622class N2VLSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
623 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
624 ValueType OpTy, SDNode OpNode>
625 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000626 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000627 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
628 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
629 (i32 imm:$SIMM))))]>;
630
631// Narrow shift by immediate.
632class N2VNSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
633 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
634 ValueType OpTy, SDNode OpNode>
635 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000636 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000637 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
638 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
639 (i32 imm:$SIMM))))]>;
640
641// Shift right by immediate and accumulate,
642// both double- and quad-register.
643class N2VDShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
644 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
645 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
646 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000647 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000648 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
649 [(set DPR:$dst, (Ty (add DPR:$src1,
650 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
651class N2VQShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
652 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
653 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
654 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000655 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000656 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
657 [(set QPR:$dst, (Ty (add QPR:$src1,
658 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
659
660// Shift by immediate and insert,
661// both double- and quad-register.
662class N2VDShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
663 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
664 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
665 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000666 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000667 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
668 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
669class N2VQShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
670 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
671 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
672 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000673 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000674 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
675 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
676
677// Convert, with fractional bits immediate,
678// both double- and quad-register.
679class N2VCvtD<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
680 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
681 Intrinsic IntOp>
682 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000683 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000684 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
685 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
686class N2VCvtQ<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
687 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
688 Intrinsic IntOp>
689 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000690 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000691 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
692 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
693
694//===----------------------------------------------------------------------===//
695// Multiclasses
696//===----------------------------------------------------------------------===//
697
698// Neon 3-register vector operations.
699
700// First with only element sizes of 8, 16 and 32 bits:
701multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
702 string OpcodeStr, SDNode OpNode, bit Commutable = 0> {
703 // 64-bit vector types.
704 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
705 v8i8, v8i8, OpNode, Commutable>;
706 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr, "16"),
707 v4i16, v4i16, OpNode, Commutable>;
708 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr, "32"),
709 v2i32, v2i32, OpNode, Commutable>;
710
711 // 128-bit vector types.
712 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
713 v16i8, v16i8, OpNode, Commutable>;
714 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr, "16"),
715 v8i16, v8i16, OpNode, Commutable>;
716 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr, "32"),
717 v4i32, v4i32, OpNode, Commutable>;
718}
719
720// ....then also with element size 64 bits:
721multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
722 string OpcodeStr, SDNode OpNode, bit Commutable = 0>
723 : N3V_QHS<op24, op23, op11_8, op4, OpcodeStr, OpNode, Commutable> {
724 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr, "64"),
725 v1i64, v1i64, OpNode, Commutable>;
726 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr, "64"),
727 v2i64, v2i64, OpNode, Commutable>;
728}
729
730
731// Neon Narrowing 2-register vector intrinsics,
732// source operand element sizes of 16, 32 and 64 bits:
733multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
734 bits<5> op11_7, bit op6, bit op4, string OpcodeStr,
735 Intrinsic IntOp> {
736 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
737 !strconcat(OpcodeStr, "16"), v8i8, v8i16, IntOp>;
738 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
739 !strconcat(OpcodeStr, "32"), v4i16, v4i32, IntOp>;
740 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
741 !strconcat(OpcodeStr, "64"), v2i32, v2i64, IntOp>;
742}
743
744
745// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
746// source operand element sizes of 16, 32 and 64 bits:
747multiclass N2VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
748 bit op4, string OpcodeStr, Intrinsic IntOp> {
749 def v8i16 : N2VLInt<op24, op23, 0b001000, op11_8, op7, op6, op4,
750 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
751 def v4i32 : N2VLInt<op24, op23, 0b010000, op11_8, op7, op6, op4,
752 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
753 def v2i64 : N2VLInt<op24, op23, 0b100000, op11_8, op7, op6, op4,
754 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
755}
756
757
758// Neon 3-register vector intrinsics.
759
760// First with only element sizes of 16 and 32 bits:
761multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
762 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
763 // 64-bit vector types.
764 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
765 v4i16, v4i16, IntOp, Commutable>;
766 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
767 v2i32, v2i32, IntOp, Commutable>;
768
769 // 128-bit vector types.
770 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
771 v8i16, v8i16, IntOp, Commutable>;
772 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
773 v4i32, v4i32, IntOp, Commutable>;
774}
775
776// ....then also with element size of 8 bits:
777multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
778 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
779 : N3VInt_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
780 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
781 v8i8, v8i8, IntOp, Commutable>;
782 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
783 v16i8, v16i8, IntOp, Commutable>;
784}
785
786// ....then also with element size of 64 bits:
787multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
788 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
789 : N3VInt_QHS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
790 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr,"64"),
791 v1i64, v1i64, IntOp, Commutable>;
792 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr,"64"),
793 v2i64, v2i64, IntOp, Commutable>;
794}
795
796
797// Neon Narrowing 3-register vector intrinsics,
798// source operand element sizes of 16, 32 and 64 bits:
799multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
800 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
801 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr,"16"),
802 v8i8, v8i16, IntOp, Commutable>;
803 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"32"),
804 v4i16, v4i32, IntOp, Commutable>;
805 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"64"),
806 v2i32, v2i64, IntOp, Commutable>;
807}
808
809
810// Neon Long 3-register vector intrinsics.
811
812// First with only element sizes of 16 and 32 bits:
813multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
814 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
815 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
816 v4i32, v4i16, IntOp, Commutable>;
817 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
818 v2i64, v2i32, IntOp, Commutable>;
819}
820
821// ....then also with element size of 8 bits:
822multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
823 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
824 : N3VLInt_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
825 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
826 v8i16, v8i8, IntOp, Commutable>;
827}
828
829
830// Neon Wide 3-register vector intrinsics,
831// source operand element sizes of 8, 16 and 32 bits:
832multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
833 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
834 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
835 v8i16, v8i8, IntOp, Commutable>;
836 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
837 v4i32, v4i16, IntOp, Commutable>;
838 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
839 v2i64, v2i32, IntOp, Commutable>;
840}
841
842
843// Neon Multiply-Op vector operations,
844// element sizes of 8, 16 and 32 bits:
845multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
846 string OpcodeStr, SDNode OpNode> {
847 // 64-bit vector types.
848 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4,
849 !strconcat(OpcodeStr, "8"), v8i8, mul, OpNode>;
850 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4,
851 !strconcat(OpcodeStr, "16"), v4i16, mul, OpNode>;
852 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4,
853 !strconcat(OpcodeStr, "32"), v2i32, mul, OpNode>;
854
855 // 128-bit vector types.
856 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4,
857 !strconcat(OpcodeStr, "8"), v16i8, mul, OpNode>;
858 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4,
859 !strconcat(OpcodeStr, "16"), v8i16, mul, OpNode>;
860 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4,
861 !strconcat(OpcodeStr, "32"), v4i32, mul, OpNode>;
862}
863
864
865// Neon 3-argument intrinsics,
866// element sizes of 8, 16 and 32 bits:
867multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
868 string OpcodeStr, Intrinsic IntOp> {
869 // 64-bit vector types.
870 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4,
871 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
872 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4,
873 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
874 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4,
875 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
876
877 // 128-bit vector types.
878 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4,
879 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
880 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4,
881 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
882 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4,
883 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
884}
885
886
887// Neon Long 3-argument intrinsics.
888
889// First with only element sizes of 16 and 32 bits:
890multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
891 string OpcodeStr, Intrinsic IntOp> {
892 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4,
893 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
894 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4,
895 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
896}
897
898// ....then also with element size of 8 bits:
899multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
900 string OpcodeStr, Intrinsic IntOp>
901 : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp> {
902 def v8i16 : N3VLInt3<op24, op23, 0b01, op11_8, op4,
903 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
904}
905
906
907// Neon 2-register vector intrinsics,
908// element sizes of 8, 16 and 32 bits:
909multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
910 bits<5> op11_7, bit op4, string OpcodeStr,
911 Intrinsic IntOp> {
912 // 64-bit vector types.
913 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
914 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
915 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
916 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
917 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
918 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
919
920 // 128-bit vector types.
921 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
922 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
923 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
924 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
925 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
926 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
927}
928
929
930// Neon Pairwise long 2-register intrinsics,
931// element sizes of 8, 16 and 32 bits:
932multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
933 bits<5> op11_7, bit op4,
934 string OpcodeStr, Intrinsic IntOp> {
935 // 64-bit vector types.
936 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
937 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
938 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
939 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
940 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
941 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
942
943 // 128-bit vector types.
944 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
945 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
946 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
947 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
948 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
949 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
950}
951
952
953// Neon Pairwise long 2-register accumulate intrinsics,
954// element sizes of 8, 16 and 32 bits:
955multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
956 bits<5> op11_7, bit op4,
957 string OpcodeStr, Intrinsic IntOp> {
958 // 64-bit vector types.
959 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
960 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
961 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
962 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
963 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
964 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
965
966 // 128-bit vector types.
967 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
968 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
969 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
970 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
971 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
972 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
973}
974
975
976// Neon 2-register vector shift by immediate,
977// element sizes of 8, 16, 32 and 64 bits:
978multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
979 string OpcodeStr, SDNode OpNode> {
980 // 64-bit vector types.
981 def v8i8 : N2VDSh<op24, op23, 0b001000, op11_8, 0, op4,
982 !strconcat(OpcodeStr, "8"), v8i8, OpNode>;
983 def v4i16 : N2VDSh<op24, op23, 0b010000, op11_8, 0, op4,
984 !strconcat(OpcodeStr, "16"), v4i16, OpNode>;
985 def v2i32 : N2VDSh<op24, op23, 0b100000, op11_8, 0, op4,
986 !strconcat(OpcodeStr, "32"), v2i32, OpNode>;
987 def v1i64 : N2VDSh<op24, op23, 0b000000, op11_8, 1, op4,
988 !strconcat(OpcodeStr, "64"), v1i64, OpNode>;
989
990 // 128-bit vector types.
991 def v16i8 : N2VQSh<op24, op23, 0b001000, op11_8, 0, op4,
992 !strconcat(OpcodeStr, "8"), v16i8, OpNode>;
993 def v8i16 : N2VQSh<op24, op23, 0b010000, op11_8, 0, op4,
994 !strconcat(OpcodeStr, "16"), v8i16, OpNode>;
995 def v4i32 : N2VQSh<op24, op23, 0b100000, op11_8, 0, op4,
996 !strconcat(OpcodeStr, "32"), v4i32, OpNode>;
997 def v2i64 : N2VQSh<op24, op23, 0b000000, op11_8, 1, op4,
998 !strconcat(OpcodeStr, "64"), v2i64, OpNode>;
999}
1000
1001
1002// Neon Shift-Accumulate vector operations,
1003// element sizes of 8, 16, 32 and 64 bits:
1004multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1005 string OpcodeStr, SDNode ShOp> {
1006 // 64-bit vector types.
1007 def v8i8 : N2VDShAdd<op24, op23, 0b001000, op11_8, 0, op4,
1008 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
1009 def v4i16 : N2VDShAdd<op24, op23, 0b010000, op11_8, 0, op4,
1010 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
1011 def v2i32 : N2VDShAdd<op24, op23, 0b100000, op11_8, 0, op4,
1012 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
1013 def v1i64 : N2VDShAdd<op24, op23, 0b000000, op11_8, 1, op4,
1014 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
1015
1016 // 128-bit vector types.
1017 def v16i8 : N2VQShAdd<op24, op23, 0b001000, op11_8, 0, op4,
1018 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
1019 def v8i16 : N2VQShAdd<op24, op23, 0b010000, op11_8, 0, op4,
1020 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
1021 def v4i32 : N2VQShAdd<op24, op23, 0b100000, op11_8, 0, op4,
1022 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
1023 def v2i64 : N2VQShAdd<op24, op23, 0b000000, op11_8, 1, op4,
1024 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
1025}
1026
1027
1028// Neon Shift-Insert vector operations,
1029// element sizes of 8, 16, 32 and 64 bits:
1030multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1031 string OpcodeStr, SDNode ShOp> {
1032 // 64-bit vector types.
1033 def v8i8 : N2VDShIns<op24, op23, 0b001000, op11_8, 0, op4,
1034 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
1035 def v4i16 : N2VDShIns<op24, op23, 0b010000, op11_8, 0, op4,
1036 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
1037 def v2i32 : N2VDShIns<op24, op23, 0b100000, op11_8, 0, op4,
1038 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
1039 def v1i64 : N2VDShIns<op24, op23, 0b000000, op11_8, 1, op4,
1040 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
1041
1042 // 128-bit vector types.
1043 def v16i8 : N2VQShIns<op24, op23, 0b001000, op11_8, 0, op4,
1044 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
1045 def v8i16 : N2VQShIns<op24, op23, 0b010000, op11_8, 0, op4,
1046 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
1047 def v4i32 : N2VQShIns<op24, op23, 0b100000, op11_8, 0, op4,
1048 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
1049 def v2i64 : N2VQShIns<op24, op23, 0b000000, op11_8, 1, op4,
1050 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
1051}
1052
1053//===----------------------------------------------------------------------===//
1054// Instruction Definitions.
1055//===----------------------------------------------------------------------===//
1056
1057// Vector Add Operations.
1058
1059// VADD : Vector Add (integer and floating-point)
1060defm VADD : N3V_QHSD<0, 0, 0b1000, 0, "vadd.i", add, 1>;
1061def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd, 1>;
1062def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, "vadd.f32", v4f32, v4f32, fadd, 1>;
1063// VADDL : Vector Add Long (Q = D + D)
1064defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, "vaddl.s", int_arm_neon_vaddls, 1>;
1065defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, "vaddl.u", int_arm_neon_vaddlu, 1>;
1066// VADDW : Vector Add Wide (Q = Q + D)
1067defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw.s", int_arm_neon_vaddws, 0>;
1068defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw.u", int_arm_neon_vaddwu, 0>;
1069// VHADD : Vector Halving Add
1070defm VHADDs : N3VInt_QHS<0,0,0b0000,0, "vhadd.s", int_arm_neon_vhadds, 1>;
1071defm VHADDu : N3VInt_QHS<1,0,0b0000,0, "vhadd.u", int_arm_neon_vhaddu, 1>;
1072// VRHADD : Vector Rounding Halving Add
1073defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, "vrhadd.s", int_arm_neon_vrhadds, 1>;
1074defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, "vrhadd.u", int_arm_neon_vrhaddu, 1>;
1075// VQADD : Vector Saturating Add
1076defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, "vqadd.s", int_arm_neon_vqadds, 1>;
1077defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, "vqadd.u", int_arm_neon_vqaddu, 1>;
1078// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
1079defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn.i", int_arm_neon_vaddhn, 1>;
1080// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
1081defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn.i", int_arm_neon_vraddhn, 1>;
1082
1083// Vector Multiply Operations.
1084
1085// VMUL : Vector Multiply (integer, polynomial and floating-point)
1086defm VMUL : N3V_QHS<0, 0, 0b1001, 1, "vmul.i", mul, 1>;
1087def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, "vmul.p8", v8i8, v8i8,
1088 int_arm_neon_vmulp, 1>;
1089def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, "vmul.p8", v16i8, v16i8,
1090 int_arm_neon_vmulp, 1>;
1091def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul, 1>;
1092def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, "vmul.f32", v4f32, v4f32, fmul, 1>;
1093// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
1094defm VQDMULH : N3VInt_HS<0,0,0b1011,0, "vqdmulh.s", int_arm_neon_vqdmulh, 1>;
1095// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
1096defm VQRDMULH : N3VInt_HS<1,0,0b1011,0, "vqrdmulh.s", int_arm_neon_vqrdmulh, 1>;
1097// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
1098defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, "vmull.s", int_arm_neon_vmulls, 1>;
1099defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, "vmull.u", int_arm_neon_vmullu, 1>;
1100def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, "vmull.p8", v8i16, v8i8,
1101 int_arm_neon_vmullp, 1>;
1102// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
1103defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, "vqdmull.s", int_arm_neon_vqdmull, 1>;
1104
1105// Vector Multiply-Accumulate and Multiply-Subtract Operations.
1106
1107// VMLA : Vector Multiply Accumulate (integer and floating-point)
1108defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, "vmla.i", add>;
1109def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, "vmla.f32", v2f32, fmul, fadd>;
1110def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, "vmla.f32", v4f32, fmul, fadd>;
1111// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
1112defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal.s", int_arm_neon_vmlals>;
1113defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal.u", int_arm_neon_vmlalu>;
1114// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
1115defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal.s", int_arm_neon_vqdmlal>;
1116// VMLS : Vector Multiply Subtract (integer and floating-point)
1117defm VMLS : N3VMulOp_QHS<0, 0, 0b1001, 0, "vmls.i", sub>;
1118def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, "vmls.f32", v2f32, fmul, fsub>;
1119def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, "vmls.f32", v4f32, fmul, fsub>;
1120// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
1121defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl.s", int_arm_neon_vmlsls>;
1122defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl.u", int_arm_neon_vmlslu>;
1123// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
1124defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl.s", int_arm_neon_vqdmlsl>;
1125
1126// Vector Subtract Operations.
1127
1128// VSUB : Vector Subtract (integer and floating-point)
1129defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, "vsub.i", sub, 0>;
1130def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub, 0>;
1131def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, "vsub.f32", v4f32, v4f32, fsub, 0>;
1132// VSUBL : Vector Subtract Long (Q = D - D)
1133defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, "vsubl.s", int_arm_neon_vsubls, 1>;
1134defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, "vsubl.u", int_arm_neon_vsublu, 1>;
1135// VSUBW : Vector Subtract Wide (Q = Q - D)
1136defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw.s", int_arm_neon_vsubws, 0>;
1137defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw.u", int_arm_neon_vsubwu, 0>;
1138// VHSUB : Vector Halving Subtract
1139defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, "vhsub.s", int_arm_neon_vhsubs, 0>;
1140defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, "vhsub.u", int_arm_neon_vhsubu, 0>;
1141// VQSUB : Vector Saturing Subtract
1142defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, "vqsub.s", int_arm_neon_vqsubs, 0>;
1143defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, "vqsub.u", int_arm_neon_vqsubu, 0>;
1144// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
1145defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn.i", int_arm_neon_vsubhn, 0>;
1146// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
1147defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn.i", int_arm_neon_vrsubhn, 0>;
1148
1149// Vector Comparisons.
1150
1151// VCEQ : Vector Compare Equal
1152defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, "vceq.i", NEONvceq, 1>;
1153def VCEQfd : N3VD<0,0,0b00,0b1110,0, "vceq.f32", v2i32, v2f32, NEONvceq, 1>;
1154def VCEQfq : N3VQ<0,0,0b00,0b1110,0, "vceq.f32", v4i32, v4f32, NEONvceq, 1>;
1155// VCGE : Vector Compare Greater Than or Equal
1156defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, "vcge.s", NEONvcge, 0>;
1157defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, "vcge.u", NEONvcgeu, 0>;
1158def VCGEfd : N3VD<1,0,0b00,0b1110,0, "vcge.f32", v2i32, v2f32, NEONvcge, 0>;
1159def VCGEfq : N3VQ<1,0,0b00,0b1110,0, "vcge.f32", v4i32, v4f32, NEONvcge, 0>;
1160// VCGT : Vector Compare Greater Than
1161defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, "vcgt.s", NEONvcgt, 0>;
1162defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, "vcgt.u", NEONvcgtu, 0>;
1163def VCGTfd : N3VD<1,0,0b10,0b1110,0, "vcgt.f32", v2i32, v2f32, NEONvcgt, 0>;
1164def VCGTfq : N3VQ<1,0,0b10,0b1110,0, "vcgt.f32", v4i32, v4f32, NEONvcgt, 0>;
1165// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
1166def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, "vacge.f32", v2i32, v2f32,
1167 int_arm_neon_vacged, 0>;
1168def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, "vacge.f32", v4i32, v4f32,
1169 int_arm_neon_vacgeq, 0>;
1170// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
1171def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, "vacgt.f32", v2i32, v2f32,
1172 int_arm_neon_vacgtd, 0>;
1173def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, "vacgt.f32", v4i32, v4f32,
1174 int_arm_neon_vacgtq, 0>;
1175// VTST : Vector Test Bits
1176defm VTST : N3V_QHS<0, 0, 0b1000, 1, "vtst.i", NEONvtst, 1>;
1177
1178// Vector Bitwise Operations.
1179
1180// VAND : Vector Bitwise AND
1181def VANDd : N3VD<0, 0, 0b00, 0b0001, 1, "vand", v2i32, v2i32, and, 1>;
1182def VANDq : N3VQ<0, 0, 0b00, 0b0001, 1, "vand", v4i32, v4i32, and, 1>;
1183
1184// VEOR : Vector Bitwise Exclusive OR
1185def VEORd : N3VD<1, 0, 0b00, 0b0001, 1, "veor", v2i32, v2i32, xor, 1>;
1186def VEORq : N3VQ<1, 0, 0b00, 0b0001, 1, "veor", v4i32, v4i32, xor, 1>;
1187
1188// VORR : Vector Bitwise OR
1189def VORRd : N3VD<0, 0, 0b10, 0b0001, 1, "vorr", v2i32, v2i32, or, 1>;
1190def VORRq : N3VQ<0, 0, 0b10, 0b0001, 1, "vorr", v4i32, v4i32, or, 1>;
1191
1192// VBIC : Vector Bitwise Bit Clear (AND NOT)
1193def VBICd : N3V<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001194 (ins DPR:$src1, DPR:$src2), NoItinerary,
1195 "vbic\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001196 [(set DPR:$dst, (v2i32 (and DPR:$src1,(vnot DPR:$src2))))]>;
1197def VBICq : N3V<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001198 (ins QPR:$src1, QPR:$src2), NoItinerary,
1199 "vbic\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001200 [(set QPR:$dst, (v4i32 (and QPR:$src1,(vnot QPR:$src2))))]>;
1201
1202// VORN : Vector Bitwise OR NOT
1203def VORNd : N3V<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001204 (ins DPR:$src1, DPR:$src2), NoItinerary,
1205 "vorn\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001206 [(set DPR:$dst, (v2i32 (or DPR:$src1, (vnot DPR:$src2))))]>;
1207def VORNq : N3V<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001208 (ins QPR:$src1, QPR:$src2), NoItinerary,
1209 "vorn\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001210 [(set QPR:$dst, (v4i32 (or QPR:$src1, (vnot QPR:$src2))))]>;
1211
1212// VMVN : Vector Bitwise NOT
1213def VMVNd : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001214 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1215 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001216 [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>;
1217def VMVNq : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001218 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1219 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001220 [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>;
1221def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>;
1222def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>;
1223
1224// VBSL : Vector Bitwise Select
1225def VBSLd : N3V<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001226 (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001227 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1228 [(set DPR:$dst,
1229 (v2i32 (or (and DPR:$src2, DPR:$src1),
1230 (and DPR:$src3, (vnot DPR:$src1)))))]>;
1231def VBSLq : N3V<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001232 (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001233 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1234 [(set QPR:$dst,
1235 (v4i32 (or (and QPR:$src2, QPR:$src1),
1236 (and QPR:$src3, (vnot QPR:$src1)))))]>;
1237
1238// VBIF : Vector Bitwise Insert if False
1239// like VBSL but with: "vbif\t$dst, $src3, $src1", "$src2 = $dst",
1240// VBIT : Vector Bitwise Insert if True
1241// like VBSL but with: "vbit\t$dst, $src2, $src1", "$src3 = $dst",
1242// These are not yet implemented. The TwoAddress pass will not go looking
1243// for equivalent operations with different register constraints; it just
1244// inserts copies.
1245
1246// Vector Absolute Differences.
1247
1248// VABD : Vector Absolute Difference
1249defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, "vabd.s", int_arm_neon_vabds, 0>;
1250defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, "vabd.u", int_arm_neon_vabdu, 0>;
1251def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, "vabd.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001252 int_arm_neon_vabds, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001253def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, "vabd.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001254 int_arm_neon_vabds, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001255
1256// VABDL : Vector Absolute Difference Long (Q = | D - D |)
1257defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, "vabdl.s", int_arm_neon_vabdls, 0>;
1258defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, "vabdl.u", int_arm_neon_vabdlu, 0>;
1259
1260// VABA : Vector Absolute Difference and Accumulate
1261defm VABAs : N3VInt3_QHS<0,1,0b0101,0, "vaba.s", int_arm_neon_vabas>;
1262defm VABAu : N3VInt3_QHS<1,1,0b0101,0, "vaba.u", int_arm_neon_vabau>;
1263
1264// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
1265defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal.s", int_arm_neon_vabals>;
1266defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal.u", int_arm_neon_vabalu>;
1267
1268// Vector Maximum and Minimum.
1269
1270// VMAX : Vector Maximum
1271defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, "vmax.s", int_arm_neon_vmaxs, 1>;
1272defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, "vmax.u", int_arm_neon_vmaxu, 1>;
1273def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, "vmax.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001274 int_arm_neon_vmaxs, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001275def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, "vmax.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001276 int_arm_neon_vmaxs, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001277
1278// VMIN : Vector Minimum
1279defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, "vmin.s", int_arm_neon_vmins, 1>;
1280defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, "vmin.u", int_arm_neon_vminu, 1>;
1281def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, "vmin.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001282 int_arm_neon_vmins, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001283def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, "vmin.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001284 int_arm_neon_vmins, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001285
1286// Vector Pairwise Operations.
1287
1288// VPADD : Vector Pairwise Add
1289def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, "vpadd.i8", v8i8, v8i8,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001290 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001291def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, "vpadd.i16", v4i16, v4i16,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001292 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001293def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, "vpadd.i32", v2i32, v2i32,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001294 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001295def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, "vpadd.f32", v2f32, v2f32,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001296 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001297
1298// VPADDL : Vector Pairwise Add Long
1299defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl.s",
1300 int_arm_neon_vpaddls>;
1301defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl.u",
1302 int_arm_neon_vpaddlu>;
1303
1304// VPADAL : Vector Pairwise Add and Accumulate Long
1305defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpadal.s",
1306 int_arm_neon_vpadals>;
1307defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpadal.u",
1308 int_arm_neon_vpadalu>;
1309
1310// VPMAX : Vector Pairwise Maximum
1311def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, "vpmax.s8", v8i8, v8i8,
1312 int_arm_neon_vpmaxs, 0>;
1313def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, "vpmax.s16", v4i16, v4i16,
1314 int_arm_neon_vpmaxs, 0>;
1315def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, "vpmax.s32", v2i32, v2i32,
1316 int_arm_neon_vpmaxs, 0>;
1317def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, "vpmax.u8", v8i8, v8i8,
1318 int_arm_neon_vpmaxu, 0>;
1319def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, "vpmax.u16", v4i16, v4i16,
1320 int_arm_neon_vpmaxu, 0>;
1321def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, "vpmax.u32", v2i32, v2i32,
1322 int_arm_neon_vpmaxu, 0>;
1323def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, "vpmax.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001324 int_arm_neon_vpmaxs, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001325
1326// VPMIN : Vector Pairwise Minimum
1327def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, "vpmin.s8", v8i8, v8i8,
1328 int_arm_neon_vpmins, 0>;
1329def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, "vpmin.s16", v4i16, v4i16,
1330 int_arm_neon_vpmins, 0>;
1331def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, "vpmin.s32", v2i32, v2i32,
1332 int_arm_neon_vpmins, 0>;
1333def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, "vpmin.u8", v8i8, v8i8,
1334 int_arm_neon_vpminu, 0>;
1335def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, "vpmin.u16", v4i16, v4i16,
1336 int_arm_neon_vpminu, 0>;
1337def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, "vpmin.u32", v2i32, v2i32,
1338 int_arm_neon_vpminu, 0>;
1339def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, "vpmin.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001340 int_arm_neon_vpmins, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001341
1342// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
1343
1344// VRECPE : Vector Reciprocal Estimate
1345def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, "vrecpe.u32",
1346 v2i32, v2i32, int_arm_neon_vrecpe>;
1347def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, "vrecpe.u32",
1348 v4i32, v4i32, int_arm_neon_vrecpe>;
1349def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, "vrecpe.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001350 v2f32, v2f32, int_arm_neon_vrecpe>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001351def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, "vrecpe.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001352 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001353
1354// VRECPS : Vector Reciprocal Step
1355def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, "vrecps.f32", v2f32, v2f32,
1356 int_arm_neon_vrecps, 1>;
1357def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, "vrecps.f32", v4f32, v4f32,
1358 int_arm_neon_vrecps, 1>;
1359
1360// VRSQRTE : Vector Reciprocal Square Root Estimate
1361def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, "vrsqrte.u32",
1362 v2i32, v2i32, int_arm_neon_vrsqrte>;
1363def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, "vrsqrte.u32",
1364 v4i32, v4i32, int_arm_neon_vrsqrte>;
1365def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, "vrsqrte.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001366 v2f32, v2f32, int_arm_neon_vrsqrte>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001367def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, "vrsqrte.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001368 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001369
1370// VRSQRTS : Vector Reciprocal Square Root Step
1371def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, "vrsqrts.f32", v2f32, v2f32,
1372 int_arm_neon_vrsqrts, 1>;
1373def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, "vrsqrts.f32", v4f32, v4f32,
1374 int_arm_neon_vrsqrts, 1>;
1375
1376// Vector Shifts.
1377
1378// VSHL : Vector Shift
1379defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, "vshl.s", int_arm_neon_vshifts, 0>;
1380defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, "vshl.u", int_arm_neon_vshiftu, 0>;
1381// VSHL : Vector Shift Left (Immediate)
1382defm VSHLi : N2VSh_QHSD<0, 1, 0b0111, 1, "vshl.i", NEONvshl>;
1383// VSHR : Vector Shift Right (Immediate)
1384defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, "vshr.s", NEONvshrs>;
1385defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, "vshr.u", NEONvshru>;
1386
1387// VSHLL : Vector Shift Left Long
1388def VSHLLs8 : N2VLSh<0, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.s8",
1389 v8i16, v8i8, NEONvshlls>;
1390def VSHLLs16 : N2VLSh<0, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.s16",
1391 v4i32, v4i16, NEONvshlls>;
1392def VSHLLs32 : N2VLSh<0, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.s32",
1393 v2i64, v2i32, NEONvshlls>;
1394def VSHLLu8 : N2VLSh<1, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.u8",
1395 v8i16, v8i8, NEONvshllu>;
1396def VSHLLu16 : N2VLSh<1, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.u16",
1397 v4i32, v4i16, NEONvshllu>;
1398def VSHLLu32 : N2VLSh<1, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.u32",
1399 v2i64, v2i32, NEONvshllu>;
1400
1401// VSHLL : Vector Shift Left Long (with maximum shift count)
1402def VSHLLi8 : N2VLSh<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll.i8",
1403 v8i16, v8i8, NEONvshlli>;
1404def VSHLLi16 : N2VLSh<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll.i16",
1405 v4i32, v4i16, NEONvshlli>;
1406def VSHLLi32 : N2VLSh<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll.i32",
1407 v2i64, v2i32, NEONvshlli>;
1408
1409// VSHRN : Vector Shift Right and Narrow
1410def VSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 0, 1, "vshrn.i16",
1411 v8i8, v8i16, NEONvshrn>;
1412def VSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 0, 1, "vshrn.i32",
1413 v4i16, v4i32, NEONvshrn>;
1414def VSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 0, 1, "vshrn.i64",
1415 v2i32, v2i64, NEONvshrn>;
1416
1417// VRSHL : Vector Rounding Shift
1418defm VRSHLs : N3VInt_QHSD<0,0,0b0101,0, "vrshl.s", int_arm_neon_vrshifts, 0>;
1419defm VRSHLu : N3VInt_QHSD<1,0,0b0101,0, "vrshl.u", int_arm_neon_vrshiftu, 0>;
1420// VRSHR : Vector Rounding Shift Right
1421defm VRSHRs : N2VSh_QHSD<0, 1, 0b0010, 1, "vrshr.s", NEONvrshrs>;
1422defm VRSHRu : N2VSh_QHSD<1, 1, 0b0010, 1, "vrshr.u", NEONvrshru>;
1423
1424// VRSHRN : Vector Rounding Shift Right and Narrow
1425def VRSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 1, 1, "vrshrn.i16",
1426 v8i8, v8i16, NEONvrshrn>;
1427def VRSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 1, 1, "vrshrn.i32",
1428 v4i16, v4i32, NEONvrshrn>;
1429def VRSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 1, 1, "vrshrn.i64",
1430 v2i32, v2i64, NEONvrshrn>;
1431
1432// VQSHL : Vector Saturating Shift
1433defm VQSHLs : N3VInt_QHSD<0,0,0b0100,1, "vqshl.s", int_arm_neon_vqshifts, 0>;
1434defm VQSHLu : N3VInt_QHSD<1,0,0b0100,1, "vqshl.u", int_arm_neon_vqshiftu, 0>;
1435// VQSHL : Vector Saturating Shift Left (Immediate)
1436defm VQSHLsi : N2VSh_QHSD<0, 1, 0b0111, 1, "vqshl.s", NEONvqshls>;
1437defm VQSHLui : N2VSh_QHSD<1, 1, 0b0111, 1, "vqshl.u", NEONvqshlu>;
1438// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
1439defm VQSHLsu : N2VSh_QHSD<1, 1, 0b0110, 1, "vqshlu.s", NEONvqshlsu>;
1440
1441// VQSHRN : Vector Saturating Shift Right and Narrow
1442def VQSHRNs16 : N2VNSh<0, 1, 0b001000, 0b1001, 0, 0, 1, "vqshrn.s16",
1443 v8i8, v8i16, NEONvqshrns>;
1444def VQSHRNs32 : N2VNSh<0, 1, 0b010000, 0b1001, 0, 0, 1, "vqshrn.s32",
1445 v4i16, v4i32, NEONvqshrns>;
1446def VQSHRNs64 : N2VNSh<0, 1, 0b100000, 0b1001, 0, 0, 1, "vqshrn.s64",
1447 v2i32, v2i64, NEONvqshrns>;
1448def VQSHRNu16 : N2VNSh<1, 1, 0b001000, 0b1001, 0, 0, 1, "vqshrn.u16",
1449 v8i8, v8i16, NEONvqshrnu>;
1450def VQSHRNu32 : N2VNSh<1, 1, 0b010000, 0b1001, 0, 0, 1, "vqshrn.u32",
1451 v4i16, v4i32, NEONvqshrnu>;
1452def VQSHRNu64 : N2VNSh<1, 1, 0b100000, 0b1001, 0, 0, 1, "vqshrn.u64",
1453 v2i32, v2i64, NEONvqshrnu>;
1454
1455// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
1456def VQSHRUN16 : N2VNSh<1, 1, 0b001000, 0b1000, 0, 0, 1, "vqshrun.s16",
1457 v8i8, v8i16, NEONvqshrnsu>;
1458def VQSHRUN32 : N2VNSh<1, 1, 0b010000, 0b1000, 0, 0, 1, "vqshrun.s32",
1459 v4i16, v4i32, NEONvqshrnsu>;
1460def VQSHRUN64 : N2VNSh<1, 1, 0b100000, 0b1000, 0, 0, 1, "vqshrun.s64",
1461 v2i32, v2i64, NEONvqshrnsu>;
1462
1463// VQRSHL : Vector Saturating Rounding Shift
1464defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, "vqrshl.s",
1465 int_arm_neon_vqrshifts, 0>;
1466defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, "vqrshl.u",
1467 int_arm_neon_vqrshiftu, 0>;
1468
1469// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
1470def VQRSHRNs16: N2VNSh<0, 1, 0b001000, 0b1001, 0, 1, 1, "vqrshrn.s16",
1471 v8i8, v8i16, NEONvqrshrns>;
1472def VQRSHRNs32: N2VNSh<0, 1, 0b010000, 0b1001, 0, 1, 1, "vqrshrn.s32",
1473 v4i16, v4i32, NEONvqrshrns>;
1474def VQRSHRNs64: N2VNSh<0, 1, 0b100000, 0b1001, 0, 1, 1, "vqrshrn.s64",
1475 v2i32, v2i64, NEONvqrshrns>;
1476def VQRSHRNu16: N2VNSh<1, 1, 0b001000, 0b1001, 0, 1, 1, "vqrshrn.u16",
1477 v8i8, v8i16, NEONvqrshrnu>;
1478def VQRSHRNu32: N2VNSh<1, 1, 0b010000, 0b1001, 0, 1, 1, "vqrshrn.u32",
1479 v4i16, v4i32, NEONvqrshrnu>;
1480def VQRSHRNu64: N2VNSh<1, 1, 0b100000, 0b1001, 0, 1, 1, "vqrshrn.u64",
1481 v2i32, v2i64, NEONvqrshrnu>;
1482
1483// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
1484def VQRSHRUN16: N2VNSh<1, 1, 0b001000, 0b1000, 0, 1, 1, "vqrshrun.s16",
1485 v8i8, v8i16, NEONvqrshrnsu>;
1486def VQRSHRUN32: N2VNSh<1, 1, 0b010000, 0b1000, 0, 1, 1, "vqrshrun.s32",
1487 v4i16, v4i32, NEONvqrshrnsu>;
1488def VQRSHRUN64: N2VNSh<1, 1, 0b100000, 0b1000, 0, 1, 1, "vqrshrun.s64",
1489 v2i32, v2i64, NEONvqrshrnsu>;
1490
1491// VSRA : Vector Shift Right and Accumulate
1492defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra.s", NEONvshrs>;
1493defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra.u", NEONvshru>;
1494// VRSRA : Vector Rounding Shift Right and Accumulate
1495defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra.s", NEONvrshrs>;
1496defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra.u", NEONvrshru>;
1497
1498// VSLI : Vector Shift Left and Insert
1499defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli.", NEONvsli>;
1500// VSRI : Vector Shift Right and Insert
1501defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri.", NEONvsri>;
1502
1503// Vector Absolute and Saturating Absolute.
1504
1505// VABS : Vector Absolute Value
1506defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0, "vabs.s",
1507 int_arm_neon_vabs>;
1508def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001509 v2f32, v2f32, int_arm_neon_vabs>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001510def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001511 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001512
1513// VQABS : Vector Saturating Absolute Value
1514defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0, "vqabs.s",
1515 int_arm_neon_vqabs>;
1516
1517// Vector Negate.
1518
1519def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
1520def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>;
1521
1522class VNEGD<bits<2> size, string OpcodeStr, ValueType Ty>
1523 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001524 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001525 !strconcat(OpcodeStr, "\t$dst, $src"), "",
1526 [(set DPR:$dst, (Ty (vneg DPR:$src)))]>;
1527class VNEGQ<bits<2> size, string OpcodeStr, ValueType Ty>
1528 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001529 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001530 !strconcat(OpcodeStr, "\t$dst, $src"), "",
1531 [(set QPR:$dst, (Ty (vneg QPR:$src)))]>;
1532
1533// VNEG : Vector Negate
1534def VNEGs8d : VNEGD<0b00, "vneg.s8", v8i8>;
1535def VNEGs16d : VNEGD<0b01, "vneg.s16", v4i16>;
1536def VNEGs32d : VNEGD<0b10, "vneg.s32", v2i32>;
1537def VNEGs8q : VNEGQ<0b00, "vneg.s8", v16i8>;
1538def VNEGs16q : VNEGQ<0b01, "vneg.s16", v8i16>;
1539def VNEGs32q : VNEGQ<0b10, "vneg.s32", v4i32>;
1540
1541// VNEG : Vector Negate (floating-point)
1542def VNEGf32d : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001543 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1544 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001545 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
1546def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001547 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1548 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001549 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
1550
1551def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>;
1552def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>;
1553def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>;
1554def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>;
1555def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>;
1556def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>;
1557
1558// VQNEG : Vector Saturating Negate
1559defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0, "vqneg.s",
1560 int_arm_neon_vqneg>;
1561
1562// Vector Bit Counting Operations.
1563
1564// VCLS : Vector Count Leading Sign Bits
1565defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0, "vcls.s",
1566 int_arm_neon_vcls>;
1567// VCLZ : Vector Count Leading Zeros
1568defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0, "vclz.i",
1569 int_arm_neon_vclz>;
1570// VCNT : Vector Count One Bits
1571def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, "vcnt.8",
1572 v8i8, v8i8, int_arm_neon_vcnt>;
1573def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, "vcnt.8",
1574 v16i8, v16i8, int_arm_neon_vcnt>;
1575
1576// Vector Move Operations.
1577
1578// VMOV : Vector Move (Register)
1579
1580def VMOVD : N3V<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001581 NoItinerary, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001582def VMOVQ : N3V<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001583 NoItinerary, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001584
1585// VMOV : Vector Move (Immediate)
1586
1587// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
1588def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
1589 return ARM::getVMOVImm(N, 1, *CurDAG);
1590}]>;
1591def vmovImm8 : PatLeaf<(build_vector), [{
1592 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
1593}], VMOV_get_imm8>;
1594
1595// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
1596def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
1597 return ARM::getVMOVImm(N, 2, *CurDAG);
1598}]>;
1599def vmovImm16 : PatLeaf<(build_vector), [{
1600 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
1601}], VMOV_get_imm16>;
1602
1603// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
1604def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
1605 return ARM::getVMOVImm(N, 4, *CurDAG);
1606}]>;
1607def vmovImm32 : PatLeaf<(build_vector), [{
1608 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
1609}], VMOV_get_imm32>;
1610
1611// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
1612def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
1613 return ARM::getVMOVImm(N, 8, *CurDAG);
1614}]>;
1615def vmovImm64 : PatLeaf<(build_vector), [{
1616 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
1617}], VMOV_get_imm64>;
1618
1619// Note: Some of the cmode bits in the following VMOV instructions need to
1620// be encoded based on the immed values.
1621
1622def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001623 (ins i8imm:$SIMM), NoItinerary,
1624 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001625 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
1626def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001627 (ins i8imm:$SIMM), NoItinerary,
1628 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001629 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
1630
1631def VMOVv4i16 : N1ModImm<1, 0b000, 0b1000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001632 (ins i16imm:$SIMM), NoItinerary,
1633 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001634 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
1635def VMOVv8i16 : N1ModImm<1, 0b000, 0b1000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001636 (ins i16imm:$SIMM), NoItinerary,
1637 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001638 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
1639
1640def VMOVv2i32 : N1ModImm<1, 0b000, 0b0000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001641 (ins i32imm:$SIMM), NoItinerary,
1642 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001643 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
1644def VMOVv4i32 : N1ModImm<1, 0b000, 0b0000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001645 (ins i32imm:$SIMM), NoItinerary,
1646 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001647 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
1648
1649def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001650 (ins i64imm:$SIMM), NoItinerary,
1651 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001652 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
1653def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001654 (ins i64imm:$SIMM), NoItinerary,
1655 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001656 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
1657
1658// VMOV : Vector Get Lane (move scalar to ARM core register)
1659
1660def VGETLNs8 : NVGetLane<0b11100101, 0b1011, 0b00,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001661 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1662 NoItinerary, "vmov", ".s8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001663 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
1664 imm:$lane))]>;
1665def VGETLNs16 : NVGetLane<0b11100001, 0b1011, 0b01,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001666 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1667 NoItinerary, "vmov", ".s16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001668 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
1669 imm:$lane))]>;
1670def VGETLNu8 : NVGetLane<0b11101101, 0b1011, 0b00,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001671 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1672 NoItinerary, "vmov", ".u8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001673 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
1674 imm:$lane))]>;
1675def VGETLNu16 : NVGetLane<0b11101001, 0b1011, 0b01,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001676 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1677 NoItinerary, "vmov", ".u16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001678 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
1679 imm:$lane))]>;
1680def VGETLNi32 : NVGetLane<0b11100001, 0b1011, 0b00,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001681 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1682 NoItinerary, "vmov", ".32\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001683 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
1684 imm:$lane))]>;
1685// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
1686def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
1687 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001688 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001689 (SubReg_i8_lane imm:$lane))>;
1690def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
1691 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001692 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001693 (SubReg_i16_lane imm:$lane))>;
1694def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
1695 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001696 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001697 (SubReg_i8_lane imm:$lane))>;
1698def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
1699 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001700 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001701 (SubReg_i16_lane imm:$lane))>;
1702def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
1703 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001704 (DSubReg_i32_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001705 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001706def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
1707 (EXTRACT_SUBREG QPR:$src1, (SSubReg_f32_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001708//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001709// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001710def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001711 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001712
1713
1714// VMOV : Vector Set Lane (move ARM core register to scalar)
1715
1716let Constraints = "$src1 = $dst" in {
1717def VSETLNi8 : NVSetLane<0b11100100, 0b1011, 0b00, (outs DPR:$dst),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001718 (ins DPR:$src1, GPR:$src2, lane_cst:$lane),
1719 NoItinerary, "vmov", ".8\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001720 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
1721 GPR:$src2, imm:$lane))]>;
1722def VSETLNi16 : NVSetLane<0b11100000, 0b1011, 0b01, (outs DPR:$dst),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001723 (ins DPR:$src1, GPR:$src2, lane_cst:$lane),
1724 NoItinerary, "vmov", ".16\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001725 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
1726 GPR:$src2, imm:$lane))]>;
1727def VSETLNi32 : NVSetLane<0b11100000, 0b1011, 0b00, (outs DPR:$dst),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001728 (ins DPR:$src1, GPR:$src2, lane_cst:$lane),
1729 NoItinerary, "vmov", ".32\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001730 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
1731 GPR:$src2, imm:$lane))]>;
1732}
1733def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
1734 (v16i8 (INSERT_SUBREG QPR:$src1,
1735 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001736 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001737 GPR:$src2, (SubReg_i8_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001738 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001739def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
1740 (v8i16 (INSERT_SUBREG QPR:$src1,
1741 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001742 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001743 GPR:$src2, (SubReg_i16_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001744 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001745def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
1746 (v4i32 (INSERT_SUBREG QPR:$src1,
1747 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001748 (DSubReg_i32_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001749 GPR:$src2, (SubReg_i32_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001750 (DSubReg_i32_reg imm:$lane)))>;
1751
1752def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
1753 (INSERT_SUBREG QPR:$src1, SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001754
1755//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001756// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001757def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001758 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001759
1760// VDUP : Vector Duplicate (from ARM core register to all elements)
1761
Bob Wilsone60fee02009-06-22 23:27:02 +00001762class VDUPD<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
1763 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001764 NoItinerary, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsonf4f1a272009-08-14 05:13:08 +00001765 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001766class VDUPQ<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
1767 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001768 NoItinerary, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsonf4f1a272009-08-14 05:13:08 +00001769 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001770
1771def VDUP8d : VDUPD<0b11101100, 0b00, ".8", v8i8>;
1772def VDUP16d : VDUPD<0b11101000, 0b01, ".16", v4i16>;
1773def VDUP32d : VDUPD<0b11101000, 0b00, ".32", v2i32>;
1774def VDUP8q : VDUPQ<0b11101110, 0b00, ".8", v16i8>;
1775def VDUP16q : VDUPQ<0b11101010, 0b01, ".16", v8i16>;
1776def VDUP32q : VDUPQ<0b11101010, 0b00, ".32", v4i32>;
1777
1778def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001779 NoItinerary, "vdup", ".32\t$dst, $src",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00001780 [(set DPR:$dst, (v2f32 (NEONvdup
1781 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001782def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001783 NoItinerary, "vdup", ".32\t$dst, $src",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00001784 [(set QPR:$dst, (v4f32 (NEONvdup
1785 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001786
1787// VDUP : Vector Duplicate Lane (from scalar to all elements)
1788
Bob Wilsone60fee02009-06-22 23:27:02 +00001789class VDUPLND<bits<2> op19_18, bits<2> op17_16, string OpcodeStr, ValueType Ty>
1790 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 0, 0,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001791 (outs DPR:$dst), (ins DPR:$src, lane_cst:$lane), NoItinerary,
1792 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
Bob Wilson206f6c42009-08-14 05:08:32 +00001793 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001794
Bob Wilsone60fee02009-06-22 23:27:02 +00001795class VDUPLNQ<bits<2> op19_18, bits<2> op17_16, string OpcodeStr,
1796 ValueType ResTy, ValueType OpTy>
1797 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 1, 0,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001798 (outs QPR:$dst), (ins DPR:$src, lane_cst:$lane), NoItinerary,
1799 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
Bob Wilson206f6c42009-08-14 05:08:32 +00001800 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src), imm:$lane)))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001801
1802def VDUPLN8d : VDUPLND<0b00, 0b01, "vdup.8", v8i8>;
1803def VDUPLN16d : VDUPLND<0b00, 0b10, "vdup.16", v4i16>;
1804def VDUPLN32d : VDUPLND<0b01, 0b00, "vdup.32", v2i32>;
1805def VDUPLNfd : VDUPLND<0b01, 0b00, "vdup.32", v2f32>;
1806def VDUPLN8q : VDUPLNQ<0b00, 0b01, "vdup.8", v16i8, v8i8>;
1807def VDUPLN16q : VDUPLNQ<0b00, 0b10, "vdup.16", v8i16, v4i16>;
1808def VDUPLN32q : VDUPLNQ<0b01, 0b00, "vdup.32", v4i32, v2i32>;
1809def VDUPLNfq : VDUPLNQ<0b01, 0b00, "vdup.32", v4f32, v2f32>;
1810
Bob Wilson206f6c42009-08-14 05:08:32 +00001811def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
1812 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
1813 (DSubReg_i8_reg imm:$lane))),
1814 (SubReg_i8_lane imm:$lane)))>;
1815def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
1816 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
1817 (DSubReg_i16_reg imm:$lane))),
1818 (SubReg_i16_lane imm:$lane)))>;
1819def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
1820 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
1821 (DSubReg_i32_reg imm:$lane))),
1822 (SubReg_i32_lane imm:$lane)))>;
1823def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
1824 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
1825 (DSubReg_i32_reg imm:$lane))),
1826 (SubReg_i32_lane imm:$lane)))>;
1827
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001828def VDUPfdf : N2V<0b11, 0b11, 0b01, 0b00, 0b11000, 0, 0,
1829 (outs DPR:$dst), (ins SPR:$src),
Anton Korobeynikov8e4585f2009-08-07 22:51:13 +00001830 NoItinerary, "vdup.32\t$dst, ${src:lane}", "",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00001831 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001832
1833def VDUPfqf : N2V<0b11, 0b11, 0b01, 0b00, 0b11000, 1, 0,
1834 (outs QPR:$dst), (ins SPR:$src),
Anton Korobeynikov8e4585f2009-08-07 22:51:13 +00001835 NoItinerary, "vdup.32\t$dst, ${src:lane}", "",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00001836 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001837
Bob Wilsone60fee02009-06-22 23:27:02 +00001838// VMOVN : Vector Narrowing Move
1839defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, "vmovn.i",
1840 int_arm_neon_vmovn>;
1841// VQMOVN : Vector Saturating Narrowing Move
1842defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, "vqmovn.s",
1843 int_arm_neon_vqmovns>;
1844defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, "vqmovn.u",
1845 int_arm_neon_vqmovnu>;
1846defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, "vqmovun.s",
1847 int_arm_neon_vqmovnsu>;
1848// VMOVL : Vector Lengthening Move
1849defm VMOVLs : N2VLInt_QHS<0,1,0b1010,0,0,1, "vmovl.s", int_arm_neon_vmovls>;
1850defm VMOVLu : N2VLInt_QHS<1,1,0b1010,0,0,1, "vmovl.u", int_arm_neon_vmovlu>;
1851
1852// Vector Conversions.
1853
1854// VCVT : Vector Convert Between Floating-Point and Integers
1855def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
1856 v2i32, v2f32, fp_to_sint>;
1857def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
1858 v2i32, v2f32, fp_to_uint>;
1859def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
1860 v2f32, v2i32, sint_to_fp>;
1861def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
1862 v2f32, v2i32, uint_to_fp>;
1863
1864def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
1865 v4i32, v4f32, fp_to_sint>;
1866def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
1867 v4i32, v4f32, fp_to_uint>;
1868def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
1869 v4f32, v4i32, sint_to_fp>;
1870def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
1871 v4f32, v4i32, uint_to_fp>;
1872
1873// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
1874// Note: Some of the opcode bits in the following VCVT instructions need to
1875// be encoded based on the immed values.
1876def VCVTf2xsd : N2VCvtD<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
1877 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
1878def VCVTf2xud : N2VCvtD<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
1879 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
1880def VCVTxs2fd : N2VCvtD<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
1881 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
1882def VCVTxu2fd : N2VCvtD<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
1883 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
1884
1885def VCVTf2xsq : N2VCvtQ<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
1886 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
1887def VCVTf2xuq : N2VCvtQ<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
1888 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
1889def VCVTxs2fq : N2VCvtQ<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
1890 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
1891def VCVTxu2fq : N2VCvtQ<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
1892 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
1893
Bob Wilson08479272009-08-12 22:31:50 +00001894// Vector Reverse.
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001895
1896// VREV64 : Vector Reverse elements within 64-bit doublewords
1897
1898class VREV64D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1899 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001900 (ins DPR:$src), NoItinerary,
1901 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00001902 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001903class VREV64Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1904 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001905 (ins QPR:$src), NoItinerary,
1906 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00001907 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001908
1909def VREV64d8 : VREV64D<0b00, "vrev64.8", v8i8>;
1910def VREV64d16 : VREV64D<0b01, "vrev64.16", v4i16>;
1911def VREV64d32 : VREV64D<0b10, "vrev64.32", v2i32>;
1912def VREV64df : VREV64D<0b10, "vrev64.32", v2f32>;
1913
1914def VREV64q8 : VREV64Q<0b00, "vrev64.8", v16i8>;
1915def VREV64q16 : VREV64Q<0b01, "vrev64.16", v8i16>;
1916def VREV64q32 : VREV64Q<0b10, "vrev64.32", v4i32>;
1917def VREV64qf : VREV64Q<0b10, "vrev64.32", v4f32>;
1918
1919// VREV32 : Vector Reverse elements within 32-bit words
1920
1921class VREV32D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1922 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001923 (ins DPR:$src), NoItinerary,
1924 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00001925 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001926class VREV32Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1927 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001928 (ins QPR:$src), NoItinerary,
1929 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00001930 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001931
1932def VREV32d8 : VREV32D<0b00, "vrev32.8", v8i8>;
1933def VREV32d16 : VREV32D<0b01, "vrev32.16", v4i16>;
1934
1935def VREV32q8 : VREV32Q<0b00, "vrev32.8", v16i8>;
1936def VREV32q16 : VREV32Q<0b01, "vrev32.16", v8i16>;
1937
1938// VREV16 : Vector Reverse elements within 16-bit halfwords
1939
1940class VREV16D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1941 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001942 (ins DPR:$src), NoItinerary,
1943 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00001944 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001945class VREV16Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1946 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001947 (ins QPR:$src), NoItinerary,
1948 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00001949 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001950
1951def VREV16d8 : VREV16D<0b00, "vrev16.8", v8i8>;
1952def VREV16q8 : VREV16Q<0b00, "vrev16.8", v16i8>;
1953
Bob Wilson3ac39132009-08-19 17:03:43 +00001954// Other Vector Shuffles.
1955
1956// VEXT : Vector Extract
1957
Anton Korobeynikov6c28c002009-08-21 12:40:21 +00001958class VEXTd<string OpcodeStr, ValueType Ty>
1959 : N3V<0,1,0b11,0b0000,0,0, (outs DPR:$dst),
1960 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NoItinerary,
1961 !strconcat(OpcodeStr, "\t$dst, $lhs, $rhs, $index"), "",
1962 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
1963 (Ty DPR:$rhs), imm:$index)))]>;
1964
1965class VEXTq<string OpcodeStr, ValueType Ty>
1966 : N3V<0,1,0b11,0b0000,1,0, (outs QPR:$dst),
1967 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NoItinerary,
1968 !strconcat(OpcodeStr, "\t$dst, $lhs, $rhs, $index"), "",
1969 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
1970 (Ty QPR:$rhs), imm:$index)))]>;
1971
1972def VEXTd8 : VEXTd<"vext.8", v8i8>;
1973def VEXTd16 : VEXTd<"vext.16", v4i16>;
1974def VEXTd32 : VEXTd<"vext.32", v2i32>;
1975def VEXTdf : VEXTd<"vext.32", v2f32>;
1976
1977def VEXTq8 : VEXTq<"vext.8", v16i8>;
1978def VEXTq16 : VEXTq<"vext.16", v8i16>;
1979def VEXTq32 : VEXTq<"vext.32", v4i32>;
1980def VEXTqf : VEXTq<"vext.32", v4f32>;
Bob Wilson3ac39132009-08-19 17:03:43 +00001981
Bob Wilson3b169332009-08-08 05:53:00 +00001982// VTRN : Vector Transpose
1983
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00001984def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn.8">;
1985def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn.16">;
1986def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00001987
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00001988def VTRNq8 : N2VQShuffle<0b00, 0b00001, "vtrn.8">;
1989def VTRNq16 : N2VQShuffle<0b01, 0b00001, "vtrn.16">;
1990def VTRNq32 : N2VQShuffle<0b10, 0b00001, "vtrn.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00001991
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00001992// VUZP : Vector Unzip (Deinterleave)
1993
1994def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp.8">;
1995def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp.16">;
1996def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp.32">;
1997
1998def VUZPq8 : N2VQShuffle<0b00, 0b00010, "vuzp.8">;
1999def VUZPq16 : N2VQShuffle<0b01, 0b00010, "vuzp.16">;
2000def VUZPq32 : N2VQShuffle<0b10, 0b00010, "vuzp.32">;
2001
2002// VZIP : Vector Zip (Interleave)
2003
2004def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip.8">;
2005def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip.16">;
2006def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip.32">;
2007
2008def VZIPq8 : N2VQShuffle<0b00, 0b00011, "vzip.8">;
2009def VZIPq16 : N2VQShuffle<0b01, 0b00011, "vzip.16">;
2010def VZIPq32 : N2VQShuffle<0b10, 0b00011, "vzip.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00002011
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002012// Vector Table Lookup and Table Extension.
2013
2014// VTBL : Vector Table Lookup
2015def VTBL1
2016 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
2017 (ins DPR:$tbl1, DPR:$src), NoItinerary,
2018 "vtbl.8\t$dst, \\{$tbl1\\}, $src", "",
2019 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
2020def VTBL2
2021 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
2022 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), NoItinerary,
2023 "vtbl.8\t$dst, \\{$tbl1,$tbl2\\}, $src", "",
2024 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl2
2025 DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
2026def VTBL3
2027 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
2028 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), NoItinerary,
2029 "vtbl.8\t$dst, \\{$tbl1,$tbl2,$tbl3\\}, $src", "",
2030 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl3
2031 DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
2032def VTBL4
2033 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
2034 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), NoItinerary,
2035 "vtbl.8\t$dst, \\{$tbl1,$tbl2,$tbl3,$tbl4\\}, $src", "",
2036 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl4 DPR:$tbl1, DPR:$tbl2,
2037 DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
2038
2039// VTBX : Vector Table Extension
2040def VTBX1
2041 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
2042 (ins DPR:$orig, DPR:$tbl1, DPR:$src), NoItinerary,
2043 "vtbx.8\t$dst, \\{$tbl1\\}, $src", "$orig = $dst",
2044 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
2045 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
2046def VTBX2
2047 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
2048 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), NoItinerary,
2049 "vtbx.8\t$dst, \\{$tbl1,$tbl2\\}, $src", "$orig = $dst",
2050 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx2
2051 DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
2052def VTBX3
2053 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
2054 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), NoItinerary,
2055 "vtbx.8\t$dst, \\{$tbl1,$tbl2,$tbl3\\}, $src", "$orig = $dst",
2056 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx3 DPR:$orig, DPR:$tbl1,
2057 DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
2058def VTBX4
2059 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
2060 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), NoItinerary,
2061 "vtbx.8\t$dst, \\{$tbl1,$tbl2,$tbl3,$tbl4\\}, $src", "$orig = $dst",
2062 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx4 DPR:$orig, DPR:$tbl1,
2063 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
2064
Bob Wilsone60fee02009-06-22 23:27:02 +00002065//===----------------------------------------------------------------------===//
Evan Cheng46961d82009-08-07 19:30:41 +00002066// NEON instructions for single-precision FP math
2067//===----------------------------------------------------------------------===//
2068
2069// These need separate instructions because they must use DPR_VFP2 register
2070// class which have SPR sub-registers.
2071
2072// Vector Add Operations used for single-precision FP
2073let neverHasSideEffects = 1 in
2074def VADDfd_sfp : N3VDs<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd,1>;
2075def : N3VDsPat<fadd, VADDfd_sfp>;
2076
David Goodwin4b358db2009-08-10 22:17:39 +00002077// Vector Sub Operations used for single-precision FP
2078let neverHasSideEffects = 1 in
2079def VSUBfd_sfp : N3VDs<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub,0>;
2080def : N3VDsPat<fsub, VSUBfd_sfp>;
2081
Evan Cheng46961d82009-08-07 19:30:41 +00002082// Vector Multiply Operations used for single-precision FP
2083let neverHasSideEffects = 1 in
2084def VMULfd_sfp : N3VDs<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul,1>;
2085def : N3VDsPat<fmul, VMULfd_sfp>;
2086
2087// Vector Multiply-Accumulate/Subtract used for single-precision FP
2088let neverHasSideEffects = 1 in
2089def VMLAfd_sfp : N3VDMulOps<0, 0, 0b00, 0b1101, 1, "vmla.f32", v2f32,fmul,fadd>;
David Goodwin4b358db2009-08-10 22:17:39 +00002090def : N3VDMulOpsPat<fmul, fadd, VMLAfd_sfp>;
Evan Cheng46961d82009-08-07 19:30:41 +00002091
2092let neverHasSideEffects = 1 in
2093def VMLSfd_sfp : N3VDMulOps<0, 0, 0b10, 0b1101, 1, "vmls.f32", v2f32,fmul,fsub>;
David Goodwin4b358db2009-08-10 22:17:39 +00002094def : N3VDMulOpsPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng46961d82009-08-07 19:30:41 +00002095
David Goodwin4b358db2009-08-10 22:17:39 +00002096// Vector Absolute used for single-precision FP
Evan Cheng46961d82009-08-07 19:30:41 +00002097let neverHasSideEffects = 1 in
2098def VABSfd_sfp : N2VDInts<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00002099 v2f32, v2f32, int_arm_neon_vabs>;
Evan Cheng46961d82009-08-07 19:30:41 +00002100def : N2VDIntsPat<fabs, VABSfd_sfp>;
2101
David Goodwin4b358db2009-08-10 22:17:39 +00002102// Vector Negate used for single-precision FP
Evan Cheng46961d82009-08-07 19:30:41 +00002103let neverHasSideEffects = 1 in
2104def VNEGf32d_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin4b358db2009-08-10 22:17:39 +00002105 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), NoItinerary,
2106 "vneg.f32\t$dst, $src", "", []>;
Evan Cheng46961d82009-08-07 19:30:41 +00002107def : N2VDIntsPat<fneg, VNEGf32d_sfp>;
2108
David Goodwin4b358db2009-08-10 22:17:39 +00002109// Vector Convert between single-precision FP and integer
2110let neverHasSideEffects = 1 in
2111def VCVTf2sd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
2112 v2i32, v2f32, fp_to_sint>;
2113def : N2VDsPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
2114
2115let neverHasSideEffects = 1 in
2116def VCVTf2ud_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
2117 v2i32, v2f32, fp_to_uint>;
2118def : N2VDsPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
2119
2120let neverHasSideEffects = 1 in
David Goodwin2dc81462009-08-11 01:07:38 +00002121def VCVTs2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
2122 v2f32, v2i32, sint_to_fp>;
David Goodwin4b358db2009-08-10 22:17:39 +00002123def : N2VDsPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
2124
2125let neverHasSideEffects = 1 in
David Goodwin2dc81462009-08-11 01:07:38 +00002126def VCVTu2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
2127 v2f32, v2i32, uint_to_fp>;
David Goodwin4b358db2009-08-10 22:17:39 +00002128def : N2VDsPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
2129
Evan Cheng46961d82009-08-07 19:30:41 +00002130//===----------------------------------------------------------------------===//
Bob Wilsone60fee02009-06-22 23:27:02 +00002131// Non-Instruction Patterns
2132//===----------------------------------------------------------------------===//
2133
2134// bit_convert
2135def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
2136def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
2137def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
2138def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
2139def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
2140def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
2141def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
2142def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
2143def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
2144def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
2145def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
2146def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
2147def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
2148def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
2149def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
2150def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
2151def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
2152def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
2153def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
2154def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
2155def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
2156def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
2157def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
2158def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
2159def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
2160def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
2161def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
2162def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
2163def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
2164def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
2165
2166def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
2167def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
2168def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
2169def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
2170def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
2171def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
2172def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
2173def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
2174def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
2175def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
2176def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
2177def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
2178def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
2179def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
2180def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
2181def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
2182def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
2183def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
2184def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
2185def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
2186def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
2187def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
2188def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
2189def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
2190def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
2191def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
2192def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
2193def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
2194def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
2195def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;