blob: 447949c7be328d4c3c24ff40a2c56cf8f6131738 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- Thumb2InstrInfo.h - Thumb-2 Instruction Information -----*- C++ -*-===//
David Goodwinb50ea5c2009-07-02 22:18:33 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Thumb-2 implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef THUMB2INSTRUCTIONINFO_H
15#define THUMB2INSTRUCTIONINFO_H
16
17#include "llvm/Target/TargetInstrInfo.h"
18#include "ARM.h"
19#include "ARMInstrInfo.h"
20#include "Thumb2RegisterInfo.h"
21
22namespace llvm {
Evan Cheng86050dc2010-06-18 23:09:54 +000023class ARMSubtarget;
24class ScheduleHazardRecognizer;
David Goodwinb50ea5c2009-07-02 22:18:33 +000025
26class Thumb2InstrInfo : public ARMBaseInstrInfo {
27 Thumb2RegisterInfo RI;
28public:
29 explicit Thumb2InstrInfo(const ARMSubtarget &STI);
30
David Goodwin334c2642009-07-08 16:09:28 +000031 // Return the non-pre/post incrementing version of 'Opc'. Return 0
32 // if there is not such an opcode.
33 unsigned getUnindexedOpcode(unsigned Opc) const;
34
Evan Cheng86050dc2010-06-18 23:09:54 +000035 void ReplaceTailWithBranchTo(MachineBasicBlock::iterator Tail,
36 MachineBasicBlock *NewDest) const;
37
Evan Cheng4d54e5b2010-06-22 01:18:16 +000038 bool isLegalToSplitMBBAt(MachineBasicBlock &MBB,
39 MachineBasicBlock::iterator MBBI) const;
40
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +000041 void copyPhysReg(MachineBasicBlock &MBB,
42 MachineBasicBlock::iterator I, DebugLoc DL,
43 unsigned DestReg, unsigned SrcReg,
44 bool KillSrc) const;
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +000045
Evan Cheng5732ca02009-07-27 03:14:20 +000046 void storeRegToStackSlot(MachineBasicBlock &MBB,
47 MachineBasicBlock::iterator MBBI,
48 unsigned SrcReg, bool isKill, int FrameIndex,
Evan Cheng746ad692010-05-06 19:06:44 +000049 const TargetRegisterClass *RC,
50 const TargetRegisterInfo *TRI) const;
Evan Cheng5732ca02009-07-27 03:14:20 +000051
52 void loadRegFromStackSlot(MachineBasicBlock &MBB,
53 MachineBasicBlock::iterator MBBI,
54 unsigned DestReg, int FrameIndex,
Evan Cheng746ad692010-05-06 19:06:44 +000055 const TargetRegisterClass *RC,
56 const TargetRegisterInfo *TRI) const;
Evan Cheng5732ca02009-07-27 03:14:20 +000057
Evan Cheng68fc2da2010-06-09 19:26:01 +000058 /// scheduleTwoAddrSource - Schedule the copy / re-mat of the source of the
59 /// two-addrss instruction inserted by two-address pass.
60 void scheduleTwoAddrSource(MachineInstr *SrcMI, MachineInstr *UseMI,
61 const TargetRegisterInfo &TRI) const;
62
David Goodwinb50ea5c2009-07-02 22:18:33 +000063 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
64 /// such, whenever a client has an instance of instruction info, it should
65 /// always be able to get register info as well (through this method).
66 ///
67 const Thumb2RegisterInfo &getRegisterInfo() const { return RI; }
David Goodwinb50ea5c2009-07-02 22:18:33 +000068};
Evan Cheng4d54e5b2010-06-22 01:18:16 +000069
70/// getITInstrPredicate - Valid only in Thumb2 mode. This function is identical
71/// to llvm::getInstrPredicate except it returns AL for conditional branch
72/// instructions which are "predicated", but are not in IT blocks.
73ARMCC::CondCodes getITInstrPredicate(const MachineInstr *MI, unsigned &PredReg);
74
75
David Goodwinb50ea5c2009-07-02 22:18:33 +000076}
77
78#endif // THUMB2INSTRUCTIONINFO_H