blob: 2d4ec1d3d7a7b2b75b4edf30dbc4664ce48b33ab [file] [log] [blame]
Nate Begeman21e463b2005-10-16 05:39:50 +00001//===-- PPCISelLowering.h - PPC32 DAG Lowering Interface --------*- C++ -*-===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that PPC uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H
16#define LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H
17
18#include "llvm/Target/TargetLowering.h"
Chris Lattner0bbea952005-08-26 20:25:03 +000019#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner26689592005-10-14 23:51:18 +000020#include "PPC.h"
Chris Lattner331d1bc2006-11-02 01:44:04 +000021#include "PPCSubtarget.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022
23namespace llvm {
Chris Lattner0bbea952005-08-26 20:25:03 +000024 namespace PPCISD {
25 enum NodeType {
26 // Start the numbering where the builting ops and target ops leave off.
27 FIRST_NUMBER = ISD::BUILTIN_OP_END+PPC::INSTRUCTION_LIST_END,
28
29 /// FSEL - Traditional three-operand fsel node.
30 ///
31 FSEL,
Chris Lattnerf7605322005-08-31 21:09:52 +000032
Nate Begemanc09eeec2005-09-06 22:03:27 +000033 /// FCFID - The FCFID instruction, taking an f64 operand and producing
34 /// and f64 value containing the FP representation of the integer that
35 /// was temporarily in the f64 operand.
36 FCFID,
37
38 /// FCTI[D,W]Z - The FCTIDZ and FCTIWZ instructions, taking an f32 or f64
39 /// operand, producing an f64 value containing the integer representation
40 /// of that FP value.
41 FCTIDZ, FCTIWZ,
Chris Lattner860e8862005-11-17 07:30:41 +000042
Chris Lattner51269842006-03-01 05:50:56 +000043 /// STFIWX - The STFIWX instruction. The first operand is an input token
44 /// chain, then an f64 value to store, then an address to store it to,
45 /// then a SRCVALUE for the address.
46 STFIWX,
47
Nate Begeman993aeb22005-12-13 22:55:22 +000048 // VMADDFP, VNMSUBFP - The VMADDFP and VNMSUBFP instructions, taking
49 // three v4f32 operands and producing a v4f32 result.
50 VMADDFP, VNMSUBFP,
51
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000052 /// VPERM - The PPC VPERM Instruction.
53 ///
54 VPERM,
55
Chris Lattner860e8862005-11-17 07:30:41 +000056 /// Hi/Lo - These represent the high and low 16-bit parts of a global
57 /// address respectively. These nodes have two operands, the first of
58 /// which must be a TargetGlobalAddress, and the second of which must be a
59 /// Constant. Selected naively, these turn into 'lis G+C' and 'li G+C',
60 /// though these are usually folded into other nodes.
61 Hi, Lo,
62
63 /// GlobalBaseReg - On Darwin, this node represents the result of the mflr
64 /// at function entry, used for PIC code.
65 GlobalBaseReg,
Chris Lattner4172b102005-12-06 02:10:38 +000066
Chris Lattner4172b102005-12-06 02:10:38 +000067 /// These nodes represent the 32-bit PPC shifts that operate on 6-bit
68 /// shift amounts. These nodes are generated by the multi-precision shift
69 /// code.
70 SRL, SRA, SHL,
Chris Lattnerecfe55e2006-03-22 05:30:33 +000071
72 /// EXTSW_32 - This is the EXTSW instruction for use with "32-bit"
73 /// registers.
74 EXTSW_32,
Nate Begeman9e4dd9d2005-12-20 00:26:01 +000075
Chris Lattnerecfe55e2006-03-22 05:30:33 +000076 /// STD_32 - This is the STD instruction for use with "32-bit" registers.
77 STD_32,
78
Chris Lattnerc703a8f2006-05-17 19:00:46 +000079 /// CALL - A direct function call.
Chris Lattner281b55e2006-01-27 23:34:02 +000080 CALL,
81
Chris Lattnerc703a8f2006-05-17 19:00:46 +000082 /// CHAIN,FLAG = MTCTR(VAL, CHAIN[, INFLAG]) - Directly corresponds to a
83 /// MTCTR instruction.
84 MTCTR,
85
86 /// CHAIN,FLAG = BCTRL(CHAIN, INFLAG) - Directly corresponds to a
87 /// BCTRL instruction.
88 BCTRL,
89
Nate Begeman9e4dd9d2005-12-20 00:26:01 +000090 /// Return with a flag operand, matched by 'blr'
91 RET_FLAG,
Chris Lattner6d92cad2006-03-26 10:06:40 +000092
93 /// R32 = MFCR(CRREG, INFLAG) - Represents the MFCR/MFOCRF instructions.
94 /// This copies the bits corresponding to the specified CRREG into the
95 /// resultant GPR. Bits corresponding to other CR regs are undefined.
96 MFCR,
Chris Lattnera17b1552006-03-31 05:13:27 +000097
98 /// RESVEC = VCMP(LHS, RHS, OPC) - Represents one of the altivec VCMP*
99 /// instructions. For lack of better number, we use the opcode number
100 /// encoding for the OPC field to identify the compare. For example, 838
101 /// is VCMPGTSH.
102 VCMP,
Chris Lattner6d92cad2006-03-26 10:06:40 +0000103
104 /// RESVEC, OUTFLAG = VCMPo(LHS, RHS, OPC) - Represents one of the
105 /// altivec VCMP*o instructions. For lack of better number, we use the
106 /// opcode number encoding for the OPC field to identify the compare. For
107 /// example, 838 is VCMPGTSH.
Chris Lattner90564f22006-04-18 17:59:36 +0000108 VCMPo,
109
110 /// CHAIN = COND_BRANCH CHAIN, CRRC, OPC, DESTBB [, INFLAG] - This
111 /// corresponds to the COND_BRANCH pseudo instruction. CRRC is the
112 /// condition register to branch on, OPC is the branch opcode to use (e.g.
113 /// PPC::BLE), DESTBB is the destination block to branch to, and INFLAG is
114 /// an optional input flag argument.
Chris Lattnerd9989382006-07-10 20:56:58 +0000115 COND_BRANCH,
116
117 /// CHAIN = STBRX CHAIN, GPRC, Ptr, SRCVALUE, Type - This is a
118 /// byte-swapping store instruction. It byte-swaps the low "Type" bits of
119 /// the GPRC input, then stores it through Ptr. Type can be either i16 or
120 /// i32.
121 STBRX,
122
123 /// GPRC, CHAIN = LBRX CHAIN, Ptr, SRCVALUE, Type - This is a
124 /// byte-swapping load instruction. It loads "Type" bits, byte swaps it,
125 /// then puts it in the bottom bits of the GPRC. TYPE can be either i16
126 /// or i32.
127 LBRX
Chris Lattner281b55e2006-01-27 23:34:02 +0000128 };
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000129 }
130
131 /// Define some predicates that are used for node matching.
132 namespace PPC {
Chris Lattnerddb739e2006-04-06 17:23:16 +0000133 /// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
134 /// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000135 bool isVPKUHUMShuffleMask(SDNode *N, bool isUnary);
Chris Lattnerddb739e2006-04-06 17:23:16 +0000136
137 /// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
138 /// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000139 bool isVPKUWUMShuffleMask(SDNode *N, bool isUnary);
Chris Lattner116cc482006-04-06 21:11:54 +0000140
141 /// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
142 /// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000143 bool isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary);
Chris Lattner116cc482006-04-06 21:11:54 +0000144
145 /// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
146 /// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000147 bool isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary);
Chris Lattnerddb739e2006-04-06 17:23:16 +0000148
Chris Lattnerd0608e12006-04-06 18:26:28 +0000149 /// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
150 /// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000151 int isVSLDOIShuffleMask(SDNode *N, bool isUnary);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000152
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000153 /// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
154 /// specifies a splat of a single element that is suitable for input to
155 /// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000156 bool isSplatShuffleMask(SDNode *N, unsigned EltSize);
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000157
158 /// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
159 /// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000160 unsigned getVSPLTImmediate(SDNode *N, unsigned EltSize);
Chris Lattner64b3a082006-03-24 07:48:08 +0000161
Chris Lattnere87192a2006-04-12 17:37:20 +0000162 /// get_VSPLTI_elt - If this is a build_vector of constants which can be
Chris Lattner140a58f2006-04-08 06:46:53 +0000163 /// formed by using a vspltis[bhw] instruction of the specified element
164 /// size, return the constant being splatted. The ByteSize field indicates
165 /// the number of bytes of each element [124] -> [bhw].
Chris Lattnere87192a2006-04-12 17:37:20 +0000166 SDOperand get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG);
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000167 }
Chris Lattner0bbea952005-08-26 20:25:03 +0000168
Nate Begeman21e463b2005-10-16 05:39:50 +0000169 class PPCTargetLowering : public TargetLowering {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000170 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
171 int ReturnAddrIndex; // FrameIndex for return slot.
Chris Lattner331d1bc2006-11-02 01:44:04 +0000172 const PPCSubtarget &PPCSubTarget;
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000173 public:
Chris Lattner331d1bc2006-11-02 01:44:04 +0000174 PPCTargetLowering(PPCTargetMachine &TM);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000175
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000176 /// getTargetNodeName() - This method returns the name of a target specific
177 /// DAG node.
178 virtual const char *getTargetNodeName(unsigned Opcode) const;
179
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000180 /// LowerOperation - Provide custom lowering hooks for some operations.
181 ///
182 virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG);
183
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000184 virtual SDOperand PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
185
Chris Lattnerbbe77de2006-04-02 06:26:07 +0000186 virtual void computeMaskedBitsForTargetNode(const SDOperand Op,
187 uint64_t Mask,
188 uint64_t &KnownZero,
189 uint64_t &KnownOne,
190 unsigned Depth = 0) const;
Nate Begeman4a959452005-10-18 23:23:37 +0000191
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000192 virtual MachineBasicBlock *InsertAtEndOfBasicBlock(MachineInstr *MI,
193 MachineBasicBlock *MBB);
Chris Lattnerddc787d2006-01-31 19:20:21 +0000194
Chris Lattnerad3bc8d2006-02-07 20:16:30 +0000195 ConstraintType getConstraintType(char ConstraintLetter) const;
Chris Lattner331d1bc2006-11-02 01:44:04 +0000196 std::pair<unsigned, const TargetRegisterClass*>
197 getRegForInlineAsmConstraint(const std::string &Constraint,
198 MVT::ValueType VT) const;
Chris Lattnerdba1aee2006-10-31 19:40:43 +0000199 SDOperand isOperandValidForConstraint(SDOperand Op, char ConstraintLetter,
200 SelectionDAG &DAG);
Evan Chengc4c62572006-03-13 23:20:37 +0000201
202 /// isLegalAddressImmediate - Return true if the integer value can be used
203 /// as the offset of the target addressing mode.
204 virtual bool isLegalAddressImmediate(int64_t V) const;
Reid Spencer3a9ec242006-08-28 01:02:49 +0000205 virtual bool isLegalAddressImmediate(llvm::GlobalValue*) const;
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000206 };
207}
208
209#endif // LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H