blob: 50ba00f63675302c94f8b4922e2b742b9384c66e [file] [log] [blame]
Scott Michel266bc8f2007-12-04 22:23:35 +00001//
Scott Michel7ea02ff2009-03-17 01:15:45 +00002//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SPUTargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SPURegisterNames.h"
15#include "SPUISelLowering.h"
16#include "SPUTargetMachine.h"
Scott Michel203b2d62008-04-30 00:30:08 +000017#include "SPUFrameInfo.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000018#include "llvm/Constants.h"
19#include "llvm/Function.h"
20#include "llvm/Intrinsics.h"
Scott Michelc9c8b2a2009-01-26 03:31:40 +000021#include "llvm/CallingConv.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000022#include "llvm/CodeGen/CallingConvLower.h"
23#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000027#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000028#include "llvm/Target/TargetLoweringObjectFile.h"
29#include "llvm/Target/TargetOptions.h"
30#include "llvm/ADT/VectorExtras.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000031#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000032#include "llvm/Support/ErrorHandling.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000033#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/raw_ostream.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000035#include <map>
36
37using namespace llvm;
38
39// Used in getTargetNodeName() below
40namespace {
41 std::map<unsigned, const char *> node_names;
42
Duncan Sands83ec4b62008-06-06 12:08:01 +000043 //! MVT mapping to useful data for Cell SPU
Scott Michel266bc8f2007-12-04 22:23:35 +000044 struct valtype_map_s {
Scott Michel7a1c9e92008-11-22 23:50:42 +000045 const MVT valtype;
46 const int prefslot_byte;
Scott Michel266bc8f2007-12-04 22:23:35 +000047 };
Scott Michel5af8f0e2008-07-16 17:17:29 +000048
Scott Michel266bc8f2007-12-04 22:23:35 +000049 const valtype_map_s valtype_map[] = {
50 { MVT::i1, 3 },
51 { MVT::i8, 3 },
52 { MVT::i16, 2 },
53 { MVT::i32, 0 },
54 { MVT::f32, 0 },
55 { MVT::i64, 0 },
56 { MVT::f64, 0 },
57 { MVT::i128, 0 }
58 };
59
60 const size_t n_valtype_map = sizeof(valtype_map) / sizeof(valtype_map[0]);
61
Duncan Sands83ec4b62008-06-06 12:08:01 +000062 const valtype_map_s *getValueTypeMapEntry(MVT VT) {
Scott Michel266bc8f2007-12-04 22:23:35 +000063 const valtype_map_s *retval = 0;
64
65 for (size_t i = 0; i < n_valtype_map; ++i) {
66 if (valtype_map[i].valtype == VT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +000067 retval = valtype_map + i;
68 break;
Scott Michel266bc8f2007-12-04 22:23:35 +000069 }
70 }
71
72#ifndef NDEBUG
73 if (retval == 0) {
Torok Edwindac237e2009-07-08 20:53:28 +000074 std::string msg;
75 raw_string_ostream Msg(msg);
76 Msg << "getValueTypeMapEntry returns NULL for "
77 << VT.getMVTString();
78 llvm_report_error(Msg.str());
Scott Michel266bc8f2007-12-04 22:23:35 +000079 }
80#endif
81
82 return retval;
83 }
Scott Michel94bd57e2009-01-15 04:41:47 +000084
Scott Michelc9c8b2a2009-01-26 03:31:40 +000085 //! Expand a library call into an actual call DAG node
86 /*!
87 \note
88 This code is taken from SelectionDAGLegalize, since it is not exposed as
89 part of the LLVM SelectionDAG API.
90 */
91
92 SDValue
93 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
94 bool isSigned, SDValue &Hi, SPUTargetLowering &TLI) {
95 // The input chain to this libcall is the entry node of the function.
96 // Legalizing the call will automatically add the previous call to the
97 // dependence.
98 SDValue InChain = DAG.getEntryNode();
99
100 TargetLowering::ArgListTy Args;
101 TargetLowering::ArgListEntry Entry;
102 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
103 MVT ArgVT = Op.getOperand(i).getValueType();
Owen Andersond1474d02009-07-09 17:57:24 +0000104 const Type *ArgTy = ArgVT.getTypeForMVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000105 Entry.Node = Op.getOperand(i);
106 Entry.Ty = ArgTy;
107 Entry.isSExt = isSigned;
108 Entry.isZExt = !isSigned;
109 Args.push_back(Entry);
110 }
111 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
112 TLI.getPointerTy());
113
114 // Splice the libcall in wherever FindInputOutputChains tells us to.
Owen Andersond1474d02009-07-09 17:57:24 +0000115 const Type *RetTy =
116 Op.getNode()->getValueType(0).getTypeForMVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000117 std::pair<SDValue, SDValue> CallInfo =
118 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +0000119 0, CallingConv::C, false, Callee, Args, DAG,
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000120 Op.getDebugLoc());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000121
122 return CallInfo.first;
123 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000124}
125
126SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000127 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
128 SPUTM(TM) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000129 // Fold away setcc operations if possible.
130 setPow2DivIsCheap();
131
132 // Use _setjmp/_longjmp instead of setjmp/longjmp.
133 setUseUnderscoreSetJmp(true);
134 setUseUnderscoreLongJmp(true);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000135
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000136 // Set RTLIB libcall names as used by SPU:
137 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
138
Scott Michel266bc8f2007-12-04 22:23:35 +0000139 // Set up the SPU's register classes:
Scott Michel504c3692007-12-17 22:32:34 +0000140 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
141 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
142 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
143 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
144 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
145 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
Scott Michel266bc8f2007-12-04 22:23:35 +0000146 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000147
Scott Michel266bc8f2007-12-04 22:23:35 +0000148 // SPU has no sign or zero extended loads for i1, i8, i16:
Evan Cheng03294662008-10-14 21:26:46 +0000149 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
150 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
151 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000152
Scott Michelf0569be2008-12-27 04:51:36 +0000153 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
154 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelb30e8f62008-12-02 19:53:53 +0000155
Eli Friedman5427d712009-07-17 06:36:24 +0000156 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
157 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
158 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
159 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
160
161 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
162
Scott Michel266bc8f2007-12-04 22:23:35 +0000163 // SPU constant load actions are custom lowered:
Nate Begemanccef5802008-02-14 18:43:04 +0000164 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000165 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
166
167 // SPU's loads and stores have to be custom lowered:
Scott Micheldd950092009-01-06 03:36:14 +0000168 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel266bc8f2007-12-04 22:23:35 +0000169 ++sctype) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000170 MVT VT = (MVT::SimpleValueType)sctype;
171
Scott Michelf0569be2008-12-27 04:51:36 +0000172 setOperationAction(ISD::LOAD, VT, Custom);
173 setOperationAction(ISD::STORE, VT, Custom);
174 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
175 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
176 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
177
178 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
179 MVT StoreVT = (MVT::SimpleValueType) stype;
180 setTruncStoreAction(VT, StoreVT, Expand);
181 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000182 }
183
Scott Michelf0569be2008-12-27 04:51:36 +0000184 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
185 ++sctype) {
186 MVT VT = (MVT::SimpleValueType) sctype;
187
188 setOperationAction(ISD::LOAD, VT, Custom);
189 setOperationAction(ISD::STORE, VT, Custom);
190
191 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
192 MVT StoreVT = (MVT::SimpleValueType) stype;
193 setTruncStoreAction(VT, StoreVT, Expand);
194 }
195 }
196
Scott Michel266bc8f2007-12-04 22:23:35 +0000197 // Expand the jumptable branches
198 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
199 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000200
201 // Custom lower SELECT_CC for most cases, but expand by default
Scott Michel5af8f0e2008-07-16 17:17:29 +0000202 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000203 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
204 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
205 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
206 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000207
208 // SPU has no intrinsics for these particular operations:
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000209 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
210
Eli Friedman5427d712009-07-17 06:36:24 +0000211 // SPU has no division/remainder instructions
212 setOperationAction(ISD::SREM, MVT::i8, Expand);
213 setOperationAction(ISD::UREM, MVT::i8, Expand);
214 setOperationAction(ISD::SDIV, MVT::i8, Expand);
215 setOperationAction(ISD::UDIV, MVT::i8, Expand);
216 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
217 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
218 setOperationAction(ISD::SREM, MVT::i16, Expand);
219 setOperationAction(ISD::UREM, MVT::i16, Expand);
220 setOperationAction(ISD::SDIV, MVT::i16, Expand);
221 setOperationAction(ISD::UDIV, MVT::i16, Expand);
222 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
223 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
224 setOperationAction(ISD::SREM, MVT::i32, Expand);
225 setOperationAction(ISD::UREM, MVT::i32, Expand);
226 setOperationAction(ISD::SDIV, MVT::i32, Expand);
227 setOperationAction(ISD::UDIV, MVT::i32, Expand);
228 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
229 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
230 setOperationAction(ISD::SREM, MVT::i64, Expand);
231 setOperationAction(ISD::UREM, MVT::i64, Expand);
232 setOperationAction(ISD::SDIV, MVT::i64, Expand);
233 setOperationAction(ISD::UDIV, MVT::i64, Expand);
234 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
235 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
236 setOperationAction(ISD::SREM, MVT::i128, Expand);
237 setOperationAction(ISD::UREM, MVT::i128, Expand);
238 setOperationAction(ISD::SDIV, MVT::i128, Expand);
239 setOperationAction(ISD::UDIV, MVT::i128, Expand);
240 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
241 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000242
Scott Michel266bc8f2007-12-04 22:23:35 +0000243 // We don't support sin/cos/sqrt/fmod
244 setOperationAction(ISD::FSIN , MVT::f64, Expand);
245 setOperationAction(ISD::FCOS , MVT::f64, Expand);
246 setOperationAction(ISD::FREM , MVT::f64, Expand);
247 setOperationAction(ISD::FSIN , MVT::f32, Expand);
248 setOperationAction(ISD::FCOS , MVT::f32, Expand);
249 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000250
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000251 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
252 // for f32!)
Scott Michel266bc8f2007-12-04 22:23:35 +0000253 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
254 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000255
Scott Michel266bc8f2007-12-04 22:23:35 +0000256 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
257 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
258
259 // SPU can do rotate right and left, so legalize it... but customize for i8
260 // because instructions don't exist.
Bill Wendling9440e352008-08-31 02:59:23 +0000261
262 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
263 // .td files.
264 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
265 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
266 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
267
Scott Michel266bc8f2007-12-04 22:23:35 +0000268 setOperationAction(ISD::ROTL, MVT::i32, Legal);
269 setOperationAction(ISD::ROTL, MVT::i16, Legal);
270 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Micheldc91bea2008-11-20 16:36:33 +0000271
Scott Michel266bc8f2007-12-04 22:23:35 +0000272 // SPU has no native version of shift left/right for i8
273 setOperationAction(ISD::SHL, MVT::i8, Custom);
274 setOperationAction(ISD::SRL, MVT::i8, Custom);
275 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000276
Scott Michel02d711b2008-12-30 23:28:25 +0000277 // Make these operations legal and handle them during instruction selection:
278 setOperationAction(ISD::SHL, MVT::i64, Legal);
279 setOperationAction(ISD::SRL, MVT::i64, Legal);
280 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000281
Scott Michel5af8f0e2008-07-16 17:17:29 +0000282 // Custom lower i8, i32 and i64 multiplications
283 setOperationAction(ISD::MUL, MVT::i8, Custom);
Scott Michel1df30c42008-12-29 03:23:36 +0000284 setOperationAction(ISD::MUL, MVT::i32, Legal);
Scott Michel94bd57e2009-01-15 04:41:47 +0000285 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000286
Eli Friedman6314ac22009-06-16 06:40:59 +0000287 // Expand double-width multiplication
288 // FIXME: It would probably be reasonable to support some of these operations
289 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
290 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
291 setOperationAction(ISD::MULHU, MVT::i8, Expand);
292 setOperationAction(ISD::MULHS, MVT::i8, Expand);
293 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
294 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
295 setOperationAction(ISD::MULHU, MVT::i16, Expand);
296 setOperationAction(ISD::MULHS, MVT::i16, Expand);
297 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
298 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
299 setOperationAction(ISD::MULHU, MVT::i32, Expand);
300 setOperationAction(ISD::MULHS, MVT::i32, Expand);
301 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
302 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
303 setOperationAction(ISD::MULHU, MVT::i64, Expand);
304 setOperationAction(ISD::MULHS, MVT::i64, Expand);
305
Scott Michel8bf61e82008-06-02 22:18:03 +0000306 // Need to custom handle (some) common i8, i64 math ops
Scott Michel02d711b2008-12-30 23:28:25 +0000307 setOperationAction(ISD::ADD, MVT::i8, Custom);
Scott Michel94bd57e2009-01-15 04:41:47 +0000308 setOperationAction(ISD::ADD, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000309 setOperationAction(ISD::SUB, MVT::i8, Custom);
Scott Michel94bd57e2009-01-15 04:41:47 +0000310 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000311
Scott Michel266bc8f2007-12-04 22:23:35 +0000312 // SPU does not have BSWAP. It does have i32 support CTLZ.
313 // CTPOP has to be custom lowered.
314 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
315 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
316
317 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
318 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
319 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
320 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
Eli Friedman5427d712009-07-17 06:36:24 +0000321 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000322
Eli Friedman5427d712009-07-17 06:36:24 +0000323 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
324 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000325 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
326 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000327 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000328
Eli Friedman5427d712009-07-17 06:36:24 +0000329 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
330 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000331 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
Eli Friedman5427d712009-07-17 06:36:24 +0000332 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
333 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000334
Scott Michel8bf61e82008-06-02 22:18:03 +0000335 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel405fba12008-03-10 23:49:09 +0000336 // select ought to work:
Scott Michel78c47fa2008-03-10 16:58:52 +0000337 setOperationAction(ISD::SELECT, MVT::i8, Legal);
Scott Michelad2715e2008-03-05 23:02:02 +0000338 setOperationAction(ISD::SELECT, MVT::i16, Legal);
339 setOperationAction(ISD::SELECT, MVT::i32, Legal);
Scott Michelf0569be2008-12-27 04:51:36 +0000340 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000341
Scott Michel78c47fa2008-03-10 16:58:52 +0000342 setOperationAction(ISD::SETCC, MVT::i8, Legal);
343 setOperationAction(ISD::SETCC, MVT::i16, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000344 setOperationAction(ISD::SETCC, MVT::i32, Legal);
345 setOperationAction(ISD::SETCC, MVT::i64, Legal);
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000346 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michelad2715e2008-03-05 23:02:02 +0000347
Scott Michelf0569be2008-12-27 04:51:36 +0000348 // Custom lower i128 -> i64 truncates
Scott Michelb30e8f62008-12-02 19:53:53 +0000349 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
350
Eli Friedman5427d712009-07-17 06:36:24 +0000351 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
352 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
353 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
354 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000355 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
356 // to expand to a libcall, hence the custom lowering:
357 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
358 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Eli Friedman5427d712009-07-17 06:36:24 +0000359 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
360 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
361 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
362 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000363
364 // FDIV on SPU requires custom lowering
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000365 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel266bc8f2007-12-04 22:23:35 +0000366
Scott Michel9de57a92009-01-26 22:33:37 +0000367 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000368 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000369 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000370 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
371 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000372 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000373 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000374 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
375 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
376
Scott Michel86c041f2007-12-20 00:44:13 +0000377 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Legal);
378 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Legal);
379 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Legal);
380 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000381
382 // We cannot sextinreg(i1). Expand to shifts.
383 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000384
Scott Michel266bc8f2007-12-04 22:23:35 +0000385 // Support label based line numbers.
Dan Gohman7f460202008-06-30 20:59:49 +0000386 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000387 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000388
389 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel266bc8f2007-12-04 22:23:35 +0000390 // appropriate instructions to materialize the address.
Scott Michel9c0c6b22008-11-21 02:56:16 +0000391 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michel053c1da2008-01-29 02:16:57 +0000392 ++sctype) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000393 MVT VT = (MVT::SimpleValueType)sctype;
394
Scott Michel1df30c42008-12-29 03:23:36 +0000395 setOperationAction(ISD::GlobalAddress, VT, Custom);
396 setOperationAction(ISD::ConstantPool, VT, Custom);
397 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michel053c1da2008-01-29 02:16:57 +0000398 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000399
400 // RET must be custom lowered, to meet ABI requirements
401 setOperationAction(ISD::RET, MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000402
Scott Michel266bc8f2007-12-04 22:23:35 +0000403 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
404 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000405
Scott Michel266bc8f2007-12-04 22:23:35 +0000406 // Use the default implementation.
407 setOperationAction(ISD::VAARG , MVT::Other, Expand);
408 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
409 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000410 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000411 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
412 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
413 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
414
415 // Cell SPU has instructions for converting between i64 and fp.
416 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
417 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000418
Scott Michel266bc8f2007-12-04 22:23:35 +0000419 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
420 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
421
422 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
423 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
424
425 // First set operation action for all vector types to expand. Then we
426 // will selectively turn on ones that can be effectively codegen'd.
427 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
428 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
429 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
430 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
431 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
432 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
433
Scott Michel21213e72009-01-06 23:10:38 +0000434 // "Odd size" vector classes that we're willing to support:
435 addRegisterClass(MVT::v2i32, SPU::VECREGRegisterClass);
436
Duncan Sands83ec4b62008-06-06 12:08:01 +0000437 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
438 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
439 MVT VT = (MVT::SimpleValueType)i;
Scott Michel266bc8f2007-12-04 22:23:35 +0000440
Duncan Sands83ec4b62008-06-06 12:08:01 +0000441 // add/sub are legal for all supported vector VT's.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000442 setOperationAction(ISD::ADD, VT, Legal);
443 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000444 // mul has to be custom lowered.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000445 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000446
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000447 setOperationAction(ISD::AND, VT, Legal);
448 setOperationAction(ISD::OR, VT, Legal);
449 setOperationAction(ISD::XOR, VT, Legal);
450 setOperationAction(ISD::LOAD, VT, Legal);
451 setOperationAction(ISD::SELECT, VT, Legal);
452 setOperationAction(ISD::STORE, VT, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000453
Scott Michel266bc8f2007-12-04 22:23:35 +0000454 // These operations need to be expanded:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000455 setOperationAction(ISD::SDIV, VT, Expand);
456 setOperationAction(ISD::SREM, VT, Expand);
457 setOperationAction(ISD::UDIV, VT, Expand);
458 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000459
460 // Custom lower build_vector, constant pool spills, insert and
461 // extract vector elements:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000462 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
463 setOperationAction(ISD::ConstantPool, VT, Custom);
464 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
465 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
466 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
467 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000468 }
469
Scott Michel266bc8f2007-12-04 22:23:35 +0000470 setOperationAction(ISD::AND, MVT::v16i8, Custom);
471 setOperationAction(ISD::OR, MVT::v16i8, Custom);
472 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
473 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000474
Scott Michel02d711b2008-12-30 23:28:25 +0000475 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000476
Scott Michel266bc8f2007-12-04 22:23:35 +0000477 setShiftAmountType(MVT::i32);
Scott Michelf0569be2008-12-27 04:51:36 +0000478 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000479
Scott Michel266bc8f2007-12-04 22:23:35 +0000480 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000481
Scott Michel266bc8f2007-12-04 22:23:35 +0000482 // We have target-specific dag combine patterns for the following nodes:
Scott Michel053c1da2008-01-29 02:16:57 +0000483 setTargetDAGCombine(ISD::ADD);
Scott Michela59d4692008-02-23 18:41:37 +0000484 setTargetDAGCombine(ISD::ZERO_EXTEND);
485 setTargetDAGCombine(ISD::SIGN_EXTEND);
486 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000487
Scott Michel266bc8f2007-12-04 22:23:35 +0000488 computeRegisterProperties();
Scott Michel7a1c9e92008-11-22 23:50:42 +0000489
Scott Michele07d3de2008-12-09 03:37:19 +0000490 // Set pre-RA register scheduler default to BURR, which produces slightly
491 // better code than the default (could also be TDRR, but TargetLowering.h
492 // needs a mod to support that model):
493 setSchedulingPreference(SchedulingForRegPressure);
Scott Michel266bc8f2007-12-04 22:23:35 +0000494}
495
496const char *
497SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
498{
499 if (node_names.empty()) {
500 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
501 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
502 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
503 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Michel9de5d0d2008-01-11 02:53:15 +0000504 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michel053c1da2008-01-29 02:16:57 +0000505 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel266bc8f2007-12-04 22:23:35 +0000506 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
507 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
508 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel7a1c9e92008-11-22 23:50:42 +0000509 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000510 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michel1df30c42008-12-29 03:23:36 +0000511 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michel104de432008-11-24 17:11:17 +0000512 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Scott Michela59d4692008-02-23 18:41:37 +0000513 node_names[(unsigned) SPUISD::SHLQUAD_L_BITS] = "SPUISD::SHLQUAD_L_BITS";
514 node_names[(unsigned) SPUISD::SHLQUAD_L_BYTES] = "SPUISD::SHLQUAD_L_BYTES";
Scott Michel266bc8f2007-12-04 22:23:35 +0000515 node_names[(unsigned) SPUISD::VEC_SHL] = "SPUISD::VEC_SHL";
516 node_names[(unsigned) SPUISD::VEC_SRL] = "SPUISD::VEC_SRL";
517 node_names[(unsigned) SPUISD::VEC_SRA] = "SPUISD::VEC_SRA";
518 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
519 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000520 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
521 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
522 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel8bf61e82008-06-02 22:18:03 +0000523 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000524 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel94bd57e2009-01-15 04:41:47 +0000525 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
526 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
527 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel266bc8f2007-12-04 22:23:35 +0000528 }
529
530 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
531
532 return ((i != node_names.end()) ? i->second : 0);
533}
534
Bill Wendlingb4202b82009-07-01 18:50:55 +0000535/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000536unsigned SPUTargetLowering::getFunctionAlignment(const Function *) const {
537 return 3;
538}
539
Scott Michelf0569be2008-12-27 04:51:36 +0000540//===----------------------------------------------------------------------===//
541// Return the Cell SPU's SETCC result type
542//===----------------------------------------------------------------------===//
543
Duncan Sands5480c042009-01-01 15:52:00 +0000544MVT SPUTargetLowering::getSetCCResultType(MVT VT) const {
Scott Michelf0569be2008-12-27 04:51:36 +0000545 // i16 and i32 are valid SETCC result types
546 return ((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) ? VT : MVT::i32);
Scott Michel78c47fa2008-03-10 16:58:52 +0000547}
548
Scott Michel266bc8f2007-12-04 22:23:35 +0000549//===----------------------------------------------------------------------===//
550// Calling convention code:
551//===----------------------------------------------------------------------===//
552
553#include "SPUGenCallingConv.inc"
554
555//===----------------------------------------------------------------------===//
556// LowerOperation implementation
557//===----------------------------------------------------------------------===//
558
559/// Custom lower loads for CellSPU
560/*!
561 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
562 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel30ee7df2008-12-04 03:02:42 +0000563
564 For extending loads, we also want to ensure that the following sequence is
565 emitted, e.g. for MVT::f32 extending load to MVT::f64:
566
567\verbatim
Scott Michel1df30c42008-12-29 03:23:36 +0000568%1 v16i8,ch = load
Scott Michel30ee7df2008-12-04 03:02:42 +0000569%2 v16i8,ch = rotate %1
Scott Michel1df30c42008-12-29 03:23:36 +0000570%3 v4f8, ch = bitconvert %2
Scott Michel30ee7df2008-12-04 03:02:42 +0000571%4 f32 = vec2perfslot %3
572%5 f64 = fp_extend %4
573\endverbatim
574*/
Dan Gohman475871a2008-07-27 21:46:04 +0000575static SDValue
576LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000577 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000578 SDValue the_chain = LN->getChain();
Scott Michelf0569be2008-12-27 04:51:36 +0000579 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel30ee7df2008-12-04 03:02:42 +0000580 MVT InVT = LN->getMemoryVT();
581 MVT OutVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000582 ISD::LoadExtType ExtType = LN->getExtensionType();
583 unsigned alignment = LN->getAlignment();
Scott Michelf0569be2008-12-27 04:51:36 +0000584 const valtype_map_s *vtm = getValueTypeMapEntry(InVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000585 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000586
Scott Michel266bc8f2007-12-04 22:23:35 +0000587 switch (LN->getAddressingMode()) {
588 case ISD::UNINDEXED: {
Scott Michelf0569be2008-12-27 04:51:36 +0000589 SDValue result;
590 SDValue basePtr = LN->getBasePtr();
591 SDValue rotate;
Scott Michel266bc8f2007-12-04 22:23:35 +0000592
Scott Michelf0569be2008-12-27 04:51:36 +0000593 if (alignment == 16) {
594 ConstantSDNode *CN;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000595
Scott Michelf0569be2008-12-27 04:51:36 +0000596 // Special cases for a known aligned load to simplify the base pointer
597 // and the rotation amount:
598 if (basePtr.getOpcode() == ISD::ADD
599 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
600 // Known offset into basePtr
601 int64_t offset = CN->getSExtValue();
602 int64_t rotamt = int64_t((offset & 0xf) - vtm->prefslot_byte);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000603
Scott Michelf0569be2008-12-27 04:51:36 +0000604 if (rotamt < 0)
605 rotamt += 16;
606
607 rotate = DAG.getConstant(rotamt, MVT::i16);
608
609 // Simplify the base pointer for this case:
610 basePtr = basePtr.getOperand(0);
611 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000612 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000613 basePtr,
614 DAG.getConstant((offset & ~0xf), PtrVT));
615 }
616 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
617 || (basePtr.getOpcode() == SPUISD::IndirectAddr
618 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
619 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
620 // Plain aligned a-form address: rotate into preferred slot
621 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
622 int64_t rotamt = -vtm->prefslot_byte;
623 if (rotamt < 0)
624 rotamt += 16;
625 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000626 } else {
Scott Michelf0569be2008-12-27 04:51:36 +0000627 // Offset the rotate amount by the basePtr and the preferred slot
628 // byte offset
629 int64_t rotamt = -vtm->prefslot_byte;
630 if (rotamt < 0)
631 rotamt += 16;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000632 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000633 basePtr,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000634 DAG.getConstant(rotamt, PtrVT));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000635 }
Scott Michelf0569be2008-12-27 04:51:36 +0000636 } else {
637 // Unaligned load: must be more pessimistic about addressing modes:
638 if (basePtr.getOpcode() == ISD::ADD) {
639 MachineFunction &MF = DAG.getMachineFunction();
640 MachineRegisterInfo &RegInfo = MF.getRegInfo();
641 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
642 SDValue Flag;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000643
Scott Michelf0569be2008-12-27 04:51:36 +0000644 SDValue Op0 = basePtr.getOperand(0);
645 SDValue Op1 = basePtr.getOperand(1);
646
647 if (isa<ConstantSDNode>(Op1)) {
648 // Convert the (add <ptr>, <const>) to an indirect address contained
649 // in a register. Note that this is done because we need to avoid
650 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000651 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000652 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
653 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000654 } else {
655 // Convert the (add <arg1>, <arg2>) to an indirect address, which
656 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000657 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000658 }
659 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000660 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000661 basePtr,
662 DAG.getConstant(0, PtrVT));
663 }
664
665 // Offset the rotate amount by the basePtr and the preferred slot
666 // byte offset
Dale Johannesen33c960f2009-02-04 20:06:27 +0000667 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000668 basePtr,
669 DAG.getConstant(-vtm->prefslot_byte, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000670 }
Scott Michel9de5d0d2008-01-11 02:53:15 +0000671
Scott Michelf0569be2008-12-27 04:51:36 +0000672 // Re-emit as a v16i8 vector load
Dale Johannesen33c960f2009-02-04 20:06:27 +0000673 result = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michelf0569be2008-12-27 04:51:36 +0000674 LN->getSrcValue(), LN->getSrcValueOffset(),
675 LN->isVolatile(), 16);
676
677 // Update the chain
678 the_chain = result.getValue(1);
679
680 // Rotate into the preferred slot:
Dale Johannesen33c960f2009-02-04 20:06:27 +0000681 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::v16i8,
Scott Michelf0569be2008-12-27 04:51:36 +0000682 result.getValue(0), rotate);
683
Scott Michel30ee7df2008-12-04 03:02:42 +0000684 // Convert the loaded v16i8 vector to the appropriate vector type
685 // specified by the operand:
686 MVT vecVT = MVT::getVectorVT(InVT, (128 / InVT.getSizeInBits()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000687 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
688 DAG.getNode(ISD::BIT_CONVERT, dl, vecVT, result));
Scott Michel5af8f0e2008-07-16 17:17:29 +0000689
Scott Michel30ee7df2008-12-04 03:02:42 +0000690 // Handle extending loads by extending the scalar result:
691 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000692 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000693 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000694 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000695 } else if (ExtType == ISD::EXTLOAD) {
696 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000697
Scott Michel30ee7df2008-12-04 03:02:42 +0000698 if (OutVT.isFloatingPoint())
Scott Michel19c10e62009-01-26 03:37:41 +0000699 NewOpc = ISD::FP_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000700
Dale Johannesen33c960f2009-02-04 20:06:27 +0000701 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000702 }
703
Scott Michel30ee7df2008-12-04 03:02:42 +0000704 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +0000705 SDValue retops[2] = {
Scott Michel58c58182008-01-17 20:38:41 +0000706 result,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000707 the_chain
Scott Michel58c58182008-01-17 20:38:41 +0000708 };
Scott Michel9de5d0d2008-01-11 02:53:15 +0000709
Dale Johannesen33c960f2009-02-04 20:06:27 +0000710 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel58c58182008-01-17 20:38:41 +0000711 retops, sizeof(retops) / sizeof(retops[0]));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000712 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000713 }
714 case ISD::PRE_INC:
715 case ISD::PRE_DEC:
716 case ISD::POST_INC:
717 case ISD::POST_DEC:
718 case ISD::LAST_INDEXED_MODE:
Torok Edwindac237e2009-07-08 20:53:28 +0000719 {
720 std::string msg;
721 raw_string_ostream Msg(msg);
722 Msg << "LowerLOAD: Got a LoadSDNode with an addr mode other than "
Scott Michel266bc8f2007-12-04 22:23:35 +0000723 "UNINDEXED\n";
Torok Edwindac237e2009-07-08 20:53:28 +0000724 Msg << (unsigned) LN->getAddressingMode();
725 llvm_report_error(Msg.str());
726 /*NOTREACHED*/
727 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000728 }
729
Dan Gohman475871a2008-07-27 21:46:04 +0000730 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000731}
732
733/// Custom lower stores for CellSPU
734/*!
735 All CellSPU stores are aligned to 16-byte boundaries, so for elements
736 within a 16-byte block, we have to generate a shuffle to insert the
737 requested element into its place, then store the resulting block.
738 */
Dan Gohman475871a2008-07-27 21:46:04 +0000739static SDValue
740LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000741 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000742 SDValue Value = SN->getValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000743 MVT VT = Value.getValueType();
744 MVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
745 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000746 DebugLoc dl = Op.getDebugLoc();
Scott Michel9de5d0d2008-01-11 02:53:15 +0000747 unsigned alignment = SN->getAlignment();
Scott Michel266bc8f2007-12-04 22:23:35 +0000748
749 switch (SN->getAddressingMode()) {
750 case ISD::UNINDEXED: {
Scott Michel9c0c6b22008-11-21 02:56:16 +0000751 // The vector type we really want to load from the 16-byte chunk.
Scott Michel719b0e12008-11-19 17:45:08 +0000752 MVT vecVT = MVT::getVectorVT(VT, (128 / VT.getSizeInBits())),
753 stVecVT = MVT::getVectorVT(StVT, (128 / StVT.getSizeInBits()));
Scott Michel266bc8f2007-12-04 22:23:35 +0000754
Scott Michelf0569be2008-12-27 04:51:36 +0000755 SDValue alignLoadVec;
756 SDValue basePtr = SN->getBasePtr();
757 SDValue the_chain = SN->getChain();
758 SDValue insertEltOffs;
Scott Michel266bc8f2007-12-04 22:23:35 +0000759
Scott Michelf0569be2008-12-27 04:51:36 +0000760 if (alignment == 16) {
761 ConstantSDNode *CN;
762
763 // Special cases for a known aligned load to simplify the base pointer
764 // and insertion byte:
765 if (basePtr.getOpcode() == ISD::ADD
766 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
767 // Known offset into basePtr
768 int64_t offset = CN->getSExtValue();
769
770 // Simplify the base pointer for this case:
771 basePtr = basePtr.getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +0000772 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000773 basePtr,
774 DAG.getConstant((offset & 0xf), PtrVT));
775
776 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000777 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000778 basePtr,
779 DAG.getConstant((offset & ~0xf), PtrVT));
780 }
781 } else {
782 // Otherwise, assume it's at byte 0 of basePtr
Dale Johannesende064702009-02-06 21:50:26 +0000783 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000784 basePtr,
785 DAG.getConstant(0, PtrVT));
786 }
787 } else {
788 // Unaligned load: must be more pessimistic about addressing modes:
789 if (basePtr.getOpcode() == ISD::ADD) {
790 MachineFunction &MF = DAG.getMachineFunction();
791 MachineRegisterInfo &RegInfo = MF.getRegInfo();
792 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
793 SDValue Flag;
794
795 SDValue Op0 = basePtr.getOperand(0);
796 SDValue Op1 = basePtr.getOperand(1);
797
798 if (isa<ConstantSDNode>(Op1)) {
799 // Convert the (add <ptr>, <const>) to an indirect address contained
800 // in a register. Note that this is done because we need to avoid
801 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000802 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000803 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
804 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000805 } else {
806 // Convert the (add <arg1>, <arg2>) to an indirect address, which
807 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000808 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000809 }
810 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000811 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000812 basePtr,
813 DAG.getConstant(0, PtrVT));
814 }
815
816 // Insertion point is solely determined by basePtr's contents
Dale Johannesen33c960f2009-02-04 20:06:27 +0000817 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000818 basePtr,
819 DAG.getConstant(0, PtrVT));
820 }
821
822 // Re-emit as a v16i8 vector load
Dale Johannesen33c960f2009-02-04 20:06:27 +0000823 alignLoadVec = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michelf0569be2008-12-27 04:51:36 +0000824 SN->getSrcValue(), SN->getSrcValueOffset(),
825 SN->isVolatile(), 16);
826
827 // Update the chain
828 the_chain = alignLoadVec.getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000829
Scott Michel9de5d0d2008-01-11 02:53:15 +0000830 LoadSDNode *LN = cast<LoadSDNode>(alignLoadVec);
Dan Gohman475871a2008-07-27 21:46:04 +0000831 SDValue theValue = SN->getValue();
832 SDValue result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000833
834 if (StVT != VT
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000835 && (theValue.getOpcode() == ISD::AssertZext
836 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000837 // Drill down and get the value for zero- and sign-extended
838 // quantities
Scott Michel5af8f0e2008-07-16 17:17:29 +0000839 theValue = theValue.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +0000840 }
841
Scott Michel9de5d0d2008-01-11 02:53:15 +0000842 // If the base pointer is already a D-form address, then just create
843 // a new D-form address with a slot offset and the orignal base pointer.
844 // Otherwise generate a D-form address with the slot offset relative
845 // to the stack pointer, which is always aligned.
Scott Michelf0569be2008-12-27 04:51:36 +0000846#if !defined(NDEBUG)
847 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
848 cerr << "CellSPU LowerSTORE: basePtr = ";
849 basePtr.getNode()->dump(&DAG);
850 cerr << "\n";
851 }
852#endif
Scott Michel9de5d0d2008-01-11 02:53:15 +0000853
Scott Michel430a5552008-11-19 15:24:16 +0000854 SDValue insertEltOp =
Dale Johannesen33c960f2009-02-04 20:06:27 +0000855 DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT, insertEltOffs);
Scott Michel719b0e12008-11-19 17:45:08 +0000856 SDValue vectorizeOp =
Dale Johannesen33c960f2009-02-04 20:06:27 +0000857 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT, theValue);
Scott Michel430a5552008-11-19 15:24:16 +0000858
Dale Johannesen33c960f2009-02-04 20:06:27 +0000859 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
Scott Michel19c10e62009-01-26 03:37:41 +0000860 vectorizeOp, alignLoadVec,
Scott Michel6e1d1472009-03-16 18:47:25 +0000861 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000862 MVT::v4i32, insertEltOp));
Scott Michel266bc8f2007-12-04 22:23:35 +0000863
Dale Johannesen33c960f2009-02-04 20:06:27 +0000864 result = DAG.getStore(the_chain, dl, result, basePtr,
Scott Michel266bc8f2007-12-04 22:23:35 +0000865 LN->getSrcValue(), LN->getSrcValueOffset(),
866 LN->isVolatile(), LN->getAlignment());
867
Scott Michel23f2ff72008-12-04 17:16:59 +0000868#if 0 && !defined(NDEBUG)
Scott Michel430a5552008-11-19 15:24:16 +0000869 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
870 const SDValue &currentRoot = DAG.getRoot();
871
872 DAG.setRoot(result);
873 cerr << "------- CellSPU:LowerStore result:\n";
874 DAG.dump();
875 cerr << "-------\n";
876 DAG.setRoot(currentRoot);
877 }
878#endif
Scott Michelb30e8f62008-12-02 19:53:53 +0000879
Scott Michel266bc8f2007-12-04 22:23:35 +0000880 return result;
881 /*UNREACHED*/
882 }
883 case ISD::PRE_INC:
884 case ISD::PRE_DEC:
885 case ISD::POST_INC:
886 case ISD::POST_DEC:
887 case ISD::LAST_INDEXED_MODE:
Torok Edwindac237e2009-07-08 20:53:28 +0000888 {
889 std::string msg;
890 raw_string_ostream Msg(msg);
891 Msg << "LowerLOAD: Got a LoadSDNode with an addr mode other than "
Scott Michel266bc8f2007-12-04 22:23:35 +0000892 "UNINDEXED\n";
Torok Edwindac237e2009-07-08 20:53:28 +0000893 Msg << (unsigned) SN->getAddressingMode();
894 llvm_report_error(Msg.str());
895 /*NOTREACHED*/
896 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000897 }
898
Dan Gohman475871a2008-07-27 21:46:04 +0000899 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000900}
901
Scott Michel94bd57e2009-01-15 04:41:47 +0000902//! Generate the address of a constant pool entry.
903SDValue
Dan Gohman475871a2008-07-27 21:46:04 +0000904LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000905 MVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000906 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
907 Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +0000908 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
909 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000910 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000911 // FIXME there is no actual debug info here
912 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000913
914 if (TM.getRelocationModel() == Reloc::Static) {
915 if (!ST->usingLargeMem()) {
Dan Gohman475871a2008-07-27 21:46:04 +0000916 // Just return the SDValue with the constant pool address in it.
Dale Johannesende064702009-02-06 21:50:26 +0000917 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +0000918 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000919 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
920 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
921 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel266bc8f2007-12-04 22:23:35 +0000922 }
923 }
924
Torok Edwinc23197a2009-07-14 16:55:14 +0000925 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +0000926 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000927 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000928}
929
Scott Michel94bd57e2009-01-15 04:41:47 +0000930//! Alternate entry point for generating the address of a constant pool entry
931SDValue
932SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
933 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
934}
935
Dan Gohman475871a2008-07-27 21:46:04 +0000936static SDValue
937LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000938 MVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000939 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000940 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
941 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel266bc8f2007-12-04 22:23:35 +0000942 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000943 // FIXME there is no actual debug info here
944 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000945
946 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michela59d4692008-02-23 18:41:37 +0000947 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000948 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michela59d4692008-02-23 18:41:37 +0000949 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000950 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
951 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
952 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michela59d4692008-02-23 18:41:37 +0000953 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000954 }
955
Torok Edwinc23197a2009-07-14 16:55:14 +0000956 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +0000957 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000958 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000959}
960
Dan Gohman475871a2008-07-27 21:46:04 +0000961static SDValue
962LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000963 MVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000964 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
965 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +0000966 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Scott Michel266bc8f2007-12-04 22:23:35 +0000967 const TargetMachine &TM = DAG.getTarget();
Dan Gohman475871a2008-07-27 21:46:04 +0000968 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +0000969 // FIXME there is no actual debug info here
970 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +0000971
Scott Michel266bc8f2007-12-04 22:23:35 +0000972 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel053c1da2008-01-29 02:16:57 +0000973 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000974 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michel053c1da2008-01-29 02:16:57 +0000975 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000976 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
977 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
978 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel053c1da2008-01-29 02:16:57 +0000979 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000980 } else {
Torok Edwindac237e2009-07-08 20:53:28 +0000981 llvm_report_error("LowerGlobalAddress: Relocation model other than static"
982 "not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +0000983 /*NOTREACHED*/
984 }
985
Dan Gohman475871a2008-07-27 21:46:04 +0000986 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000987}
988
Nate Begemanccef5802008-02-14 18:43:04 +0000989//! Custom lower double precision floating point constants
Dan Gohman475871a2008-07-27 21:46:04 +0000990static SDValue
991LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000992 MVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +0000993 // FIXME there is no actual debug info here
994 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000995
Nate Begemanccef5802008-02-14 18:43:04 +0000996 if (VT == MVT::f64) {
Scott Michel1a6cdb62008-12-01 17:56:02 +0000997 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
998
999 assert((FP != 0) &&
1000 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michel1df30c42008-12-29 03:23:36 +00001001
Scott Michel170783a2007-12-19 20:15:47 +00001002 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Scott Michel1a6cdb62008-12-01 17:56:02 +00001003 SDValue T = DAG.getConstant(dbits, MVT::i64);
Evan Chenga87008d2009-02-25 22:49:59 +00001004 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesende064702009-02-06 21:50:26 +00001005 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001006 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Tvec));
Scott Michel266bc8f2007-12-04 22:23:35 +00001007 }
1008
Dan Gohman475871a2008-07-27 21:46:04 +00001009 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001010}
1011
Dan Gohman475871a2008-07-27 21:46:04 +00001012static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001013LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG, int &VarArgsFrameIndex)
Scott Michel266bc8f2007-12-04 22:23:35 +00001014{
1015 MachineFunction &MF = DAG.getMachineFunction();
1016 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001017 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Micheld976c212008-10-30 01:51:48 +00001018 SmallVector<SDValue, 48> ArgValues;
Dan Gohman475871a2008-07-27 21:46:04 +00001019 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001020 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001021 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001022
1023 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
1024 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001025
Scott Michel266bc8f2007-12-04 22:23:35 +00001026 unsigned ArgOffset = SPUFrameInfo::minStackSize();
1027 unsigned ArgRegIdx = 0;
1028 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001029
Duncan Sands83ec4b62008-06-06 12:08:01 +00001030 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001031
Scott Michel266bc8f2007-12-04 22:23:35 +00001032 // Add DAG nodes to load the arguments or copy them out of registers.
Gabor Greif93c53e52008-08-31 15:37:04 +00001033 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues() - 1;
1034 ArgNo != e; ++ArgNo) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001035 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1036 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Micheld976c212008-10-30 01:51:48 +00001037 SDValue ArgVal;
Scott Michel266bc8f2007-12-04 22:23:35 +00001038
Scott Micheld976c212008-10-30 01:51:48 +00001039 if (ArgRegIdx < NumArgRegs) {
1040 const TargetRegisterClass *ArgRegClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001041
Scott Micheld976c212008-10-30 01:51:48 +00001042 switch (ObjectVT.getSimpleVT()) {
1043 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00001044 std::string msg;
1045 raw_string_ostream Msg(msg);
1046 Msg << "LowerFORMAL_ARGUMENTS Unhandled argument type: "
1047 << ObjectVT.getMVTString();
1048 llvm_report_error(Msg.str());
Scott Micheld976c212008-10-30 01:51:48 +00001049 }
1050 case MVT::i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001051 ArgRegClass = &SPU::R8CRegClass;
1052 break;
Scott Micheld976c212008-10-30 01:51:48 +00001053 case MVT::i16:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001054 ArgRegClass = &SPU::R16CRegClass;
1055 break;
Scott Micheld976c212008-10-30 01:51:48 +00001056 case MVT::i32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001057 ArgRegClass = &SPU::R32CRegClass;
1058 break;
Scott Micheld976c212008-10-30 01:51:48 +00001059 case MVT::i64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001060 ArgRegClass = &SPU::R64CRegClass;
1061 break;
Scott Micheldd950092009-01-06 03:36:14 +00001062 case MVT::i128:
1063 ArgRegClass = &SPU::GPRCRegClass;
1064 break;
Scott Micheld976c212008-10-30 01:51:48 +00001065 case MVT::f32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001066 ArgRegClass = &SPU::R32FPRegClass;
1067 break;
Scott Micheld976c212008-10-30 01:51:48 +00001068 case MVT::f64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001069 ArgRegClass = &SPU::R64FPRegClass;
1070 break;
Scott Micheld976c212008-10-30 01:51:48 +00001071 case MVT::v2f64:
1072 case MVT::v4f32:
1073 case MVT::v2i64:
1074 case MVT::v4i32:
1075 case MVT::v8i16:
1076 case MVT::v16i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001077 ArgRegClass = &SPU::VECREGRegClass;
1078 break;
Scott Micheld976c212008-10-30 01:51:48 +00001079 }
1080
1081 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
1082 RegInfo.addLiveIn(ArgRegs[ArgRegIdx], VReg);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001083 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, ObjectVT);
Scott Micheld976c212008-10-30 01:51:48 +00001084 ++ArgRegIdx;
1085 } else {
1086 // We need to load the argument to a virtual register if we determined
1087 // above that we ran out of physical registers of the appropriate type
1088 // or we're forced to do vararg
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001089 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001090 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001091 ArgVal = DAG.getLoad(ObjectVT, dl, Root, FIN, NULL, 0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001092 ArgOffset += StackSlotSize;
1093 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001094
Scott Michel266bc8f2007-12-04 22:23:35 +00001095 ArgValues.push_back(ArgVal);
Scott Micheld976c212008-10-30 01:51:48 +00001096 // Update the chain
1097 Root = ArgVal.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001098 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001099
Scott Micheld976c212008-10-30 01:51:48 +00001100 // vararg handling:
Scott Michel266bc8f2007-12-04 22:23:35 +00001101 if (isVarArg) {
Scott Micheld976c212008-10-30 01:51:48 +00001102 // unsigned int ptr_size = PtrVT.getSizeInBits() / 8;
1103 // We will spill (79-3)+1 registers to the stack
1104 SmallVector<SDValue, 79-3+1> MemOps;
1105
1106 // Create the frame slot
1107
Scott Michel266bc8f2007-12-04 22:23:35 +00001108 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
Scott Micheld976c212008-10-30 01:51:48 +00001109 VarArgsFrameIndex = MFI->CreateFixedObject(StackSlotSize, ArgOffset);
1110 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
1111 SDValue ArgVal = DAG.getRegister(ArgRegs[ArgRegIdx], MVT::v16i8);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001112 SDValue Store = DAG.getStore(Root, dl, ArgVal, FIN, NULL, 0);
Scott Micheld976c212008-10-30 01:51:48 +00001113 Root = Store.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001114 MemOps.push_back(Store);
Scott Micheld976c212008-10-30 01:51:48 +00001115
1116 // Increment address by stack slot size for the next stored argument
1117 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001118 }
1119 if (!MemOps.empty())
Scott Michel6e1d1472009-03-16 18:47:25 +00001120 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001121 &MemOps[0], MemOps.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001122 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001123
Scott Michel266bc8f2007-12-04 22:23:35 +00001124 ArgValues.push_back(Root);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001125
Scott Michel266bc8f2007-12-04 22:23:35 +00001126 // Return the new list of results.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001127 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00001128 &ArgValues[0], ArgValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001129}
1130
1131/// isLSAAddress - Return the immediate to use if the specified
1132/// value is representable as a LSA address.
Dan Gohman475871a2008-07-27 21:46:04 +00001133static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001134 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel266bc8f2007-12-04 22:23:35 +00001135 if (!C) return 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001136
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001137 int Addr = C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001138 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1139 (Addr << 14 >> 14) != Addr)
1140 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel5af8f0e2008-07-16 17:17:29 +00001141
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001142 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +00001143}
1144
Scott Michel21213e72009-01-06 23:10:38 +00001145static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001146LowerCALL(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Dan Gohman095cc292008-09-13 01:54:27 +00001147 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
1148 SDValue Chain = TheCall->getChain();
Dan Gohman095cc292008-09-13 01:54:27 +00001149 SDValue Callee = TheCall->getCallee();
1150 unsigned NumOps = TheCall->getNumArgs();
Scott Michel266bc8f2007-12-04 22:23:35 +00001151 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
1152 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
1153 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001154 DebugLoc dl = TheCall->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001155
1156 // Handy pointer type
Duncan Sands83ec4b62008-06-06 12:08:01 +00001157 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001158
Scott Michel266bc8f2007-12-04 22:23:35 +00001159 // Accumulate how many bytes are to be pushed on the stack, including the
1160 // linkage area, and parameter passing area. According to the SPU ABI,
1161 // we minimally need space for [LR] and [SP]
1162 unsigned NumStackBytes = SPUFrameInfo::minStackSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001163
Scott Michel266bc8f2007-12-04 22:23:35 +00001164 // Set up a copy of the stack pointer for use loading and storing any
1165 // arguments that may not fit in the registers available for argument
1166 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00001167 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001168
Scott Michel266bc8f2007-12-04 22:23:35 +00001169 // Figure out which arguments are going to go in registers, and which in
1170 // memory.
1171 unsigned ArgOffset = SPUFrameInfo::minStackSize(); // Just below [LR]
1172 unsigned ArgRegIdx = 0;
1173
1174 // Keep track of registers passing arguments
Dan Gohman475871a2008-07-27 21:46:04 +00001175 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel266bc8f2007-12-04 22:23:35 +00001176 // And the arguments passed on the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001177 SmallVector<SDValue, 8> MemOpChains;
Scott Michel266bc8f2007-12-04 22:23:35 +00001178
1179 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman095cc292008-09-13 01:54:27 +00001180 SDValue Arg = TheCall->getArg(i);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001181
Scott Michel266bc8f2007-12-04 22:23:35 +00001182 // PtrOff will be used to store the current argument to the stack if a
1183 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00001184 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +00001185 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel266bc8f2007-12-04 22:23:35 +00001186
Duncan Sands83ec4b62008-06-06 12:08:01 +00001187 switch (Arg.getValueType().getSimpleVT()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001188 default: llvm_unreachable("Unexpected ValueType for argument!");
Scott Micheldd950092009-01-06 03:36:14 +00001189 case MVT::i8:
1190 case MVT::i16:
Scott Michel266bc8f2007-12-04 22:23:35 +00001191 case MVT::i32:
1192 case MVT::i64:
1193 case MVT::i128:
1194 if (ArgRegIdx != NumArgRegs) {
1195 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1196 } else {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001197 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001198 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001199 }
1200 break;
1201 case MVT::f32:
1202 case MVT::f64:
1203 if (ArgRegIdx != NumArgRegs) {
1204 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1205 } else {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001206 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001207 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001208 }
1209 break;
Scott Michelcc188272008-12-04 21:01:44 +00001210 case MVT::v2i64:
1211 case MVT::v2f64:
Scott Michel266bc8f2007-12-04 22:23:35 +00001212 case MVT::v4f32:
1213 case MVT::v4i32:
1214 case MVT::v8i16:
1215 case MVT::v16i8:
1216 if (ArgRegIdx != NumArgRegs) {
1217 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1218 } else {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001219 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001220 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001221 }
1222 break;
1223 }
1224 }
1225
1226 // Update number of stack bytes actually used, insert a call sequence start
1227 NumStackBytes = (ArgOffset - SPUFrameInfo::minStackSize());
Chris Lattnere563bbc2008-10-11 22:08:30 +00001228 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1229 true));
Scott Michel266bc8f2007-12-04 22:23:35 +00001230
1231 if (!MemOpChains.empty()) {
1232 // Adjust the stack pointer for the stack arguments.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001233 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel266bc8f2007-12-04 22:23:35 +00001234 &MemOpChains[0], MemOpChains.size());
1235 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001236
Scott Michel266bc8f2007-12-04 22:23:35 +00001237 // Build a sequence of copy-to-reg nodes chained together with token chain
1238 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001239 SDValue InFlag;
Scott Michel266bc8f2007-12-04 22:23:35 +00001240 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001241 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001242 RegsToPass[i].second, InFlag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001243 InFlag = Chain.getValue(1);
1244 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001245
Dan Gohman475871a2008-07-27 21:46:04 +00001246 SmallVector<SDValue, 8> Ops;
Scott Michel266bc8f2007-12-04 22:23:35 +00001247 unsigned CallOpc = SPUISD::CALL;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001248
Bill Wendling056292f2008-09-16 21:48:12 +00001249 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1250 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1251 // node so that legalize doesn't hack it.
Scott Michel19fd42a2008-11-11 03:06:06 +00001252 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001253 GlobalValue *GV = G->getGlobal();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001254 MVT CalleeVT = Callee.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001255 SDValue Zero = DAG.getConstant(0, PtrVT);
1256 SDValue GA = DAG.getTargetGlobalAddress(GV, CalleeVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001257
Scott Michel9de5d0d2008-01-11 02:53:15 +00001258 if (!ST->usingLargeMem()) {
1259 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1260 // style calls, otherwise, external symbols are BRASL calls. This assumes
1261 // that declared/defined symbols are in the same compilation unit and can
1262 // be reached through PC-relative jumps.
1263 //
1264 // NOTE:
1265 // This may be an unsafe assumption for JIT and really large compilation
1266 // units.
1267 if (GV->isDeclaration()) {
Dale Johannesende064702009-02-06 21:50:26 +00001268 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001269 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001270 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001271 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001272 } else {
Scott Michel9de5d0d2008-01-11 02:53:15 +00001273 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1274 // address pairs:
Dale Johannesende064702009-02-06 21:50:26 +00001275 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001276 }
Scott Michel1df30c42008-12-29 03:23:36 +00001277 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
1278 MVT CalleeVT = Callee.getValueType();
1279 SDValue Zero = DAG.getConstant(0, PtrVT);
1280 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1281 Callee.getValueType());
1282
1283 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001284 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001285 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001286 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001287 }
1288 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001289 // If this is an absolute destination address that appears to be a legal
1290 // local store address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00001291 Callee = SDValue(Dest, 0);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001292 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001293
1294 Ops.push_back(Chain);
1295 Ops.push_back(Callee);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001296
Scott Michel266bc8f2007-12-04 22:23:35 +00001297 // Add argument registers to the end of the list so that they are known live
1298 // into the call.
1299 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel5af8f0e2008-07-16 17:17:29 +00001300 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel266bc8f2007-12-04 22:23:35 +00001301 RegsToPass[i].second.getValueType()));
Scott Michel5af8f0e2008-07-16 17:17:29 +00001302
Gabor Greifba36cb52008-08-28 21:40:38 +00001303 if (InFlag.getNode())
Scott Michel266bc8f2007-12-04 22:23:35 +00001304 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001305 // Returns a chain and a flag for retval copy to use.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001306 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001307 &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001308 InFlag = Chain.getValue(1);
1309
Chris Lattnere563bbc2008-10-11 22:08:30 +00001310 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1311 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman095cc292008-09-13 01:54:27 +00001312 if (TheCall->getValueType(0) != MVT::Other)
Evan Chengebaaa912008-02-05 22:44:06 +00001313 InFlag = Chain.getValue(1);
1314
Dan Gohman475871a2008-07-27 21:46:04 +00001315 SDValue ResultVals[3];
Scott Michel266bc8f2007-12-04 22:23:35 +00001316 unsigned NumResults = 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001317
Scott Michel266bc8f2007-12-04 22:23:35 +00001318 // If the call has results, copy the values out of the ret val registers.
Dan Gohman095cc292008-09-13 01:54:27 +00001319 switch (TheCall->getValueType(0).getSimpleVT()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001320 default: llvm_unreachable("Unexpected ret value!");
Scott Michel266bc8f2007-12-04 22:23:35 +00001321 case MVT::Other: break;
1322 case MVT::i32:
Dan Gohman095cc292008-09-13 01:54:27 +00001323 if (TheCall->getValueType(1) == MVT::i32) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001324 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R4,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001325 MVT::i32, InFlag).getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +00001326 ResultVals[0] = Chain.getValue(0);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001327 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Scott Michel266bc8f2007-12-04 22:23:35 +00001328 Chain.getValue(2)).getValue(1);
1329 ResultVals[1] = Chain.getValue(0);
1330 NumResults = 2;
Scott Michel266bc8f2007-12-04 22:23:35 +00001331 } else {
Scott Michel6e1d1472009-03-16 18:47:25 +00001332 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001333 InFlag).getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +00001334 ResultVals[0] = Chain.getValue(0);
1335 NumResults = 1;
1336 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001337 break;
1338 case MVT::i64:
Scott Michel6e1d1472009-03-16 18:47:25 +00001339 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i64,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001340 InFlag).getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +00001341 ResultVals[0] = Chain.getValue(0);
1342 NumResults = 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00001343 break;
Scott Micheldd950092009-01-06 03:36:14 +00001344 case MVT::i128:
Scott Michel6e1d1472009-03-16 18:47:25 +00001345 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i128,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001346 InFlag).getValue(1);
Scott Micheldd950092009-01-06 03:36:14 +00001347 ResultVals[0] = Chain.getValue(0);
1348 NumResults = 1;
1349 break;
Scott Michel266bc8f2007-12-04 22:23:35 +00001350 case MVT::f32:
1351 case MVT::f64:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001352 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, TheCall->getValueType(0),
Scott Michel266bc8f2007-12-04 22:23:35 +00001353 InFlag).getValue(1);
1354 ResultVals[0] = Chain.getValue(0);
1355 NumResults = 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00001356 break;
1357 case MVT::v2f64:
Scott Michelcc188272008-12-04 21:01:44 +00001358 case MVT::v2i64:
Scott Michel266bc8f2007-12-04 22:23:35 +00001359 case MVT::v4f32:
1360 case MVT::v4i32:
1361 case MVT::v8i16:
1362 case MVT::v16i8:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001363 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, TheCall->getValueType(0),
Scott Michel266bc8f2007-12-04 22:23:35 +00001364 InFlag).getValue(1);
1365 ResultVals[0] = Chain.getValue(0);
1366 NumResults = 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00001367 break;
1368 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001369
Scott Michel266bc8f2007-12-04 22:23:35 +00001370 // If the function returns void, just return the chain.
1371 if (NumResults == 0)
1372 return Chain;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001373
Scott Michel266bc8f2007-12-04 22:23:35 +00001374 // Otherwise, merge everything together with a MERGE_VALUES node.
1375 ResultVals[NumResults++] = Chain;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001376 SDValue Res = DAG.getMergeValues(ResultVals, NumResults, dl);
Gabor Greif99a6cb92008-08-26 22:36:50 +00001377 return Res.getValue(Op.getResNo());
Scott Michel266bc8f2007-12-04 22:23:35 +00001378}
1379
Dan Gohman475871a2008-07-27 21:46:04 +00001380static SDValue
1381LowerRET(SDValue Op, SelectionDAG &DAG, TargetMachine &TM) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001382 SmallVector<CCValAssign, 16> RVLocs;
1383 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
1384 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Dale Johannesena05dca42009-02-04 23:02:30 +00001385 DebugLoc dl = Op.getDebugLoc();
Owen Andersone922c022009-07-22 00:24:57 +00001386 CCState CCInfo(CC, isVarArg, TM, RVLocs, *DAG.getContext());
Gabor Greifba36cb52008-08-28 21:40:38 +00001387 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_SPU);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001388
Scott Michel266bc8f2007-12-04 22:23:35 +00001389 // If this is the first return lowered for this function, add the regs to the
1390 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001391 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001392 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001393 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel266bc8f2007-12-04 22:23:35 +00001394 }
1395
Dan Gohman475871a2008-07-27 21:46:04 +00001396 SDValue Chain = Op.getOperand(0);
1397 SDValue Flag;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001398
Scott Michel266bc8f2007-12-04 22:23:35 +00001399 // Copy the result values into the output registers.
1400 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1401 CCValAssign &VA = RVLocs[i];
1402 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesena05dca42009-02-04 23:02:30 +00001403 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1404 Op.getOperand(i*2+1), Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001405 Flag = Chain.getValue(1);
1406 }
1407
Gabor Greifba36cb52008-08-28 21:40:38 +00001408 if (Flag.getNode())
Dale Johannesena05dca42009-02-04 23:02:30 +00001409 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001410 else
Dale Johannesena05dca42009-02-04 23:02:30 +00001411 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel266bc8f2007-12-04 22:23:35 +00001412}
1413
1414
1415//===----------------------------------------------------------------------===//
1416// Vector related lowering:
1417//===----------------------------------------------------------------------===//
1418
1419static ConstantSDNode *
1420getVecImm(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00001421 SDValue OpVal(0, 0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001422
Scott Michel266bc8f2007-12-04 22:23:35 +00001423 // Check to see if this buildvec has a single non-undef value in its elements.
1424 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1425 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +00001426 if (OpVal.getNode() == 0)
Scott Michel266bc8f2007-12-04 22:23:35 +00001427 OpVal = N->getOperand(i);
1428 else if (OpVal != N->getOperand(i))
1429 return 0;
1430 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001431
Gabor Greifba36cb52008-08-28 21:40:38 +00001432 if (OpVal.getNode() != 0) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001433 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001434 return CN;
1435 }
1436 }
1437
Scott Michel7ea02ff2009-03-17 01:15:45 +00001438 return 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001439}
1440
1441/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1442/// and the value fits into an unsigned 18-bit constant, and if so, return the
1443/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001444SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001445 MVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001446 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001447 uint64_t Value = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001448 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001449 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001450 uint32_t upper = uint32_t(UValue >> 32);
1451 uint32_t lower = uint32_t(UValue);
1452 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001453 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001454 Value = Value >> 32;
1455 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001456 if (Value <= 0x3ffff)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001457 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001458 }
1459
Dan Gohman475871a2008-07-27 21:46:04 +00001460 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001461}
1462
1463/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1464/// and the value fits into a signed 16-bit constant, and if so, return the
1465/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001466SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001467 MVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001468 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001469 int64_t Value = CN->getSExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001470 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001471 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001472 uint32_t upper = uint32_t(UValue >> 32);
1473 uint32_t lower = uint32_t(UValue);
1474 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001475 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001476 Value = Value >> 32;
1477 }
Scott Michelad2715e2008-03-05 23:02:02 +00001478 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001479 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001480 }
1481 }
1482
Dan Gohman475871a2008-07-27 21:46:04 +00001483 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001484}
1485
1486/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1487/// and the value fits into a signed 10-bit constant, and if so, return the
1488/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001489SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001490 MVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001491 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001492 int64_t Value = CN->getSExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001493 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001494 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001495 uint32_t upper = uint32_t(UValue >> 32);
1496 uint32_t lower = uint32_t(UValue);
1497 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001498 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001499 Value = Value >> 32;
1500 }
Scott Michelad2715e2008-03-05 23:02:02 +00001501 if (isS10Constant(Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001502 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001503 }
1504
Dan Gohman475871a2008-07-27 21:46:04 +00001505 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001506}
1507
1508/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1509/// and the value fits into a signed 8-bit constant, and if so, return the
1510/// constant.
1511///
1512/// @note: The incoming vector is v16i8 because that's the only way we can load
1513/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1514/// same value.
Dan Gohman475871a2008-07-27 21:46:04 +00001515SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001516 MVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001517 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001518 int Value = (int) CN->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001519 if (ValueType == MVT::i16
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001520 && Value <= 0xffff /* truncated from uint64_t */
1521 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001522 return DAG.getTargetConstant(Value & 0xff, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001523 else if (ValueType == MVT::i8
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001524 && (Value & 0xff) == Value)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001525 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001526 }
1527
Dan Gohman475871a2008-07-27 21:46:04 +00001528 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001529}
1530
1531/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1532/// and the value fits into a signed 16-bit constant, and if so, return the
1533/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001534SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001535 MVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001536 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001537 uint64_t Value = CN->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001538 if ((ValueType == MVT::i32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001539 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
1540 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001541 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001542 }
1543
Dan Gohman475871a2008-07-27 21:46:04 +00001544 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001545}
1546
1547/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001548SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001549 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001550 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00001551 }
1552
Dan Gohman475871a2008-07-27 21:46:04 +00001553 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001554}
1555
1556/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001557SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001558 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001559 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel266bc8f2007-12-04 22:23:35 +00001560 }
1561
Dan Gohman475871a2008-07-27 21:46:04 +00001562 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001563}
1564
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001565//! Lower a BUILD_VECTOR instruction creatively:
1566SDValue
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001567LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001568 MVT VT = Op.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001569 MVT EltVT = VT.getVectorElementType();
Dale Johannesened2eee62009-02-06 01:31:28 +00001570 DebugLoc dl = Op.getDebugLoc();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001571 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1572 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1573 unsigned minSplatBits = EltVT.getSizeInBits();
1574
1575 if (minSplatBits < 16)
1576 minSplatBits = 16;
1577
1578 APInt APSplatBits, APSplatUndef;
1579 unsigned SplatBitSize;
1580 bool HasAnyUndefs;
1581
1582 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1583 HasAnyUndefs, minSplatBits)
1584 || minSplatBits < SplatBitSize)
1585 return SDValue(); // Wasn't a constant vector or splat exceeded min
1586
1587 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001588
Duncan Sands83ec4b62008-06-06 12:08:01 +00001589 switch (VT.getSimpleVT()) {
Torok Edwindac237e2009-07-08 20:53:28 +00001590 default: {
1591 std::string msg;
1592 raw_string_ostream Msg(msg);
1593 Msg << "CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = "
1594 << VT.getMVTString();
1595 llvm_report_error(Msg.str());
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001596 /*NOTREACHED*/
Torok Edwindac237e2009-07-08 20:53:28 +00001597 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001598 case MVT::v4f32: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001599 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001600 assert(SplatBitSize == 32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001601 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001602 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Dan Gohman475871a2008-07-27 21:46:04 +00001603 SDValue T = DAG.getConstant(Value32, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001604 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001605 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001606 break;
1607 }
1608 case MVT::v2f64: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001609 uint64_t f64val = uint64_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001610 assert(SplatBitSize == 64
Scott Michel104de432008-11-24 17:11:17 +00001611 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001612 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Dan Gohman475871a2008-07-27 21:46:04 +00001613 SDValue T = DAG.getConstant(f64val, MVT::i64);
Dale Johannesened2eee62009-02-06 01:31:28 +00001614 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64,
Evan Chenga87008d2009-02-25 22:49:59 +00001615 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001616 break;
1617 }
1618 case MVT::v16i8: {
1619 // 8-bit constants have to be expanded to 16-bits
Scott Michel7ea02ff2009-03-17 01:15:45 +00001620 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1621 SmallVector<SDValue, 8> Ops;
1622
1623 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Dale Johannesened2eee62009-02-06 01:31:28 +00001624 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001625 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00001626 }
1627 case MVT::v8i16: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001628 unsigned short Value16 = SplatBits;
1629 SDValue T = DAG.getConstant(Value16, EltVT);
1630 SmallVector<SDValue, 8> Ops;
1631
1632 Ops.assign(8, T);
1633 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001634 }
1635 case MVT::v4i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001636 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001637 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel266bc8f2007-12-04 22:23:35 +00001638 }
Scott Michel21213e72009-01-06 23:10:38 +00001639 case MVT::v2i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001640 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001641 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T);
Scott Michel21213e72009-01-06 23:10:38 +00001642 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001643 case MVT::v2i64: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001644 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel266bc8f2007-12-04 22:23:35 +00001645 }
1646 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001647
Dan Gohman475871a2008-07-27 21:46:04 +00001648 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001649}
1650
Scott Michel7ea02ff2009-03-17 01:15:45 +00001651/*!
1652 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001653SDValue
Scott Michel7ea02ff2009-03-17 01:15:45 +00001654SPU::LowerV2I64Splat(MVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
1655 DebugLoc dl) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001656 uint32_t upper = uint32_t(SplatVal >> 32);
1657 uint32_t lower = uint32_t(SplatVal);
1658
1659 if (upper == lower) {
1660 // Magic constant that can be matched by IL, ILA, et. al.
1661 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001662 return DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Evan Chenga87008d2009-02-25 22:49:59 +00001663 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1664 Val, Val, Val, Val));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001665 } else {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001666 bool upper_special, lower_special;
1667
1668 // NOTE: This code creates common-case shuffle masks that can be easily
1669 // detected as common expressions. It is not attempting to create highly
1670 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1671
1672 // Detect if the upper or lower half is a special shuffle mask pattern:
1673 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1674 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1675
Scott Michel7ea02ff2009-03-17 01:15:45 +00001676 // Both upper and lower are special, lower to a constant pool load:
1677 if (lower_special && upper_special) {
1678 SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64);
1679 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
1680 SplatValCN, SplatValCN);
1681 }
1682
1683 SDValue LO32;
1684 SDValue HI32;
1685 SmallVector<SDValue, 16> ShufBytes;
1686 SDValue Result;
1687
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001688 // Create lower vector if not a special pattern
1689 if (!lower_special) {
1690 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001691 LO32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Evan Chenga87008d2009-02-25 22:49:59 +00001692 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1693 LO32C, LO32C, LO32C, LO32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001694 }
1695
1696 // Create upper vector if not a special pattern
1697 if (!upper_special) {
1698 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001699 HI32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Evan Chenga87008d2009-02-25 22:49:59 +00001700 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1701 HI32C, HI32C, HI32C, HI32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001702 }
1703
1704 // If either upper or lower are special, then the two input operands are
1705 // the same (basically, one of them is a "don't care")
1706 if (lower_special)
1707 LO32 = HI32;
1708 if (upper_special)
1709 HI32 = LO32;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001710
1711 for (int i = 0; i < 4; ++i) {
1712 uint64_t val = 0;
1713 for (int j = 0; j < 4; ++j) {
1714 SDValue V;
1715 bool process_upper, process_lower;
1716 val <<= 8;
1717 process_upper = (upper_special && (i & 1) == 0);
1718 process_lower = (lower_special && (i & 1) == 1);
1719
1720 if (process_upper || process_lower) {
1721 if ((process_upper && upper == 0)
1722 || (process_lower && lower == 0))
1723 val |= 0x80;
1724 else if ((process_upper && upper == 0xffffffff)
1725 || (process_lower && lower == 0xffffffff))
1726 val |= 0xc0;
1727 else if ((process_upper && upper == 0x80000000)
1728 || (process_lower && lower == 0x80000000))
1729 val |= (j == 0 ? 0xe0 : 0x80);
1730 } else
1731 val |= i * 4 + j + ((i & 1) * 16);
1732 }
1733
1734 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
1735 }
1736
Dale Johannesened2eee62009-02-06 01:31:28 +00001737 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Evan Chenga87008d2009-02-25 22:49:59 +00001738 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1739 &ShufBytes[0], ShufBytes.size()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001740 }
1741}
1742
Scott Michel266bc8f2007-12-04 22:23:35 +00001743/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1744/// which the Cell can operate. The code inspects V3 to ascertain whether the
1745/// permutation vector, V3, is monotonically increasing with one "exception"
1746/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel7a1c9e92008-11-22 23:50:42 +00001747/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel266bc8f2007-12-04 22:23:35 +00001748/// In either case, the net result is going to eventually invoke SHUFB to
1749/// permute/shuffle the bytes from V1 and V2.
1750/// \note
Scott Michel7a1c9e92008-11-22 23:50:42 +00001751/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel266bc8f2007-12-04 22:23:35 +00001752/// control word for byte/halfword/word insertion. This takes care of a single
1753/// element move from V2 into V1.
1754/// \note
1755/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman475871a2008-07-27 21:46:04 +00001756static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001757 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001758 SDValue V1 = Op.getOperand(0);
1759 SDValue V2 = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001760 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001761
Scott Michel266bc8f2007-12-04 22:23:35 +00001762 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001763
Scott Michel266bc8f2007-12-04 22:23:35 +00001764 // If we have a single element being moved from V1 to V2, this can be handled
1765 // using the C*[DX] compute mask instructions, but the vector elements have
1766 // to be monotonically increasing with one exception element.
Scott Michelcc188272008-12-04 21:01:44 +00001767 MVT VecVT = V1.getValueType();
1768 MVT EltVT = VecVT.getVectorElementType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001769 unsigned EltsFromV2 = 0;
1770 unsigned V2Elt = 0;
1771 unsigned V2EltIdx0 = 0;
1772 unsigned CurrElt = 0;
Scott Michelcc188272008-12-04 21:01:44 +00001773 unsigned MaxElts = VecVT.getVectorNumElements();
1774 unsigned PrevElt = 0;
1775 unsigned V0Elt = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001776 bool monotonic = true;
Scott Michelcc188272008-12-04 21:01:44 +00001777 bool rotate = true;
1778
1779 if (EltVT == MVT::i8) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001780 V2EltIdx0 = 16;
Scott Michelcc188272008-12-04 21:01:44 +00001781 } else if (EltVT == MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001782 V2EltIdx0 = 8;
Scott Michelcc188272008-12-04 21:01:44 +00001783 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001784 V2EltIdx0 = 4;
Scott Michelcc188272008-12-04 21:01:44 +00001785 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
1786 V2EltIdx0 = 2;
1787 } else
Torok Edwinc23197a2009-07-14 16:55:14 +00001788 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel266bc8f2007-12-04 22:23:35 +00001789
Nate Begeman9008ca62009-04-27 18:41:29 +00001790 for (unsigned i = 0; i != MaxElts; ++i) {
1791 if (SVN->getMaskElt(i) < 0)
1792 continue;
1793
1794 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel266bc8f2007-12-04 22:23:35 +00001795
Nate Begeman9008ca62009-04-27 18:41:29 +00001796 if (monotonic) {
1797 if (SrcElt >= V2EltIdx0) {
1798 if (1 >= (++EltsFromV2)) {
1799 V2Elt = (V2EltIdx0 - SrcElt) << 2;
Scott Michelcc188272008-12-04 21:01:44 +00001800 }
Nate Begeman9008ca62009-04-27 18:41:29 +00001801 } else if (CurrElt != SrcElt) {
1802 monotonic = false;
Scott Michelcc188272008-12-04 21:01:44 +00001803 }
1804
Nate Begeman9008ca62009-04-27 18:41:29 +00001805 ++CurrElt;
1806 }
1807
1808 if (rotate) {
1809 if (PrevElt > 0 && SrcElt < MaxElts) {
1810 if ((PrevElt == SrcElt - 1)
1811 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Scott Michelcc188272008-12-04 21:01:44 +00001812 PrevElt = SrcElt;
Nate Begeman9008ca62009-04-27 18:41:29 +00001813 if (SrcElt == 0)
1814 V0Elt = i;
Scott Michelcc188272008-12-04 21:01:44 +00001815 } else {
Scott Michelcc188272008-12-04 21:01:44 +00001816 rotate = false;
1817 }
Nate Begeman9008ca62009-04-27 18:41:29 +00001818 } else if (PrevElt == 0) {
1819 // First time through, need to keep track of previous element
1820 PrevElt = SrcElt;
1821 } else {
1822 // This isn't a rotation, takes elements from vector 2
1823 rotate = false;
Scott Michelcc188272008-12-04 21:01:44 +00001824 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001825 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001826 }
1827
1828 if (EltsFromV2 == 1 && monotonic) {
1829 // Compute mask and shuffle
1830 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00001831 MachineRegisterInfo &RegInfo = MF.getRegInfo();
1832 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001833 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel266bc8f2007-12-04 22:23:35 +00001834 // Initialize temporary register to 0
Dan Gohman475871a2008-07-27 21:46:04 +00001835 SDValue InitTempReg =
Dale Johannesena05dca42009-02-04 23:02:30 +00001836 DAG.getCopyToReg(DAG.getEntryNode(), dl, VReg, DAG.getConstant(0, PtrVT));
Scott Michel7a1c9e92008-11-22 23:50:42 +00001837 // Copy register's contents as index in SHUFFLE_MASK:
Dan Gohman475871a2008-07-27 21:46:04 +00001838 SDValue ShufMaskOp =
Dale Johannesena05dca42009-02-04 23:02:30 +00001839 DAG.getNode(SPUISD::SHUFFLE_MASK, dl, MVT::v4i32,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001840 DAG.getTargetConstant(V2Elt, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00001841 DAG.getCopyFromReg(InitTempReg, dl, VReg, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +00001842 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel6e1d1472009-03-16 18:47:25 +00001843 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesena05dca42009-02-04 23:02:30 +00001844 ShufMaskOp);
Scott Michelcc188272008-12-04 21:01:44 +00001845 } else if (rotate) {
1846 int rotamt = (MaxElts - V0Elt) * EltVT.getSizeInBits()/8;
Scott Michel1df30c42008-12-29 03:23:36 +00001847
Dale Johannesena05dca42009-02-04 23:02:30 +00001848 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Scott Michelcc188272008-12-04 21:01:44 +00001849 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel266bc8f2007-12-04 22:23:35 +00001850 } else {
Gabor Greif93c53e52008-08-31 15:37:04 +00001851 // Convert the SHUFFLE_VECTOR mask's input element units to the
1852 // actual bytes.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001853 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001854
Dan Gohman475871a2008-07-27 21:46:04 +00001855 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00001856 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1857 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001858
Nate Begeman9008ca62009-04-27 18:41:29 +00001859 for (unsigned j = 0; j < BytesPerElement; ++j)
1860 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel266bc8f2007-12-04 22:23:35 +00001861 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001862
Evan Chenga87008d2009-02-25 22:49:59 +00001863 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
1864 &ResultMask[0], ResultMask.size());
Dale Johannesena05dca42009-02-04 23:02:30 +00001865 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel266bc8f2007-12-04 22:23:35 +00001866 }
1867}
1868
Dan Gohman475871a2008-07-27 21:46:04 +00001869static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1870 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesened2eee62009-02-06 01:31:28 +00001871 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001872
Gabor Greifba36cb52008-08-28 21:40:38 +00001873 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001874 // For a constant, build the appropriate constant vector, which will
1875 // eventually simplify to a vector register load.
1876
Gabor Greifba36cb52008-08-28 21:40:38 +00001877 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +00001878 SmallVector<SDValue, 16> ConstVecValues;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001879 MVT VT;
Scott Michel266bc8f2007-12-04 22:23:35 +00001880 size_t n_copies;
1881
1882 // Create a constant vector:
Duncan Sands83ec4b62008-06-06 12:08:01 +00001883 switch (Op.getValueType().getSimpleVT()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001884 default: llvm_unreachable("Unexpected constant value type in "
Torok Edwin481d15a2009-07-14 12:22:58 +00001885 "LowerSCALAR_TO_VECTOR");
Scott Michel266bc8f2007-12-04 22:23:35 +00001886 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1887 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1888 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1889 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1890 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1891 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
1892 }
1893
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001894 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001895 for (size_t j = 0; j < n_copies; ++j)
1896 ConstVecValues.push_back(CValue);
1897
Evan Chenga87008d2009-02-25 22:49:59 +00001898 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1899 &ConstVecValues[0], ConstVecValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001900 } else {
1901 // Otherwise, copy the value from one register to another:
Duncan Sands83ec4b62008-06-06 12:08:01 +00001902 switch (Op0.getValueType().getSimpleVT()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001903 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Scott Michel266bc8f2007-12-04 22:23:35 +00001904 case MVT::i8:
1905 case MVT::i16:
1906 case MVT::i32:
1907 case MVT::i64:
1908 case MVT::f32:
1909 case MVT::f64:
Dale Johannesened2eee62009-02-06 01:31:28 +00001910 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001911 }
1912 }
1913
Dan Gohman475871a2008-07-27 21:46:04 +00001914 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001915}
1916
Dan Gohman475871a2008-07-27 21:46:04 +00001917static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001918 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001919 SDValue N = Op.getOperand(0);
1920 SDValue Elt = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00001921 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00001922 SDValue retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00001923
Scott Michel7a1c9e92008-11-22 23:50:42 +00001924 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
1925 // Constant argument:
1926 int EltNo = (int) C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001927
Scott Michel7a1c9e92008-11-22 23:50:42 +00001928 // sanity checks:
1929 if (VT == MVT::i8 && EltNo >= 16)
Torok Edwinc23197a2009-07-14 16:55:14 +00001930 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Scott Michel7a1c9e92008-11-22 23:50:42 +00001931 else if (VT == MVT::i16 && EltNo >= 8)
Torok Edwinc23197a2009-07-14 16:55:14 +00001932 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Scott Michel7a1c9e92008-11-22 23:50:42 +00001933 else if (VT == MVT::i32 && EltNo >= 4)
Torok Edwinc23197a2009-07-14 16:55:14 +00001934 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Scott Michel7a1c9e92008-11-22 23:50:42 +00001935 else if (VT == MVT::i64 && EltNo >= 2)
Torok Edwinc23197a2009-07-14 16:55:14 +00001936 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel266bc8f2007-12-04 22:23:35 +00001937
Scott Michel7a1c9e92008-11-22 23:50:42 +00001938 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
1939 // i32 and i64: Element 0 is the preferred slot
Dale Johannesened2eee62009-02-06 01:31:28 +00001940 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001941 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001942
Scott Michel7a1c9e92008-11-22 23:50:42 +00001943 // Need to generate shuffle mask and extract:
1944 int prefslot_begin = -1, prefslot_end = -1;
1945 int elt_byte = EltNo * VT.getSizeInBits() / 8;
1946
1947 switch (VT.getSimpleVT()) {
1948 default:
1949 assert(false && "Invalid value type!");
1950 case MVT::i8: {
1951 prefslot_begin = prefslot_end = 3;
1952 break;
1953 }
1954 case MVT::i16: {
1955 prefslot_begin = 2; prefslot_end = 3;
1956 break;
1957 }
1958 case MVT::i32:
1959 case MVT::f32: {
1960 prefslot_begin = 0; prefslot_end = 3;
1961 break;
1962 }
1963 case MVT::i64:
1964 case MVT::f64: {
1965 prefslot_begin = 0; prefslot_end = 7;
1966 break;
1967 }
1968 }
1969
1970 assert(prefslot_begin != -1 && prefslot_end != -1 &&
1971 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
1972
1973 unsigned int ShufBytes[16];
1974 for (int i = 0; i < 16; ++i) {
1975 // zero fill uppper part of preferred slot, don't care about the
1976 // other slots:
1977 unsigned int mask_val;
1978 if (i <= prefslot_end) {
1979 mask_val =
1980 ((i < prefslot_begin)
1981 ? 0x80
1982 : elt_byte + (i - prefslot_begin));
1983
1984 ShufBytes[i] = mask_val;
1985 } else
1986 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
1987 }
1988
1989 SDValue ShufMask[4];
1990 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michelcc188272008-12-04 21:01:44 +00001991 unsigned bidx = i * 4;
Scott Michel7a1c9e92008-11-22 23:50:42 +00001992 unsigned int bits = ((ShufBytes[bidx] << 24) |
1993 (ShufBytes[bidx+1] << 16) |
1994 (ShufBytes[bidx+2] << 8) |
1995 ShufBytes[bidx+3]);
1996 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
1997 }
1998
Scott Michel7ea02ff2009-03-17 01:15:45 +00001999 SDValue ShufMaskVec =
2000 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2001 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002002
Dale Johannesened2eee62009-02-06 01:31:28 +00002003 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2004 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel7a1c9e92008-11-22 23:50:42 +00002005 N, N, ShufMaskVec));
2006 } else {
2007 // Variable index: Rotate the requested element into slot 0, then replicate
2008 // slot 0 across the vector
2009 MVT VecVT = N.getValueType();
2010 if (!VecVT.isSimple() || !VecVT.isVector() || !VecVT.is128BitVector()) {
Torok Edwindac237e2009-07-08 20:53:28 +00002011 llvm_report_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
2012 "vector type!");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002013 }
2014
2015 // Make life easier by making sure the index is zero-extended to i32
2016 if (Elt.getValueType() != MVT::i32)
Dale Johannesened2eee62009-02-06 01:31:28 +00002017 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002018
2019 // Scale the index to a bit/byte shift quantity
2020 APInt scaleFactor =
Scott Michel104de432008-11-24 17:11:17 +00002021 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
2022 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002023 SDValue vecShift;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002024
Scott Michel104de432008-11-24 17:11:17 +00002025 if (scaleShift > 0) {
2026 // Scale the shift factor:
Dale Johannesened2eee62009-02-06 01:31:28 +00002027 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002028 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002029 }
2030
Dale Johannesened2eee62009-02-06 01:31:28 +00002031 vecShift = DAG.getNode(SPUISD::SHLQUAD_L_BYTES, dl, VecVT, N, Elt);
Scott Michel104de432008-11-24 17:11:17 +00002032
2033 // Replicate the bytes starting at byte 0 across the entire vector (for
2034 // consistency with the notion of a unified register set)
Scott Michel7a1c9e92008-11-22 23:50:42 +00002035 SDValue replicate;
2036
2037 switch (VT.getSimpleVT()) {
2038 default:
Torok Edwindac237e2009-07-08 20:53:28 +00002039 llvm_report_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
2040 "type");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002041 /*NOTREACHED*/
2042 case MVT::i8: {
Scott Michel104de432008-11-24 17:11:17 +00002043 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002044 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2045 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002046 break;
2047 }
2048 case MVT::i16: {
Scott Michel104de432008-11-24 17:11:17 +00002049 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002050 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2051 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002052 break;
2053 }
2054 case MVT::i32:
2055 case MVT::f32: {
2056 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002057 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2058 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002059 break;
2060 }
2061 case MVT::i64:
2062 case MVT::f64: {
2063 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2064 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002065 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00002066 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002067 break;
2068 }
2069 }
2070
Dale Johannesened2eee62009-02-06 01:31:28 +00002071 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2072 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002073 vecShift, vecShift, replicate));
Scott Michel266bc8f2007-12-04 22:23:35 +00002074 }
2075
Scott Michel7a1c9e92008-11-22 23:50:42 +00002076 return retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002077}
2078
Dan Gohman475871a2008-07-27 21:46:04 +00002079static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2080 SDValue VecOp = Op.getOperand(0);
2081 SDValue ValOp = Op.getOperand(1);
2082 SDValue IdxOp = Op.getOperand(2);
Dale Johannesened2eee62009-02-06 01:31:28 +00002083 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002084 MVT VT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00002085
2086 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2087 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
2088
Duncan Sands83ec4b62008-06-06 12:08:01 +00002089 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel1a6cdb62008-12-01 17:56:02 +00002090 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesened2eee62009-02-06 01:31:28 +00002091 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002092 DAG.getRegister(SPU::R1, PtrVT),
2093 DAG.getConstant(CN->getSExtValue(), PtrVT));
Dale Johannesened2eee62009-02-06 01:31:28 +00002094 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, VT, Pointer);
Scott Michel266bc8f2007-12-04 22:23:35 +00002095
Dan Gohman475871a2008-07-27 21:46:04 +00002096 SDValue result =
Dale Johannesened2eee62009-02-06 01:31:28 +00002097 DAG.getNode(SPUISD::SHUFB, dl, VT,
2098 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michel1df30c42008-12-29 03:23:36 +00002099 VecOp,
Dale Johannesened2eee62009-02-06 01:31:28 +00002100 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, ShufMask));
Scott Michel266bc8f2007-12-04 22:23:35 +00002101
2102 return result;
2103}
2104
Scott Michelf0569be2008-12-27 04:51:36 +00002105static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2106 const TargetLowering &TLI)
Scott Michela59d4692008-02-23 18:41:37 +00002107{
Dan Gohman475871a2008-07-27 21:46:04 +00002108 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesened2eee62009-02-06 01:31:28 +00002109 DebugLoc dl = Op.getDebugLoc();
Scott Michelf0569be2008-12-27 04:51:36 +00002110 MVT ShiftVT = TLI.getShiftAmountTy();
Scott Michel266bc8f2007-12-04 22:23:35 +00002111
2112 assert(Op.getValueType() == MVT::i8);
2113 switch (Opc) {
2114 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002115 llvm_unreachable("Unhandled i8 math operator");
Scott Michel266bc8f2007-12-04 22:23:35 +00002116 /*NOTREACHED*/
2117 break;
Scott Michel02d711b2008-12-30 23:28:25 +00002118 case ISD::ADD: {
2119 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2120 // the result:
2121 SDValue N1 = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00002122 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2123 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2124 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2125 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel02d711b2008-12-30 23:28:25 +00002126
2127 }
2128
Scott Michel266bc8f2007-12-04 22:23:35 +00002129 case ISD::SUB: {
2130 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2131 // the result:
Dan Gohman475871a2008-07-27 21:46:04 +00002132 SDValue N1 = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00002133 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2134 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2135 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2136 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel5af8f0e2008-07-16 17:17:29 +00002137 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002138 case ISD::ROTR:
2139 case ISD::ROTL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002140 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002141 MVT N1VT = N1.getValueType();
2142
2143 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
2144 if (!N1VT.bitsEq(ShiftVT)) {
2145 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2146 ? ISD::ZERO_EXTEND
2147 : ISD::TRUNCATE;
2148 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2149 }
2150
2151 // Replicate lower 8-bits into upper 8:
Dan Gohman475871a2008-07-27 21:46:04 +00002152 SDValue ExpandArg =
Dale Johannesened2eee62009-02-06 01:31:28 +00002153 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2154 DAG.getNode(ISD::SHL, dl, MVT::i16,
Duncan Sandsfa7935f2008-10-30 19:24:28 +00002155 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel7ea02ff2009-03-17 01:15:45 +00002156
2157 // Truncate back down to i8
Dale Johannesened2eee62009-02-06 01:31:28 +00002158 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2159 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002160 }
2161 case ISD::SRL:
2162 case ISD::SHL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002163 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002164 MVT N1VT = N1.getValueType();
2165
2166 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
2167 if (!N1VT.bitsEq(ShiftVT)) {
2168 unsigned N1Opc = ISD::ZERO_EXTEND;
2169
2170 if (N1.getValueType().bitsGT(ShiftVT))
2171 N1Opc = ISD::TRUNCATE;
2172
2173 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2174 }
2175
Dale Johannesened2eee62009-02-06 01:31:28 +00002176 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2177 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002178 }
2179 case ISD::SRA: {
Dan Gohman475871a2008-07-27 21:46:04 +00002180 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002181 MVT N1VT = N1.getValueType();
2182
2183 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2184 if (!N1VT.bitsEq(ShiftVT)) {
2185 unsigned N1Opc = ISD::SIGN_EXTEND;
2186
2187 if (N1VT.bitsGT(ShiftVT))
2188 N1Opc = ISD::TRUNCATE;
2189 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2190 }
2191
Dale Johannesened2eee62009-02-06 01:31:28 +00002192 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2193 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002194 }
2195 case ISD::MUL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002196 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002197
2198 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2199 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
Dale Johannesened2eee62009-02-06 01:31:28 +00002200 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2201 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002202 break;
2203 }
2204 }
2205
Dan Gohman475871a2008-07-27 21:46:04 +00002206 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002207}
2208
2209//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman475871a2008-07-27 21:46:04 +00002210static SDValue
2211LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2212 SDValue ConstVec;
2213 SDValue Arg;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002214 MVT VT = Op.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00002215 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002216
2217 ConstVec = Op.getOperand(0);
2218 Arg = Op.getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002219 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
2220 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002221 ConstVec = ConstVec.getOperand(0);
2222 } else {
2223 ConstVec = Op.getOperand(1);
2224 Arg = Op.getOperand(0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002225 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002226 ConstVec = ConstVec.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002227 }
2228 }
2229 }
2230
Gabor Greifba36cb52008-08-28 21:40:38 +00002231 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel7ea02ff2009-03-17 01:15:45 +00002232 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2233 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel266bc8f2007-12-04 22:23:35 +00002234
Scott Michel7ea02ff2009-03-17 01:15:45 +00002235 APInt APSplatBits, APSplatUndef;
2236 unsigned SplatBitSize;
2237 bool HasAnyUndefs;
2238 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2239
2240 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2241 HasAnyUndefs, minSplatBits)
2242 && minSplatBits <= SplatBitSize) {
2243 uint64_t SplatBits = APSplatBits.getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00002244 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002245
Scott Michel7ea02ff2009-03-17 01:15:45 +00002246 SmallVector<SDValue, 16> tcVec;
2247 tcVec.assign(16, tc);
Dale Johannesened2eee62009-02-06 01:31:28 +00002248 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002249 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00002250 }
2251 }
Scott Michel9de57a92009-01-26 22:33:37 +00002252
Nate Begeman24dc3462008-07-29 19:07:27 +00002253 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2254 // lowered. Return the operation, rather than a null SDValue.
2255 return Op;
Scott Michel266bc8f2007-12-04 22:23:35 +00002256}
2257
Scott Michel266bc8f2007-12-04 22:23:35 +00002258//! Custom lowering for CTPOP (count population)
2259/*!
2260 Custom lowering code that counts the number ones in the input
2261 operand. SPU has such an instruction, but it counts the number of
2262 ones per byte, which then have to be accumulated.
2263*/
Dan Gohman475871a2008-07-27 21:46:04 +00002264static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002265 MVT VT = Op.getValueType();
2266 MVT vecVT = MVT::getVectorVT(VT, (128 / VT.getSizeInBits()));
Dale Johannesena05dca42009-02-04 23:02:30 +00002267 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002268
Duncan Sands83ec4b62008-06-06 12:08:01 +00002269 switch (VT.getSimpleVT()) {
2270 default:
2271 assert(false && "Invalid value type!");
Scott Michel266bc8f2007-12-04 22:23:35 +00002272 case MVT::i8: {
Dan Gohman475871a2008-07-27 21:46:04 +00002273 SDValue N = Op.getOperand(0);
2274 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002275
Dale Johannesena05dca42009-02-04 23:02:30 +00002276 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2277 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002278
Dale Johannesena05dca42009-02-04 23:02:30 +00002279 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002280 }
2281
2282 case MVT::i16: {
2283 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002284 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002285
Chris Lattner84bc5422007-12-31 04:13:23 +00002286 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002287
Dan Gohman475871a2008-07-27 21:46:04 +00002288 SDValue N = Op.getOperand(0);
2289 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2290 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
Duncan Sandsfa7935f2008-10-30 19:24:28 +00002291 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002292
Dale Johannesena05dca42009-02-04 23:02:30 +00002293 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2294 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002295
2296 // CNTB_result becomes the chain to which all of the virtual registers
2297 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002298 SDValue CNTB_result =
Dale Johannesena05dca42009-02-04 23:02:30 +00002299 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002300
Dan Gohman475871a2008-07-27 21:46:04 +00002301 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002302 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002303
Dale Johannesena05dca42009-02-04 23:02:30 +00002304 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel266bc8f2007-12-04 22:23:35 +00002305
Dale Johannesena05dca42009-02-04 23:02:30 +00002306 return DAG.getNode(ISD::AND, dl, MVT::i16,
2307 DAG.getNode(ISD::ADD, dl, MVT::i16,
2308 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002309 Tmp1, Shift1),
2310 Tmp1),
2311 Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002312 }
2313
2314 case MVT::i32: {
2315 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002316 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002317
Chris Lattner84bc5422007-12-31 04:13:23 +00002318 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2319 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002320
Dan Gohman475871a2008-07-27 21:46:04 +00002321 SDValue N = Op.getOperand(0);
2322 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2323 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2324 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2325 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002326
Dale Johannesena05dca42009-02-04 23:02:30 +00002327 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2328 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002329
2330 // CNTB_result becomes the chain to which all of the virtual registers
2331 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002332 SDValue CNTB_result =
Dale Johannesena05dca42009-02-04 23:02:30 +00002333 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002334
Dan Gohman475871a2008-07-27 21:46:04 +00002335 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002336 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002337
Dan Gohman475871a2008-07-27 21:46:04 +00002338 SDValue Comp1 =
Dale Johannesena05dca42009-02-04 23:02:30 +00002339 DAG.getNode(ISD::SRL, dl, MVT::i32,
Scott Michel6e1d1472009-03-16 18:47:25 +00002340 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00002341 Shift1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002342
Dan Gohman475871a2008-07-27 21:46:04 +00002343 SDValue Sum1 =
Dale Johannesena05dca42009-02-04 23:02:30 +00002344 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2345 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002346
Dan Gohman475871a2008-07-27 21:46:04 +00002347 SDValue Sum1_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002348 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002349
Dan Gohman475871a2008-07-27 21:46:04 +00002350 SDValue Comp2 =
Dale Johannesena05dca42009-02-04 23:02:30 +00002351 DAG.getNode(ISD::SRL, dl, MVT::i32,
2352 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002353 Shift2);
Dan Gohman475871a2008-07-27 21:46:04 +00002354 SDValue Sum2 =
Dale Johannesena05dca42009-02-04 23:02:30 +00002355 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2356 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002357
Dale Johannesena05dca42009-02-04 23:02:30 +00002358 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002359 }
2360
2361 case MVT::i64:
2362 break;
2363 }
2364
Dan Gohman475871a2008-07-27 21:46:04 +00002365 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002366}
2367
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002368//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002369/*!
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002370 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2371 All conversions to i64 are expanded to a libcall.
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002372 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002373static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
2374 SPUTargetLowering &TLI) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002375 MVT OpVT = Op.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002376 SDValue Op0 = Op.getOperand(0);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002377 MVT Op0VT = Op0.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002378
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002379 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2380 || OpVT == MVT::i64) {
2381 // Convert f32 / f64 to i32 / i64 via libcall.
2382 RTLIB::Libcall LC =
2383 (Op.getOpcode() == ISD::FP_TO_SINT)
2384 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2385 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2386 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2387 SDValue Dummy;
2388 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2389 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002390
Eli Friedman36df4992009-05-27 00:47:34 +00002391 return Op;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002392}
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002393
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002394//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2395/*!
2396 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2397 All conversions from i64 are expanded to a libcall.
2398 */
2399static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
2400 SPUTargetLowering &TLI) {
2401 MVT OpVT = Op.getValueType();
2402 SDValue Op0 = Op.getOperand(0);
2403 MVT Op0VT = Op0.getValueType();
2404
2405 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2406 || Op0VT == MVT::i64) {
2407 // Convert i32, i64 to f64 via libcall:
2408 RTLIB::Libcall LC =
2409 (Op.getOpcode() == ISD::SINT_TO_FP)
2410 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2411 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2412 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2413 SDValue Dummy;
2414 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2415 }
2416
Eli Friedman36df4992009-05-27 00:47:34 +00002417 return Op;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002418}
2419
2420//! Lower ISD::SETCC
2421/*!
2422 This handles MVT::f64 (double floating point) condition lowering
2423 */
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002424static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2425 const TargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002426 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002427 DebugLoc dl = Op.getDebugLoc();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002428 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2429
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002430 SDValue lhs = Op.getOperand(0);
2431 SDValue rhs = Op.getOperand(1);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002432 MVT lhsVT = lhs.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002433 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
2434
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002435 MVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
2436 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
2437 MVT IntVT(MVT::i64);
2438
2439 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2440 // selected to a NOP:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002441 SDValue i64lhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002442 SDValue lhsHi32 =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002443 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
2444 DAG.getNode(ISD::SRL, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002445 i64lhs, DAG.getConstant(32, MVT::i32)));
2446 SDValue lhsHi32abs =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002447 DAG.getNode(ISD::AND, dl, MVT::i32,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002448 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
2449 SDValue lhsLo32 =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002450 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002451
2452 // SETO and SETUO only use the lhs operand:
2453 if (CC->get() == ISD::SETO) {
2454 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2455 // SETUO
2456 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00002457 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2458 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002459 lhs, DAG.getConstantFP(0.0, lhsVT),
2460 ISD::SETUO),
2461 DAG.getConstant(ccResultAllOnes, ccResultVT));
2462 } else if (CC->get() == ISD::SETUO) {
2463 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesenf5d97892009-02-04 01:48:28 +00002464 return DAG.getNode(ISD::AND, dl, ccResultVT,
2465 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002466 lhsHi32abs,
2467 DAG.getConstant(0x7ff00000, MVT::i32),
2468 ISD::SETGE),
Dale Johannesenf5d97892009-02-04 01:48:28 +00002469 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002470 lhsLo32,
2471 DAG.getConstant(0, MVT::i32),
2472 ISD::SETGT));
2473 }
2474
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002475 SDValue i64rhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002476 SDValue rhsHi32 =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002477 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
2478 DAG.getNode(ISD::SRL, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002479 i64rhs, DAG.getConstant(32, MVT::i32)));
2480
2481 // If a value is negative, subtract from the sign magnitude constant:
2482 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2483
2484 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002485 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002486 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002487 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002488 SDValue lhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002489 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002490 lhsSelectMask, lhsSignMag2TC, i64lhs);
2491
Dale Johannesenf5d97892009-02-04 01:48:28 +00002492 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002493 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002494 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002495 SDValue rhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002496 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002497 rhsSelectMask, rhsSignMag2TC, i64rhs);
2498
2499 unsigned compareOp;
2500
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002501 switch (CC->get()) {
2502 case ISD::SETOEQ:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002503 case ISD::SETUEQ:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002504 compareOp = ISD::SETEQ; break;
2505 case ISD::SETOGT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002506 case ISD::SETUGT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002507 compareOp = ISD::SETGT; break;
2508 case ISD::SETOGE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002509 case ISD::SETUGE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002510 compareOp = ISD::SETGE; break;
2511 case ISD::SETOLT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002512 case ISD::SETULT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002513 compareOp = ISD::SETLT; break;
2514 case ISD::SETOLE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002515 case ISD::SETULE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002516 compareOp = ISD::SETLE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002517 case ISD::SETUNE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002518 case ISD::SETONE:
2519 compareOp = ISD::SETNE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002520 default:
Torok Edwindac237e2009-07-08 20:53:28 +00002521 llvm_report_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002522 }
2523
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002524 SDValue result =
Scott Michel6e1d1472009-03-16 18:47:25 +00002525 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002526 (ISD::CondCode) compareOp);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002527
2528 if ((CC->get() & 0x8) == 0) {
2529 // Ordered comparison:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002530 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002531 lhs, DAG.getConstantFP(0.0, MVT::f64),
2532 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002533 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002534 rhs, DAG.getConstantFP(0.0, MVT::f64),
2535 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002536 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002537
Dale Johannesenf5d97892009-02-04 01:48:28 +00002538 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002539 }
2540
2541 return result;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002542}
2543
Scott Michel7a1c9e92008-11-22 23:50:42 +00002544//! Lower ISD::SELECT_CC
2545/*!
2546 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2547 SELB instruction.
2548
2549 \note Need to revisit this in the future: if the code path through the true
2550 and false value computations is longer than the latency of a branch (6
2551 cycles), then it would be more advantageous to branch and insert a new basic
2552 block and branch on the condition. However, this code does not make that
2553 assumption, given the simplisitc uses so far.
2554 */
2555
Scott Michelf0569be2008-12-27 04:51:36 +00002556static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2557 const TargetLowering &TLI) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002558 MVT VT = Op.getValueType();
2559 SDValue lhs = Op.getOperand(0);
2560 SDValue rhs = Op.getOperand(1);
2561 SDValue trueval = Op.getOperand(2);
2562 SDValue falseval = Op.getOperand(3);
2563 SDValue condition = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002564 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002565
Scott Michelf0569be2008-12-27 04:51:36 +00002566 // NOTE: SELB's arguments: $rA, $rB, $mask
2567 //
2568 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2569 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2570 // condition was true and 0s where the condition was false. Hence, the
2571 // arguments to SELB get reversed.
2572
Scott Michel7a1c9e92008-11-22 23:50:42 +00002573 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2574 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2575 // with another "cannot select select_cc" assert:
2576
Dale Johannesende064702009-02-06 21:50:26 +00002577 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands5480c042009-01-01 15:52:00 +00002578 TLI.getSetCCResultType(Op.getValueType()),
Scott Michelf0569be2008-12-27 04:51:36 +00002579 lhs, rhs, condition);
Dale Johannesende064702009-02-06 21:50:26 +00002580 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002581}
2582
Scott Michelb30e8f62008-12-02 19:53:53 +00002583//! Custom lower ISD::TRUNCATE
2584static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2585{
Scott Michel6e1d1472009-03-16 18:47:25 +00002586 // Type to truncate to
Scott Michelb30e8f62008-12-02 19:53:53 +00002587 MVT VT = Op.getValueType();
2588 MVT::SimpleValueType simpleVT = VT.getSimpleVT();
2589 MVT VecVT = MVT::getVectorVT(VT, (128 / VT.getSizeInBits()));
Dale Johannesende064702009-02-06 21:50:26 +00002590 DebugLoc dl = Op.getDebugLoc();
Scott Michelb30e8f62008-12-02 19:53:53 +00002591
Scott Michel6e1d1472009-03-16 18:47:25 +00002592 // Type to truncate from
Scott Michelb30e8f62008-12-02 19:53:53 +00002593 SDValue Op0 = Op.getOperand(0);
2594 MVT Op0VT = Op0.getValueType();
Scott Michelb30e8f62008-12-02 19:53:53 +00002595
Scott Michelf0569be2008-12-27 04:51:36 +00002596 if (Op0VT.getSimpleVT() == MVT::i128 && simpleVT == MVT::i64) {
Scott Michel52d00012009-01-03 00:27:53 +00002597 // Create shuffle mask, least significant doubleword of quadword
Scott Michelf0569be2008-12-27 04:51:36 +00002598 unsigned maskHigh = 0x08090a0b;
2599 unsigned maskLow = 0x0c0d0e0f;
2600 // Use a shuffle to perform the truncation
Evan Chenga87008d2009-02-25 22:49:59 +00002601 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2602 DAG.getConstant(maskHigh, MVT::i32),
2603 DAG.getConstant(maskLow, MVT::i32),
2604 DAG.getConstant(maskHigh, MVT::i32),
2605 DAG.getConstant(maskLow, MVT::i32));
Scott Michelf0569be2008-12-27 04:51:36 +00002606
Scott Michel6e1d1472009-03-16 18:47:25 +00002607 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2608 Op0, Op0, shufMask);
Scott Michelf0569be2008-12-27 04:51:36 +00002609
Scott Michel6e1d1472009-03-16 18:47:25 +00002610 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelb30e8f62008-12-02 19:53:53 +00002611 }
2612
Scott Michelf0569be2008-12-27 04:51:36 +00002613 return SDValue(); // Leave the truncate unmolested
Scott Michelb30e8f62008-12-02 19:53:53 +00002614}
2615
Scott Michel7a1c9e92008-11-22 23:50:42 +00002616//! Custom (target-specific) lowering entry point
2617/*!
2618 This is where LLVM's DAG selection process calls to do target-specific
2619 lowering of nodes.
2620 */
Dan Gohman475871a2008-07-27 21:46:04 +00002621SDValue
2622SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG)
Scott Michel266bc8f2007-12-04 22:23:35 +00002623{
Scott Michela59d4692008-02-23 18:41:37 +00002624 unsigned Opc = (unsigned) Op.getOpcode();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002625 MVT VT = Op.getValueType();
Scott Michela59d4692008-02-23 18:41:37 +00002626
2627 switch (Opc) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002628 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00002629#ifndef NDEBUG
Scott Michel266bc8f2007-12-04 22:23:35 +00002630 cerr << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
Scott Michela59d4692008-02-23 18:41:37 +00002631 cerr << "Op.getOpcode() = " << Opc << "\n";
Gabor Greifba36cb52008-08-28 21:40:38 +00002632 cerr << "*Op.getNode():\n";
2633 Op.getNode()->dump();
Torok Edwindac237e2009-07-08 20:53:28 +00002634#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002635 llvm_unreachable(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002636 }
2637 case ISD::LOAD:
Scott Michelb30e8f62008-12-02 19:53:53 +00002638 case ISD::EXTLOAD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002639 case ISD::SEXTLOAD:
2640 case ISD::ZEXTLOAD:
2641 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2642 case ISD::STORE:
2643 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2644 case ISD::ConstantPool:
2645 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2646 case ISD::GlobalAddress:
2647 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2648 case ISD::JumpTable:
2649 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002650 case ISD::ConstantFP:
2651 return LowerConstantFP(Op, DAG);
2652 case ISD::FORMAL_ARGUMENTS:
Scott Michel58c58182008-01-17 20:38:41 +00002653 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex);
Scott Michel266bc8f2007-12-04 22:23:35 +00002654 case ISD::CALL:
Scott Michel9de5d0d2008-01-11 02:53:15 +00002655 return LowerCALL(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002656 case ISD::RET:
2657 return LowerRET(Op, DAG, getTargetMachine());
2658
Scott Michel02d711b2008-12-30 23:28:25 +00002659 // i8, i64 math ops:
Scott Michel8bf61e82008-06-02 22:18:03 +00002660 case ISD::ADD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002661 case ISD::SUB:
2662 case ISD::ROTR:
2663 case ISD::ROTL:
2664 case ISD::SRL:
2665 case ISD::SHL:
Scott Michel8bf61e82008-06-02 22:18:03 +00002666 case ISD::SRA: {
Scott Michela59d4692008-02-23 18:41:37 +00002667 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002668 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michela59d4692008-02-23 18:41:37 +00002669 break;
Scott Michel8bf61e82008-06-02 22:18:03 +00002670 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002671
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002672 case ISD::FP_TO_SINT:
2673 case ISD::FP_TO_UINT:
2674 return LowerFP_TO_INT(Op, DAG, *this);
2675
2676 case ISD::SINT_TO_FP:
2677 case ISD::UINT_TO_FP:
2678 return LowerINT_TO_FP(Op, DAG, *this);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002679
Scott Michel266bc8f2007-12-04 22:23:35 +00002680 // Vector-related lowering.
2681 case ISD::BUILD_VECTOR:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002682 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002683 case ISD::SCALAR_TO_VECTOR:
2684 return LowerSCALAR_TO_VECTOR(Op, DAG);
2685 case ISD::VECTOR_SHUFFLE:
2686 return LowerVECTOR_SHUFFLE(Op, DAG);
2687 case ISD::EXTRACT_VECTOR_ELT:
2688 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2689 case ISD::INSERT_VECTOR_ELT:
2690 return LowerINSERT_VECTOR_ELT(Op, DAG);
2691
2692 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2693 case ISD::AND:
2694 case ISD::OR:
2695 case ISD::XOR:
2696 return LowerByteImmed(Op, DAG);
2697
2698 // Vector and i8 multiply:
2699 case ISD::MUL:
Scott Michel02d711b2008-12-30 23:28:25 +00002700 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002701 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel266bc8f2007-12-04 22:23:35 +00002702
Scott Michel266bc8f2007-12-04 22:23:35 +00002703 case ISD::CTPOP:
2704 return LowerCTPOP(Op, DAG);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002705
2706 case ISD::SELECT_CC:
Scott Michelf0569be2008-12-27 04:51:36 +00002707 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelb30e8f62008-12-02 19:53:53 +00002708
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002709 case ISD::SETCC:
2710 return LowerSETCC(Op, DAG, *this);
2711
Scott Michelb30e8f62008-12-02 19:53:53 +00002712 case ISD::TRUNCATE:
2713 return LowerTRUNCATE(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002714 }
2715
Dan Gohman475871a2008-07-27 21:46:04 +00002716 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002717}
2718
Duncan Sands1607f052008-12-01 11:39:25 +00002719void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2720 SmallVectorImpl<SDValue>&Results,
2721 SelectionDAG &DAG)
Scott Michel73ce1c52008-11-10 23:43:06 +00002722{
2723#if 0
2724 unsigned Opc = (unsigned) N->getOpcode();
2725 MVT OpVT = N->getValueType(0);
2726
2727 switch (Opc) {
2728 default: {
2729 cerr << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2730 cerr << "Op.getOpcode() = " << Opc << "\n";
2731 cerr << "*Op.getNode():\n";
2732 N->dump();
2733 abort();
2734 /*NOTREACHED*/
2735 }
2736 }
2737#endif
2738
2739 /* Otherwise, return unchanged */
Scott Michel73ce1c52008-11-10 23:43:06 +00002740}
2741
Scott Michel266bc8f2007-12-04 22:23:35 +00002742//===----------------------------------------------------------------------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002743// Target Optimization Hooks
2744//===----------------------------------------------------------------------===//
2745
Dan Gohman475871a2008-07-27 21:46:04 +00002746SDValue
Scott Michel266bc8f2007-12-04 22:23:35 +00002747SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2748{
2749#if 0
2750 TargetMachine &TM = getTargetMachine();
Scott Michel053c1da2008-01-29 02:16:57 +00002751#endif
2752 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel266bc8f2007-12-04 22:23:35 +00002753 SelectionDAG &DAG = DCI.DAG;
Scott Michel1a6cdb62008-12-01 17:56:02 +00002754 SDValue Op0 = N->getOperand(0); // everything has at least one operand
2755 MVT NodeVT = N->getValueType(0); // The node's value type
Scott Michelf0569be2008-12-27 04:51:36 +00002756 MVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel1a6cdb62008-12-01 17:56:02 +00002757 SDValue Result; // Initially, empty result
Dale Johannesende064702009-02-06 21:50:26 +00002758 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002759
2760 switch (N->getOpcode()) {
2761 default: break;
Scott Michel053c1da2008-01-29 02:16:57 +00002762 case ISD::ADD: {
Dan Gohman475871a2008-07-27 21:46:04 +00002763 SDValue Op1 = N->getOperand(1);
Scott Michel053c1da2008-01-29 02:16:57 +00002764
Scott Michelf0569be2008-12-27 04:51:36 +00002765 if (Op0.getOpcode() == SPUISD::IndirectAddr
2766 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2767 // Normalize the operands to reduce repeated code
2768 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michel1df30c42008-12-29 03:23:36 +00002769
Scott Michelf0569be2008-12-27 04:51:36 +00002770 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2771 IndirectArg = Op1;
2772 AddArg = Op0;
2773 }
2774
2775 if (isa<ConstantSDNode>(AddArg)) {
2776 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2777 SDValue IndOp1 = IndirectArg.getOperand(1);
2778
2779 if (CN0->isNullValue()) {
2780 // (add (SPUindirect <arg>, <arg>), 0) ->
2781 // (SPUindirect <arg>, <arg>)
Scott Michel053c1da2008-01-29 02:16:57 +00002782
Scott Michel23f2ff72008-12-04 17:16:59 +00002783#if !defined(NDEBUG)
Scott Michelf0569be2008-12-27 04:51:36 +00002784 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Scott Michel30ee7df2008-12-04 03:02:42 +00002785 cerr << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002786 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2787 << "With: (SPUindirect <arg>, <arg>)\n";
2788 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002789#endif
2790
Scott Michelf0569be2008-12-27 04:51:36 +00002791 return IndirectArg;
2792 } else if (isa<ConstantSDNode>(IndOp1)) {
2793 // (add (SPUindirect <arg>, <const>), <const>) ->
2794 // (SPUindirect <arg>, <const + const>)
2795 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2796 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2797 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michel053c1da2008-01-29 02:16:57 +00002798
Scott Michelf0569be2008-12-27 04:51:36 +00002799#if !defined(NDEBUG)
2800 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
2801 cerr << "\n"
2802 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2803 << "), " << CN0->getSExtValue() << ")\n"
2804 << "With: (SPUindirect <arg>, "
2805 << combinedConst << ")\n";
2806 }
2807#endif
Scott Michel053c1da2008-01-29 02:16:57 +00002808
Dale Johannesende064702009-02-06 21:50:26 +00002809 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002810 IndirectArg, combinedValue);
2811 }
Scott Michel053c1da2008-01-29 02:16:57 +00002812 }
2813 }
Scott Michela59d4692008-02-23 18:41:37 +00002814 break;
2815 }
2816 case ISD::SIGN_EXTEND:
2817 case ISD::ZERO_EXTEND:
2818 case ISD::ANY_EXTEND: {
Scott Michel1a6cdb62008-12-01 17:56:02 +00002819 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michela59d4692008-02-23 18:41:37 +00002820 // (any_extend (SPUextract_elt0 <arg>)) ->
2821 // (SPUextract_elt0 <arg>)
2822 // Types must match, however...
Scott Michel23f2ff72008-12-04 17:16:59 +00002823#if !defined(NDEBUG)
2824 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Scott Michel30ee7df2008-12-04 03:02:42 +00002825 cerr << "\nReplace: ";
2826 N->dump(&DAG);
2827 cerr << "\nWith: ";
2828 Op0.getNode()->dump(&DAG);
2829 cerr << "\n";
Scott Michel23f2ff72008-12-04 17:16:59 +00002830 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002831#endif
Scott Michela59d4692008-02-23 18:41:37 +00002832
2833 return Op0;
2834 }
2835 break;
2836 }
2837 case SPUISD::IndirectAddr: {
2838 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002839 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
2840 if (CN != 0 && CN->getZExtValue() == 0) {
Scott Michela59d4692008-02-23 18:41:37 +00002841 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2842 // (SPUaform <addr>, 0)
2843
2844 DEBUG(cerr << "Replace: ");
2845 DEBUG(N->dump(&DAG));
2846 DEBUG(cerr << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002847 DEBUG(Op0.getNode()->dump(&DAG));
Scott Michela59d4692008-02-23 18:41:37 +00002848 DEBUG(cerr << "\n");
2849
2850 return Op0;
2851 }
Scott Michelf0569be2008-12-27 04:51:36 +00002852 } else if (Op0.getOpcode() == ISD::ADD) {
2853 SDValue Op1 = N->getOperand(1);
2854 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
2855 // (SPUindirect (add <arg>, <arg>), 0) ->
2856 // (SPUindirect <arg>, <arg>)
2857 if (CN1->isNullValue()) {
2858
2859#if !defined(NDEBUG)
2860 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
2861 cerr << "\n"
2862 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
2863 << "With: (SPUindirect <arg>, <arg>)\n";
2864 }
2865#endif
2866
Dale Johannesende064702009-02-06 21:50:26 +00002867 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002868 Op0.getOperand(0), Op0.getOperand(1));
2869 }
2870 }
Scott Michela59d4692008-02-23 18:41:37 +00002871 }
2872 break;
2873 }
2874 case SPUISD::SHLQUAD_L_BITS:
2875 case SPUISD::SHLQUAD_L_BYTES:
2876 case SPUISD::VEC_SHL:
2877 case SPUISD::VEC_SRL:
2878 case SPUISD::VEC_SRA:
Scott Michelf0569be2008-12-27 04:51:36 +00002879 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman475871a2008-07-27 21:46:04 +00002880 SDValue Op1 = N->getOperand(1);
Scott Michela59d4692008-02-23 18:41:37 +00002881
Scott Michelf0569be2008-12-27 04:51:36 +00002882 // Kill degenerate vector shifts:
2883 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
2884 if (CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002885 Result = Op0;
2886 }
2887 }
2888 break;
2889 }
Scott Michelf0569be2008-12-27 04:51:36 +00002890 case SPUISD::PREFSLOT2VEC: {
Scott Michela59d4692008-02-23 18:41:37 +00002891 switch (Op0.getOpcode()) {
2892 default:
2893 break;
2894 case ISD::ANY_EXTEND:
2895 case ISD::ZERO_EXTEND:
2896 case ISD::SIGN_EXTEND: {
Scott Michel1df30c42008-12-29 03:23:36 +00002897 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michela59d4692008-02-23 18:41:37 +00002898 // <arg>
Scott Michel1df30c42008-12-29 03:23:36 +00002899 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman475871a2008-07-27 21:46:04 +00002900 SDValue Op00 = Op0.getOperand(0);
Scott Michel104de432008-11-24 17:11:17 +00002901 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman475871a2008-07-27 21:46:04 +00002902 SDValue Op000 = Op00.getOperand(0);
Scott Michel1a6cdb62008-12-01 17:56:02 +00002903 if (Op000.getValueType() == NodeVT) {
Scott Michela59d4692008-02-23 18:41:37 +00002904 Result = Op000;
2905 }
2906 }
2907 break;
2908 }
Scott Michel104de432008-11-24 17:11:17 +00002909 case SPUISD::VEC2PREFSLOT: {
Scott Michel1df30c42008-12-29 03:23:36 +00002910 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michela59d4692008-02-23 18:41:37 +00002911 // <arg>
2912 Result = Op0.getOperand(0);
2913 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002914 }
Scott Michela59d4692008-02-23 18:41:37 +00002915 }
2916 break;
Scott Michel053c1da2008-01-29 02:16:57 +00002917 }
2918 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002919
Scott Michel58c58182008-01-17 20:38:41 +00002920 // Otherwise, return unchanged.
Scott Michel1a6cdb62008-12-01 17:56:02 +00002921#ifndef NDEBUG
Gabor Greifba36cb52008-08-28 21:40:38 +00002922 if (Result.getNode()) {
Scott Michela59d4692008-02-23 18:41:37 +00002923 DEBUG(cerr << "\nReplace.SPU: ");
2924 DEBUG(N->dump(&DAG));
2925 DEBUG(cerr << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002926 DEBUG(Result.getNode()->dump(&DAG));
Scott Michela59d4692008-02-23 18:41:37 +00002927 DEBUG(cerr << "\n");
2928 }
2929#endif
2930
2931 return Result;
Scott Michel266bc8f2007-12-04 22:23:35 +00002932}
2933
2934//===----------------------------------------------------------------------===//
2935// Inline Assembly Support
2936//===----------------------------------------------------------------------===//
2937
2938/// getConstraintType - Given a constraint letter, return the type of
2939/// constraint it is for this target.
Scott Michel5af8f0e2008-07-16 17:17:29 +00002940SPUTargetLowering::ConstraintType
Scott Michel266bc8f2007-12-04 22:23:35 +00002941SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
2942 if (ConstraintLetter.size() == 1) {
2943 switch (ConstraintLetter[0]) {
2944 default: break;
2945 case 'b':
2946 case 'r':
2947 case 'f':
2948 case 'v':
2949 case 'y':
2950 return C_RegisterClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002951 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002952 }
2953 return TargetLowering::getConstraintType(ConstraintLetter);
2954}
2955
Scott Michel5af8f0e2008-07-16 17:17:29 +00002956std::pair<unsigned, const TargetRegisterClass*>
Scott Michel266bc8f2007-12-04 22:23:35 +00002957SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00002958 MVT VT) const
Scott Michel266bc8f2007-12-04 22:23:35 +00002959{
2960 if (Constraint.size() == 1) {
2961 // GCC RS6000 Constraint Letters
2962 switch (Constraint[0]) {
2963 case 'b': // R1-R31
2964 case 'r': // R0-R31
2965 if (VT == MVT::i64)
2966 return std::make_pair(0U, SPU::R64CRegisterClass);
2967 return std::make_pair(0U, SPU::R32CRegisterClass);
2968 case 'f':
2969 if (VT == MVT::f32)
2970 return std::make_pair(0U, SPU::R32FPRegisterClass);
2971 else if (VT == MVT::f64)
2972 return std::make_pair(0U, SPU::R64FPRegisterClass);
2973 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002974 case 'v':
Scott Michel266bc8f2007-12-04 22:23:35 +00002975 return std::make_pair(0U, SPU::GPRCRegisterClass);
2976 }
2977 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00002978
Scott Michel266bc8f2007-12-04 22:23:35 +00002979 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2980}
2981
Scott Michela59d4692008-02-23 18:41:37 +00002982//! Compute used/known bits for a SPU operand
Scott Michel266bc8f2007-12-04 22:23:35 +00002983void
Dan Gohman475871a2008-07-27 21:46:04 +00002984SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00002985 const APInt &Mask,
Scott Michel5af8f0e2008-07-16 17:17:29 +00002986 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00002987 APInt &KnownOne,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002988 const SelectionDAG &DAG,
2989 unsigned Depth ) const {
Scott Michel203b2d62008-04-30 00:30:08 +00002990#if 0
Dan Gohmande551f92009-04-01 18:45:54 +00002991 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michela59d4692008-02-23 18:41:37 +00002992
2993 switch (Op.getOpcode()) {
2994 default:
2995 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
2996 break;
Scott Michela59d4692008-02-23 18:41:37 +00002997 case CALL:
2998 case SHUFB:
Scott Michel7a1c9e92008-11-22 23:50:42 +00002999 case SHUFFLE_MASK:
Scott Michela59d4692008-02-23 18:41:37 +00003000 case CNTB:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003001 case SPUISD::PREFSLOT2VEC:
Scott Michela59d4692008-02-23 18:41:37 +00003002 case SPUISD::LDRESULT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003003 case SPUISD::VEC2PREFSLOT:
Scott Michel203b2d62008-04-30 00:30:08 +00003004 case SPUISD::SHLQUAD_L_BITS:
3005 case SPUISD::SHLQUAD_L_BYTES:
3006 case SPUISD::VEC_SHL:
3007 case SPUISD::VEC_SRL:
3008 case SPUISD::VEC_SRA:
3009 case SPUISD::VEC_ROTL:
3010 case SPUISD::VEC_ROTR:
Scott Michel203b2d62008-04-30 00:30:08 +00003011 case SPUISD::ROTBYTES_LEFT:
Scott Michel8bf61e82008-06-02 22:18:03 +00003012 case SPUISD::SELECT_MASK:
3013 case SPUISD::SELB:
Scott Michela59d4692008-02-23 18:41:37 +00003014 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003015#endif
Scott Michel266bc8f2007-12-04 22:23:35 +00003016}
Scott Michel02d711b2008-12-30 23:28:25 +00003017
Scott Michelf0569be2008-12-27 04:51:36 +00003018unsigned
3019SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3020 unsigned Depth) const {
3021 switch (Op.getOpcode()) {
3022 default:
3023 return 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00003024
Scott Michelf0569be2008-12-27 04:51:36 +00003025 case ISD::SETCC: {
3026 MVT VT = Op.getValueType();
3027
3028 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3029 VT = MVT::i32;
3030 }
3031 return VT.getSizeInBits();
3032 }
3033 }
3034}
Scott Michel1df30c42008-12-29 03:23:36 +00003035
Scott Michel203b2d62008-04-30 00:30:08 +00003036// LowerAsmOperandForConstraint
3037void
Dan Gohman475871a2008-07-27 21:46:04 +00003038SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Scott Michel203b2d62008-04-30 00:30:08 +00003039 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +00003040 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00003041 std::vector<SDValue> &Ops,
Scott Michel203b2d62008-04-30 00:30:08 +00003042 SelectionDAG &DAG) const {
3043 // Default, for the time being, to the base class handler
Evan Chengda43bcf2008-09-24 00:05:32 +00003044 TargetLowering::LowerAsmOperandForConstraint(Op, ConstraintLetter, hasMemory,
3045 Ops, DAG);
Scott Michel203b2d62008-04-30 00:30:08 +00003046}
3047
Scott Michel266bc8f2007-12-04 22:23:35 +00003048/// isLegalAddressImmediate - Return true if the integer value can be used
3049/// as the offset of the target addressing mode.
Gabor Greif93c53e52008-08-31 15:37:04 +00003050bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
3051 const Type *Ty) const {
Scott Michel266bc8f2007-12-04 22:23:35 +00003052 // SPU's addresses are 256K:
3053 return (V > -(1 << 18) && V < (1 << 18) - 1);
3054}
3055
3056bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel5af8f0e2008-07-16 17:17:29 +00003057 return false;
Scott Michel266bc8f2007-12-04 22:23:35 +00003058}
Dan Gohman6520e202008-10-18 02:06:02 +00003059
3060bool
3061SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3062 // The SPU target isn't yet aware of offsets.
3063 return false;
3064}