blob: 829ad07eaffc9642e4c3b5512096667203564b1d [file] [log] [blame]
Chris Lattnerd23405e2008-03-17 03:21:36 +00001//===-- SparcISelLowering.cpp - Sparc DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the interfaces that Sparc uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "SparcISelLowering.h"
16#include "SparcTargetMachine.h"
Chris Lattnerd23405e2008-03-17 03:21:36 +000017#include "llvm/Function.h"
Chris Lattner5a65b922008-03-17 05:41:48 +000018#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerd23405e2008-03-17 03:21:36 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
20#include "llvm/CodeGen/MachineFunction.h"
21#include "llvm/CodeGen/MachineInstrBuilder.h"
22#include "llvm/CodeGen/MachineRegisterInfo.h"
23#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov0eefda12008-10-10 20:28:10 +000024#include "llvm/ADT/VectorExtras.h"
Chris Lattnerd23405e2008-03-17 03:21:36 +000025using namespace llvm;
26
Chris Lattner5a65b922008-03-17 05:41:48 +000027
28//===----------------------------------------------------------------------===//
29// Calling Convention Implementation
30//===----------------------------------------------------------------------===//
31
32#include "SparcGenCallingConv.inc"
33
Dan Gohman475871a2008-07-27 21:46:04 +000034static SDValue LowerRET(SDValue Op, SelectionDAG &DAG) {
Chris Lattner5a65b922008-03-17 05:41:48 +000035 // CCValAssign - represent the assignment of the return value to locations.
36 SmallVector<CCValAssign, 16> RVLocs;
Chris Lattner98949a62008-03-17 06:01:07 +000037 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner5a65b922008-03-17 05:41:48 +000038 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Anton Korobeynikov53835702008-10-10 20:27:31 +000039
Chris Lattner5a65b922008-03-17 05:41:48 +000040 // CCState - Info about the registers and stack slot.
41 CCState CCInfo(CC, isVarArg, DAG.getTarget(), RVLocs);
Anton Korobeynikov53835702008-10-10 20:27:31 +000042
Chris Lattner5a65b922008-03-17 05:41:48 +000043 // Analize return values of ISD::RET
Gabor Greifba36cb52008-08-28 21:40:38 +000044 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_Sparc32);
Anton Korobeynikov53835702008-10-10 20:27:31 +000045
Chris Lattner5a65b922008-03-17 05:41:48 +000046 // If this is the first return lowered for this function, add the regs to the
47 // liveout set for the function.
48 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
49 for (unsigned i = 0; i != RVLocs.size(); ++i)
50 if (RVLocs[i].isRegLoc())
51 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
52 }
Anton Korobeynikov53835702008-10-10 20:27:31 +000053
Dan Gohman475871a2008-07-27 21:46:04 +000054 SDValue Chain = Op.getOperand(0);
55 SDValue Flag;
Chris Lattner5a65b922008-03-17 05:41:48 +000056
57 // Copy the result values into the output registers.
58 for (unsigned i = 0; i != RVLocs.size(); ++i) {
59 CCValAssign &VA = RVLocs[i];
60 assert(VA.isRegLoc() && "Can only return in registers!");
Anton Korobeynikov53835702008-10-10 20:27:31 +000061
Chris Lattner5a65b922008-03-17 05:41:48 +000062 // ISD::RET => ret chain, (regnum1,val1), ...
63 // So i*2+1 index only the regnums.
64 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1), Flag);
Anton Korobeynikov53835702008-10-10 20:27:31 +000065
Chris Lattner5a65b922008-03-17 05:41:48 +000066 // Guarantee that all emitted copies are stuck together with flags.
67 Flag = Chain.getValue(1);
68 }
Anton Korobeynikov53835702008-10-10 20:27:31 +000069
Gabor Greifba36cb52008-08-28 21:40:38 +000070 if (Flag.getNode())
Chris Lattner5a65b922008-03-17 05:41:48 +000071 return DAG.getNode(SPISD::RET_FLAG, MVT::Other, Chain, Flag);
72 return DAG.getNode(SPISD::RET_FLAG, MVT::Other, Chain);
73}
74
75/// LowerArguments - V8 uses a very simple ABI, where all values are passed in
76/// either one or two GPRs, including FP values. TODO: we should pass FP values
77/// in FP registers for fastcc functions.
Dan Gohmana44b6742008-06-30 20:31:15 +000078void
79SparcTargetLowering::LowerArguments(Function &F, SelectionDAG &DAG,
Dale Johannesen7d2ad622009-01-30 23:10:59 +000080 SmallVectorImpl<SDValue> &ArgValues,
81 DebugLoc dl) {
Chris Lattner5a65b922008-03-17 05:41:48 +000082 MachineFunction &MF = DAG.getMachineFunction();
83 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Anton Korobeynikov53835702008-10-10 20:27:31 +000084
Chris Lattner5a65b922008-03-17 05:41:48 +000085 static const unsigned ArgRegs[] = {
86 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
87 };
Anton Korobeynikov53835702008-10-10 20:27:31 +000088
Chris Lattner5a65b922008-03-17 05:41:48 +000089 const unsigned *CurArgReg = ArgRegs, *ArgRegEnd = ArgRegs+6;
90 unsigned ArgOffset = 68;
Anton Korobeynikov53835702008-10-10 20:27:31 +000091
Dan Gohman475871a2008-07-27 21:46:04 +000092 SDValue Root = DAG.getRoot();
93 std::vector<SDValue> OutChains;
Chris Lattner5a65b922008-03-17 05:41:48 +000094
95 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) {
Duncan Sands83ec4b62008-06-06 12:08:01 +000096 MVT ObjectVT = getValueType(I->getType());
Anton Korobeynikov53835702008-10-10 20:27:31 +000097
Duncan Sands83ec4b62008-06-06 12:08:01 +000098 switch (ObjectVT.getSimpleVT()) {
Chris Lattner5a65b922008-03-17 05:41:48 +000099 default: assert(0 && "Unhandled argument type!");
100 case MVT::i1:
101 case MVT::i8:
102 case MVT::i16:
103 case MVT::i32:
104 if (I->use_empty()) { // Argument is dead.
105 if (CurArgReg < ArgRegEnd) ++CurArgReg;
Dale Johannesen39355f92009-02-04 02:34:38 +0000106 ArgValues.push_back(DAG.getNode(ISD::UNDEF, dl, ObjectVT));
Chris Lattner5a65b922008-03-17 05:41:48 +0000107 } else if (CurArgReg < ArgRegEnd) { // Lives in an incoming GPR
108 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
109 MF.getRegInfo().addLiveIn(*CurArgReg++, VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +0000110 SDValue Arg = DAG.getCopyFromReg(Root, dl, VReg, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000111 if (ObjectVT != MVT::i32) {
112 unsigned AssertOp = ISD::AssertSext;
Dale Johannesen39355f92009-02-04 02:34:38 +0000113 Arg = DAG.getNode(AssertOp, dl, MVT::i32, Arg,
Chris Lattner5a65b922008-03-17 05:41:48 +0000114 DAG.getValueType(ObjectVT));
Dale Johannesen39355f92009-02-04 02:34:38 +0000115 Arg = DAG.getNode(ISD::TRUNCATE, dl, ObjectVT, Arg);
Chris Lattner5a65b922008-03-17 05:41:48 +0000116 }
117 ArgValues.push_back(Arg);
118 } else {
119 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +0000120 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
121 SDValue Load;
Chris Lattner5a65b922008-03-17 05:41:48 +0000122 if (ObjectVT == MVT::i32) {
Dale Johannesen39355f92009-02-04 02:34:38 +0000123 Load = DAG.getLoad(MVT::i32, dl, Root, FIPtr, NULL, 0);
Chris Lattner5a65b922008-03-17 05:41:48 +0000124 } else {
125 ISD::LoadExtType LoadOp = ISD::SEXTLOAD;
126
127 // Sparc is big endian, so add an offset based on the ObjectVT.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000128 unsigned Offset = 4-std::max(1U, ObjectVT.getSizeInBits()/8);
Dale Johannesen39355f92009-02-04 02:34:38 +0000129 FIPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIPtr,
Chris Lattner5a65b922008-03-17 05:41:48 +0000130 DAG.getConstant(Offset, MVT::i32));
Dale Johannesen39355f92009-02-04 02:34:38 +0000131 Load = DAG.getExtLoad(LoadOp, dl, MVT::i32, Root, FIPtr,
Chris Lattner5a65b922008-03-17 05:41:48 +0000132 NULL, 0, ObjectVT);
Dale Johannesen39355f92009-02-04 02:34:38 +0000133 Load = DAG.getNode(ISD::TRUNCATE, dl, ObjectVT, Load);
Chris Lattner5a65b922008-03-17 05:41:48 +0000134 }
135 ArgValues.push_back(Load);
136 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000137
Chris Lattner5a65b922008-03-17 05:41:48 +0000138 ArgOffset += 4;
139 break;
140 case MVT::f32:
141 if (I->use_empty()) { // Argument is dead.
142 if (CurArgReg < ArgRegEnd) ++CurArgReg;
Dale Johannesen39355f92009-02-04 02:34:38 +0000143 ArgValues.push_back(DAG.getNode(ISD::UNDEF, dl, ObjectVT));
Chris Lattner5a65b922008-03-17 05:41:48 +0000144 } else if (CurArgReg < ArgRegEnd) { // Lives in an incoming GPR
145 // FP value is passed in an integer register.
146 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
147 MF.getRegInfo().addLiveIn(*CurArgReg++, VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +0000148 SDValue Arg = DAG.getCopyFromReg(Root, dl, VReg, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000149
Dale Johannesen39355f92009-02-04 02:34:38 +0000150 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Arg);
Chris Lattner5a65b922008-03-17 05:41:48 +0000151 ArgValues.push_back(Arg);
152 } else {
153 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +0000154 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Dale Johannesen39355f92009-02-04 02:34:38 +0000155 SDValue Load = DAG.getLoad(MVT::f32, dl, Root, FIPtr, NULL, 0);
Chris Lattner5a65b922008-03-17 05:41:48 +0000156 ArgValues.push_back(Load);
157 }
158 ArgOffset += 4;
159 break;
160
161 case MVT::i64:
162 case MVT::f64:
163 if (I->use_empty()) { // Argument is dead.
164 if (CurArgReg < ArgRegEnd) ++CurArgReg;
165 if (CurArgReg < ArgRegEnd) ++CurArgReg;
Dale Johannesen39355f92009-02-04 02:34:38 +0000166 ArgValues.push_back(DAG.getNode(ISD::UNDEF, dl, ObjectVT));
Chris Lattner5a65b922008-03-17 05:41:48 +0000167 } else {
Dan Gohman475871a2008-07-27 21:46:04 +0000168 SDValue HiVal;
Chris Lattner5a65b922008-03-17 05:41:48 +0000169 if (CurArgReg < ArgRegEnd) { // Lives in an incoming GPR
170 unsigned VRegHi = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
171 MF.getRegInfo().addLiveIn(*CurArgReg++, VRegHi);
Dale Johannesen39355f92009-02-04 02:34:38 +0000172 HiVal = DAG.getCopyFromReg(Root, dl, VRegHi, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000173 } else {
174 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +0000175 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Dale Johannesen39355f92009-02-04 02:34:38 +0000176 HiVal = DAG.getLoad(MVT::i32, dl, Root, FIPtr, NULL, 0);
Chris Lattner5a65b922008-03-17 05:41:48 +0000177 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000178
Dan Gohman475871a2008-07-27 21:46:04 +0000179 SDValue LoVal;
Chris Lattner5a65b922008-03-17 05:41:48 +0000180 if (CurArgReg < ArgRegEnd) { // Lives in an incoming GPR
181 unsigned VRegLo = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
182 MF.getRegInfo().addLiveIn(*CurArgReg++, VRegLo);
Dale Johannesen39355f92009-02-04 02:34:38 +0000183 LoVal = DAG.getCopyFromReg(Root, dl, VRegLo, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000184 } else {
185 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset+4);
Dan Gohman475871a2008-07-27 21:46:04 +0000186 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Dale Johannesen39355f92009-02-04 02:34:38 +0000187 LoVal = DAG.getLoad(MVT::i32, dl, Root, FIPtr, NULL, 0);
Chris Lattner5a65b922008-03-17 05:41:48 +0000188 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000189
Chris Lattner5a65b922008-03-17 05:41:48 +0000190 // Compose the two halves together into an i64 unit.
Anton Korobeynikov53835702008-10-10 20:27:31 +0000191 SDValue WholeValue =
Dale Johannesen39355f92009-02-04 02:34:38 +0000192 DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, LoVal, HiVal);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000193
Chris Lattner5a65b922008-03-17 05:41:48 +0000194 // If we want a double, do a bit convert.
195 if (ObjectVT == MVT::f64)
Dale Johannesen39355f92009-02-04 02:34:38 +0000196 WholeValue = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, WholeValue);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000197
Chris Lattner5a65b922008-03-17 05:41:48 +0000198 ArgValues.push_back(WholeValue);
199 }
200 ArgOffset += 8;
201 break;
202 }
203 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000204
Chris Lattner5a65b922008-03-17 05:41:48 +0000205 // Store remaining ArgRegs to the stack if this is a varargs function.
206 if (F.isVarArg()) {
207 // Remember the vararg offset for the va_start implementation.
208 VarArgsFrameOffset = ArgOffset;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000209
Chris Lattner5a65b922008-03-17 05:41:48 +0000210 for (; CurArgReg != ArgRegEnd; ++CurArgReg) {
211 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
212 MF.getRegInfo().addLiveIn(*CurArgReg, VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +0000213 SDValue Arg = DAG.getCopyFromReg(DAG.getRoot(), dl, VReg, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000214
215 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +0000216 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000217
Dale Johannesen39355f92009-02-04 02:34:38 +0000218 OutChains.push_back(DAG.getStore(DAG.getRoot(), dl, Arg, FIPtr, NULL, 0));
Chris Lattner5a65b922008-03-17 05:41:48 +0000219 ArgOffset += 4;
220 }
221 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000222
Chris Lattner5a65b922008-03-17 05:41:48 +0000223 if (!OutChains.empty())
Dale Johannesen39355f92009-02-04 02:34:38 +0000224 DAG.setRoot(DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattner5a65b922008-03-17 05:41:48 +0000225 &OutChains[0], OutChains.size()));
Chris Lattner5a65b922008-03-17 05:41:48 +0000226}
227
Dan Gohman475871a2008-07-27 21:46:04 +0000228static SDValue LowerCALL(SDValue Op, SelectionDAG &DAG) {
Dan Gohman095cc292008-09-13 01:54:27 +0000229 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
230 unsigned CallingConv = TheCall->getCallingConv();
231 SDValue Chain = TheCall->getChain();
232 SDValue Callee = TheCall->getCallee();
233 bool isVarArg = TheCall->isVarArg();
Chris Lattner98949a62008-03-17 06:01:07 +0000234
Chris Lattner315123f2008-03-17 06:58:37 +0000235#if 0
236 // Analyze operands of the call, assigning locations to each operand.
237 SmallVector<CCValAssign, 16> ArgLocs;
238 CCState CCInfo(CallingConv, isVarArg, DAG.getTarget(), ArgLocs);
Gabor Greifba36cb52008-08-28 21:40:38 +0000239 CCInfo.AnalyzeCallOperands(Op.getNode(), CC_Sparc32);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000240
Chris Lattner315123f2008-03-17 06:58:37 +0000241 // Get the size of the outgoing arguments stack space requirement.
242 unsigned ArgsSize = CCInfo.getNextStackOffset();
243 // FIXME: We can't use this until f64 is known to take two GPRs.
244#else
245 (void)CC_Sparc32;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000246
Chris Lattner5a65b922008-03-17 05:41:48 +0000247 // Count the size of the outgoing arguments.
248 unsigned ArgsSize = 0;
Dan Gohman095cc292008-09-13 01:54:27 +0000249 for (unsigned i = 0, e = TheCall->getNumArgs(); i != e; ++i) {
250 switch (TheCall->getArg(i).getValueType().getSimpleVT()) {
Chris Lattner315123f2008-03-17 06:58:37 +0000251 default: assert(0 && "Unknown value type!");
252 case MVT::i1:
253 case MVT::i8:
254 case MVT::i16:
255 case MVT::i32:
256 case MVT::f32:
257 ArgsSize += 4;
258 break;
259 case MVT::i64:
260 case MVT::f64:
261 ArgsSize += 8;
262 break;
Chris Lattner5a65b922008-03-17 05:41:48 +0000263 }
264 }
265 if (ArgsSize > 4*6)
266 ArgsSize -= 4*6; // Space for first 6 arguments is prereserved.
267 else
268 ArgsSize = 0;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000269#endif
270
Chris Lattner5a65b922008-03-17 05:41:48 +0000271 // Keep stack frames 8-byte aligned.
272 ArgsSize = (ArgsSize+7) & ~7;
273
Chris Lattnere563bbc2008-10-11 22:08:30 +0000274 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(ArgsSize, true));
Anton Korobeynikov53835702008-10-10 20:27:31 +0000275
Dan Gohman475871a2008-07-27 21:46:04 +0000276 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
277 SmallVector<SDValue, 8> MemOpChains;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000278
Chris Lattner315123f2008-03-17 06:58:37 +0000279#if 0
280 // Walk the register/memloc assignments, inserting copies/loads.
281 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
282 CCValAssign &VA = ArgLocs[i];
Anton Korobeynikov53835702008-10-10 20:27:31 +0000283
Chris Lattner315123f2008-03-17 06:58:37 +0000284 // Arguments start after the 5 first operands of ISD::CALL
Dan Gohman095cc292008-09-13 01:54:27 +0000285 SDValue Arg = TheCall->getArg(i);
Chris Lattner315123f2008-03-17 06:58:37 +0000286
287 // Promote the value if needed.
288 switch (VA.getLocInfo()) {
289 default: assert(0 && "Unknown loc info!");
290 case CCValAssign::Full: break;
291 case CCValAssign::SExt:
292 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
293 break;
294 case CCValAssign::ZExt:
295 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
296 break;
297 case CCValAssign::AExt:
298 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
299 break;
300 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000301
302 // Arguments that can be passed on register must be kept at
Chris Lattner315123f2008-03-17 06:58:37 +0000303 // RegsToPass vector
304 if (VA.isRegLoc()) {
305 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
306 continue;
307 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000308
Chris Lattner315123f2008-03-17 06:58:37 +0000309 assert(VA.isMemLoc());
Anton Korobeynikov53835702008-10-10 20:27:31 +0000310
Chris Lattner315123f2008-03-17 06:58:37 +0000311 // Create a store off the stack pointer for this argument.
Dan Gohman475871a2008-07-27 21:46:04 +0000312 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
Chris Lattner315123f2008-03-17 06:58:37 +0000313 // FIXME: VERIFY THAT 68 IS RIGHT.
Dan Gohman475871a2008-07-27 21:46:04 +0000314 SDValue PtrOff = DAG.getIntPtrConstant(VA.getLocMemOffset()+68);
Chris Lattner315123f2008-03-17 06:58:37 +0000315 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
316 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
317 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000318
319#else
Chris Lattner315123f2008-03-17 06:58:37 +0000320 static const unsigned ArgRegs[] = {
321 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
322 };
Chris Lattner5a65b922008-03-17 05:41:48 +0000323 unsigned ArgOffset = 68;
Chris Lattner315123f2008-03-17 06:58:37 +0000324
Dan Gohman095cc292008-09-13 01:54:27 +0000325 for (unsigned i = 0, e = TheCall->getNumArgs(); i != e; ++i) {
326 SDValue Val = TheCall->getArg(i);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000327 MVT ObjectVT = Val.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000328 SDValue ValToStore(0, 0);
Chris Lattner5a65b922008-03-17 05:41:48 +0000329 unsigned ObjSize;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000330 switch (ObjectVT.getSimpleVT()) {
Chris Lattner5a65b922008-03-17 05:41:48 +0000331 default: assert(0 && "Unhandled argument type!");
Chris Lattner5a65b922008-03-17 05:41:48 +0000332 case MVT::i32:
333 ObjSize = 4;
334
Chris Lattner315123f2008-03-17 06:58:37 +0000335 if (RegsToPass.size() >= 6) {
Chris Lattner5a65b922008-03-17 05:41:48 +0000336 ValToStore = Val;
337 } else {
Chris Lattner315123f2008-03-17 06:58:37 +0000338 RegsToPass.push_back(std::make_pair(ArgRegs[RegsToPass.size()], Val));
Chris Lattner5a65b922008-03-17 05:41:48 +0000339 }
340 break;
341 case MVT::f32:
342 ObjSize = 4;
Chris Lattner315123f2008-03-17 06:58:37 +0000343 if (RegsToPass.size() >= 6) {
Chris Lattner5a65b922008-03-17 05:41:48 +0000344 ValToStore = Val;
345 } else {
346 // Convert this to a FP value in an int reg.
347 Val = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Val);
Chris Lattner315123f2008-03-17 06:58:37 +0000348 RegsToPass.push_back(std::make_pair(ArgRegs[RegsToPass.size()], Val));
Chris Lattner5a65b922008-03-17 05:41:48 +0000349 }
350 break;
Duncan Sands8c0f2442008-12-12 08:05:40 +0000351 case MVT::f64: {
Chris Lattner5a65b922008-03-17 05:41:48 +0000352 ObjSize = 8;
Duncan Sands8c0f2442008-12-12 08:05:40 +0000353 if (RegsToPass.size() >= 6) {
354 ValToStore = Val; // Whole thing is passed in memory.
355 break;
356 }
357
358 // Break into top and bottom parts by storing to the stack and loading
359 // out the parts as integers. Top part goes in a reg.
360 SDValue StackPtr = DAG.CreateStackTemporary(MVT::f64, MVT::i32);
361 SDValue Store = DAG.getStore(DAG.getEntryNode(), Val, StackPtr, NULL, 0);
362 // Sparc is big-endian, so the high part comes first.
363 SDValue Hi = DAG.getLoad(MVT::i32, Store, StackPtr, NULL, 0, 0);
364 // Increment the pointer to the other half.
365 StackPtr = DAG.getNode(ISD::ADD, StackPtr.getValueType(), StackPtr,
366 DAG.getIntPtrConstant(4));
367 // Load the low part.
368 SDValue Lo = DAG.getLoad(MVT::i32, Store, StackPtr, NULL, 0, 0);
369
370 RegsToPass.push_back(std::make_pair(ArgRegs[RegsToPass.size()], Hi));
371
372 if (RegsToPass.size() >= 6) {
373 ValToStore = Lo;
374 ArgOffset += 4;
375 ObjSize = 4;
376 } else {
377 RegsToPass.push_back(std::make_pair(ArgRegs[RegsToPass.size()], Lo));
378 }
379 break;
380 }
381 case MVT::i64: {
Chris Lattner5a65b922008-03-17 05:41:48 +0000382 ObjSize = 8;
Chris Lattner315123f2008-03-17 06:58:37 +0000383 if (RegsToPass.size() >= 6) {
Chris Lattner5a65b922008-03-17 05:41:48 +0000384 ValToStore = Val; // Whole thing is passed in memory.
385 break;
386 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000387
Chris Lattner5a65b922008-03-17 05:41:48 +0000388 // Split the value into top and bottom part. Top part goes in a reg.
Anton Korobeynikov53835702008-10-10 20:27:31 +0000389 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Val,
Chris Lattner5a65b922008-03-17 05:41:48 +0000390 DAG.getConstant(1, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +0000391 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Val,
Chris Lattner5a65b922008-03-17 05:41:48 +0000392 DAG.getConstant(0, MVT::i32));
Chris Lattner315123f2008-03-17 06:58:37 +0000393 RegsToPass.push_back(std::make_pair(ArgRegs[RegsToPass.size()], Hi));
Anton Korobeynikov53835702008-10-10 20:27:31 +0000394
Chris Lattner315123f2008-03-17 06:58:37 +0000395 if (RegsToPass.size() >= 6) {
Chris Lattner5a65b922008-03-17 05:41:48 +0000396 ValToStore = Lo;
397 ArgOffset += 4;
398 ObjSize = 4;
399 } else {
Chris Lattner315123f2008-03-17 06:58:37 +0000400 RegsToPass.push_back(std::make_pair(ArgRegs[RegsToPass.size()], Lo));
Chris Lattner5a65b922008-03-17 05:41:48 +0000401 }
402 break;
403 }
Duncan Sands8c0f2442008-12-12 08:05:40 +0000404 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000405
Gabor Greifba36cb52008-08-28 21:40:38 +0000406 if (ValToStore.getNode()) {
Dan Gohman475871a2008-07-27 21:46:04 +0000407 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
408 SDValue PtrOff = DAG.getConstant(ArgOffset, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000409 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
Chris Lattner315123f2008-03-17 06:58:37 +0000410 MemOpChains.push_back(DAG.getStore(Chain, ValToStore, PtrOff, NULL, 0));
Chris Lattner5a65b922008-03-17 05:41:48 +0000411 }
412 ArgOffset += ObjSize;
413 }
Chris Lattner315123f2008-03-17 06:58:37 +0000414#endif
Anton Korobeynikov53835702008-10-10 20:27:31 +0000415
Chris Lattner5a65b922008-03-17 05:41:48 +0000416 // Emit all stores, make sure the occur before any copies into physregs.
Chris Lattner315123f2008-03-17 06:58:37 +0000417 if (!MemOpChains.empty())
418 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
419 &MemOpChains[0], MemOpChains.size());
Anton Korobeynikov53835702008-10-10 20:27:31 +0000420
421 // Build a sequence of copy-to-reg nodes chained together with token
Chris Lattner315123f2008-03-17 06:58:37 +0000422 // chain and flag operands which copy the outgoing args into registers.
423 // The InFlag in necessary since all emited instructions must be
424 // stuck together.
Dan Gohman475871a2008-07-27 21:46:04 +0000425 SDValue InFlag;
Chris Lattner315123f2008-03-17 06:58:37 +0000426 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
427 unsigned Reg = RegsToPass[i].first;
428 // Remap I0->I7 -> O0->O7.
429 if (Reg >= SP::I0 && Reg <= SP::I7)
430 Reg = Reg-SP::I0+SP::O0;
431
432 Chain = DAG.getCopyToReg(Chain, Reg, RegsToPass[i].second, InFlag);
Chris Lattner5a65b922008-03-17 05:41:48 +0000433 InFlag = Chain.getValue(1);
434 }
435
436 // If the callee is a GlobalAddress node (quite common, every direct call is)
437 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Bill Wendling056292f2008-09-16 21:48:12 +0000438 // Likewise ExternalSymbol -> TargetExternalSymbol.
Chris Lattner5a65b922008-03-17 05:41:48 +0000439 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
440 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), MVT::i32);
Bill Wendling056292f2008-09-16 21:48:12 +0000441 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
442 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000443
Duncan Sands83ec4b62008-06-06 12:08:01 +0000444 std::vector<MVT> NodeTys;
Chris Lattner5a65b922008-03-17 05:41:48 +0000445 NodeTys.push_back(MVT::Other); // Returns a chain
446 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Dan Gohman475871a2008-07-27 21:46:04 +0000447 SDValue Ops[] = { Chain, Callee, InFlag };
Gabor Greifba36cb52008-08-28 21:40:38 +0000448 Chain = DAG.getNode(SPISD::CALL, NodeTys, Ops, InFlag.getNode() ? 3 : 2);
Chris Lattner5a65b922008-03-17 05:41:48 +0000449 InFlag = Chain.getValue(1);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000450
Chris Lattnere563bbc2008-10-11 22:08:30 +0000451 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(ArgsSize, true),
452 DAG.getIntPtrConstant(0, true), InFlag);
Chris Lattner98949a62008-03-17 06:01:07 +0000453 InFlag = Chain.getValue(1);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000454
Chris Lattner98949a62008-03-17 06:01:07 +0000455 // Assign locations to each value returned by this call.
456 SmallVector<CCValAssign, 16> RVLocs;
Chris Lattner315123f2008-03-17 06:58:37 +0000457 CCState RVInfo(CallingConv, isVarArg, DAG.getTarget(), RVLocs);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000458
Dan Gohman095cc292008-09-13 01:54:27 +0000459 RVInfo.AnalyzeCallResult(TheCall, RetCC_Sparc32);
Dan Gohman475871a2008-07-27 21:46:04 +0000460 SmallVector<SDValue, 8> ResultVals;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000461
Chris Lattner98949a62008-03-17 06:01:07 +0000462 // Copy all of the result registers out of their specified physreg.
463 for (unsigned i = 0; i != RVLocs.size(); ++i) {
464 unsigned Reg = RVLocs[i].getLocReg();
Anton Korobeynikov53835702008-10-10 20:27:31 +0000465
Chris Lattner98949a62008-03-17 06:01:07 +0000466 // Remap I0->I7 -> O0->O7.
467 if (Reg >= SP::I0 && Reg <= SP::I7)
468 Reg = Reg-SP::I0+SP::O0;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000469
Chris Lattner98949a62008-03-17 06:01:07 +0000470 Chain = DAG.getCopyFromReg(Chain, Reg,
471 RVLocs[i].getValVT(), InFlag).getValue(1);
472 InFlag = Chain.getValue(2);
473 ResultVals.push_back(Chain.getValue(0));
Chris Lattner5a65b922008-03-17 05:41:48 +0000474 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000475
Chris Lattner98949a62008-03-17 06:01:07 +0000476 ResultVals.push_back(Chain);
Duncan Sands4bdcb612008-07-02 17:40:58 +0000477
Chris Lattner98949a62008-03-17 06:01:07 +0000478 // Merge everything together with a MERGE_VALUES node.
Duncan Sandsaaffa052008-12-01 11:41:29 +0000479 return DAG.getNode(ISD::MERGE_VALUES, TheCall->getVTList(), &ResultVals[0],
480 ResultVals.size());
Chris Lattner5a65b922008-03-17 05:41:48 +0000481}
482
483
484
Chris Lattnerd23405e2008-03-17 03:21:36 +0000485//===----------------------------------------------------------------------===//
486// TargetLowering Implementation
487//===----------------------------------------------------------------------===//
488
489/// IntCondCCodeToICC - Convert a DAG integer condition code to a SPARC ICC
490/// condition.
491static SPCC::CondCodes IntCondCCodeToICC(ISD::CondCode CC) {
492 switch (CC) {
493 default: assert(0 && "Unknown integer condition code!");
494 case ISD::SETEQ: return SPCC::ICC_E;
495 case ISD::SETNE: return SPCC::ICC_NE;
496 case ISD::SETLT: return SPCC::ICC_L;
497 case ISD::SETGT: return SPCC::ICC_G;
498 case ISD::SETLE: return SPCC::ICC_LE;
499 case ISD::SETGE: return SPCC::ICC_GE;
500 case ISD::SETULT: return SPCC::ICC_CS;
501 case ISD::SETULE: return SPCC::ICC_LEU;
502 case ISD::SETUGT: return SPCC::ICC_GU;
503 case ISD::SETUGE: return SPCC::ICC_CC;
504 }
505}
506
507/// FPCondCCodeToFCC - Convert a DAG floatingp oint condition code to a SPARC
508/// FCC condition.
509static SPCC::CondCodes FPCondCCodeToFCC(ISD::CondCode CC) {
510 switch (CC) {
511 default: assert(0 && "Unknown fp condition code!");
512 case ISD::SETEQ:
513 case ISD::SETOEQ: return SPCC::FCC_E;
514 case ISD::SETNE:
515 case ISD::SETUNE: return SPCC::FCC_NE;
516 case ISD::SETLT:
517 case ISD::SETOLT: return SPCC::FCC_L;
518 case ISD::SETGT:
519 case ISD::SETOGT: return SPCC::FCC_G;
520 case ISD::SETLE:
521 case ISD::SETOLE: return SPCC::FCC_LE;
522 case ISD::SETGE:
523 case ISD::SETOGE: return SPCC::FCC_GE;
524 case ISD::SETULT: return SPCC::FCC_UL;
525 case ISD::SETULE: return SPCC::FCC_ULE;
526 case ISD::SETUGT: return SPCC::FCC_UG;
527 case ISD::SETUGE: return SPCC::FCC_UGE;
528 case ISD::SETUO: return SPCC::FCC_U;
529 case ISD::SETO: return SPCC::FCC_O;
530 case ISD::SETONE: return SPCC::FCC_LG;
531 case ISD::SETUEQ: return SPCC::FCC_UE;
532 }
533}
534
535
536SparcTargetLowering::SparcTargetLowering(TargetMachine &TM)
537 : TargetLowering(TM) {
Anton Korobeynikov53835702008-10-10 20:27:31 +0000538
Chris Lattnerd23405e2008-03-17 03:21:36 +0000539 // Set up the register classes.
540 addRegisterClass(MVT::i32, SP::IntRegsRegisterClass);
541 addRegisterClass(MVT::f32, SP::FPRegsRegisterClass);
542 addRegisterClass(MVT::f64, SP::DFPRegsRegisterClass);
543
544 // Turn FP extload into load/fextend
Evan Cheng03294662008-10-14 21:26:46 +0000545 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000546 // Sparc doesn't have i1 sign extending load
Evan Cheng03294662008-10-14 21:26:46 +0000547 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000548 // Turn FP truncstore into trunc + store.
549 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
550
551 // Custom legalize GlobalAddress nodes into LO/HI parts.
552 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
553 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
554 setOperationAction(ISD::ConstantPool , MVT::i32, Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000555
Chris Lattnerd23405e2008-03-17 03:21:36 +0000556 // Sparc doesn't have sext_inreg, replace them with shl/sra
557 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
558 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
559 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
560
561 // Sparc has no REM or DIVREM operations.
562 setOperationAction(ISD::UREM, MVT::i32, Expand);
563 setOperationAction(ISD::SREM, MVT::i32, Expand);
564 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
565 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
566
567 // Custom expand fp<->sint
568 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
569 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
570
571 // Expand fp<->uint
572 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
573 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000574
Chris Lattnerd23405e2008-03-17 03:21:36 +0000575 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
576 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000577
Chris Lattnerd23405e2008-03-17 03:21:36 +0000578 // Sparc has no select or setcc: expand to SELECT_CC.
579 setOperationAction(ISD::SELECT, MVT::i32, Expand);
580 setOperationAction(ISD::SELECT, MVT::f32, Expand);
581 setOperationAction(ISD::SELECT, MVT::f64, Expand);
582 setOperationAction(ISD::SETCC, MVT::i32, Expand);
583 setOperationAction(ISD::SETCC, MVT::f32, Expand);
584 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000585
Chris Lattnerd23405e2008-03-17 03:21:36 +0000586 // Sparc doesn't have BRCOND either, it has BR_CC.
587 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
588 setOperationAction(ISD::BRIND, MVT::Other, Expand);
589 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
590 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
591 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
592 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000593
Chris Lattnerd23405e2008-03-17 03:21:36 +0000594 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
595 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
596 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000597
Chris Lattnerd23405e2008-03-17 03:21:36 +0000598 // SPARC has no intrinsics for these particular operations.
Chris Lattnerd23405e2008-03-17 03:21:36 +0000599 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
600
601 setOperationAction(ISD::FSIN , MVT::f64, Expand);
602 setOperationAction(ISD::FCOS , MVT::f64, Expand);
603 setOperationAction(ISD::FREM , MVT::f64, Expand);
604 setOperationAction(ISD::FSIN , MVT::f32, Expand);
605 setOperationAction(ISD::FCOS , MVT::f32, Expand);
606 setOperationAction(ISD::FREM , MVT::f32, Expand);
607 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
608 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
609 setOperationAction(ISD::CTLZ , MVT::i32, Expand);
610 setOperationAction(ISD::ROTL , MVT::i32, Expand);
611 setOperationAction(ISD::ROTR , MVT::i32, Expand);
612 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
613 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
614 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
615 setOperationAction(ISD::FPOW , MVT::f64, Expand);
616 setOperationAction(ISD::FPOW , MVT::f32, Expand);
617
618 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
619 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
620 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
621
622 // FIXME: Sparc provides these multiplies, but we don't have them yet.
623 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
Anton Korobeynikov4b58b6a2008-10-10 20:29:31 +0000624 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000625
Chris Lattnerd23405e2008-03-17 03:21:36 +0000626 // We don't have line number support yet.
Dan Gohman7f460202008-06-30 20:59:49 +0000627 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000628 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000629 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
630 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000631
632 // RET must be custom lowered, to meet ABI requirements
633 setOperationAction(ISD::RET , MVT::Other, Custom);
634
635 // VASTART needs to be custom lowered to use the VarArgsFrameIndex.
636 setOperationAction(ISD::VASTART , MVT::Other, Custom);
637 // VAARG needs to be lowered to not do unaligned accesses for doubles.
638 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000639
Chris Lattnerd23405e2008-03-17 03:21:36 +0000640 // Use the default implementation.
641 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
642 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000643 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000644 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
645 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
646
647 // No debug info support yet.
Dan Gohman7f460202008-06-30 20:59:49 +0000648 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000649 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
650 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000651 setOperationAction(ISD::DECLARE, MVT::Other, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000652
Chris Lattnerd23405e2008-03-17 03:21:36 +0000653 setStackPointerRegisterToSaveRestore(SP::O6);
654
655 if (TM.getSubtarget<SparcSubtarget>().isV9())
656 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000657
Chris Lattnerd23405e2008-03-17 03:21:36 +0000658 computeRegisterProperties();
659}
660
661const char *SparcTargetLowering::getTargetNodeName(unsigned Opcode) const {
662 switch (Opcode) {
663 default: return 0;
664 case SPISD::CMPICC: return "SPISD::CMPICC";
665 case SPISD::CMPFCC: return "SPISD::CMPFCC";
666 case SPISD::BRICC: return "SPISD::BRICC";
667 case SPISD::BRFCC: return "SPISD::BRFCC";
668 case SPISD::SELECT_ICC: return "SPISD::SELECT_ICC";
669 case SPISD::SELECT_FCC: return "SPISD::SELECT_FCC";
670 case SPISD::Hi: return "SPISD::Hi";
671 case SPISD::Lo: return "SPISD::Lo";
672 case SPISD::FTOI: return "SPISD::FTOI";
673 case SPISD::ITOF: return "SPISD::ITOF";
674 case SPISD::CALL: return "SPISD::CALL";
675 case SPISD::RET_FLAG: return "SPISD::RET_FLAG";
676 }
677}
678
679/// isMaskedValueZeroForTargetNode - Return true if 'Op & Mask' is known to
680/// be zero. Op is expected to be a target specific node. Used by DAG
681/// combiner.
Dan Gohman475871a2008-07-27 21:46:04 +0000682void SparcTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Chris Lattnerd23405e2008-03-17 03:21:36 +0000683 const APInt &Mask,
Anton Korobeynikov53835702008-10-10 20:27:31 +0000684 APInt &KnownZero,
Chris Lattnerd23405e2008-03-17 03:21:36 +0000685 APInt &KnownOne,
686 const SelectionDAG &DAG,
687 unsigned Depth) const {
688 APInt KnownZero2, KnownOne2;
689 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Anton Korobeynikov53835702008-10-10 20:27:31 +0000690
Chris Lattnerd23405e2008-03-17 03:21:36 +0000691 switch (Op.getOpcode()) {
692 default: break;
693 case SPISD::SELECT_ICC:
694 case SPISD::SELECT_FCC:
695 DAG.ComputeMaskedBits(Op.getOperand(1), Mask, KnownZero, KnownOne,
696 Depth+1);
697 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero2, KnownOne2,
698 Depth+1);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000699 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
700 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
701
Chris Lattnerd23405e2008-03-17 03:21:36 +0000702 // Only known if known in both the LHS and RHS.
703 KnownOne &= KnownOne2;
704 KnownZero &= KnownZero2;
705 break;
706 }
707}
708
Chris Lattnerd23405e2008-03-17 03:21:36 +0000709// Look at LHS/RHS/CC and see if they are a lowered setcc instruction. If so
710// set LHS/RHS and SPCC to the LHS/RHS of the setcc and SPCC to the condition.
Dan Gohman475871a2008-07-27 21:46:04 +0000711static void LookThroughSetCC(SDValue &LHS, SDValue &RHS,
Chris Lattnerd23405e2008-03-17 03:21:36 +0000712 ISD::CondCode CC, unsigned &SPCC) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000713 if (isa<ConstantSDNode>(RHS) &&
714 cast<ConstantSDNode>(RHS)->getZExtValue() == 0 &&
Anton Korobeynikov53835702008-10-10 20:27:31 +0000715 CC == ISD::SETNE &&
Chris Lattnerd23405e2008-03-17 03:21:36 +0000716 ((LHS.getOpcode() == SPISD::SELECT_ICC &&
717 LHS.getOperand(3).getOpcode() == SPISD::CMPICC) ||
718 (LHS.getOpcode() == SPISD::SELECT_FCC &&
719 LHS.getOperand(3).getOpcode() == SPISD::CMPFCC)) &&
720 isa<ConstantSDNode>(LHS.getOperand(0)) &&
721 isa<ConstantSDNode>(LHS.getOperand(1)) &&
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000722 cast<ConstantSDNode>(LHS.getOperand(0))->getZExtValue() == 1 &&
723 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() == 0) {
Dan Gohman475871a2008-07-27 21:46:04 +0000724 SDValue CMPCC = LHS.getOperand(3);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000725 SPCC = cast<ConstantSDNode>(LHS.getOperand(2))->getZExtValue();
Chris Lattnerd23405e2008-03-17 03:21:36 +0000726 LHS = CMPCC.getOperand(0);
727 RHS = CMPCC.getOperand(1);
728 }
729}
730
Dan Gohman475871a2008-07-27 21:46:04 +0000731static SDValue LowerGLOBALADDRESS(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerd23405e2008-03-17 03:21:36 +0000732 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +0000733 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i32);
734 SDValue Hi = DAG.getNode(SPISD::Hi, MVT::i32, GA);
735 SDValue Lo = DAG.getNode(SPISD::Lo, MVT::i32, GA);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000736 return DAG.getNode(ISD::ADD, MVT::i32, Lo, Hi);
737}
738
Dan Gohman475871a2008-07-27 21:46:04 +0000739static SDValue LowerCONSTANTPOOL(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerd23405e2008-03-17 03:21:36 +0000740 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
741 Constant *C = N->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +0000742 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment());
743 SDValue Hi = DAG.getNode(SPISD::Hi, MVT::i32, CP);
744 SDValue Lo = DAG.getNode(SPISD::Lo, MVT::i32, CP);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000745 return DAG.getNode(ISD::ADD, MVT::i32, Lo, Hi);
746}
747
Dan Gohman475871a2008-07-27 21:46:04 +0000748static SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerd23405e2008-03-17 03:21:36 +0000749 // Convert the fp value to integer in an FP register.
750 assert(Op.getValueType() == MVT::i32);
751 Op = DAG.getNode(SPISD::FTOI, MVT::f32, Op.getOperand(0));
752 return DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Op);
753}
754
Dan Gohman475871a2008-07-27 21:46:04 +0000755static SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerd23405e2008-03-17 03:21:36 +0000756 assert(Op.getOperand(0).getValueType() == MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000757 SDValue Tmp = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Op.getOperand(0));
Chris Lattnerd23405e2008-03-17 03:21:36 +0000758 // Convert the int value to FP in an FP register.
759 return DAG.getNode(SPISD::ITOF, Op.getValueType(), Tmp);
760}
761
Dan Gohman475871a2008-07-27 21:46:04 +0000762static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG) {
763 SDValue Chain = Op.getOperand(0);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000764 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +0000765 SDValue LHS = Op.getOperand(2);
766 SDValue RHS = Op.getOperand(3);
767 SDValue Dest = Op.getOperand(4);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000768 unsigned Opc, SPCC = ~0U;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000769
Chris Lattnerd23405e2008-03-17 03:21:36 +0000770 // If this is a br_cc of a "setcc", and if the setcc got lowered into
771 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
772 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000773
Chris Lattnerd23405e2008-03-17 03:21:36 +0000774 // Get the condition flag.
Dan Gohman475871a2008-07-27 21:46:04 +0000775 SDValue CompareFlag;
Chris Lattnerd23405e2008-03-17 03:21:36 +0000776 if (LHS.getValueType() == MVT::i32) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000777 std::vector<MVT> VTs;
Chris Lattnerd23405e2008-03-17 03:21:36 +0000778 VTs.push_back(MVT::i32);
779 VTs.push_back(MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +0000780 SDValue Ops[2] = { LHS, RHS };
Chris Lattnerd23405e2008-03-17 03:21:36 +0000781 CompareFlag = DAG.getNode(SPISD::CMPICC, VTs, Ops, 2).getValue(1);
782 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
783 Opc = SPISD::BRICC;
784 } else {
785 CompareFlag = DAG.getNode(SPISD::CMPFCC, MVT::Flag, LHS, RHS);
786 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
787 Opc = SPISD::BRFCC;
788 }
789 return DAG.getNode(Opc, MVT::Other, Chain, Dest,
790 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
791}
792
Dan Gohman475871a2008-07-27 21:46:04 +0000793static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
794 SDValue LHS = Op.getOperand(0);
795 SDValue RHS = Op.getOperand(1);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000796 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +0000797 SDValue TrueVal = Op.getOperand(2);
798 SDValue FalseVal = Op.getOperand(3);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000799 unsigned Opc, SPCC = ~0U;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000800
Chris Lattnerd23405e2008-03-17 03:21:36 +0000801 // If this is a select_cc of a "setcc", and if the setcc got lowered into
802 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
803 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000804
Dan Gohman475871a2008-07-27 21:46:04 +0000805 SDValue CompareFlag;
Chris Lattnerd23405e2008-03-17 03:21:36 +0000806 if (LHS.getValueType() == MVT::i32) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000807 std::vector<MVT> VTs;
Chris Lattnerd23405e2008-03-17 03:21:36 +0000808 VTs.push_back(LHS.getValueType()); // subcc returns a value
809 VTs.push_back(MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +0000810 SDValue Ops[2] = { LHS, RHS };
Chris Lattnerd23405e2008-03-17 03:21:36 +0000811 CompareFlag = DAG.getNode(SPISD::CMPICC, VTs, Ops, 2).getValue(1);
812 Opc = SPISD::SELECT_ICC;
813 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
814 } else {
815 CompareFlag = DAG.getNode(SPISD::CMPFCC, MVT::Flag, LHS, RHS);
816 Opc = SPISD::SELECT_FCC;
817 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
818 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000819 return DAG.getNode(Opc, TrueVal.getValueType(), TrueVal, FalseVal,
Chris Lattnerd23405e2008-03-17 03:21:36 +0000820 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
821}
822
Dan Gohman475871a2008-07-27 21:46:04 +0000823static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Chris Lattnerd23405e2008-03-17 03:21:36 +0000824 SparcTargetLowering &TLI) {
825 // vastart just stores the address of the VarArgsFrameIndex slot into the
826 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +0000827 SDValue Offset = DAG.getNode(ISD::ADD, MVT::i32,
Chris Lattnerd23405e2008-03-17 03:21:36 +0000828 DAG.getRegister(SP::I6, MVT::i32),
829 DAG.getConstant(TLI.getVarArgsFrameOffset(),
830 MVT::i32));
831 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
832 return DAG.getStore(Op.getOperand(0), Offset, Op.getOperand(1), SV, 0);
833}
834
Dan Gohman475871a2008-07-27 21:46:04 +0000835static SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000836 SDNode *Node = Op.getNode();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000837 MVT VT = Node->getValueType(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000838 SDValue InChain = Node->getOperand(0);
839 SDValue VAListPtr = Node->getOperand(1);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000840 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Dan Gohman475871a2008-07-27 21:46:04 +0000841 SDValue VAList = DAG.getLoad(MVT::i32, InChain, VAListPtr, SV, 0);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000842 // Increment the pointer, VAList, to the next vaarg
Anton Korobeynikov53835702008-10-10 20:27:31 +0000843 SDValue NextPtr = DAG.getNode(ISD::ADD, MVT::i32, VAList,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000844 DAG.getConstant(VT.getSizeInBits()/8,
Chris Lattnerd23405e2008-03-17 03:21:36 +0000845 MVT::i32));
846 // Store the incremented VAList to the legalized pointer
847 InChain = DAG.getStore(VAList.getValue(1), NextPtr,
848 VAListPtr, SV, 0);
849 // Load the actual argument out of the pointer VAList, unless this is an
850 // f64 load.
851 if (VT != MVT::f64)
852 return DAG.getLoad(VT, InChain, VAList, NULL, 0);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000853
Chris Lattnerd23405e2008-03-17 03:21:36 +0000854 // Otherwise, load it as i64, then do a bitconvert.
Dan Gohman475871a2008-07-27 21:46:04 +0000855 SDValue V = DAG.getLoad(MVT::i64, InChain, VAList, NULL, 0);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000856
Chris Lattnerd23405e2008-03-17 03:21:36 +0000857 // Bit-Convert the value to f64.
Dan Gohman475871a2008-07-27 21:46:04 +0000858 SDValue Ops[2] = {
Chris Lattnerd23405e2008-03-17 03:21:36 +0000859 DAG.getNode(ISD::BIT_CONVERT, MVT::f64, V),
860 V.getValue(1)
861 };
Duncan Sands4bdcb612008-07-02 17:40:58 +0000862 return DAG.getMergeValues(Ops, 2);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000863}
864
Dan Gohman475871a2008-07-27 21:46:04 +0000865static SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) {
866 SDValue Chain = Op.getOperand(0); // Legalize the chain.
867 SDValue Size = Op.getOperand(1); // Legalize the size.
Anton Korobeynikov53835702008-10-10 20:27:31 +0000868
Chris Lattnerd23405e2008-03-17 03:21:36 +0000869 unsigned SPReg = SP::O6;
Dan Gohman475871a2008-07-27 21:46:04 +0000870 SDValue SP = DAG.getCopyFromReg(Chain, SPReg, MVT::i32);
871 SDValue NewSP = DAG.getNode(ISD::SUB, MVT::i32, SP, Size); // Value
Chris Lattnerd23405e2008-03-17 03:21:36 +0000872 Chain = DAG.getCopyToReg(SP.getValue(1), SPReg, NewSP); // Output chain
Anton Korobeynikov53835702008-10-10 20:27:31 +0000873
Chris Lattnerd23405e2008-03-17 03:21:36 +0000874 // The resultant pointer is actually 16 words from the bottom of the stack,
875 // to provide a register spill area.
Dan Gohman475871a2008-07-27 21:46:04 +0000876 SDValue NewVal = DAG.getNode(ISD::ADD, MVT::i32, NewSP,
Chris Lattnerd23405e2008-03-17 03:21:36 +0000877 DAG.getConstant(96, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +0000878 SDValue Ops[2] = { NewVal, Chain };
Duncan Sands4bdcb612008-07-02 17:40:58 +0000879 return DAG.getMergeValues(Ops, 2);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000880}
881
Chris Lattnerd23405e2008-03-17 03:21:36 +0000882
Dan Gohman475871a2008-07-27 21:46:04 +0000883SDValue SparcTargetLowering::
884LowerOperation(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerd23405e2008-03-17 03:21:36 +0000885 switch (Op.getOpcode()) {
886 default: assert(0 && "Should not custom lower this!");
887 // Frame & Return address. Currently unimplemented
Dan Gohman475871a2008-07-27 21:46:04 +0000888 case ISD::RETURNADDR: return SDValue();
889 case ISD::FRAMEADDR: return SDValue();
Chris Lattnerd23405e2008-03-17 03:21:36 +0000890 case ISD::GlobalTLSAddress:
891 assert(0 && "TLS not implemented for Sparc.");
892 case ISD::GlobalAddress: return LowerGLOBALADDRESS(Op, DAG);
893 case ISD::ConstantPool: return LowerCONSTANTPOOL(Op, DAG);
894 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
895 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
896 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
897 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
898 case ISD::VASTART: return LowerVASTART(Op, DAG, *this);
899 case ISD::VAARG: return LowerVAARG(Op, DAG);
900 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Chris Lattner98949a62008-03-17 06:01:07 +0000901 case ISD::CALL: return LowerCALL(Op, DAG);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000902 case ISD::RET: return LowerRET(Op, DAG);
903 }
904}
905
906MachineBasicBlock *
907SparcTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
908 MachineBasicBlock *BB) {
909 const TargetInstrInfo &TII = *getTargetMachine().getInstrInfo();
910 unsigned BROpcode;
911 unsigned CC;
912 // Figure out the conditional branch opcode to use for this select_cc.
913 switch (MI->getOpcode()) {
914 default: assert(0 && "Unknown SELECT_CC!");
915 case SP::SELECT_CC_Int_ICC:
916 case SP::SELECT_CC_FP_ICC:
917 case SP::SELECT_CC_DFP_ICC:
918 BROpcode = SP::BCOND;
919 break;
920 case SP::SELECT_CC_Int_FCC:
921 case SP::SELECT_CC_FP_FCC:
922 case SP::SELECT_CC_DFP_FCC:
923 BROpcode = SP::FBCOND;
924 break;
925 }
926
927 CC = (SPCC::CondCodes)MI->getOperand(3).getImm();
Anton Korobeynikov53835702008-10-10 20:27:31 +0000928
Chris Lattnerd23405e2008-03-17 03:21:36 +0000929 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
930 // control-flow pattern. The incoming instruction knows the destination vreg
931 // to set, the condition code register to branch on, the true/false values to
932 // select between, and a branch opcode to use.
933 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000934 MachineFunction::iterator It = BB;
Chris Lattnerd23405e2008-03-17 03:21:36 +0000935 ++It;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000936
Chris Lattnerd23405e2008-03-17 03:21:36 +0000937 // thisMBB:
938 // ...
939 // TrueVal = ...
940 // [f]bCC copy1MBB
941 // fallthrough --> copy0MBB
942 MachineBasicBlock *thisMBB = BB;
Chris Lattnerd23405e2008-03-17 03:21:36 +0000943 MachineFunction *F = BB->getParent();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000944 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
945 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
946 BuildMI(BB, TII.get(BROpcode)).addMBB(sinkMBB).addImm(CC);
947 F->insert(It, copy0MBB);
948 F->insert(It, sinkMBB);
Dan Gohman0011dc42008-06-21 20:21:19 +0000949 // Update machine-CFG edges by transferring all successors of the current
Chris Lattnerd23405e2008-03-17 03:21:36 +0000950 // block to the new block which will contain the Phi node for the select.
Dan Gohman0011dc42008-06-21 20:21:19 +0000951 sinkMBB->transferSuccessors(BB);
952 // Next, add the true and fallthrough blocks as its successors.
Chris Lattnerd23405e2008-03-17 03:21:36 +0000953 BB->addSuccessor(copy0MBB);
954 BB->addSuccessor(sinkMBB);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000955
Chris Lattnerd23405e2008-03-17 03:21:36 +0000956 // copy0MBB:
957 // %FalseValue = ...
958 // # fallthrough to sinkMBB
959 BB = copy0MBB;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000960
Chris Lattnerd23405e2008-03-17 03:21:36 +0000961 // Update machine-CFG edges
962 BB->addSuccessor(sinkMBB);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000963
Chris Lattnerd23405e2008-03-17 03:21:36 +0000964 // sinkMBB:
965 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
966 // ...
967 BB = sinkMBB;
968 BuildMI(BB, TII.get(SP::PHI), MI->getOperand(0).getReg())
969 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
970 .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000971
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000972 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Chris Lattnerd23405e2008-03-17 03:21:36 +0000973 return BB;
974}
Anton Korobeynikov0eefda12008-10-10 20:28:10 +0000975
976//===----------------------------------------------------------------------===//
977// Sparc Inline Assembly Support
978//===----------------------------------------------------------------------===//
979
980/// getConstraintType - Given a constraint letter, return the type of
981/// constraint it is for this target.
982SparcTargetLowering::ConstraintType
983SparcTargetLowering::getConstraintType(const std::string &Constraint) const {
984 if (Constraint.size() == 1) {
985 switch (Constraint[0]) {
986 default: break;
987 case 'r': return C_RegisterClass;
988 }
989 }
990
991 return TargetLowering::getConstraintType(Constraint);
992}
993
994std::pair<unsigned, const TargetRegisterClass*>
995SparcTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
996 MVT VT) const {
997 if (Constraint.size() == 1) {
998 switch (Constraint[0]) {
999 case 'r':
1000 return std::make_pair(0U, SP::IntRegsRegisterClass);
1001 }
1002 }
1003
1004 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
1005}
1006
1007std::vector<unsigned> SparcTargetLowering::
1008getRegClassForInlineAsmConstraint(const std::string &Constraint,
1009 MVT VT) const {
1010 if (Constraint.size() != 1)
1011 return std::vector<unsigned>();
1012
1013 switch (Constraint[0]) {
1014 default: break;
1015 case 'r':
1016 return make_vector<unsigned>(SP::L0, SP::L1, SP::L2, SP::L3,
1017 SP::L4, SP::L5, SP::L6, SP::L7,
1018 SP::I0, SP::I1, SP::I2, SP::I3,
1019 SP::I4, SP::I5,
1020 SP::O0, SP::O1, SP::O2, SP::O3,
1021 SP::O4, SP::O5, SP::O7, 0);
1022 }
1023
1024 return std::vector<unsigned>();
1025}
Dan Gohman6520e202008-10-18 02:06:02 +00001026
1027bool
1028SparcTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
1029 // The Sparc target isn't yet aware of offsets.
1030 return false;
1031}