blob: b33ced8ba663a88bc2a896958a4c1f0d8f843a2b [file] [log] [blame]
Chris Lattner7a125372005-11-16 22:59:19 +00001//===- X86ISelDAGToDAG.cpp - A DAG pattern matching inst selector for X86 -===//
Chris Lattnerc961eea2005-11-16 01:54:32 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the Evan Cheng and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a DAG pattern matching instruction selector for X86,
11// converting from a legalized dag to a X86 dag.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng2ef88a02006-08-07 22:28:20 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerc961eea2005-11-16 01:54:32 +000016#include "X86.h"
Evan Cheng8700e142006-01-11 06:09:51 +000017#include "X86InstrBuilder.h"
Evan Chengc4c62572006-03-13 23:20:37 +000018#include "X86ISelLowering.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000019#include "X86RegisterInfo.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000020#include "X86Subtarget.h"
Evan Chengc4c62572006-03-13 23:20:37 +000021#include "X86TargetMachine.h"
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000022#include "llvm/GlobalValue.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000023#include "llvm/Instructions.h"
Chris Lattner420736d2006-03-25 06:47:10 +000024#include "llvm/Intrinsics.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000025#include "llvm/Support/CFG.h"
Reid Spencer7aa8a452007-01-12 23:22:14 +000026#include "llvm/Type.h"
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000027#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000028#include "llvm/CodeGen/MachineFunction.h"
Evan Chengaaca22c2006-01-10 20:26:56 +000029#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000030#include "llvm/CodeGen/MachineInstrBuilder.h"
31#include "llvm/CodeGen/SSARegMap.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000032#include "llvm/CodeGen/SelectionDAGISel.h"
33#include "llvm/Target/TargetMachine.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000034#include "llvm/Support/Compiler.h"
Evan Cheng25ab6902006-09-08 06:48:29 +000035#include "llvm/Support/Debug.h"
36#include "llvm/Support/MathExtras.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000037#include "llvm/ADT/Statistic.h"
Evan Cheng2ef88a02006-08-07 22:28:20 +000038#include <queue>
Evan Chengba2f0a92006-02-05 06:46:41 +000039#include <set>
Chris Lattnerc961eea2005-11-16 01:54:32 +000040using namespace llvm;
41
Chris Lattner95b2c7d2006-12-19 22:59:26 +000042STATISTIC(NumFPKill , "Number of FP_REG_KILL instructions added");
43STATISTIC(NumLoadMoved, "Number of loads moved below TokenFactor");
44
45
Chris Lattnerc961eea2005-11-16 01:54:32 +000046//===----------------------------------------------------------------------===//
47// Pattern Matcher Implementation
48//===----------------------------------------------------------------------===//
49
50namespace {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000051 /// X86ISelAddressMode - This corresponds to X86AddressMode, but uses
52 /// SDOperand's instead of register numbers for the leaves of the matched
53 /// tree.
54 struct X86ISelAddressMode {
55 enum {
56 RegBase,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +000057 FrameIndexBase
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000058 } BaseType;
59
60 struct { // This is really a union, discriminated by BaseType!
61 SDOperand Reg;
62 int FrameIndex;
63 } Base;
64
Evan Cheng25ab6902006-09-08 06:48:29 +000065 bool isRIPRel; // RIP relative?
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000066 unsigned Scale;
67 SDOperand IndexReg;
68 unsigned Disp;
69 GlobalValue *GV;
Evan Cheng51a9ed92006-02-25 10:09:08 +000070 Constant *CP;
Evan Cheng25ab6902006-09-08 06:48:29 +000071 const char *ES;
72 int JT;
Evan Cheng51a9ed92006-02-25 10:09:08 +000073 unsigned Align; // CP alignment.
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000074
75 X86ISelAddressMode()
Evan Cheng25ab6902006-09-08 06:48:29 +000076 : BaseType(RegBase), isRIPRel(false), Scale(1), IndexReg(), Disp(0),
77 GV(0), CP(0), ES(0), JT(-1), Align(0) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000078 }
79 };
80}
81
82namespace {
Chris Lattnerc961eea2005-11-16 01:54:32 +000083 //===--------------------------------------------------------------------===//
84 /// ISel - X86 specific code to select X86 machine instructions for
85 /// SelectionDAG operations.
86 ///
Chris Lattner2c79de82006-06-28 23:27:49 +000087 class VISIBILITY_HIDDEN X86DAGToDAGISel : public SelectionDAGISel {
Chris Lattnerc961eea2005-11-16 01:54:32 +000088 /// ContainsFPCode - Every instruction we select that uses or defines a FP
89 /// register should set this to true.
90 bool ContainsFPCode;
91
Evan Chenge50794a2006-08-29 18:28:33 +000092 /// FastISel - Enable fast(er) instruction selection.
93 ///
94 bool FastISel;
95
Evan Cheng25ab6902006-09-08 06:48:29 +000096 /// TM - Keep a reference to X86TargetMachine.
97 ///
98 X86TargetMachine &TM;
99
Chris Lattnerc961eea2005-11-16 01:54:32 +0000100 /// X86Lowering - This object fully describes how to lower LLVM code to an
101 /// X86-specific SelectionDAG.
102 X86TargetLowering X86Lowering;
103
104 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
105 /// make the right decision when generating code for different targets.
106 const X86Subtarget *Subtarget;
Evan Cheng7ccced62006-02-18 00:15:05 +0000107
Evan Cheng25ab6902006-09-08 06:48:29 +0000108 /// GlobalBaseReg - keeps track of the virtual register mapped onto global
109 /// base register.
Evan Cheng7ccced62006-02-18 00:15:05 +0000110 unsigned GlobalBaseReg;
Evan Chenga8df1b42006-07-27 16:44:36 +0000111
Chris Lattnerc961eea2005-11-16 01:54:32 +0000112 public:
Evan Cheng25ab6902006-09-08 06:48:29 +0000113 X86DAGToDAGISel(X86TargetMachine &tm, bool fast)
Evan Chengc4c62572006-03-13 23:20:37 +0000114 : SelectionDAGISel(X86Lowering),
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 ContainsFPCode(false), FastISel(fast), TM(tm),
Evan Chenga8df1b42006-07-27 16:44:36 +0000116 X86Lowering(*TM.getTargetLowering()),
Evan Chengf4b4c412006-08-08 00:31:00 +0000117 Subtarget(&TM.getSubtarget<X86Subtarget>()) {}
Chris Lattnerc961eea2005-11-16 01:54:32 +0000118
Evan Cheng7ccced62006-02-18 00:15:05 +0000119 virtual bool runOnFunction(Function &Fn) {
120 // Make sure we re-emit a set of the global base reg if necessary
121 GlobalBaseReg = 0;
122 return SelectionDAGISel::runOnFunction(Fn);
123 }
124
Chris Lattnerc961eea2005-11-16 01:54:32 +0000125 virtual const char *getPassName() const {
126 return "X86 DAG->DAG Instruction Selection";
127 }
128
129 /// InstructionSelectBasicBlock - This callback is invoked by
130 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
131 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
132
Dan Gohmandc9b3d02007-07-24 23:00:27 +0000133 virtual bool CanBeFoldedBy(SDNode *N, SDNode *U, SDNode *Root) const;
Evan Chenga8df1b42006-07-27 16:44:36 +0000134
Chris Lattnerc961eea2005-11-16 01:54:32 +0000135// Include the pieces autogenerated from the target description.
136#include "X86GenDAGISel.inc"
137
138 private:
Evan Cheng9ade2182006-08-26 05:34:46 +0000139 SDNode *Select(SDOperand N);
Chris Lattnerc961eea2005-11-16 01:54:32 +0000140
Anton Korobeynikov33bf8c42007-03-28 18:36:33 +0000141 bool MatchAddress(SDOperand N, X86ISelAddressMode &AM,
Anton Korobeynikovf6e93532007-03-28 18:38:33 +0000142 bool isRoot = true, unsigned Depth = 0);
Dan Gohmanbadb2d22007-08-13 20:03:06 +0000143 bool MatchAddressBase(SDOperand N, X86ISelAddressMode &AM,
144 bool isRoot, unsigned Depth);
Evan Cheng0d538262006-11-08 20:34:28 +0000145 bool SelectAddr(SDOperand Op, SDOperand N, SDOperand &Base,
146 SDOperand &Scale, SDOperand &Index, SDOperand &Disp);
147 bool SelectLEAAddr(SDOperand Op, SDOperand N, SDOperand &Base,
148 SDOperand &Scale, SDOperand &Index, SDOperand &Disp);
149 bool SelectScalarSSELoad(SDOperand Op, SDOperand Pred,
Evan Cheng07e4b002006-10-16 06:34:55 +0000150 SDOperand N, SDOperand &Base, SDOperand &Scale,
Evan Cheng82a91642006-10-11 21:06:01 +0000151 SDOperand &Index, SDOperand &Disp,
152 SDOperand &InChain, SDOperand &OutChain);
Evan Cheng5e351682006-02-06 06:02:33 +0000153 bool TryFoldLoad(SDOperand P, SDOperand N,
154 SDOperand &Base, SDOperand &Scale,
Evan Cheng0114e942006-01-06 20:36:21 +0000155 SDOperand &Index, SDOperand &Disp);
Evan Cheng70e674e2006-08-28 20:10:17 +0000156 void InstructionSelectPreprocess(SelectionDAG &DAG);
Evan Cheng2ef88a02006-08-07 22:28:20 +0000157
Chris Lattnerc0bad572006-06-08 18:03:49 +0000158 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
159 /// inline asm expressions.
160 virtual bool SelectInlineAsmMemoryOperand(const SDOperand &Op,
161 char ConstraintCode,
162 std::vector<SDOperand> &OutOps,
163 SelectionDAG &DAG);
164
Evan Chenge5280532005-12-12 21:49:40 +0000165 inline void getAddressOperands(X86ISelAddressMode &AM, SDOperand &Base,
166 SDOperand &Scale, SDOperand &Index,
167 SDOperand &Disp) {
168 Base = (AM.BaseType == X86ISelAddressMode::FrameIndexBase) ?
Evan Cheng25ab6902006-09-08 06:48:29 +0000169 CurDAG->getTargetFrameIndex(AM.Base.FrameIndex, TLI.getPointerTy()) :
170 AM.Base.Reg;
Evan Chengbdce7b42005-12-17 09:13:43 +0000171 Scale = getI8Imm(AM.Scale);
Evan Chenge5280532005-12-12 21:49:40 +0000172 Index = AM.IndexReg;
Evan Cheng25ab6902006-09-08 06:48:29 +0000173 // These are 32-bit even in 64-bit mode since RIP relative offset
174 // is 32-bit.
175 if (AM.GV)
176 Disp = CurDAG->getTargetGlobalAddress(AM.GV, MVT::i32, AM.Disp);
177 else if (AM.CP)
178 Disp = CurDAG->getTargetConstantPool(AM.CP, MVT::i32, AM.Align, AM.Disp);
179 else if (AM.ES)
180 Disp = CurDAG->getTargetExternalSymbol(AM.ES, MVT::i32);
181 else if (AM.JT != -1)
182 Disp = CurDAG->getTargetJumpTable(AM.JT, MVT::i32);
183 else
184 Disp = getI32Imm(AM.Disp);
Evan Chenge5280532005-12-12 21:49:40 +0000185 }
186
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000187 /// getI8Imm - Return a target constant with the specified value, of type
188 /// i8.
189 inline SDOperand getI8Imm(unsigned Imm) {
190 return CurDAG->getTargetConstant(Imm, MVT::i8);
191 }
192
Chris Lattnerc961eea2005-11-16 01:54:32 +0000193 /// getI16Imm - Return a target constant with the specified value, of type
194 /// i16.
195 inline SDOperand getI16Imm(unsigned Imm) {
196 return CurDAG->getTargetConstant(Imm, MVT::i16);
197 }
198
199 /// getI32Imm - Return a target constant with the specified value, of type
200 /// i32.
201 inline SDOperand getI32Imm(unsigned Imm) {
202 return CurDAG->getTargetConstant(Imm, MVT::i32);
203 }
Evan Chengf597dc72006-02-10 22:24:32 +0000204
Evan Cheng7ccced62006-02-18 00:15:05 +0000205 /// getGlobalBaseReg - insert code into the entry mbb to materialize the PIC
206 /// base register. Return the virtual register that holds this value.
Evan Cheng9ade2182006-08-26 05:34:46 +0000207 SDNode *getGlobalBaseReg();
Evan Cheng7ccced62006-02-18 00:15:05 +0000208
Christopher Lambc59e5212007-08-10 21:48:46 +0000209 /// getTruncate - return an SDNode that implements a subreg based truncate
210 /// of the specified operand to the the specified value type.
211 SDNode *getTruncate(SDOperand N0, MVT::ValueType VT);
212
Evan Cheng23addc02006-02-10 22:46:26 +0000213#ifndef NDEBUG
214 unsigned Indent;
215#endif
Chris Lattnerc961eea2005-11-16 01:54:32 +0000216 };
217}
218
Evan Chenga275ecb2006-10-10 01:46:56 +0000219static SDNode *findFlagUse(SDNode *N) {
220 unsigned FlagResNo = N->getNumValues()-1;
221 for (SDNode::use_iterator I = N->use_begin(), E = N->use_end(); I != E; ++I) {
222 SDNode *User = *I;
223 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
224 SDOperand Op = User->getOperand(i);
Evan Cheng494cec62006-10-12 19:13:59 +0000225 if (Op.Val == N && Op.ResNo == FlagResNo)
Evan Chenga275ecb2006-10-10 01:46:56 +0000226 return User;
227 }
228 }
229 return NULL;
230}
231
Evan Cheng27e1fe92006-10-14 08:33:25 +0000232static void findNonImmUse(SDNode *Use, SDNode* Def, SDNode *ImmedUse,
233 SDNode *Root, SDNode *Skip, bool &found,
Evan Chengf4b4c412006-08-08 00:31:00 +0000234 std::set<SDNode *> &Visited) {
235 if (found ||
236 Use->getNodeId() > Def->getNodeId() ||
237 !Visited.insert(Use).second)
238 return;
239
Evan Cheng27e1fe92006-10-14 08:33:25 +0000240 for (unsigned i = 0, e = Use->getNumOperands(); !found && i != e; ++i) {
Evan Chengf4b4c412006-08-08 00:31:00 +0000241 SDNode *N = Use->getOperand(i).Val;
Evan Cheng27e1fe92006-10-14 08:33:25 +0000242 if (N == Skip)
Evan Chenga275ecb2006-10-10 01:46:56 +0000243 continue;
Evan Cheng27e1fe92006-10-14 08:33:25 +0000244 if (N == Def) {
245 if (Use == ImmedUse)
246 continue; // Immediate use is ok.
247 if (Use == Root) {
248 assert(Use->getOpcode() == ISD::STORE ||
249 Use->getOpcode() == X86ISD::CMP);
250 continue;
251 }
Evan Chengf4b4c412006-08-08 00:31:00 +0000252 found = true;
253 break;
254 }
Evan Cheng27e1fe92006-10-14 08:33:25 +0000255 findNonImmUse(N, Def, ImmedUse, Root, Skip, found, Visited);
Evan Chengf4b4c412006-08-08 00:31:00 +0000256 }
257}
258
Evan Cheng27e1fe92006-10-14 08:33:25 +0000259/// isNonImmUse - Start searching from Root up the DAG to check is Def can
260/// be reached. Return true if that's the case. However, ignore direct uses
261/// by ImmedUse (which would be U in the example illustrated in
262/// CanBeFoldedBy) and by Root (which can happen in the store case).
263/// FIXME: to be really generic, we should allow direct use by any node
264/// that is being folded. But realisticly since we only fold loads which
265/// have one non-chain use, we only need to watch out for load/op/store
266/// and load/op/cmp case where the root (store / cmp) may reach the load via
267/// its chain operand.
268static inline bool isNonImmUse(SDNode *Root, SDNode *Def, SDNode *ImmedUse,
269 SDNode *Skip = NULL) {
Evan Chengf4b4c412006-08-08 00:31:00 +0000270 std::set<SDNode *> Visited;
271 bool found = false;
Evan Cheng27e1fe92006-10-14 08:33:25 +0000272 findNonImmUse(Root, Def, ImmedUse, Root, Skip, found, Visited);
Evan Chengf4b4c412006-08-08 00:31:00 +0000273 return found;
274}
275
276
Dan Gohmandc9b3d02007-07-24 23:00:27 +0000277bool X86DAGToDAGISel::CanBeFoldedBy(SDNode *N, SDNode *U, SDNode *Root) const {
Evan Cheng27e1fe92006-10-14 08:33:25 +0000278 if (FastISel) return false;
279
Evan Chenga8df1b42006-07-27 16:44:36 +0000280 // If U use can somehow reach N through another path then U can't fold N or
281 // it will create a cycle. e.g. In the following diagram, U can reach N
Evan Cheng37e18032006-07-28 06:33:41 +0000282 // through X. If N is folded into into U, then X is both a predecessor and
Evan Chenga8df1b42006-07-27 16:44:36 +0000283 // a successor of U.
284 //
285 // [ N ]
286 // ^ ^
287 // | |
288 // / \---
289 // / [X]
290 // | ^
291 // [U]--------|
Evan Cheng27e1fe92006-10-14 08:33:25 +0000292
293 if (isNonImmUse(Root, N, U))
294 return false;
295
296 // If U produces a flag, then it gets (even more) interesting. Since it
297 // would have been "glued" together with its flag use, we need to check if
298 // it might reach N:
299 //
300 // [ N ]
301 // ^ ^
302 // | |
303 // [U] \--
304 // ^ [TF]
305 // | ^
306 // | |
307 // \ /
308 // [FU]
309 //
310 // If FU (flag use) indirectly reach N (the load), and U fold N (call it
311 // NU), then TF is a predecessor of FU and a successor of NU. But since
312 // NU and FU are flagged together, this effectively creates a cycle.
313 bool HasFlagUse = false;
314 MVT::ValueType VT = Root->getValueType(Root->getNumValues()-1);
315 while ((VT == MVT::Flag && !Root->use_empty())) {
316 SDNode *FU = findFlagUse(Root);
317 if (FU == NULL)
318 break;
319 else {
320 Root = FU;
321 HasFlagUse = true;
Evan Chenga275ecb2006-10-10 01:46:56 +0000322 }
Evan Cheng27e1fe92006-10-14 08:33:25 +0000323 VT = Root->getValueType(Root->getNumValues()-1);
Evan Chenga275ecb2006-10-10 01:46:56 +0000324 }
Evan Cheng27e1fe92006-10-14 08:33:25 +0000325
326 if (HasFlagUse)
327 return !isNonImmUse(Root, N, Root, U);
328 return true;
Evan Chenga8df1b42006-07-27 16:44:36 +0000329}
330
Evan Cheng70e674e2006-08-28 20:10:17 +0000331/// MoveBelowTokenFactor - Replace TokenFactor operand with load's chain operand
332/// and move load below the TokenFactor. Replace store's chain operand with
333/// load's chain result.
334static void MoveBelowTokenFactor(SelectionDAG &DAG, SDOperand Load,
335 SDOperand Store, SDOperand TF) {
336 std::vector<SDOperand> Ops;
337 for (unsigned i = 0, e = TF.Val->getNumOperands(); i != e; ++i)
338 if (Load.Val == TF.Val->getOperand(i).Val)
339 Ops.push_back(Load.Val->getOperand(0));
340 else
341 Ops.push_back(TF.Val->getOperand(i));
342 DAG.UpdateNodeOperands(TF, &Ops[0], Ops.size());
343 DAG.UpdateNodeOperands(Load, TF, Load.getOperand(1), Load.getOperand(2));
344 DAG.UpdateNodeOperands(Store, Load.getValue(1), Store.getOperand(1),
345 Store.getOperand(2), Store.getOperand(3));
346}
347
348/// InstructionSelectPreprocess - Preprocess the DAG to allow the instruction
349/// selector to pick more load-modify-store instructions. This is a common
350/// case:
351///
352/// [Load chain]
353/// ^
354/// |
355/// [Load]
356/// ^ ^
357/// | |
358/// / \-
359/// / |
360/// [TokenFactor] [Op]
361/// ^ ^
362/// | |
363/// \ /
364/// \ /
365/// [Store]
366///
367/// The fact the store's chain operand != load's chain will prevent the
368/// (store (op (load))) instruction from being selected. We can transform it to:
369///
370/// [Load chain]
371/// ^
372/// |
373/// [TokenFactor]
374/// ^
375/// |
376/// [Load]
377/// ^ ^
378/// | |
379/// | \-
380/// | |
381/// | [Op]
382/// | ^
383/// | |
384/// \ /
385/// \ /
386/// [Store]
387void X86DAGToDAGISel::InstructionSelectPreprocess(SelectionDAG &DAG) {
388 for (SelectionDAG::allnodes_iterator I = DAG.allnodes_begin(),
389 E = DAG.allnodes_end(); I != E; ++I) {
Evan Cheng8b2794a2006-10-13 21:14:26 +0000390 if (!ISD::isNON_TRUNCStore(I))
Evan Cheng70e674e2006-08-28 20:10:17 +0000391 continue;
392 SDOperand Chain = I->getOperand(0);
393 if (Chain.Val->getOpcode() != ISD::TokenFactor)
394 continue;
395
396 SDOperand N1 = I->getOperand(1);
397 SDOperand N2 = I->getOperand(2);
Evan Cheng1453de52006-09-01 22:52:28 +0000398 if (MVT::isFloatingPoint(N1.getValueType()) ||
399 MVT::isVector(N1.getValueType()) ||
Evan Cheng780413d2006-08-29 18:37:37 +0000400 !N1.hasOneUse())
Evan Cheng70e674e2006-08-28 20:10:17 +0000401 continue;
402
403 bool RModW = false;
404 SDOperand Load;
405 unsigned Opcode = N1.Val->getOpcode();
406 switch (Opcode) {
407 case ISD::ADD:
408 case ISD::MUL:
Evan Cheng70e674e2006-08-28 20:10:17 +0000409 case ISD::AND:
410 case ISD::OR:
411 case ISD::XOR:
412 case ISD::ADDC:
413 case ISD::ADDE: {
414 SDOperand N10 = N1.getOperand(0);
415 SDOperand N11 = N1.getOperand(1);
Evan Cheng466685d2006-10-09 20:57:25 +0000416 if (ISD::isNON_EXTLoad(N10.Val))
Evan Cheng70e674e2006-08-28 20:10:17 +0000417 RModW = true;
Evan Cheng466685d2006-10-09 20:57:25 +0000418 else if (ISD::isNON_EXTLoad(N11.Val)) {
Evan Cheng70e674e2006-08-28 20:10:17 +0000419 RModW = true;
420 std::swap(N10, N11);
421 }
422 RModW = RModW && N10.Val->isOperand(Chain.Val) && N10.hasOneUse() &&
Evan Cheng82a35b32006-08-29 06:44:17 +0000423 (N10.getOperand(1) == N2) &&
424 (N10.Val->getValueType(0) == N1.getValueType());
Evan Cheng70e674e2006-08-28 20:10:17 +0000425 if (RModW)
426 Load = N10;
427 break;
428 }
429 case ISD::SUB:
430 case ISD::SHL:
431 case ISD::SRA:
432 case ISD::SRL:
433 case ISD::ROTL:
434 case ISD::ROTR:
435 case ISD::SUBC:
436 case ISD::SUBE:
437 case X86ISD::SHLD:
438 case X86ISD::SHRD: {
439 SDOperand N10 = N1.getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +0000440 if (ISD::isNON_EXTLoad(N10.Val))
Evan Cheng70e674e2006-08-28 20:10:17 +0000441 RModW = N10.Val->isOperand(Chain.Val) && N10.hasOneUse() &&
Evan Cheng82a35b32006-08-29 06:44:17 +0000442 (N10.getOperand(1) == N2) &&
443 (N10.Val->getValueType(0) == N1.getValueType());
Evan Cheng70e674e2006-08-28 20:10:17 +0000444 if (RModW)
445 Load = N10;
446 break;
447 }
448 }
449
Evan Cheng82a35b32006-08-29 06:44:17 +0000450 if (RModW) {
Evan Cheng70e674e2006-08-28 20:10:17 +0000451 MoveBelowTokenFactor(DAG, Load, SDOperand(I, 0), Chain);
Evan Cheng82a35b32006-08-29 06:44:17 +0000452 ++NumLoadMoved;
453 }
Evan Cheng70e674e2006-08-28 20:10:17 +0000454 }
455}
456
Chris Lattnerc961eea2005-11-16 01:54:32 +0000457/// InstructionSelectBasicBlock - This callback is invoked by SelectionDAGISel
458/// when it has created a SelectionDAG for us to codegen.
459void X86DAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
460 DEBUG(BB->dump());
Chris Lattner92cb0af2006-01-11 01:15:34 +0000461 MachineFunction::iterator FirstMBB = BB;
Chris Lattnerc961eea2005-11-16 01:54:32 +0000462
Evan Chenge50794a2006-08-29 18:28:33 +0000463 if (!FastISel)
Evan Cheng70e674e2006-08-28 20:10:17 +0000464 InstructionSelectPreprocess(DAG);
465
Chris Lattnerc961eea2005-11-16 01:54:32 +0000466 // Codegen the basic block.
Evan Chengf597dc72006-02-10 22:24:32 +0000467#ifndef NDEBUG
Bill Wendling6345d752006-11-17 07:52:03 +0000468 DOUT << "===== Instruction selection begins:\n";
Evan Cheng23addc02006-02-10 22:46:26 +0000469 Indent = 0;
Evan Chengf597dc72006-02-10 22:24:32 +0000470#endif
Evan Chengba2f0a92006-02-05 06:46:41 +0000471 DAG.setRoot(SelectRoot(DAG.getRoot()));
Evan Chengf597dc72006-02-10 22:24:32 +0000472#ifndef NDEBUG
Bill Wendling6345d752006-11-17 07:52:03 +0000473 DOUT << "===== Instruction selection ends:\n";
Evan Chengf597dc72006-02-10 22:24:32 +0000474#endif
Evan Cheng63ce5682006-07-28 00:10:59 +0000475
Chris Lattnerc961eea2005-11-16 01:54:32 +0000476 DAG.RemoveDeadNodes();
477
478 // Emit machine code to BB.
479 ScheduleAndEmitDAG(DAG);
Chris Lattner92cb0af2006-01-11 01:15:34 +0000480
481 // If we are emitting FP stack code, scan the basic block to determine if this
482 // block defines any FP values. If so, put an FP_REG_KILL instruction before
483 // the terminator of the block.
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000484
Dale Johannesen48d1e452007-09-24 22:52:39 +0000485 // Note that FP stack instructions are used in all modes for long double,
486 // so we always need to do this check.
487 // Also note that it's possible for an FP stack register to be live across
488 // an instruction that produces multiple basic blocks (SSE CMOV) so we
489 // must check all the generated basic blocks.
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000490
491 // Scan all of the machine instructions in these MBBs, checking for FP
492 // stores. (RFP32 and RFP64 will not exist in SSE mode, but RFP80 might.)
493 MachineFunction::iterator MBBI = FirstMBB;
494 do {
Dale Johannesen48d1e452007-09-24 22:52:39 +0000495 bool ContainsFPCode = false;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000496 for (MachineBasicBlock::iterator I = MBBI->begin(), E = MBBI->end();
497 !ContainsFPCode && I != E; ++I) {
498 if (I->getNumOperands() != 0 && I->getOperand(0).isRegister()) {
499 const TargetRegisterClass *clas;
500 for (unsigned op = 0, e = I->getNumOperands(); op != e; ++op) {
501 if (I->getOperand(op).isRegister() && I->getOperand(op).isDef() &&
502 MRegisterInfo::isVirtualRegister(I->getOperand(op).getReg()) &&
503 ((clas = RegMap->getRegClass(I->getOperand(0).getReg())) ==
504 X86::RFP32RegisterClass ||
505 clas == X86::RFP64RegisterClass ||
506 clas == X86::RFP80RegisterClass)) {
Chris Lattner92cb0af2006-01-11 01:15:34 +0000507 ContainsFPCode = true;
508 break;
509 }
510 }
511 }
512 }
Dale Johannesen48d1e452007-09-24 22:52:39 +0000513 // Check PHI nodes in successor blocks. These PHI's will be lowered to have
514 // a copy of the input value in this block. In SSE mode, we only care about
515 // 80-bit values.
516 if (!ContainsFPCode) {
517 // Final check, check LLVM BB's that are successors to the LLVM BB
518 // corresponding to BB for FP PHI nodes.
519 const BasicBlock *LLVMBB = BB->getBasicBlock();
520 const PHINode *PN;
521 for (succ_const_iterator SI = succ_begin(LLVMBB), E = succ_end(LLVMBB);
522 !ContainsFPCode && SI != E; ++SI) {
523 for (BasicBlock::const_iterator II = SI->begin();
524 (PN = dyn_cast<PHINode>(II)); ++II) {
525 if (PN->getType()==Type::X86_FP80Ty ||
526 (!Subtarget->hasSSE1() && PN->getType()->isFloatingPoint()) ||
527 (!Subtarget->hasSSE2() && PN->getType()==Type::DoubleTy)) {
528 ContainsFPCode = true;
529 break;
530 }
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000531 }
532 }
Chris Lattner92cb0af2006-01-11 01:15:34 +0000533 }
Dale Johannesen48d1e452007-09-24 22:52:39 +0000534 // Finally, if we found any FP code, emit the FP_REG_KILL instruction.
535 if (ContainsFPCode) {
536 BuildMI(*MBBI, MBBI->getFirstTerminator(),
537 TM.getInstrInfo()->get(X86::FP_REG_KILL));
538 ++NumFPKill;
539 }
540 } while (&*(MBBI++) != BB);
Chris Lattnerc961eea2005-11-16 01:54:32 +0000541}
542
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000543/// MatchAddress - Add the specified node to the specified addressing mode,
544/// returning true if it cannot be done. This just pattern matches for the
545/// addressing mode
Evan Cheng2486af12006-02-11 02:05:36 +0000546bool X86DAGToDAGISel::MatchAddress(SDOperand N, X86ISelAddressMode &AM,
Anton Korobeynikov33bf8c42007-03-28 18:36:33 +0000547 bool isRoot, unsigned Depth) {
Dan Gohmanbadb2d22007-08-13 20:03:06 +0000548 // Limit recursion.
549 if (Depth > 5)
550 return MatchAddressBase(N, AM, isRoot, Depth);
Anton Korobeynikov33bf8c42007-03-28 18:36:33 +0000551
Evan Cheng25ab6902006-09-08 06:48:29 +0000552 // RIP relative addressing: %rip + 32-bit displacement!
553 if (AM.isRIPRel) {
554 if (!AM.ES && AM.JT != -1 && N.getOpcode() == ISD::Constant) {
Chris Lattner0f27fc32006-09-13 04:45:25 +0000555 int64_t Val = cast<ConstantSDNode>(N)->getSignExtended();
Evan Cheng25ab6902006-09-08 06:48:29 +0000556 if (isInt32(AM.Disp + Val)) {
557 AM.Disp += Val;
558 return false;
559 }
560 }
561 return true;
562 }
563
Evan Cheng2ef88a02006-08-07 22:28:20 +0000564 int id = N.Val->getNodeId();
565 bool Available = isSelected(id);
Evan Cheng2486af12006-02-11 02:05:36 +0000566
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000567 switch (N.getOpcode()) {
568 default: break;
Evan Cheng25ab6902006-09-08 06:48:29 +0000569 case ISD::Constant: {
Chris Lattner0f27fc32006-09-13 04:45:25 +0000570 int64_t Val = cast<ConstantSDNode>(N)->getSignExtended();
Evan Cheng25ab6902006-09-08 06:48:29 +0000571 if (isInt32(AM.Disp + Val)) {
572 AM.Disp += Val;
573 return false;
574 }
575 break;
576 }
Evan Cheng51a9ed92006-02-25 10:09:08 +0000577
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000578 case X86ISD::Wrapper: {
579 bool is64Bit = Subtarget->is64Bit();
Evan Cheng0085a282006-11-30 21:55:46 +0000580 // Under X86-64 non-small code model, GV (and friends) are 64-bits.
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000581 if (is64Bit && TM.getCodeModel() != CodeModel::Small)
Evan Cheng0085a282006-11-30 21:55:46 +0000582 break;
Evan Cheng28b514392006-12-05 19:50:18 +0000583 if (AM.GV != 0 || AM.CP != 0 || AM.ES != 0 || AM.JT != -1)
584 break;
Evan Cheng25ab6902006-09-08 06:48:29 +0000585 // If value is available in a register both base and index components have
586 // been picked, we can't fit the result available in the register in the
587 // addressing mode. Duplicate GlobalAddress or ConstantPool as displacement.
Evan Cheng49463992006-11-29 23:46:27 +0000588 if (!Available || (AM.Base.Reg.Val && AM.IndexReg.Val)) {
Evan Cheng28b514392006-12-05 19:50:18 +0000589 bool isStatic = TM.getRelocationModel() == Reloc::Static;
590 SDOperand N0 = N.getOperand(0);
Evan Cheng518143d2007-07-26 07:35:15 +0000591 // Mac OS X X86-64 lower 4G address is not available.
Evan Chengf6844ca2007-08-01 23:45:51 +0000592 bool isAbs32 = !is64Bit ||
593 (isStatic && Subtarget->hasLow4GUserSpaceAddress());
Evan Cheng28b514392006-12-05 19:50:18 +0000594 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
595 GlobalValue *GV = G->getGlobal();
Evan Cheng28b514392006-12-05 19:50:18 +0000596 if (isAbs32 || isRoot) {
Evan Chenga70d14b2006-12-19 21:31:42 +0000597 AM.GV = GV;
Evan Cheng28b514392006-12-05 19:50:18 +0000598 AM.Disp += G->getOffset();
599 AM.isRIPRel = !isAbs32;
600 return false;
601 }
602 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
Evan Cheng518143d2007-07-26 07:35:15 +0000603 if (isAbs32 || isRoot) {
Evan Chengc356a572006-09-12 21:04:05 +0000604 AM.CP = CP->getConstVal();
Evan Cheng51a9ed92006-02-25 10:09:08 +0000605 AM.Align = CP->getAlignment();
606 AM.Disp += CP->getOffset();
Evan Chengcf5543c2007-07-26 17:02:45 +0000607 AM.isRIPRel = !isAbs32;
Evan Cheng51a9ed92006-02-25 10:09:08 +0000608 return false;
609 }
Evan Cheng28b514392006-12-05 19:50:18 +0000610 } else if (ExternalSymbolSDNode *S =dyn_cast<ExternalSymbolSDNode>(N0)) {
Evan Cheng518143d2007-07-26 07:35:15 +0000611 if (isAbs32 || isRoot) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000612 AM.ES = S->getSymbol();
Evan Chengcf5543c2007-07-26 17:02:45 +0000613 AM.isRIPRel = !isAbs32;
Evan Cheng25ab6902006-09-08 06:48:29 +0000614 return false;
Evan Cheng28b514392006-12-05 19:50:18 +0000615 }
616 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Evan Cheng518143d2007-07-26 07:35:15 +0000617 if (isAbs32 || isRoot) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000618 AM.JT = J->getIndex();
Evan Chengcf5543c2007-07-26 17:02:45 +0000619 AM.isRIPRel = !isAbs32;
Evan Cheng51a9ed92006-02-25 10:09:08 +0000620 return false;
621 }
622 }
623 }
624 break;
Evan Cheng0085a282006-11-30 21:55:46 +0000625 }
Evan Cheng51a9ed92006-02-25 10:09:08 +0000626
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000627 case ISD::FrameIndex:
628 if (AM.BaseType == X86ISelAddressMode::RegBase && AM.Base.Reg.Val == 0) {
629 AM.BaseType = X86ISelAddressMode::FrameIndexBase;
630 AM.Base.FrameIndex = cast<FrameIndexSDNode>(N)->getIndex();
631 return false;
632 }
633 break;
Evan Chengec693f72005-12-08 02:01:35 +0000634
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000635 case ISD::SHL:
Evan Cheng51a9ed92006-02-25 10:09:08 +0000636 if (!Available && AM.IndexReg.Val == 0 && AM.Scale == 1)
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000637 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.Val->getOperand(1))) {
638 unsigned Val = CN->getValue();
639 if (Val == 1 || Val == 2 || Val == 3) {
640 AM.Scale = 1 << Val;
641 SDOperand ShVal = N.Val->getOperand(0);
642
643 // Okay, we know that we have a scale by now. However, if the scaled
644 // value is an add of something and a constant, we can fold the
645 // constant into the disp field here.
646 if (ShVal.Val->getOpcode() == ISD::ADD && ShVal.hasOneUse() &&
647 isa<ConstantSDNode>(ShVal.Val->getOperand(1))) {
648 AM.IndexReg = ShVal.Val->getOperand(0);
649 ConstantSDNode *AddVal =
650 cast<ConstantSDNode>(ShVal.Val->getOperand(1));
Jeff Cohend41b30d2006-11-05 19:31:28 +0000651 uint64_t Disp = AM.Disp + (AddVal->getValue() << Val);
Evan Cheng25ab6902006-09-08 06:48:29 +0000652 if (isInt32(Disp))
653 AM.Disp = Disp;
654 else
655 AM.IndexReg = ShVal;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000656 } else {
657 AM.IndexReg = ShVal;
658 }
659 return false;
660 }
661 }
662 break;
Evan Chengec693f72005-12-08 02:01:35 +0000663
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000664 case ISD::MUL:
665 // X*[3,5,9] -> X+X*[2,4,8]
Evan Cheng51a9ed92006-02-25 10:09:08 +0000666 if (!Available &&
667 AM.BaseType == X86ISelAddressMode::RegBase &&
668 AM.Base.Reg.Val == 0 &&
Chris Lattner62412262007-02-04 20:18:17 +0000669 AM.IndexReg.Val == 0) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000670 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.Val->getOperand(1)))
671 if (CN->getValue() == 3 || CN->getValue() == 5 || CN->getValue() == 9) {
672 AM.Scale = unsigned(CN->getValue())-1;
673
674 SDOperand MulVal = N.Val->getOperand(0);
675 SDOperand Reg;
676
677 // Okay, we know that we have a scale by now. However, if the scaled
678 // value is an add of something and a constant, we can fold the
679 // constant into the disp field here.
680 if (MulVal.Val->getOpcode() == ISD::ADD && MulVal.hasOneUse() &&
681 isa<ConstantSDNode>(MulVal.Val->getOperand(1))) {
682 Reg = MulVal.Val->getOperand(0);
683 ConstantSDNode *AddVal =
684 cast<ConstantSDNode>(MulVal.Val->getOperand(1));
Evan Cheng25ab6902006-09-08 06:48:29 +0000685 uint64_t Disp = AM.Disp + AddVal->getValue() * CN->getValue();
686 if (isInt32(Disp))
687 AM.Disp = Disp;
688 else
689 Reg = N.Val->getOperand(0);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000690 } else {
691 Reg = N.Val->getOperand(0);
692 }
693
694 AM.IndexReg = AM.Base.Reg = Reg;
695 return false;
696 }
Chris Lattner62412262007-02-04 20:18:17 +0000697 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000698 break;
699
Chris Lattner62412262007-02-04 20:18:17 +0000700 case ISD::ADD:
Evan Cheng51a9ed92006-02-25 10:09:08 +0000701 if (!Available) {
Evan Cheng2486af12006-02-11 02:05:36 +0000702 X86ISelAddressMode Backup = AM;
Anton Korobeynikov33bf8c42007-03-28 18:36:33 +0000703 if (!MatchAddress(N.Val->getOperand(0), AM, false, Depth+1) &&
704 !MatchAddress(N.Val->getOperand(1), AM, false, Depth+1))
Evan Cheng2486af12006-02-11 02:05:36 +0000705 return false;
706 AM = Backup;
Anton Korobeynikov33bf8c42007-03-28 18:36:33 +0000707 if (!MatchAddress(N.Val->getOperand(1), AM, false, Depth+1) &&
708 !MatchAddress(N.Val->getOperand(0), AM, false, Depth+1))
Evan Cheng2486af12006-02-11 02:05:36 +0000709 return false;
710 AM = Backup;
711 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000712 break;
Evan Chenge6ad27e2006-05-30 06:59:36 +0000713
Chris Lattner62412262007-02-04 20:18:17 +0000714 case ISD::OR:
715 // Handle "X | C" as "X + C" iff X is known to have C bits clear.
Evan Chenge6ad27e2006-05-30 06:59:36 +0000716 if (!Available) {
Chris Lattner62412262007-02-04 20:18:17 +0000717 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
718 X86ISelAddressMode Backup = AM;
719 // Start with the LHS as an addr mode.
720 if (!MatchAddress(N.getOperand(0), AM, false) &&
721 // Address could not have picked a GV address for the displacement.
722 AM.GV == NULL &&
723 // On x86-64, the resultant disp must fit in 32-bits.
724 isInt32(AM.Disp + CN->getSignExtended()) &&
725 // Check to see if the LHS & C is zero.
Dan Gohmanea859be2007-06-22 14:59:07 +0000726 CurDAG->MaskedValueIsZero(N.getOperand(0), CN->getValue())) {
Chris Lattner62412262007-02-04 20:18:17 +0000727 AM.Disp += CN->getValue();
Evan Chenge6ad27e2006-05-30 06:59:36 +0000728 return false;
729 }
Chris Lattner62412262007-02-04 20:18:17 +0000730 AM = Backup;
Evan Chenge6ad27e2006-05-30 06:59:36 +0000731 }
Evan Chenge6ad27e2006-05-30 06:59:36 +0000732 }
733 break;
734 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000735
Dan Gohmanbadb2d22007-08-13 20:03:06 +0000736 return MatchAddressBase(N, AM, isRoot, Depth);
737}
738
739/// MatchAddressBase - Helper for MatchAddress. Add the specified node to the
740/// specified addressing mode without any further recursion.
741bool X86DAGToDAGISel::MatchAddressBase(SDOperand N, X86ISelAddressMode &AM,
742 bool isRoot, unsigned Depth) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000743 // Is the base register already occupied?
744 if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base.Reg.Val) {
745 // If so, check to see if the scale index register is set.
746 if (AM.IndexReg.Val == 0) {
747 AM.IndexReg = N;
748 AM.Scale = 1;
749 return false;
750 }
751
752 // Otherwise, we cannot select it.
753 return true;
754 }
755
756 // Default, generate it as a register.
757 AM.BaseType = X86ISelAddressMode::RegBase;
758 AM.Base.Reg = N;
759 return false;
760}
761
Evan Chengec693f72005-12-08 02:01:35 +0000762/// SelectAddr - returns true if it is able pattern match an addressing mode.
763/// It returns the operands which make up the maximal addressing mode it can
764/// match by reference.
Evan Cheng0d538262006-11-08 20:34:28 +0000765bool X86DAGToDAGISel::SelectAddr(SDOperand Op, SDOperand N, SDOperand &Base,
766 SDOperand &Scale, SDOperand &Index,
767 SDOperand &Disp) {
Evan Chengec693f72005-12-08 02:01:35 +0000768 X86ISelAddressMode AM;
Evan Cheng8700e142006-01-11 06:09:51 +0000769 if (MatchAddress(N, AM))
770 return false;
Evan Chengec693f72005-12-08 02:01:35 +0000771
Evan Cheng25ab6902006-09-08 06:48:29 +0000772 MVT::ValueType VT = N.getValueType();
Evan Cheng8700e142006-01-11 06:09:51 +0000773 if (AM.BaseType == X86ISelAddressMode::RegBase) {
Evan Cheng7dd281b2006-02-05 05:25:07 +0000774 if (!AM.Base.Reg.Val)
Evan Cheng25ab6902006-09-08 06:48:29 +0000775 AM.Base.Reg = CurDAG->getRegister(0, VT);
Evan Chengec693f72005-12-08 02:01:35 +0000776 }
Evan Cheng8700e142006-01-11 06:09:51 +0000777
Evan Cheng7dd281b2006-02-05 05:25:07 +0000778 if (!AM.IndexReg.Val)
Evan Cheng25ab6902006-09-08 06:48:29 +0000779 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Cheng8700e142006-01-11 06:09:51 +0000780
781 getAddressOperands(AM, Base, Scale, Index, Disp);
782 return true;
Evan Chengec693f72005-12-08 02:01:35 +0000783}
784
Chris Lattner4fe4f252006-10-11 22:09:58 +0000785/// isZeroNode - Returns true if Elt is a constant zero or a floating point
786/// constant +0.0.
787static inline bool isZeroNode(SDOperand Elt) {
788 return ((isa<ConstantSDNode>(Elt) &&
789 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
790 (isa<ConstantFPSDNode>(Elt) &&
Dale Johanneseneaf08942007-08-31 04:03:46 +0000791 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Chris Lattner4fe4f252006-10-11 22:09:58 +0000792}
793
794
Chris Lattner3a7cd952006-10-07 21:55:32 +0000795/// SelectScalarSSELoad - Match a scalar SSE load. In particular, we want to
796/// match a load whose top elements are either undef or zeros. The load flavor
797/// is derived from the type of N, which is either v4f32 or v2f64.
Evan Cheng0d538262006-11-08 20:34:28 +0000798bool X86DAGToDAGISel::SelectScalarSSELoad(SDOperand Op, SDOperand Pred,
Evan Cheng07e4b002006-10-16 06:34:55 +0000799 SDOperand N, SDOperand &Base,
Evan Cheng82a91642006-10-11 21:06:01 +0000800 SDOperand &Scale, SDOperand &Index,
801 SDOperand &Disp, SDOperand &InChain,
802 SDOperand &OutChain) {
Chris Lattner3a7cd952006-10-07 21:55:32 +0000803 if (N.getOpcode() == ISD::SCALAR_TO_VECTOR) {
Chris Lattner4fe4f252006-10-11 22:09:58 +0000804 InChain = N.getOperand(0).getValue(1);
Evan Cheng07e4b002006-10-16 06:34:55 +0000805 if (ISD::isNON_EXTLoad(InChain.Val) &&
806 InChain.getValue(0).hasOneUse() &&
Evan Chengd6373bc2006-11-10 21:23:04 +0000807 N.hasOneUse() &&
Evan Cheng0d538262006-11-08 20:34:28 +0000808 CanBeFoldedBy(N.Val, Pred.Val, Op.Val)) {
Evan Cheng82a91642006-10-11 21:06:01 +0000809 LoadSDNode *LD = cast<LoadSDNode>(InChain);
Evan Cheng0d538262006-11-08 20:34:28 +0000810 if (!SelectAddr(Op, LD->getBasePtr(), Base, Scale, Index, Disp))
Chris Lattner3a7cd952006-10-07 21:55:32 +0000811 return false;
Evan Cheng82a91642006-10-11 21:06:01 +0000812 OutChain = LD->getChain();
Chris Lattner3a7cd952006-10-07 21:55:32 +0000813 return true;
814 }
815 }
Chris Lattner4fe4f252006-10-11 22:09:58 +0000816
817 // Also handle the case where we explicitly require zeros in the top
Chris Lattner3a7cd952006-10-07 21:55:32 +0000818 // elements. This is a vector shuffle from the zero vector.
Chris Lattner4fe4f252006-10-11 22:09:58 +0000819 if (N.getOpcode() == ISD::VECTOR_SHUFFLE && N.Val->hasOneUse() &&
820 N.getOperand(0).getOpcode() == ISD::BUILD_VECTOR &&
821 N.getOperand(1).getOpcode() == ISD::SCALAR_TO_VECTOR &&
822 N.getOperand(1).Val->hasOneUse() &&
823 ISD::isNON_EXTLoad(N.getOperand(1).getOperand(0).Val) &&
824 N.getOperand(1).getOperand(0).hasOneUse()) {
825 // Check to see if the BUILD_VECTOR is building a zero vector.
826 SDOperand BV = N.getOperand(0);
827 for (unsigned i = 0, e = BV.getNumOperands(); i != e; ++i)
828 if (!isZeroNode(BV.getOperand(i)) &&
829 BV.getOperand(i).getOpcode() != ISD::UNDEF)
830 return false; // Not a zero/undef vector.
831 // Check to see if the shuffle mask is 4/L/L/L or 2/L, where L is something
832 // from the LHS.
833 unsigned VecWidth = BV.getNumOperands();
834 SDOperand ShufMask = N.getOperand(2);
835 assert(ShufMask.getOpcode() == ISD::BUILD_VECTOR && "Invalid shuf mask!");
836 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(ShufMask.getOperand(0))) {
837 if (C->getValue() == VecWidth) {
838 for (unsigned i = 1; i != VecWidth; ++i) {
839 if (ShufMask.getOperand(i).getOpcode() == ISD::UNDEF) {
840 // ok.
841 } else {
842 ConstantSDNode *C = cast<ConstantSDNode>(ShufMask.getOperand(i));
843 if (C->getValue() >= VecWidth) return false;
844 }
845 }
846 }
847
848 // Okay, this is a zero extending load. Fold it.
849 LoadSDNode *LD = cast<LoadSDNode>(N.getOperand(1).getOperand(0));
Evan Cheng0d538262006-11-08 20:34:28 +0000850 if (!SelectAddr(Op, LD->getBasePtr(), Base, Scale, Index, Disp))
Chris Lattner4fe4f252006-10-11 22:09:58 +0000851 return false;
852 OutChain = LD->getChain();
853 InChain = SDOperand(LD, 1);
854 return true;
855 }
856 }
Chris Lattner3a7cd952006-10-07 21:55:32 +0000857 return false;
858}
859
860
Evan Cheng51a9ed92006-02-25 10:09:08 +0000861/// SelectLEAAddr - it calls SelectAddr and determines if the maximal addressing
862/// mode it matches can be cost effectively emitted as an LEA instruction.
Evan Cheng0d538262006-11-08 20:34:28 +0000863bool X86DAGToDAGISel::SelectLEAAddr(SDOperand Op, SDOperand N,
864 SDOperand &Base, SDOperand &Scale,
Evan Cheng51a9ed92006-02-25 10:09:08 +0000865 SDOperand &Index, SDOperand &Disp) {
866 X86ISelAddressMode AM;
867 if (MatchAddress(N, AM))
868 return false;
869
Evan Cheng25ab6902006-09-08 06:48:29 +0000870 MVT::ValueType VT = N.getValueType();
Evan Cheng51a9ed92006-02-25 10:09:08 +0000871 unsigned Complexity = 0;
872 if (AM.BaseType == X86ISelAddressMode::RegBase)
873 if (AM.Base.Reg.Val)
874 Complexity = 1;
875 else
Evan Cheng25ab6902006-09-08 06:48:29 +0000876 AM.Base.Reg = CurDAG->getRegister(0, VT);
Evan Cheng51a9ed92006-02-25 10:09:08 +0000877 else if (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
878 Complexity = 4;
879
880 if (AM.IndexReg.Val)
881 Complexity++;
882 else
Evan Cheng25ab6902006-09-08 06:48:29 +0000883 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Cheng51a9ed92006-02-25 10:09:08 +0000884
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000885 // Don't match just leal(,%reg,2). It's cheaper to do addl %reg, %reg, or with
886 // a simple shift.
887 if (AM.Scale > 1)
Evan Cheng8c03fe42006-02-28 21:13:57 +0000888 Complexity++;
Evan Cheng51a9ed92006-02-25 10:09:08 +0000889
890 // FIXME: We are artificially lowering the criteria to turn ADD %reg, $GA
891 // to a LEA. This is determined with some expermentation but is by no means
892 // optimal (especially for code size consideration). LEA is nice because of
893 // its three-address nature. Tweak the cost function again when we can run
894 // convertToThreeAddress() at register allocation time.
Evan Cheng25ab6902006-09-08 06:48:29 +0000895 if (AM.GV || AM.CP || AM.ES || AM.JT != -1) {
896 // For X86-64, we should always use lea to materialize RIP relative
897 // addresses.
Evan Cheng953fa042006-12-05 22:03:40 +0000898 if (Subtarget->is64Bit())
Evan Cheng25ab6902006-09-08 06:48:29 +0000899 Complexity = 4;
900 else
901 Complexity += 2;
902 }
Evan Cheng51a9ed92006-02-25 10:09:08 +0000903
904 if (AM.Disp && (AM.Base.Reg.Val || AM.IndexReg.Val))
905 Complexity++;
906
907 if (Complexity > 2) {
908 getAddressOperands(AM, Base, Scale, Index, Disp);
909 return true;
910 }
Evan Cheng51a9ed92006-02-25 10:09:08 +0000911 return false;
912}
913
Evan Cheng5e351682006-02-06 06:02:33 +0000914bool X86DAGToDAGISel::TryFoldLoad(SDOperand P, SDOperand N,
915 SDOperand &Base, SDOperand &Scale,
916 SDOperand &Index, SDOperand &Disp) {
Evan Cheng466685d2006-10-09 20:57:25 +0000917 if (ISD::isNON_EXTLoad(N.Val) &&
Evan Cheng5e351682006-02-06 06:02:33 +0000918 N.hasOneUse() &&
Evan Cheng27e1fe92006-10-14 08:33:25 +0000919 CanBeFoldedBy(N.Val, P.Val, P.Val))
Evan Cheng0d538262006-11-08 20:34:28 +0000920 return SelectAddr(P, N.getOperand(1), Base, Scale, Index, Disp);
Evan Cheng0114e942006-01-06 20:36:21 +0000921 return false;
922}
923
Evan Cheng7ccced62006-02-18 00:15:05 +0000924/// getGlobalBaseReg - Output the instructions required to put the
925/// base address to use for accessing globals into a register.
926///
Evan Cheng9ade2182006-08-26 05:34:46 +0000927SDNode *X86DAGToDAGISel::getGlobalBaseReg() {
Evan Cheng25ab6902006-09-08 06:48:29 +0000928 assert(!Subtarget->is64Bit() && "X86-64 PIC uses RIP relative addressing");
Evan Cheng7ccced62006-02-18 00:15:05 +0000929 if (!GlobalBaseReg) {
930 // Insert the set of GlobalBaseReg into the first MBB of the function
931 MachineBasicBlock &FirstMBB = BB->getParent()->front();
932 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
933 SSARegMap *RegMap = BB->getParent()->getSSARegMap();
Anton Korobeynikov7f705592007-01-12 19:20:47 +0000934 unsigned PC = RegMap->createVirtualRegister(X86::GR32RegisterClass);
935
Evan Chengc0f64ff2006-11-27 23:37:22 +0000936 const TargetInstrInfo *TII = TM.getInstrInfo();
937 BuildMI(FirstMBB, MBBI, TII->get(X86::MovePCtoStack));
Anton Korobeynikov7f705592007-01-12 19:20:47 +0000938 BuildMI(FirstMBB, MBBI, TII->get(X86::POP32r), PC);
939
940 // If we're using vanilla 'GOT' PIC style, we should use relative addressing
941 // not to pc, but to _GLOBAL_ADDRESS_TABLE_ external
Evan Cheng706535d2007-01-22 21:34:25 +0000942 if (TM.getRelocationModel() == Reloc::PIC_ &&
943 Subtarget->isPICStyleGOT()) {
Anton Korobeynikov7f705592007-01-12 19:20:47 +0000944 GlobalBaseReg = RegMap->createVirtualRegister(X86::GR32RegisterClass);
945 BuildMI(FirstMBB, MBBI, TII->get(X86::ADD32ri), GlobalBaseReg).
946 addReg(PC).
947 addExternalSymbol("_GLOBAL_OFFSET_TABLE_");
948 } else {
949 GlobalBaseReg = PC;
950 }
951
Evan Cheng7ccced62006-02-18 00:15:05 +0000952 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000953 return CurDAG->getRegister(GlobalBaseReg, TLI.getPointerTy()).Val;
Evan Cheng7ccced62006-02-18 00:15:05 +0000954}
955
Evan Chengb245d922006-05-20 01:36:52 +0000956static SDNode *FindCallStartFromCall(SDNode *Node) {
957 if (Node->getOpcode() == ISD::CALLSEQ_START) return Node;
958 assert(Node->getOperand(0).getValueType() == MVT::Other &&
959 "Node doesn't have a token chain argument!");
960 return FindCallStartFromCall(Node->getOperand(0).Val);
961}
962
Christopher Lambc59e5212007-08-10 21:48:46 +0000963SDNode *X86DAGToDAGISel::getTruncate(SDOperand N0, MVT::ValueType VT) {
964 SDOperand SRIdx;
965 switch (VT) {
966 case MVT::i8:
967 SRIdx = CurDAG->getTargetConstant(1, MVT::i32); // SubRegSet 1
968 // Ensure that the source register has an 8-bit subreg on 32-bit targets
969 if (!Subtarget->is64Bit()) {
970 unsigned Opc;
971 MVT::ValueType VT;
972 switch (N0.getValueType()) {
973 default: assert(0 && "Unknown truncate!");
974 case MVT::i16:
975 Opc = X86::MOV16to16_;
976 VT = MVT::i16;
977 break;
978 case MVT::i32:
979 Opc = X86::MOV32to32_;
980 VT = MVT::i32;
981 break;
982 }
983 N0 =
984 SDOperand(CurDAG->getTargetNode(Opc, VT, N0), 0);
985 }
986 break;
987 case MVT::i16:
988 SRIdx = CurDAG->getTargetConstant(2, MVT::i32); // SubRegSet 2
989 break;
990 case MVT::i32:
991 SRIdx = CurDAG->getTargetConstant(3, MVT::i32); // SubRegSet 3
992 break;
993 default: assert(0 && "Unknown truncate!");
994 }
995 return CurDAG->getTargetNode(X86::EXTRACT_SUBREG,
996 VT,
997 N0, SRIdx);
998}
999
1000
Evan Cheng9ade2182006-08-26 05:34:46 +00001001SDNode *X86DAGToDAGISel::Select(SDOperand N) {
Evan Chengdef941b2005-12-15 01:02:48 +00001002 SDNode *Node = N.Val;
1003 MVT::ValueType NVT = Node->getValueType(0);
Evan Cheng0114e942006-01-06 20:36:21 +00001004 unsigned Opc, MOpc;
1005 unsigned Opcode = Node->getOpcode();
Chris Lattnerc961eea2005-11-16 01:54:32 +00001006
Evan Chengf597dc72006-02-10 22:24:32 +00001007#ifndef NDEBUG
Bill Wendling6345d752006-11-17 07:52:03 +00001008 DOUT << std::string(Indent, ' ') << "Selecting: ";
Evan Chengf597dc72006-02-10 22:24:32 +00001009 DEBUG(Node->dump(CurDAG));
Bill Wendling6345d752006-11-17 07:52:03 +00001010 DOUT << "\n";
Evan Cheng23addc02006-02-10 22:46:26 +00001011 Indent += 2;
Evan Chengf597dc72006-02-10 22:24:32 +00001012#endif
1013
Evan Cheng34167212006-02-09 00:37:58 +00001014 if (Opcode >= ISD::BUILTIN_OP_END && Opcode < X86ISD::FIRST_NUMBER) {
Evan Chengf597dc72006-02-10 22:24:32 +00001015#ifndef NDEBUG
Bill Wendling6345d752006-11-17 07:52:03 +00001016 DOUT << std::string(Indent-2, ' ') << "== ";
Evan Chengf597dc72006-02-10 22:24:32 +00001017 DEBUG(Node->dump(CurDAG));
Bill Wendling6345d752006-11-17 07:52:03 +00001018 DOUT << "\n";
Evan Cheng23addc02006-02-10 22:46:26 +00001019 Indent -= 2;
Evan Chengf597dc72006-02-10 22:24:32 +00001020#endif
Evan Cheng64a752f2006-08-11 09:08:15 +00001021 return NULL; // Already selected.
Evan Cheng34167212006-02-09 00:37:58 +00001022 }
Evan Cheng38262ca2006-01-11 22:15:18 +00001023
Evan Cheng0114e942006-01-06 20:36:21 +00001024 switch (Opcode) {
Chris Lattnerc961eea2005-11-16 01:54:32 +00001025 default: break;
Evan Cheng020d2e82006-02-23 20:41:18 +00001026 case X86ISD::GlobalBaseReg:
Evan Cheng9ade2182006-08-26 05:34:46 +00001027 return getGlobalBaseReg();
Evan Cheng020d2e82006-02-23 20:41:18 +00001028
Evan Cheng51a9ed92006-02-25 10:09:08 +00001029 case ISD::ADD: {
1030 // Turn ADD X, c to MOV32ri X+c. This cannot be done with tblgen'd
1031 // code and is matched first so to prevent it from being turned into
1032 // LEA32r X+c.
Evan Cheng25ab6902006-09-08 06:48:29 +00001033 // In 64-bit mode, use LEA to take advantage of RIP-relative addressing.
1034 MVT::ValueType PtrVT = TLI.getPointerTy();
Evan Cheng51a9ed92006-02-25 10:09:08 +00001035 SDOperand N0 = N.getOperand(0);
1036 SDOperand N1 = N.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00001037 if (N.Val->getValueType(0) == PtrVT &&
Evan Cheng19f2ffc2006-12-05 04:01:03 +00001038 N0.getOpcode() == X86ISD::Wrapper &&
Evan Cheng51a9ed92006-02-25 10:09:08 +00001039 N1.getOpcode() == ISD::Constant) {
1040 unsigned Offset = (unsigned)cast<ConstantSDNode>(N1)->getValue();
1041 SDOperand C(0, 0);
1042 // TODO: handle ExternalSymbolSDNode.
1043 if (GlobalAddressSDNode *G =
1044 dyn_cast<GlobalAddressSDNode>(N0.getOperand(0))) {
Evan Cheng25ab6902006-09-08 06:48:29 +00001045 C = CurDAG->getTargetGlobalAddress(G->getGlobal(), PtrVT,
Evan Cheng51a9ed92006-02-25 10:09:08 +00001046 G->getOffset() + Offset);
1047 } else if (ConstantPoolSDNode *CP =
1048 dyn_cast<ConstantPoolSDNode>(N0.getOperand(0))) {
Evan Chengc356a572006-09-12 21:04:05 +00001049 C = CurDAG->getTargetConstantPool(CP->getConstVal(), PtrVT,
Evan Cheng51a9ed92006-02-25 10:09:08 +00001050 CP->getAlignment(),
1051 CP->getOffset()+Offset);
1052 }
1053
Evan Cheng25ab6902006-09-08 06:48:29 +00001054 if (C.Val) {
1055 if (Subtarget->is64Bit()) {
1056 SDOperand Ops[] = { CurDAG->getRegister(0, PtrVT), getI8Imm(1),
1057 CurDAG->getRegister(0, PtrVT), C };
1058 return CurDAG->SelectNodeTo(N.Val, X86::LEA64r, MVT::i64, Ops, 4);
1059 } else
1060 return CurDAG->SelectNodeTo(N.Val, X86::MOV32ri, PtrVT, C);
1061 }
Evan Cheng51a9ed92006-02-25 10:09:08 +00001062 }
1063
1064 // Other cases are handled by auto-generated code.
1065 break;
Evan Chenga0ea0532006-02-23 02:43:52 +00001066 }
Evan Cheng020d2e82006-02-23 20:41:18 +00001067
Evan Cheng0114e942006-01-06 20:36:21 +00001068 case ISD::MULHU:
1069 case ISD::MULHS: {
1070 if (Opcode == ISD::MULHU)
1071 switch (NVT) {
1072 default: assert(0 && "Unsupported VT!");
1073 case MVT::i8: Opc = X86::MUL8r; MOpc = X86::MUL8m; break;
1074 case MVT::i16: Opc = X86::MUL16r; MOpc = X86::MUL16m; break;
1075 case MVT::i32: Opc = X86::MUL32r; MOpc = X86::MUL32m; break;
Evan Cheng25ab6902006-09-08 06:48:29 +00001076 case MVT::i64: Opc = X86::MUL64r; MOpc = X86::MUL64m; break;
Evan Cheng0114e942006-01-06 20:36:21 +00001077 }
1078 else
1079 switch (NVT) {
1080 default: assert(0 && "Unsupported VT!");
1081 case MVT::i8: Opc = X86::IMUL8r; MOpc = X86::IMUL8m; break;
1082 case MVT::i16: Opc = X86::IMUL16r; MOpc = X86::IMUL16m; break;
1083 case MVT::i32: Opc = X86::IMUL32r; MOpc = X86::IMUL32m; break;
Evan Cheng25ab6902006-09-08 06:48:29 +00001084 case MVT::i64: Opc = X86::IMUL64r; MOpc = X86::IMUL64m; break;
Evan Cheng0114e942006-01-06 20:36:21 +00001085 }
1086
1087 unsigned LoReg, HiReg;
1088 switch (NVT) {
1089 default: assert(0 && "Unsupported VT!");
1090 case MVT::i8: LoReg = X86::AL; HiReg = X86::AH; break;
1091 case MVT::i16: LoReg = X86::AX; HiReg = X86::DX; break;
1092 case MVT::i32: LoReg = X86::EAX; HiReg = X86::EDX; break;
Evan Cheng25ab6902006-09-08 06:48:29 +00001093 case MVT::i64: LoReg = X86::RAX; HiReg = X86::RDX; break;
Evan Cheng0114e942006-01-06 20:36:21 +00001094 }
1095
1096 SDOperand N0 = Node->getOperand(0);
1097 SDOperand N1 = Node->getOperand(1);
1098
Evan Cheng0114e942006-01-06 20:36:21 +00001099 SDOperand Tmp0, Tmp1, Tmp2, Tmp3;
Evan Cheng7afa1662007-08-02 05:48:35 +00001100 bool foldedLoad = TryFoldLoad(N, N1, Tmp0, Tmp1, Tmp2, Tmp3);
Evan Cheng948f3432006-01-06 23:19:29 +00001101 // MULHU and MULHS are commmutative
1102 if (!foldedLoad) {
Evan Cheng5e351682006-02-06 06:02:33 +00001103 foldedLoad = TryFoldLoad(N, N0, Tmp0, Tmp1, Tmp2, Tmp3);
Evan Cheng7afa1662007-08-02 05:48:35 +00001104 if (foldedLoad)
1105 std::swap(N0, N1);
Evan Cheng948f3432006-01-06 23:19:29 +00001106 }
1107
Evan Cheng34167212006-02-09 00:37:58 +00001108 SDOperand Chain;
Evan Cheng04699902006-08-26 01:05:16 +00001109 if (foldedLoad) {
1110 Chain = N1.getOperand(0);
1111 AddToISelQueue(Chain);
1112 } else
Evan Cheng34167212006-02-09 00:37:58 +00001113 Chain = CurDAG->getEntryNode();
Evan Cheng0114e942006-01-06 20:36:21 +00001114
Evan Cheng34167212006-02-09 00:37:58 +00001115 SDOperand InFlag(0, 0);
Evan Cheng04699902006-08-26 01:05:16 +00001116 AddToISelQueue(N0);
Evan Cheng0114e942006-01-06 20:36:21 +00001117 Chain = CurDAG->getCopyToReg(Chain, CurDAG->getRegister(LoReg, NVT),
Evan Cheng34167212006-02-09 00:37:58 +00001118 N0, InFlag);
Evan Cheng0114e942006-01-06 20:36:21 +00001119 InFlag = Chain.getValue(1);
1120
1121 if (foldedLoad) {
Evan Cheng04699902006-08-26 01:05:16 +00001122 AddToISelQueue(Tmp0);
1123 AddToISelQueue(Tmp1);
1124 AddToISelQueue(Tmp2);
1125 AddToISelQueue(Tmp3);
Evan Cheng0b828e02006-08-27 08:14:06 +00001126 SDOperand Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Chain, InFlag };
Evan Cheng7e9b26f2006-02-09 07:17:49 +00001127 SDNode *CNode =
Evan Cheng0b828e02006-08-27 08:14:06 +00001128 CurDAG->getTargetNode(MOpc, MVT::Other, MVT::Flag, Ops, 6);
Evan Cheng7e9b26f2006-02-09 07:17:49 +00001129 Chain = SDOperand(CNode, 0);
1130 InFlag = SDOperand(CNode, 1);
Evan Cheng0114e942006-01-06 20:36:21 +00001131 } else {
Evan Cheng04699902006-08-26 01:05:16 +00001132 AddToISelQueue(N1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +00001133 InFlag =
1134 SDOperand(CurDAG->getTargetNode(Opc, MVT::Flag, N1, InFlag), 0);
Evan Cheng0114e942006-01-06 20:36:21 +00001135 }
1136
Evan Chengf7ef26e2007-08-09 21:59:35 +00001137 SDOperand Result;
1138 if (HiReg == X86::AH && Subtarget->is64Bit()) {
1139 // Prevent use of AH in a REX instruction by referencing AX instead.
1140 // Shift it down 8 bits.
1141 Result = CurDAG->getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag);
1142 Chain = Result.getValue(1);
1143 Result = SDOperand(CurDAG->getTargetNode(X86::SHR16ri, MVT::i16, Result,
1144 CurDAG->getTargetConstant(8, MVT::i8)), 0);
1145 // Then truncate it down to i8.
1146 SDOperand SRIdx = CurDAG->getTargetConstant(1, MVT::i32); // SubRegSet 1
1147 Result = SDOperand(CurDAG->getTargetNode(X86::EXTRACT_SUBREG,
1148 MVT::i8, Result, SRIdx), 0);
1149 } else {
1150 Result = CurDAG->getCopyFromReg(Chain, HiReg, NVT, InFlag);
1151 }
Evan Cheng2ef88a02006-08-07 22:28:20 +00001152 ReplaceUses(N.getValue(0), Result);
1153 if (foldedLoad)
1154 ReplaceUses(N1.getValue(1), Result.getValue(1));
Evan Cheng34167212006-02-09 00:37:58 +00001155
Evan Chengf597dc72006-02-10 22:24:32 +00001156#ifndef NDEBUG
Bill Wendling6345d752006-11-17 07:52:03 +00001157 DOUT << std::string(Indent-2, ' ') << "=> ";
Evan Chengf597dc72006-02-10 22:24:32 +00001158 DEBUG(Result.Val->dump(CurDAG));
Bill Wendling6345d752006-11-17 07:52:03 +00001159 DOUT << "\n";
Evan Cheng23addc02006-02-10 22:46:26 +00001160 Indent -= 2;
Evan Chengf597dc72006-02-10 22:24:32 +00001161#endif
Evan Cheng64a752f2006-08-11 09:08:15 +00001162 return NULL;
Evan Cheng948f3432006-01-06 23:19:29 +00001163 }
Evan Cheng7ccced62006-02-18 00:15:05 +00001164
Evan Cheng948f3432006-01-06 23:19:29 +00001165 case ISD::SDIV:
1166 case ISD::UDIV:
1167 case ISD::SREM:
1168 case ISD::UREM: {
1169 bool isSigned = Opcode == ISD::SDIV || Opcode == ISD::SREM;
1170 bool isDiv = Opcode == ISD::SDIV || Opcode == ISD::UDIV;
1171 if (!isSigned)
1172 switch (NVT) {
1173 default: assert(0 && "Unsupported VT!");
1174 case MVT::i8: Opc = X86::DIV8r; MOpc = X86::DIV8m; break;
1175 case MVT::i16: Opc = X86::DIV16r; MOpc = X86::DIV16m; break;
1176 case MVT::i32: Opc = X86::DIV32r; MOpc = X86::DIV32m; break;
Evan Cheng25ab6902006-09-08 06:48:29 +00001177 case MVT::i64: Opc = X86::DIV64r; MOpc = X86::DIV64m; break;
Evan Cheng948f3432006-01-06 23:19:29 +00001178 }
1179 else
1180 switch (NVT) {
1181 default: assert(0 && "Unsupported VT!");
1182 case MVT::i8: Opc = X86::IDIV8r; MOpc = X86::IDIV8m; break;
1183 case MVT::i16: Opc = X86::IDIV16r; MOpc = X86::IDIV16m; break;
1184 case MVT::i32: Opc = X86::IDIV32r; MOpc = X86::IDIV32m; break;
Evan Cheng25ab6902006-09-08 06:48:29 +00001185 case MVT::i64: Opc = X86::IDIV64r; MOpc = X86::IDIV64m; break;
Evan Cheng948f3432006-01-06 23:19:29 +00001186 }
1187
1188 unsigned LoReg, HiReg;
1189 unsigned ClrOpcode, SExtOpcode;
1190 switch (NVT) {
1191 default: assert(0 && "Unsupported VT!");
1192 case MVT::i8:
1193 LoReg = X86::AL; HiReg = X86::AH;
Evan Chengb1409ce2006-11-17 22:10:14 +00001194 ClrOpcode = 0;
Evan Cheng948f3432006-01-06 23:19:29 +00001195 SExtOpcode = X86::CBW;
1196 break;
1197 case MVT::i16:
1198 LoReg = X86::AX; HiReg = X86::DX;
Evan Chengaede9b92006-06-02 21:20:34 +00001199 ClrOpcode = X86::MOV16r0;
Evan Cheng948f3432006-01-06 23:19:29 +00001200 SExtOpcode = X86::CWD;
1201 break;
1202 case MVT::i32:
1203 LoReg = X86::EAX; HiReg = X86::EDX;
Evan Chengaede9b92006-06-02 21:20:34 +00001204 ClrOpcode = X86::MOV32r0;
Evan Cheng948f3432006-01-06 23:19:29 +00001205 SExtOpcode = X86::CDQ;
1206 break;
Evan Cheng25ab6902006-09-08 06:48:29 +00001207 case MVT::i64:
1208 LoReg = X86::RAX; HiReg = X86::RDX;
1209 ClrOpcode = X86::MOV64r0;
1210 SExtOpcode = X86::CQO;
1211 break;
Evan Cheng948f3432006-01-06 23:19:29 +00001212 }
1213
1214 SDOperand N0 = Node->getOperand(0);
1215 SDOperand N1 = Node->getOperand(1);
Evan Cheng34167212006-02-09 00:37:58 +00001216 SDOperand InFlag(0, 0);
Evan Chengb1409ce2006-11-17 22:10:14 +00001217 if (NVT == MVT::i8 && !isSigned) {
1218 // Special case for div8, just use a move with zero extension to AX to
1219 // clear the upper 8 bits (AH).
1220 SDOperand Tmp0, Tmp1, Tmp2, Tmp3, Move, Chain;
1221 if (TryFoldLoad(N, N0, Tmp0, Tmp1, Tmp2, Tmp3)) {
1222 SDOperand Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, N0.getOperand(0) };
1223 AddToISelQueue(N0.getOperand(0));
1224 AddToISelQueue(Tmp0);
1225 AddToISelQueue(Tmp1);
1226 AddToISelQueue(Tmp2);
1227 AddToISelQueue(Tmp3);
1228 Move =
1229 SDOperand(CurDAG->getTargetNode(X86::MOVZX16rm8, MVT::i16, MVT::Other,
1230 Ops, 5), 0);
1231 Chain = Move.getValue(1);
1232 ReplaceUses(N0.getValue(1), Chain);
1233 } else {
1234 AddToISelQueue(N0);
1235 Move =
1236 SDOperand(CurDAG->getTargetNode(X86::MOVZX16rr8, MVT::i16, N0), 0);
1237 Chain = CurDAG->getEntryNode();
1238 }
1239 Chain = CurDAG->getCopyToReg(Chain, X86::AX, Move, InFlag);
Evan Cheng948f3432006-01-06 23:19:29 +00001240 InFlag = Chain.getValue(1);
Evan Chengb1409ce2006-11-17 22:10:14 +00001241 } else {
1242 AddToISelQueue(N0);
1243 InFlag =
1244 CurDAG->getCopyToReg(CurDAG->getEntryNode(), LoReg, N0,
1245 InFlag).getValue(1);
1246 if (isSigned) {
1247 // Sign extend the low part into the high part.
1248 InFlag =
1249 SDOperand(CurDAG->getTargetNode(SExtOpcode, MVT::Flag, InFlag), 0);
1250 } else {
1251 // Zero out the high part, effectively zero extending the input.
1252 SDOperand ClrNode = SDOperand(CurDAG->getTargetNode(ClrOpcode, NVT), 0);
1253 InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), HiReg, ClrNode,
1254 InFlag).getValue(1);
1255 }
Evan Cheng948f3432006-01-06 23:19:29 +00001256 }
1257
Evan Chengb1409ce2006-11-17 22:10:14 +00001258 SDOperand Tmp0, Tmp1, Tmp2, Tmp3, Chain;
1259 bool foldedLoad = TryFoldLoad(N, N1, Tmp0, Tmp1, Tmp2, Tmp3);
Evan Cheng948f3432006-01-06 23:19:29 +00001260 if (foldedLoad) {
Evan Chengb1409ce2006-11-17 22:10:14 +00001261 AddToISelQueue(N1.getOperand(0));
Evan Cheng04699902006-08-26 01:05:16 +00001262 AddToISelQueue(Tmp0);
1263 AddToISelQueue(Tmp1);
1264 AddToISelQueue(Tmp2);
1265 AddToISelQueue(Tmp3);
Evan Chengb1409ce2006-11-17 22:10:14 +00001266 SDOperand Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, N1.getOperand(0), InFlag };
Evan Cheng7e9b26f2006-02-09 07:17:49 +00001267 SDNode *CNode =
Evan Cheng0b828e02006-08-27 08:14:06 +00001268 CurDAG->getTargetNode(MOpc, MVT::Other, MVT::Flag, Ops, 6);
Evan Cheng7e9b26f2006-02-09 07:17:49 +00001269 Chain = SDOperand(CNode, 0);
1270 InFlag = SDOperand(CNode, 1);
Evan Cheng948f3432006-01-06 23:19:29 +00001271 } else {
Evan Cheng04699902006-08-26 01:05:16 +00001272 AddToISelQueue(N1);
Evan Chengb1409ce2006-11-17 22:10:14 +00001273 Chain = CurDAG->getEntryNode();
Evan Cheng7e9b26f2006-02-09 07:17:49 +00001274 InFlag =
1275 SDOperand(CurDAG->getTargetNode(Opc, MVT::Flag, N1, InFlag), 0);
Evan Cheng948f3432006-01-06 23:19:29 +00001276 }
1277
Evan Chengf7ef26e2007-08-09 21:59:35 +00001278 unsigned Reg = isDiv ? LoReg : HiReg;
1279 SDOperand Result;
1280 if (Reg == X86::AH && Subtarget->is64Bit()) {
1281 // Prevent use of AH in a REX instruction by referencing AX instead.
1282 // Shift it down 8 bits.
1283 Result = CurDAG->getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag);
1284 Chain = Result.getValue(1);
1285 Result = SDOperand(CurDAG->getTargetNode(X86::SHR16ri, MVT::i16, Result,
1286 CurDAG->getTargetConstant(8, MVT::i8)), 0);
1287 // Then truncate it down to i8.
1288 SDOperand SRIdx = CurDAG->getTargetConstant(1, MVT::i32); // SubRegSet 1
1289 Result = SDOperand(CurDAG->getTargetNode(X86::EXTRACT_SUBREG,
1290 MVT::i8, Result, SRIdx), 0);
1291 } else {
1292 Result = CurDAG->getCopyFromReg(Chain, Reg, NVT, InFlag);
1293 Chain = Result.getValue(1);
1294 }
Evan Cheng2ef88a02006-08-07 22:28:20 +00001295 ReplaceUses(N.getValue(0), Result);
1296 if (foldedLoad)
Evan Chengf7ef26e2007-08-09 21:59:35 +00001297 ReplaceUses(N1.getValue(1), Chain);
Evan Chengf597dc72006-02-10 22:24:32 +00001298
1299#ifndef NDEBUG
Bill Wendling6345d752006-11-17 07:52:03 +00001300 DOUT << std::string(Indent-2, ' ') << "=> ";
Evan Chengf597dc72006-02-10 22:24:32 +00001301 DEBUG(Result.Val->dump(CurDAG));
Bill Wendling6345d752006-11-17 07:52:03 +00001302 DOUT << "\n";
Evan Cheng23addc02006-02-10 22:46:26 +00001303 Indent -= 2;
Evan Chengf597dc72006-02-10 22:24:32 +00001304#endif
Evan Cheng64a752f2006-08-11 09:08:15 +00001305
1306 return NULL;
Evan Cheng0114e942006-01-06 20:36:21 +00001307 }
Christopher Lamba1eb1552007-08-10 22:22:41 +00001308
1309 case ISD::ANY_EXTEND: {
1310 SDOperand N0 = Node->getOperand(0);
1311 AddToISelQueue(N0);
1312 if (NVT == MVT::i64 || NVT == MVT::i32 || NVT == MVT::i16) {
1313 SDOperand SRIdx;
1314 switch(N0.getValueType()) {
1315 case MVT::i32:
1316 SRIdx = CurDAG->getTargetConstant(3, MVT::i32); // SubRegSet 3
1317 break;
1318 case MVT::i16:
1319 SRIdx = CurDAG->getTargetConstant(2, MVT::i32); // SubRegSet 2
1320 break;
1321 case MVT::i8:
1322 if (Subtarget->is64Bit())
1323 SRIdx = CurDAG->getTargetConstant(1, MVT::i32); // SubRegSet 1
1324 break;
1325 default: assert(0 && "Unknown any_extend!");
1326 }
1327 if (SRIdx.Val) {
1328 SDNode *ResNode = CurDAG->getTargetNode(X86::INSERT_SUBREG, NVT, N0, SRIdx);
1329
1330#ifndef NDEBUG
1331 DOUT << std::string(Indent-2, ' ') << "=> ";
1332 DEBUG(ResNode->dump(CurDAG));
1333 DOUT << "\n";
1334 Indent -= 2;
1335#endif
1336 return ResNode;
1337 } // Otherwise let generated ISel handle it.
1338 }
1339 break;
1340 }
Christopher Lambc59e5212007-08-10 21:48:46 +00001341
1342 case ISD::SIGN_EXTEND_INREG: {
1343 SDOperand N0 = Node->getOperand(0);
1344 AddToISelQueue(N0);
Evan Cheng403be7e2006-05-08 08:01:26 +00001345
Christopher Lambc59e5212007-08-10 21:48:46 +00001346 MVT::ValueType SVT = cast<VTSDNode>(Node->getOperand(1))->getVT();
1347 SDOperand TruncOp = SDOperand(getTruncate(N0, SVT), 0);
1348 unsigned Opc;
Christopher Lamb2dc6dc62007-07-29 01:24:57 +00001349 switch (NVT) {
Christopher Lamb2dc6dc62007-07-29 01:24:57 +00001350 case MVT::i16:
Christopher Lambc59e5212007-08-10 21:48:46 +00001351 if (SVT == MVT::i8) Opc = X86::MOVSX16rr8;
1352 else assert(0 && "Unknown sign_extend_inreg!");
Christopher Lamb2dc6dc62007-07-29 01:24:57 +00001353 break;
1354 case MVT::i32:
Christopher Lambc59e5212007-08-10 21:48:46 +00001355 switch (SVT) {
1356 case MVT::i8: Opc = X86::MOVSX32rr8; break;
1357 case MVT::i16: Opc = X86::MOVSX32rr16; break;
1358 default: assert(0 && "Unknown sign_extend_inreg!");
1359 }
Christopher Lamb2dc6dc62007-07-29 01:24:57 +00001360 break;
Christopher Lambc59e5212007-08-10 21:48:46 +00001361 case MVT::i64:
1362 switch (SVT) {
1363 case MVT::i8: Opc = X86::MOVSX64rr8; break;
1364 case MVT::i16: Opc = X86::MOVSX64rr16; break;
1365 case MVT::i32: Opc = X86::MOVSX64rr32; break;
1366 default: assert(0 && "Unknown sign_extend_inreg!");
1367 }
1368 break;
1369 default: assert(0 && "Unknown sign_extend_inreg!");
Christopher Lamb2dc6dc62007-07-29 01:24:57 +00001370 }
Christopher Lambc59e5212007-08-10 21:48:46 +00001371
1372 SDNode *ResNode = CurDAG->getTargetNode(Opc, NVT, TruncOp);
1373
1374#ifndef NDEBUG
1375 DOUT << std::string(Indent-2, ' ') << "=> ";
1376 DEBUG(TruncOp.Val->dump(CurDAG));
1377 DOUT << "\n";
1378 DOUT << std::string(Indent-2, ' ') << "=> ";
1379 DEBUG(ResNode->dump(CurDAG));
1380 DOUT << "\n";
1381 Indent -= 2;
1382#endif
1383 return ResNode;
1384 break;
1385 }
1386
1387 case ISD::TRUNCATE: {
1388 SDOperand Input = Node->getOperand(0);
1389 AddToISelQueue(Node->getOperand(0));
1390 SDNode *ResNode = getTruncate(Input, NVT);
1391
Evan Cheng403be7e2006-05-08 08:01:26 +00001392#ifndef NDEBUG
Bill Wendling6345d752006-11-17 07:52:03 +00001393 DOUT << std::string(Indent-2, ' ') << "=> ";
Evan Cheng9ade2182006-08-26 05:34:46 +00001394 DEBUG(ResNode->dump(CurDAG));
Bill Wendling6345d752006-11-17 07:52:03 +00001395 DOUT << "\n";
Evan Cheng403be7e2006-05-08 08:01:26 +00001396 Indent -= 2;
1397#endif
Christopher Lamb2dc6dc62007-07-29 01:24:57 +00001398 return ResNode;
Evan Cheng6b2e2542006-05-20 07:44:28 +00001399 break;
Evan Cheng403be7e2006-05-08 08:01:26 +00001400 }
Chris Lattnerc961eea2005-11-16 01:54:32 +00001401 }
1402
Evan Cheng9ade2182006-08-26 05:34:46 +00001403 SDNode *ResNode = SelectCode(N);
Evan Cheng64a752f2006-08-11 09:08:15 +00001404
Evan Chengf597dc72006-02-10 22:24:32 +00001405#ifndef NDEBUG
Bill Wendling6345d752006-11-17 07:52:03 +00001406 DOUT << std::string(Indent-2, ' ') << "=> ";
Evan Cheng9ade2182006-08-26 05:34:46 +00001407 if (ResNode == NULL || ResNode == N.Val)
1408 DEBUG(N.Val->dump(CurDAG));
1409 else
1410 DEBUG(ResNode->dump(CurDAG));
Bill Wendling6345d752006-11-17 07:52:03 +00001411 DOUT << "\n";
Evan Cheng23addc02006-02-10 22:46:26 +00001412 Indent -= 2;
Evan Chengf597dc72006-02-10 22:24:32 +00001413#endif
Evan Cheng64a752f2006-08-11 09:08:15 +00001414
1415 return ResNode;
Chris Lattnerc961eea2005-11-16 01:54:32 +00001416}
1417
Chris Lattnerc0bad572006-06-08 18:03:49 +00001418bool X86DAGToDAGISel::
1419SelectInlineAsmMemoryOperand(const SDOperand &Op, char ConstraintCode,
1420 std::vector<SDOperand> &OutOps, SelectionDAG &DAG){
1421 SDOperand Op0, Op1, Op2, Op3;
1422 switch (ConstraintCode) {
1423 case 'o': // offsetable ??
1424 case 'v': // not offsetable ??
1425 default: return true;
1426 case 'm': // memory
Evan Cheng0d538262006-11-08 20:34:28 +00001427 if (!SelectAddr(Op, Op, Op0, Op1, Op2, Op3))
Chris Lattnerc0bad572006-06-08 18:03:49 +00001428 return true;
1429 break;
1430 }
1431
Evan Cheng04699902006-08-26 01:05:16 +00001432 OutOps.push_back(Op0);
1433 OutOps.push_back(Op1);
1434 OutOps.push_back(Op2);
1435 OutOps.push_back(Op3);
1436 AddToISelQueue(Op0);
1437 AddToISelQueue(Op1);
1438 AddToISelQueue(Op2);
1439 AddToISelQueue(Op3);
Chris Lattnerc0bad572006-06-08 18:03:49 +00001440 return false;
1441}
1442
Chris Lattnerc961eea2005-11-16 01:54:32 +00001443/// createX86ISelDag - This pass converts a legalized DAG into a
1444/// X86-specific DAG, ready for instruction scheduling.
1445///
Evan Chenge50794a2006-08-29 18:28:33 +00001446FunctionPass *llvm::createX86ISelDag(X86TargetMachine &TM, bool Fast) {
1447 return new X86DAGToDAGISel(TM, Fast);
Chris Lattnerc961eea2005-11-16 01:54:32 +00001448}