blob: dc44b34cff6289df1e831f189936f0502036fc0c [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- HexagonTargetMachine.cpp - Define TargetMachine for Hexagon -------===//
Tony Linthicumb4b54152011-12-12 21:14:40 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Jia Liu31d157a2012-02-18 12:03:15 +000010// Implements the info about Hexagon target spec.
Tony Linthicumb4b54152011-12-12 21:14:40 +000011//
12//===----------------------------------------------------------------------===//
13
Tony Linthicumb4b54152011-12-12 21:14:40 +000014#include "HexagonTargetMachine.h"
15#include "Hexagon.h"
16#include "HexagonISelLowering.h"
Sergei Larin3e590402012-09-04 14:49:56 +000017#include "HexagonMachineScheduler.h"
Jyotsna Vermaf931f692013-05-07 19:53:00 +000018#include "HexagonTargetObjectFile.h"
Tony Linthicumb4b54152011-12-12 21:14:40 +000019#include "llvm/CodeGen/Passes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000020#include "llvm/IR/Module.h"
Tony Linthicumb4b54152011-12-12 21:14:40 +000021#include "llvm/PassManager.h"
Benjamin Kramerf3fd7ee2012-02-06 10:19:29 +000022#include "llvm/Support/CommandLine.h"
Tony Linthicumb4b54152011-12-12 21:14:40 +000023#include "llvm/Support/TargetRegistry.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000024#include "llvm/Transforms/IPO/PassManagerBuilder.h"
25#include "llvm/Transforms/Scalar.h"
Tony Linthicumb4b54152011-12-12 21:14:40 +000026
Tony Linthicumb4b54152011-12-12 21:14:40 +000027using namespace llvm;
28
Krzysztof Parzyszekb0720902013-05-06 21:25:45 +000029static cl:: opt<bool> DisableHardwareLoops("disable-hexagon-hwloops",
30 cl::Hidden, cl::desc("Disable Hardware Loops for Hexagon target"));
Tony Linthicumb4b54152011-12-12 21:14:40 +000031
Krzysztof Parzyszekb0720902013-05-06 21:25:45 +000032static cl::opt<bool> DisableHexagonMISched("disable-hexagon-misched",
33 cl::Hidden, cl::ZeroOrMore, cl::init(false),
34 cl::desc("Disable Hexagon MI Scheduling"));
Sergei Larin3e590402012-09-04 14:49:56 +000035
Jyotsna Verma0f680702013-03-27 11:14:24 +000036static cl::opt<bool> DisableHexagonCFGOpt("disable-hexagon-cfgopt",
Krzysztof Parzyszekb0720902013-05-06 21:25:45 +000037 cl::Hidden, cl::ZeroOrMore, cl::init(false),
38 cl::desc("Disable Hexagon CFG Optimization"));
39
Jyotsna Verma0f680702013-03-27 11:14:24 +000040
Tony Linthicumb4b54152011-12-12 21:14:40 +000041/// HexagonTargetMachineModule - Note that this is used on hosts that
42/// cannot link in a library unless there are references into the
43/// library. In particular, it seems that it is not possible to get
44/// things to work on Win32 without this. Though it is unused, do not
45/// remove it.
46extern "C" int HexagonTargetMachineModule;
47int HexagonTargetMachineModule = 0;
48
49extern "C" void LLVMInitializeHexagonTarget() {
50 // Register the target.
51 RegisterTargetMachine<HexagonTargetMachine> X(TheHexagonTarget);
Tony Linthicumb4b54152011-12-12 21:14:40 +000052}
53
Sergei Larin3e590402012-09-04 14:49:56 +000054static ScheduleDAGInstrs *createVLIWMachineSched(MachineSchedContext *C) {
55 return new VLIWMachineScheduler(C, new ConvergingVLIWScheduler());
56}
57
58static MachineSchedRegistry
59SchedCustomRegistry("hexagon", "Run Hexagon's custom scheduler",
60 createVLIWMachineSched);
Tony Linthicumb4b54152011-12-12 21:14:40 +000061
62/// HexagonTargetMachine ctor - Create an ILP32 architecture model.
63///
64
65/// Hexagon_TODO: Do I need an aggregate alignment?
66///
67HexagonTargetMachine::HexagonTargetMachine(const Target &T, StringRef TT,
68 StringRef CPU, StringRef FS,
Craig Topper1e0c9ab2012-03-17 09:24:09 +000069 const TargetOptions &Options,
Tony Linthicumb4b54152011-12-12 21:14:40 +000070 Reloc::Model RM,
71 CodeModel::Model CM,
72 CodeGenOpt::Level OL)
73 : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
Micah Villmow3574eca2012-10-08 16:38:25 +000074 DL("e-p:32:32:32-"
Sirish Pande7517bbc2012-05-10 20:20:25 +000075 "i64:64:64-i32:32:32-i16:16:16-i1:32:32-"
76 "f64:64:64-f32:32:32-a0:0-n32") ,
Benjamin Kramer90345622011-12-16 19:08:59 +000077 Subtarget(TT, CPU, FS), InstrInfo(Subtarget), TLInfo(*this),
Tony Linthicumb4b54152011-12-12 21:14:40 +000078 TSInfo(*this),
79 FrameLowering(Subtarget),
Chandler Carruthaeef83c2013-01-07 01:37:14 +000080 InstrItins(&Subtarget.getInstrItineraryData()) {
Jyotsna Verma0f680702013-03-27 11:14:24 +000081 setMCUseCFI(false);
Tony Linthicumb4b54152011-12-12 21:14:40 +000082}
83
84// addPassesForOptimizations - Allow the backend (target) to add Target
85// Independent Optimization passes to the Pass Manager.
86bool HexagonTargetMachine::addPassesForOptimizations(PassManagerBase &PM) {
Jyotsna Verma0f680702013-03-27 11:14:24 +000087 if (getOptLevel() != CodeGenOpt::None) {
88 PM.add(createConstantPropagationPass());
89 PM.add(createLoopSimplifyPass());
90 PM.add(createDeadCodeEliminationPass());
91 PM.add(createConstantPropagationPass());
92 PM.add(createLoopUnrollPass());
93 PM.add(createLoopStrengthReducePass());
94 }
Tony Linthicumb4b54152011-12-12 21:14:40 +000095 return true;
96}
97
Andrew Trick843ee2e2012-02-03 05:12:41 +000098namespace {
99/// Hexagon Code Generator Pass Configuration Options.
100class HexagonPassConfig : public TargetPassConfig {
101public:
Andrew Trick061efcf2012-02-04 02:56:59 +0000102 HexagonPassConfig(HexagonTargetMachine *TM, PassManagerBase &PM)
Sergei Larin3e590402012-09-04 14:49:56 +0000103 : TargetPassConfig(TM, PM) {
104 // Enable MI scheduler.
105 if (!DisableHexagonMISched) {
106 enablePass(&MachineSchedulerID);
107 MachineSchedRegistry::setDefault(createVLIWMachineSched);
108 }
109 }
Andrew Trick843ee2e2012-02-03 05:12:41 +0000110
111 HexagonTargetMachine &getHexagonTargetMachine() const {
112 return getTM<HexagonTargetMachine>();
113 }
114
115 virtual bool addInstSelector();
116 virtual bool addPreRegAlloc();
117 virtual bool addPostRegAlloc();
118 virtual bool addPreSched2();
119 virtual bool addPreEmitPass();
120};
121} // namespace
122
Andrew Trick061efcf2012-02-04 02:56:59 +0000123TargetPassConfig *HexagonTargetMachine::createPassConfig(PassManagerBase &PM) {
124 return new HexagonPassConfig(this, PM);
Andrew Trick843ee2e2012-02-03 05:12:41 +0000125}
126
127bool HexagonPassConfig::addInstSelector() {
Krzysztof Parzyszekb0720902013-05-06 21:25:45 +0000128 const HexagonTargetMachine &TM = getHexagonTargetMachine();
129 bool NoOpt = (getOptLevel() == CodeGenOpt::None);
Jyotsna Verma0f680702013-03-27 11:14:24 +0000130
Krzysztof Parzyszekb0720902013-05-06 21:25:45 +0000131 if (!NoOpt)
132 addPass(createHexagonRemoveExtendArgs(TM));
Jyotsna Verma0f680702013-03-27 11:14:24 +0000133
Krzysztof Parzyszekb0720902013-05-06 21:25:45 +0000134 addPass(createHexagonISelDag(TM, getOptLevel()));
Jyotsna Verma0f680702013-03-27 11:14:24 +0000135
Krzysztof Parzyszekb0720902013-05-06 21:25:45 +0000136 if (!NoOpt) {
Jyotsna Verma0f680702013-03-27 11:14:24 +0000137 addPass(createHexagonPeephole());
Krzysztof Parzyszekb0720902013-05-06 21:25:45 +0000138 printAndVerify("After hexagon peephole pass");
139 }
Jyotsna Verma0f680702013-03-27 11:14:24 +0000140
Tony Linthicumb4b54152011-12-12 21:14:40 +0000141 return false;
142}
143
Andrew Trick843ee2e2012-02-03 05:12:41 +0000144bool HexagonPassConfig::addPreRegAlloc() {
Krzysztof Parzyszekb0720902013-05-06 21:25:45 +0000145 if (getOptLevel() != CodeGenOpt::None)
146 if (!DisableHardwareLoops)
147 addPass(createHexagonHardwareLoops());
Tony Linthicumb4b54152011-12-12 21:14:40 +0000148 return false;
149}
150
Andrew Trick843ee2e2012-02-03 05:12:41 +0000151bool HexagonPassConfig::addPostRegAlloc() {
Krzysztof Parzyszekb0720902013-05-06 21:25:45 +0000152 const HexagonTargetMachine &TM = getHexagonTargetMachine();
153 if (getOptLevel() != CodeGenOpt::None)
154 if (!DisableHexagonCFGOpt)
155 addPass(createHexagonCFGOptimizer(TM));
156 return false;
Tony Linthicumb4b54152011-12-12 21:14:40 +0000157}
158
Andrew Trick843ee2e2012-02-03 05:12:41 +0000159bool HexagonPassConfig::addPreSched2() {
Jyotsna Vermaf931f692013-05-07 19:53:00 +0000160 const HexagonTargetMachine &TM = getHexagonTargetMachine();
161 HexagonTargetObjectFile &TLOF =
162 (HexagonTargetObjectFile&)(getTargetLowering()->getObjFileLowering());
163
164 if (getOptLevel() != CodeGenOpt::None)
165 addPass(&IfConverterID);
166 if (!TLOF.IsSmallDataEnabled()) {
167 addPass(createHexagonSplitConst32AndConst64(TM));
168 printAndVerify("After hexagon split const32/64 pass");
169 }
170 return true;
Jyotsna Verma0f680702013-03-27 11:14:24 +0000171 if (getOptLevel() != CodeGenOpt::None)
172 addPass(&IfConverterID);
Jyotsna Vermaddcf3ee2013-05-07 17:12:35 +0000173 return false;
Tony Linthicumb4b54152011-12-12 21:14:40 +0000174}
175
Andrew Trick843ee2e2012-02-03 05:12:41 +0000176bool HexagonPassConfig::addPreEmitPass() {
Krzysztof Parzyszekb0720902013-05-06 21:25:45 +0000177 const HexagonTargetMachine &TM = getHexagonTargetMachine();
178 bool NoOpt = (getOptLevel() == CodeGenOpt::None);
Tony Linthicumb4b54152011-12-12 21:14:40 +0000179
Krzysztof Parzyszekb0720902013-05-06 21:25:45 +0000180 if (!NoOpt)
Jyotsna Verma0f680702013-03-27 11:14:24 +0000181 addPass(createHexagonNewValueJump());
Sirish Pandeb3385702012-05-12 05:10:30 +0000182
Tony Linthicumb4b54152011-12-12 21:14:40 +0000183 // Expand Spill code for predicate registers.
Krzysztof Parzyszekb0720902013-05-06 21:25:45 +0000184 addPass(createHexagonExpandPredSpillCode(TM));
Tony Linthicumb4b54152011-12-12 21:14:40 +0000185
186 // Split up TFRcondsets into conditional transfers.
Krzysztof Parzyszekb0720902013-05-06 21:25:45 +0000187 addPass(createHexagonSplitTFRCondSets(TM));
Tony Linthicumb4b54152011-12-12 21:14:40 +0000188
Sirish Pande26f61a12012-05-03 21:52:53 +0000189 // Create Packets.
Krzysztof Parzyszekb0720902013-05-06 21:25:45 +0000190 if (!NoOpt) {
191 if (!DisableHardwareLoops)
192 addPass(createHexagonFixupHwLoops());
Jyotsna Verma0f680702013-03-27 11:14:24 +0000193 addPass(createHexagonPacketizer());
Krzysztof Parzyszekb0720902013-05-06 21:25:45 +0000194 }
Sirish Pande26f61a12012-05-03 21:52:53 +0000195
Tony Linthicumb4b54152011-12-12 21:14:40 +0000196 return false;
197}