blob: e885cd36a041bb88c629313acf29d7b755a08933 [file] [log] [blame]
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +00001//===- MSP430InstrInfo.h - MSP430 Instruction Information -------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the MSP430 implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef LLVM_TARGET_MSP430INSTRINFO_H
15#define LLVM_TARGET_MSP430INSTRINFO_H
16
17#include "llvm/Target/TargetInstrInfo.h"
18#include "MSP430RegisterInfo.h"
19
20namespace llvm {
21
22class MSP430TargetMachine;
23
Anton Korobeynikov702adab2010-01-15 21:19:05 +000024/// MSP430II - This namespace holds all of the target specific flags that
25/// instruction info tracks.
26///
27namespace MSP430II {
28 enum {
29 SizeShift = 2,
30 SizeMask = 7 << SizeShift,
31
32 SizeUnknown = 0 << SizeShift,
33 SizeSpecial = 1 << SizeShift,
34 Size2Bytes = 2 << SizeShift,
35 Size4Bytes = 3 << SizeShift,
36 Size6Bytes = 4 << SizeShift
37 };
38}
39
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +000040class MSP430InstrInfo : public TargetInstrInfoImpl {
41 const MSP430RegisterInfo RI;
42 MSP430TargetMachine &TM;
43public:
44 explicit MSP430InstrInfo(MSP430TargetMachine &TM);
45
46 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
47 /// such, whenever a client has an instance of instruction info, it should
48 /// always be able to get register info as well (through this method).
49 ///
50 virtual const TargetRegisterInfo &getRegisterInfo() const { return RI; }
Anton Korobeynikov1df221f2009-05-03 13:02:04 +000051
Jakob Stoklund Olesen41ce3cf2010-07-11 06:53:30 +000052 void copyPhysReg(MachineBasicBlock &MBB,
53 MachineBasicBlock::iterator I, DebugLoc DL,
54 unsigned DestReg, unsigned SrcReg,
55 bool KillSrc) const;
Anton Korobeynikov1df221f2009-05-03 13:02:04 +000056
Anton Korobeynikovaa299152009-05-03 13:09:57 +000057 virtual void storeRegToStackSlot(MachineBasicBlock &MBB,
58 MachineBasicBlock::iterator MI,
Anton Korobeynikovd5047cb2009-05-03 13:11:04 +000059 unsigned SrcReg, bool isKill,
60 int FrameIndex,
Evan Cheng746ad692010-05-06 19:06:44 +000061 const TargetRegisterClass *RC,
62 const TargetRegisterInfo *TRI) const;
Anton Korobeynikovaa299152009-05-03 13:09:57 +000063 virtual void loadRegFromStackSlot(MachineBasicBlock &MBB,
64 MachineBasicBlock::iterator MI,
65 unsigned DestReg, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +000066 const TargetRegisterClass *RC,
67 const TargetRegisterInfo *TRI) const;
Anton Korobeynikovd5047cb2009-05-03 13:11:04 +000068
Anton Korobeynikov702adab2010-01-15 21:19:05 +000069 unsigned GetInstSizeInBytes(const MachineInstr *MI) const;
70
Anton Korobeynikov90593d22009-10-21 19:17:18 +000071 // Branch folding goodness
72 bool ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const;
Anton Korobeynikov90593d22009-10-21 19:17:18 +000073 bool isUnpredicatedTerminator(const MachineInstr *MI) const;
74 bool AnalyzeBranch(MachineBasicBlock &MBB,
75 MachineBasicBlock *&TBB, MachineBasicBlock *&FBB,
76 SmallVectorImpl<MachineOperand> &Cond,
77 bool AllowModify) const;
78
79 unsigned RemoveBranch(MachineBasicBlock &MBB) const;
80 unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
81 MachineBasicBlock *FBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +000082 const SmallVectorImpl<MachineOperand> &Cond,
83 DebugLoc DL) const;
Anton Korobeynikov8644af32009-05-03 13:15:22 +000084
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +000085};
86
87}
88
89#endif