blob: 6ef4b0a28a20703c120214d43bae0afd456ca3f9 [file] [log] [blame]
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +00001//===- MSP430InstrInfo.h - MSP430 Instruction Information -------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the MSP430 implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef LLVM_TARGET_MSP430INSTRINFO_H
15#define LLVM_TARGET_MSP430INSTRINFO_H
16
17#include "llvm/Target/TargetInstrInfo.h"
18#include "MSP430RegisterInfo.h"
19
20namespace llvm {
21
22class MSP430TargetMachine;
23
Anton Korobeynikov702adab2010-01-15 21:19:05 +000024/// MSP430II - This namespace holds all of the target specific flags that
25/// instruction info tracks.
26///
27namespace MSP430II {
28 enum {
29 SizeShift = 2,
30 SizeMask = 7 << SizeShift,
31
32 SizeUnknown = 0 << SizeShift,
33 SizeSpecial = 1 << SizeShift,
34 Size2Bytes = 2 << SizeShift,
35 Size4Bytes = 3 << SizeShift,
36 Size6Bytes = 4 << SizeShift
37 };
38}
39
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +000040class MSP430InstrInfo : public TargetInstrInfoImpl {
41 const MSP430RegisterInfo RI;
42 MSP430TargetMachine &TM;
43public:
44 explicit MSP430InstrInfo(MSP430TargetMachine &TM);
45
46 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
47 /// such, whenever a client has an instance of instruction info, it should
48 /// always be able to get register info as well (through this method).
49 ///
50 virtual const TargetRegisterInfo &getRegisterInfo() const { return RI; }
Anton Korobeynikov1df221f2009-05-03 13:02:04 +000051
52 bool copyRegToReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
53 unsigned DestReg, unsigned SrcReg,
54 const TargetRegisterClass *DestRC,
55 const TargetRegisterClass *SrcRC) const;
56
57 bool isMoveInstr(const MachineInstr& MI,
58 unsigned &SrcReg, unsigned &DstReg,
59 unsigned &SrcSubIdx, unsigned &DstSubIdx) const;
Anton Korobeynikovaa299152009-05-03 13:09:57 +000060
61 virtual void storeRegToStackSlot(MachineBasicBlock &MBB,
62 MachineBasicBlock::iterator MI,
Anton Korobeynikovd5047cb2009-05-03 13:11:04 +000063 unsigned SrcReg, bool isKill,
64 int FrameIndex,
Anton Korobeynikovaa299152009-05-03 13:09:57 +000065 const TargetRegisterClass *RC) const;
66 virtual void loadRegFromStackSlot(MachineBasicBlock &MBB,
67 MachineBasicBlock::iterator MI,
68 unsigned DestReg, int FrameIdx,
69 const TargetRegisterClass *RC) const;
Anton Korobeynikovd5047cb2009-05-03 13:11:04 +000070
71 virtual bool spillCalleeSavedRegisters(MachineBasicBlock &MBB,
72 MachineBasicBlock::iterator MI,
73 const std::vector<CalleeSavedInfo> &CSI) const;
74 virtual bool restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
75 MachineBasicBlock::iterator MI,
76 const std::vector<CalleeSavedInfo> &CSI) const;
77
Anton Korobeynikov702adab2010-01-15 21:19:05 +000078 unsigned GetInstSizeInBytes(const MachineInstr *MI) const;
79
Anton Korobeynikov90593d22009-10-21 19:17:18 +000080 // Branch folding goodness
81 bool ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const;
Anton Korobeynikov90593d22009-10-21 19:17:18 +000082 bool isUnpredicatedTerminator(const MachineInstr *MI) const;
83 bool AnalyzeBranch(MachineBasicBlock &MBB,
84 MachineBasicBlock *&TBB, MachineBasicBlock *&FBB,
85 SmallVectorImpl<MachineOperand> &Cond,
86 bool AllowModify) const;
87
88 unsigned RemoveBranch(MachineBasicBlock &MBB) const;
89 unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
90 MachineBasicBlock *FBB,
91 const SmallVectorImpl<MachineOperand> &Cond) const;
Anton Korobeynikov8644af32009-05-03 13:15:22 +000092
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +000093};
94
95}
96
97#endif