blob: 4f6a79ee535c85bed13275af38132f30d584fff9 [file] [log] [blame]
Chris Lattnerd23405e2008-03-17 03:21:36 +00001//===-- SparcISelLowering.cpp - Sparc DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the interfaces that Sparc uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "SparcISelLowering.h"
16#include "SparcTargetMachine.h"
Chris Lattnerd23405e2008-03-17 03:21:36 +000017#include "llvm/Function.h"
Chris Lattner5a65b922008-03-17 05:41:48 +000018#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerd23405e2008-03-17 03:21:36 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
20#include "llvm/CodeGen/MachineFunction.h"
21#include "llvm/CodeGen/MachineInstrBuilder.h"
22#include "llvm/CodeGen/MachineRegisterInfo.h"
23#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000024#include "llvm/Target/TargetLoweringObjectFile.h"
Anton Korobeynikov0eefda12008-10-10 20:28:10 +000025#include "llvm/ADT/VectorExtras.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000026#include "llvm/Support/ErrorHandling.h"
Chris Lattnerd23405e2008-03-17 03:21:36 +000027using namespace llvm;
28
Chris Lattner5a65b922008-03-17 05:41:48 +000029
30//===----------------------------------------------------------------------===//
31// Calling Convention Implementation
32//===----------------------------------------------------------------------===//
33
34#include "SparcGenCallingConv.inc"
35
Dan Gohman98ca4f22009-08-05 01:29:28 +000036SDValue
37SparcTargetLowering::LowerReturn(SDValue Chain,
38 unsigned CallConv, bool isVarArg,
39 const SmallVectorImpl<ISD::OutputArg> &Outs,
40 DebugLoc dl, SelectionDAG &DAG) {
41
Chris Lattner5a65b922008-03-17 05:41:48 +000042 // CCValAssign - represent the assignment of the return value to locations.
43 SmallVector<CCValAssign, 16> RVLocs;
Anton Korobeynikov53835702008-10-10 20:27:31 +000044
Chris Lattner5a65b922008-03-17 05:41:48 +000045 // CCState - Info about the registers and stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +000046 CCState CCInfo(CallConv, isVarArg, DAG.getTarget(),
47 RVLocs, *DAG.getContext());
Anton Korobeynikov53835702008-10-10 20:27:31 +000048
Dan Gohman98ca4f22009-08-05 01:29:28 +000049 // Analize return values.
50 CCInfo.AnalyzeReturn(Outs, RetCC_Sparc32);
Anton Korobeynikov53835702008-10-10 20:27:31 +000051
Chris Lattner5a65b922008-03-17 05:41:48 +000052 // If this is the first return lowered for this function, add the regs to the
53 // liveout set for the function.
54 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
55 for (unsigned i = 0; i != RVLocs.size(); ++i)
56 if (RVLocs[i].isRegLoc())
57 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
58 }
Anton Korobeynikov53835702008-10-10 20:27:31 +000059
Dan Gohman475871a2008-07-27 21:46:04 +000060 SDValue Flag;
Chris Lattner5a65b922008-03-17 05:41:48 +000061
62 // Copy the result values into the output registers.
63 for (unsigned i = 0; i != RVLocs.size(); ++i) {
64 CCValAssign &VA = RVLocs[i];
65 assert(VA.isRegLoc() && "Can only return in registers!");
Anton Korobeynikov53835702008-10-10 20:27:31 +000066
Dale Johannesena05dca42009-02-04 23:02:30 +000067 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +000068 Outs[i].Val, Flag);
Anton Korobeynikov53835702008-10-10 20:27:31 +000069
Chris Lattner5a65b922008-03-17 05:41:48 +000070 // Guarantee that all emitted copies are stuck together with flags.
71 Flag = Chain.getValue(1);
72 }
Anton Korobeynikov53835702008-10-10 20:27:31 +000073
Gabor Greifba36cb52008-08-28 21:40:38 +000074 if (Flag.getNode())
Dale Johannesena05dca42009-02-04 23:02:30 +000075 return DAG.getNode(SPISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
76 return DAG.getNode(SPISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner5a65b922008-03-17 05:41:48 +000077}
78
Dan Gohman98ca4f22009-08-05 01:29:28 +000079/// LowerFormalArguments - V8 uses a very simple ABI, where all values are
80/// passed in either one or two GPRs, including FP values. TODO: we should
81/// pass FP values in FP registers for fastcc functions.
Eli Friedmana786c7b2009-07-19 19:53:46 +000082SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +000083SparcTargetLowering::LowerFormalArguments(SDValue Chain,
84 unsigned CallConv, bool isVarArg,
85 const SmallVectorImpl<ISD::InputArg>
86 &Ins,
87 DebugLoc dl, SelectionDAG &DAG,
88 SmallVectorImpl<SDValue> &InVals) {
89
Chris Lattner5a65b922008-03-17 05:41:48 +000090 MachineFunction &MF = DAG.getMachineFunction();
91 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Eli Friedmana786c7b2009-07-19 19:53:46 +000092
93 // Assign locations to all of the incoming arguments.
94 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +000095 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
96 ArgLocs, *DAG.getContext());
97 CCInfo.AnalyzeFormalArguments(Ins, CC_Sparc32);
Anton Korobeynikov53835702008-10-10 20:27:31 +000098
Chris Lattner5a65b922008-03-17 05:41:48 +000099 static const unsigned ArgRegs[] = {
100 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
101 };
Chris Lattner5a65b922008-03-17 05:41:48 +0000102 const unsigned *CurArgReg = ArgRegs, *ArgRegEnd = ArgRegs+6;
103 unsigned ArgOffset = 68;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000104
Eli Friedmana786c7b2009-07-19 19:53:46 +0000105 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
106 SDValue ArgValue;
107 CCValAssign &VA = ArgLocs[i];
108 // FIXME: We ignore the register assignments of AnalyzeFormalArguments
109 // because it doesn't know how to split a double into two i32 registers.
110 MVT ObjectVT = VA.getValVT();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000111 switch (ObjectVT.getSimpleVT()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000112 default: llvm_unreachable("Unhandled argument type!");
Chris Lattner5a65b922008-03-17 05:41:48 +0000113 case MVT::i1:
114 case MVT::i8:
115 case MVT::i16:
116 case MVT::i32:
Dan Gohman98ca4f22009-08-05 01:29:28 +0000117 if (!Ins[i].Used) { // Argument is dead.
118 if (CurArgReg < ArgRegEnd) ++CurArgReg;
119 InVals.push_back(DAG.getUNDEF(ObjectVT));
120 } else if (CurArgReg < ArgRegEnd) { // Lives in an incoming GPR
Chris Lattner5a65b922008-03-17 05:41:48 +0000121 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
122 MF.getRegInfo().addLiveIn(*CurArgReg++, VReg);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000123 SDValue Arg = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000124 if (ObjectVT != MVT::i32) {
125 unsigned AssertOp = ISD::AssertSext;
Dale Johannesen39355f92009-02-04 02:34:38 +0000126 Arg = DAG.getNode(AssertOp, dl, MVT::i32, Arg,
Chris Lattner5a65b922008-03-17 05:41:48 +0000127 DAG.getValueType(ObjectVT));
Dale Johannesen39355f92009-02-04 02:34:38 +0000128 Arg = DAG.getNode(ISD::TRUNCATE, dl, ObjectVT, Arg);
Chris Lattner5a65b922008-03-17 05:41:48 +0000129 }
Dan Gohman98ca4f22009-08-05 01:29:28 +0000130 InVals.push_back(Arg);
Chris Lattner5a65b922008-03-17 05:41:48 +0000131 } else {
132 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +0000133 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
134 SDValue Load;
Chris Lattner5a65b922008-03-17 05:41:48 +0000135 if (ObjectVT == MVT::i32) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000136 Load = DAG.getLoad(MVT::i32, dl, Chain, FIPtr, NULL, 0);
Chris Lattner5a65b922008-03-17 05:41:48 +0000137 } else {
138 ISD::LoadExtType LoadOp = ISD::SEXTLOAD;
139
140 // Sparc is big endian, so add an offset based on the ObjectVT.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000141 unsigned Offset = 4-std::max(1U, ObjectVT.getSizeInBits()/8);
Dale Johannesen39355f92009-02-04 02:34:38 +0000142 FIPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIPtr,
Chris Lattner5a65b922008-03-17 05:41:48 +0000143 DAG.getConstant(Offset, MVT::i32));
Dan Gohman98ca4f22009-08-05 01:29:28 +0000144 Load = DAG.getExtLoad(LoadOp, dl, MVT::i32, Chain, FIPtr,
Chris Lattner5a65b922008-03-17 05:41:48 +0000145 NULL, 0, ObjectVT);
Dale Johannesen39355f92009-02-04 02:34:38 +0000146 Load = DAG.getNode(ISD::TRUNCATE, dl, ObjectVT, Load);
Chris Lattner5a65b922008-03-17 05:41:48 +0000147 }
Dan Gohman98ca4f22009-08-05 01:29:28 +0000148 InVals.push_back(Load);
Chris Lattner5a65b922008-03-17 05:41:48 +0000149 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000150
Chris Lattner5a65b922008-03-17 05:41:48 +0000151 ArgOffset += 4;
152 break;
153 case MVT::f32:
Dan Gohman98ca4f22009-08-05 01:29:28 +0000154 if (!Ins[i].Used) { // Argument is dead.
155 if (CurArgReg < ArgRegEnd) ++CurArgReg;
156 InVals.push_back(DAG.getUNDEF(ObjectVT));
157 } else if (CurArgReg < ArgRegEnd) { // Lives in an incoming GPR
Chris Lattner5a65b922008-03-17 05:41:48 +0000158 // FP value is passed in an integer register.
159 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
160 MF.getRegInfo().addLiveIn(*CurArgReg++, VReg);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000161 SDValue Arg = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000162
Dale Johannesen39355f92009-02-04 02:34:38 +0000163 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Arg);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000164 InVals.push_back(Arg);
Chris Lattner5a65b922008-03-17 05:41:48 +0000165 } else {
166 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +0000167 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000168 SDValue Load = DAG.getLoad(MVT::f32, dl, Chain, FIPtr, NULL, 0);
169 InVals.push_back(Load);
Chris Lattner5a65b922008-03-17 05:41:48 +0000170 }
171 ArgOffset += 4;
172 break;
173
174 case MVT::i64:
175 case MVT::f64:
Dan Gohman98ca4f22009-08-05 01:29:28 +0000176 if (!Ins[i].Used) { // Argument is dead.
177 if (CurArgReg < ArgRegEnd) ++CurArgReg;
178 if (CurArgReg < ArgRegEnd) ++CurArgReg;
179 InVals.push_back(DAG.getUNDEF(ObjectVT));
180 } else {
Dan Gohman475871a2008-07-27 21:46:04 +0000181 SDValue HiVal;
Chris Lattner5a65b922008-03-17 05:41:48 +0000182 if (CurArgReg < ArgRegEnd) { // Lives in an incoming GPR
183 unsigned VRegHi = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
184 MF.getRegInfo().addLiveIn(*CurArgReg++, VRegHi);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000185 HiVal = DAG.getCopyFromReg(Chain, dl, VRegHi, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000186 } else {
187 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +0000188 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000189 HiVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr, NULL, 0);
Chris Lattner5a65b922008-03-17 05:41:48 +0000190 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000191
Dan Gohman475871a2008-07-27 21:46:04 +0000192 SDValue LoVal;
Chris Lattner5a65b922008-03-17 05:41:48 +0000193 if (CurArgReg < ArgRegEnd) { // Lives in an incoming GPR
194 unsigned VRegLo = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
195 MF.getRegInfo().addLiveIn(*CurArgReg++, VRegLo);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000196 LoVal = DAG.getCopyFromReg(Chain, dl, VRegLo, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000197 } else {
198 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset+4);
Dan Gohman475871a2008-07-27 21:46:04 +0000199 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000200 LoVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr, NULL, 0);
Chris Lattner5a65b922008-03-17 05:41:48 +0000201 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000202
Chris Lattner5a65b922008-03-17 05:41:48 +0000203 // Compose the two halves together into an i64 unit.
Anton Korobeynikov53835702008-10-10 20:27:31 +0000204 SDValue WholeValue =
Dale Johannesen39355f92009-02-04 02:34:38 +0000205 DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, LoVal, HiVal);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000206
Chris Lattner5a65b922008-03-17 05:41:48 +0000207 // If we want a double, do a bit convert.
208 if (ObjectVT == MVT::f64)
Dale Johannesen39355f92009-02-04 02:34:38 +0000209 WholeValue = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, WholeValue);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000210
Dan Gohman98ca4f22009-08-05 01:29:28 +0000211 InVals.push_back(WholeValue);
Chris Lattner5a65b922008-03-17 05:41:48 +0000212 }
213 ArgOffset += 8;
214 break;
215 }
216 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000217
Chris Lattner5a65b922008-03-17 05:41:48 +0000218 // Store remaining ArgRegs to the stack if this is a varargs function.
Eli Friedmana786c7b2009-07-19 19:53:46 +0000219 if (isVarArg) {
Chris Lattner5a65b922008-03-17 05:41:48 +0000220 // Remember the vararg offset for the va_start implementation.
221 VarArgsFrameOffset = ArgOffset;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000222
Eli Friedmana786c7b2009-07-19 19:53:46 +0000223 std::vector<SDValue> OutChains;
224
Chris Lattner5a65b922008-03-17 05:41:48 +0000225 for (; CurArgReg != ArgRegEnd; ++CurArgReg) {
226 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
227 MF.getRegInfo().addLiveIn(*CurArgReg, VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +0000228 SDValue Arg = DAG.getCopyFromReg(DAG.getRoot(), dl, VReg, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000229
230 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +0000231 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000232
Dale Johannesen39355f92009-02-04 02:34:38 +0000233 OutChains.push_back(DAG.getStore(DAG.getRoot(), dl, Arg, FIPtr, NULL, 0));
Chris Lattner5a65b922008-03-17 05:41:48 +0000234 ArgOffset += 4;
235 }
Eli Friedmana786c7b2009-07-19 19:53:46 +0000236
237 if (!OutChains.empty()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000238 OutChains.push_back(Chain);
239 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
240 &OutChains[0], OutChains.size());
Eli Friedmana786c7b2009-07-19 19:53:46 +0000241 }
Chris Lattner5a65b922008-03-17 05:41:48 +0000242 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000243
Dan Gohman98ca4f22009-08-05 01:29:28 +0000244 return Chain;
Chris Lattner5a65b922008-03-17 05:41:48 +0000245}
246
Dan Gohman98ca4f22009-08-05 01:29:28 +0000247SDValue
248SparcTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
249 unsigned CallConv, bool isVarArg,
250 bool isTailCall,
251 const SmallVectorImpl<ISD::OutputArg> &Outs,
252 const SmallVectorImpl<ISD::InputArg> &Ins,
253 DebugLoc dl, SelectionDAG &DAG,
254 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner98949a62008-03-17 06:01:07 +0000255
Chris Lattner315123f2008-03-17 06:58:37 +0000256#if 0
257 // Analyze operands of the call, assigning locations to each operand.
258 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000259 CCState CCInfo(CallConv, isVarArg, DAG.getTarget(), ArgLocs);
260 CCInfo.AnalyzeCallOperands(Outs, CC_Sparc32);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000261
Chris Lattner315123f2008-03-17 06:58:37 +0000262 // Get the size of the outgoing arguments stack space requirement.
263 unsigned ArgsSize = CCInfo.getNextStackOffset();
264 // FIXME: We can't use this until f64 is known to take two GPRs.
265#else
266 (void)CC_Sparc32;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000267
Chris Lattner5a65b922008-03-17 05:41:48 +0000268 // Count the size of the outgoing arguments.
269 unsigned ArgsSize = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000270 for (unsigned i = 0, e = Outs.size(); i != e; ++i) {
271 switch (Outs[i].Val.getValueType().getSimpleVT()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000272 default: llvm_unreachable("Unknown value type!");
Chris Lattner315123f2008-03-17 06:58:37 +0000273 case MVT::i1:
274 case MVT::i8:
275 case MVT::i16:
276 case MVT::i32:
277 case MVT::f32:
278 ArgsSize += 4;
279 break;
280 case MVT::i64:
281 case MVT::f64:
282 ArgsSize += 8;
283 break;
Chris Lattner5a65b922008-03-17 05:41:48 +0000284 }
285 }
286 if (ArgsSize > 4*6)
287 ArgsSize -= 4*6; // Space for first 6 arguments is prereserved.
288 else
289 ArgsSize = 0;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000290#endif
291
Chris Lattner5a65b922008-03-17 05:41:48 +0000292 // Keep stack frames 8-byte aligned.
293 ArgsSize = (ArgsSize+7) & ~7;
294
Chris Lattnere563bbc2008-10-11 22:08:30 +0000295 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(ArgsSize, true));
Anton Korobeynikov53835702008-10-10 20:27:31 +0000296
Dan Gohman475871a2008-07-27 21:46:04 +0000297 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
298 SmallVector<SDValue, 8> MemOpChains;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000299
Chris Lattner315123f2008-03-17 06:58:37 +0000300#if 0
301 // Walk the register/memloc assignments, inserting copies/loads.
302 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
303 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +0000304 SDValue Arg = Outs[i].Val;
Chris Lattner315123f2008-03-17 06:58:37 +0000305
306 // Promote the value if needed.
307 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000308 default: llvm_unreachable("Unknown loc info!");
Chris Lattner315123f2008-03-17 06:58:37 +0000309 case CCValAssign::Full: break;
310 case CCValAssign::SExt:
311 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
312 break;
313 case CCValAssign::ZExt:
314 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
315 break;
316 case CCValAssign::AExt:
317 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
318 break;
319 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000320
321 // Arguments that can be passed on register must be kept at
Chris Lattner315123f2008-03-17 06:58:37 +0000322 // RegsToPass vector
323 if (VA.isRegLoc()) {
324 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
325 continue;
326 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000327
Chris Lattner315123f2008-03-17 06:58:37 +0000328 assert(VA.isMemLoc());
Anton Korobeynikov53835702008-10-10 20:27:31 +0000329
Chris Lattner315123f2008-03-17 06:58:37 +0000330 // Create a store off the stack pointer for this argument.
Dan Gohman475871a2008-07-27 21:46:04 +0000331 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
Chris Lattner315123f2008-03-17 06:58:37 +0000332 // FIXME: VERIFY THAT 68 IS RIGHT.
Dan Gohman475871a2008-07-27 21:46:04 +0000333 SDValue PtrOff = DAG.getIntPtrConstant(VA.getLocMemOffset()+68);
Chris Lattner315123f2008-03-17 06:58:37 +0000334 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
335 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
336 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000337
338#else
Chris Lattner315123f2008-03-17 06:58:37 +0000339 static const unsigned ArgRegs[] = {
340 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
341 };
Chris Lattner5a65b922008-03-17 05:41:48 +0000342 unsigned ArgOffset = 68;
Chris Lattner315123f2008-03-17 06:58:37 +0000343
Dan Gohman98ca4f22009-08-05 01:29:28 +0000344 for (unsigned i = 0, e = Outs.size(); i != e; ++i) {
345 SDValue Val = Outs[i].Val;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000346 MVT ObjectVT = Val.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000347 SDValue ValToStore(0, 0);
Chris Lattner5a65b922008-03-17 05:41:48 +0000348 unsigned ObjSize;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000349 switch (ObjectVT.getSimpleVT()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000350 default: llvm_unreachable("Unhandled argument type!");
Chris Lattner5a65b922008-03-17 05:41:48 +0000351 case MVT::i32:
352 ObjSize = 4;
353
Chris Lattner315123f2008-03-17 06:58:37 +0000354 if (RegsToPass.size() >= 6) {
Chris Lattner5a65b922008-03-17 05:41:48 +0000355 ValToStore = Val;
356 } else {
Chris Lattner315123f2008-03-17 06:58:37 +0000357 RegsToPass.push_back(std::make_pair(ArgRegs[RegsToPass.size()], Val));
Chris Lattner5a65b922008-03-17 05:41:48 +0000358 }
359 break;
360 case MVT::f32:
361 ObjSize = 4;
Chris Lattner315123f2008-03-17 06:58:37 +0000362 if (RegsToPass.size() >= 6) {
Chris Lattner5a65b922008-03-17 05:41:48 +0000363 ValToStore = Val;
364 } else {
365 // Convert this to a FP value in an int reg.
Dale Johannesen33c960f2009-02-04 20:06:27 +0000366 Val = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Val);
Chris Lattner315123f2008-03-17 06:58:37 +0000367 RegsToPass.push_back(std::make_pair(ArgRegs[RegsToPass.size()], Val));
Chris Lattner5a65b922008-03-17 05:41:48 +0000368 }
369 break;
Duncan Sands8c0f2442008-12-12 08:05:40 +0000370 case MVT::f64: {
Chris Lattner5a65b922008-03-17 05:41:48 +0000371 ObjSize = 8;
Duncan Sands8c0f2442008-12-12 08:05:40 +0000372 if (RegsToPass.size() >= 6) {
373 ValToStore = Val; // Whole thing is passed in memory.
374 break;
375 }
376
377 // Break into top and bottom parts by storing to the stack and loading
378 // out the parts as integers. Top part goes in a reg.
379 SDValue StackPtr = DAG.CreateStackTemporary(MVT::f64, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000380 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
381 Val, StackPtr, NULL, 0);
Duncan Sands8c0f2442008-12-12 08:05:40 +0000382 // Sparc is big-endian, so the high part comes first.
Dale Johannesen33c960f2009-02-04 20:06:27 +0000383 SDValue Hi = DAG.getLoad(MVT::i32, dl, Store, StackPtr, NULL, 0, 0);
Duncan Sands8c0f2442008-12-12 08:05:40 +0000384 // Increment the pointer to the other half.
Dale Johannesen33c960f2009-02-04 20:06:27 +0000385 StackPtr = DAG.getNode(ISD::ADD, dl, StackPtr.getValueType(), StackPtr,
Duncan Sands8c0f2442008-12-12 08:05:40 +0000386 DAG.getIntPtrConstant(4));
387 // Load the low part.
Dale Johannesen33c960f2009-02-04 20:06:27 +0000388 SDValue Lo = DAG.getLoad(MVT::i32, dl, Store, StackPtr, NULL, 0, 0);
Duncan Sands8c0f2442008-12-12 08:05:40 +0000389
390 RegsToPass.push_back(std::make_pair(ArgRegs[RegsToPass.size()], Hi));
391
392 if (RegsToPass.size() >= 6) {
393 ValToStore = Lo;
394 ArgOffset += 4;
395 ObjSize = 4;
396 } else {
397 RegsToPass.push_back(std::make_pair(ArgRegs[RegsToPass.size()], Lo));
398 }
399 break;
400 }
401 case MVT::i64: {
Chris Lattner5a65b922008-03-17 05:41:48 +0000402 ObjSize = 8;
Chris Lattner315123f2008-03-17 06:58:37 +0000403 if (RegsToPass.size() >= 6) {
Chris Lattner5a65b922008-03-17 05:41:48 +0000404 ValToStore = Val; // Whole thing is passed in memory.
405 break;
406 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000407
Chris Lattner5a65b922008-03-17 05:41:48 +0000408 // Split the value into top and bottom part. Top part goes in a reg.
Dale Johannesen33c960f2009-02-04 20:06:27 +0000409 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Val,
Chris Lattner5a65b922008-03-17 05:41:48 +0000410 DAG.getConstant(1, MVT::i32));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000411 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Val,
Chris Lattner5a65b922008-03-17 05:41:48 +0000412 DAG.getConstant(0, MVT::i32));
Chris Lattner315123f2008-03-17 06:58:37 +0000413 RegsToPass.push_back(std::make_pair(ArgRegs[RegsToPass.size()], Hi));
Anton Korobeynikov53835702008-10-10 20:27:31 +0000414
Chris Lattner315123f2008-03-17 06:58:37 +0000415 if (RegsToPass.size() >= 6) {
Chris Lattner5a65b922008-03-17 05:41:48 +0000416 ValToStore = Lo;
417 ArgOffset += 4;
418 ObjSize = 4;
419 } else {
Chris Lattner315123f2008-03-17 06:58:37 +0000420 RegsToPass.push_back(std::make_pair(ArgRegs[RegsToPass.size()], Lo));
Chris Lattner5a65b922008-03-17 05:41:48 +0000421 }
422 break;
423 }
Duncan Sands8c0f2442008-12-12 08:05:40 +0000424 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000425
Gabor Greifba36cb52008-08-28 21:40:38 +0000426 if (ValToStore.getNode()) {
Dan Gohman475871a2008-07-27 21:46:04 +0000427 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
428 SDValue PtrOff = DAG.getConstant(ArgOffset, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000429 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
430 MemOpChains.push_back(DAG.getStore(Chain, dl, ValToStore,
431 PtrOff, NULL, 0));
Chris Lattner5a65b922008-03-17 05:41:48 +0000432 }
433 ArgOffset += ObjSize;
434 }
Chris Lattner315123f2008-03-17 06:58:37 +0000435#endif
Anton Korobeynikov53835702008-10-10 20:27:31 +0000436
Chris Lattner5a65b922008-03-17 05:41:48 +0000437 // Emit all stores, make sure the occur before any copies into physregs.
Chris Lattner315123f2008-03-17 06:58:37 +0000438 if (!MemOpChains.empty())
Dale Johannesen33c960f2009-02-04 20:06:27 +0000439 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattner315123f2008-03-17 06:58:37 +0000440 &MemOpChains[0], MemOpChains.size());
Anton Korobeynikov53835702008-10-10 20:27:31 +0000441
442 // Build a sequence of copy-to-reg nodes chained together with token
Chris Lattner315123f2008-03-17 06:58:37 +0000443 // chain and flag operands which copy the outgoing args into registers.
444 // The InFlag in necessary since all emited instructions must be
445 // stuck together.
Dan Gohman475871a2008-07-27 21:46:04 +0000446 SDValue InFlag;
Chris Lattner315123f2008-03-17 06:58:37 +0000447 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
448 unsigned Reg = RegsToPass[i].first;
449 // Remap I0->I7 -> O0->O7.
450 if (Reg >= SP::I0 && Reg <= SP::I7)
451 Reg = Reg-SP::I0+SP::O0;
452
Dale Johannesen33c960f2009-02-04 20:06:27 +0000453 Chain = DAG.getCopyToReg(Chain, dl, Reg, RegsToPass[i].second, InFlag);
Chris Lattner5a65b922008-03-17 05:41:48 +0000454 InFlag = Chain.getValue(1);
455 }
456
457 // If the callee is a GlobalAddress node (quite common, every direct call is)
458 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Bill Wendling056292f2008-09-16 21:48:12 +0000459 // Likewise ExternalSymbol -> TargetExternalSymbol.
Chris Lattner5a65b922008-03-17 05:41:48 +0000460 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
461 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), MVT::i32);
Bill Wendling056292f2008-09-16 21:48:12 +0000462 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
463 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000464
Duncan Sands83ec4b62008-06-06 12:08:01 +0000465 std::vector<MVT> NodeTys;
Chris Lattner5a65b922008-03-17 05:41:48 +0000466 NodeTys.push_back(MVT::Other); // Returns a chain
467 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Dan Gohman475871a2008-07-27 21:46:04 +0000468 SDValue Ops[] = { Chain, Callee, InFlag };
Dale Johannesen33c960f2009-02-04 20:06:27 +0000469 Chain = DAG.getNode(SPISD::CALL, dl, NodeTys, Ops, InFlag.getNode() ? 3 : 2);
Chris Lattner5a65b922008-03-17 05:41:48 +0000470 InFlag = Chain.getValue(1);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000471
Chris Lattnere563bbc2008-10-11 22:08:30 +0000472 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(ArgsSize, true),
473 DAG.getIntPtrConstant(0, true), InFlag);
Chris Lattner98949a62008-03-17 06:01:07 +0000474 InFlag = Chain.getValue(1);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000475
Chris Lattner98949a62008-03-17 06:01:07 +0000476 // Assign locations to each value returned by this call.
477 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000478 CCState RVInfo(CallConv, isVarArg, DAG.getTarget(),
Owen Andersone922c022009-07-22 00:24:57 +0000479 RVLocs, *DAG.getContext());
Anton Korobeynikov53835702008-10-10 20:27:31 +0000480
Dan Gohman98ca4f22009-08-05 01:29:28 +0000481 RVInfo.AnalyzeCallResult(Ins, RetCC_Sparc32);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000482
Chris Lattner98949a62008-03-17 06:01:07 +0000483 // Copy all of the result registers out of their specified physreg.
484 for (unsigned i = 0; i != RVLocs.size(); ++i) {
485 unsigned Reg = RVLocs[i].getLocReg();
Anton Korobeynikov53835702008-10-10 20:27:31 +0000486
Chris Lattner98949a62008-03-17 06:01:07 +0000487 // Remap I0->I7 -> O0->O7.
488 if (Reg >= SP::I0 && Reg <= SP::I7)
489 Reg = Reg-SP::I0+SP::O0;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000490
Dale Johannesen33c960f2009-02-04 20:06:27 +0000491 Chain = DAG.getCopyFromReg(Chain, dl, Reg,
Chris Lattner98949a62008-03-17 06:01:07 +0000492 RVLocs[i].getValVT(), InFlag).getValue(1);
493 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000494 InVals.push_back(Chain.getValue(0));
Chris Lattner5a65b922008-03-17 05:41:48 +0000495 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000496
Dan Gohman98ca4f22009-08-05 01:29:28 +0000497 return Chain;
Chris Lattner5a65b922008-03-17 05:41:48 +0000498}
499
500
501
Chris Lattnerd23405e2008-03-17 03:21:36 +0000502//===----------------------------------------------------------------------===//
503// TargetLowering Implementation
504//===----------------------------------------------------------------------===//
505
506/// IntCondCCodeToICC - Convert a DAG integer condition code to a SPARC ICC
507/// condition.
508static SPCC::CondCodes IntCondCCodeToICC(ISD::CondCode CC) {
509 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000510 default: llvm_unreachable("Unknown integer condition code!");
Chris Lattnerd23405e2008-03-17 03:21:36 +0000511 case ISD::SETEQ: return SPCC::ICC_E;
512 case ISD::SETNE: return SPCC::ICC_NE;
513 case ISD::SETLT: return SPCC::ICC_L;
514 case ISD::SETGT: return SPCC::ICC_G;
515 case ISD::SETLE: return SPCC::ICC_LE;
516 case ISD::SETGE: return SPCC::ICC_GE;
517 case ISD::SETULT: return SPCC::ICC_CS;
518 case ISD::SETULE: return SPCC::ICC_LEU;
519 case ISD::SETUGT: return SPCC::ICC_GU;
520 case ISD::SETUGE: return SPCC::ICC_CC;
521 }
522}
523
524/// FPCondCCodeToFCC - Convert a DAG floatingp oint condition code to a SPARC
525/// FCC condition.
526static SPCC::CondCodes FPCondCCodeToFCC(ISD::CondCode CC) {
527 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000528 default: llvm_unreachable("Unknown fp condition code!");
Chris Lattnerd23405e2008-03-17 03:21:36 +0000529 case ISD::SETEQ:
530 case ISD::SETOEQ: return SPCC::FCC_E;
531 case ISD::SETNE:
532 case ISD::SETUNE: return SPCC::FCC_NE;
533 case ISD::SETLT:
534 case ISD::SETOLT: return SPCC::FCC_L;
535 case ISD::SETGT:
536 case ISD::SETOGT: return SPCC::FCC_G;
537 case ISD::SETLE:
538 case ISD::SETOLE: return SPCC::FCC_LE;
539 case ISD::SETGE:
540 case ISD::SETOGE: return SPCC::FCC_GE;
541 case ISD::SETULT: return SPCC::FCC_UL;
542 case ISD::SETULE: return SPCC::FCC_ULE;
543 case ISD::SETUGT: return SPCC::FCC_UG;
544 case ISD::SETUGE: return SPCC::FCC_UGE;
545 case ISD::SETUO: return SPCC::FCC_U;
546 case ISD::SETO: return SPCC::FCC_O;
547 case ISD::SETONE: return SPCC::FCC_LG;
548 case ISD::SETUEQ: return SPCC::FCC_UE;
549 }
550}
551
Dan Gohman7db949d2009-08-07 01:32:21 +0000552namespace {
553
Chris Lattnerf0144122009-07-28 03:13:23 +0000554class TargetLoweringObjectFileSparc : public TargetLoweringObjectFileELF {
555public:
556 void getSectionFlagsAsString(SectionKind Kind,
557 SmallVectorImpl<char> &Str) const {
558 if (Kind.isMergeableConst() || Kind.isMergeableCString())
559 return TargetLoweringObjectFileELF::getSectionFlagsAsString(Kind, Str);
560
561 // FIXME: Inefficient.
562 std::string Res;
563 if (!Kind.isMetadata())
564 Res += ",#alloc";
565 if (Kind.isText())
566 Res += ",#execinstr";
567 if (Kind.isWriteable())
568 Res += ",#write";
569 if (Kind.isThreadLocal())
570 Res += ",#tls";
571
572 Str.append(Res.begin(), Res.end());
573 }
574};
575
Dan Gohman7db949d2009-08-07 01:32:21 +0000576}
Chris Lattnerd23405e2008-03-17 03:21:36 +0000577
578SparcTargetLowering::SparcTargetLowering(TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000579 : TargetLowering(TM, new TargetLoweringObjectFileSparc()) {
Anton Korobeynikov53835702008-10-10 20:27:31 +0000580
Chris Lattnerd23405e2008-03-17 03:21:36 +0000581 // Set up the register classes.
582 addRegisterClass(MVT::i32, SP::IntRegsRegisterClass);
583 addRegisterClass(MVT::f32, SP::FPRegsRegisterClass);
584 addRegisterClass(MVT::f64, SP::DFPRegsRegisterClass);
585
586 // Turn FP extload into load/fextend
Evan Cheng03294662008-10-14 21:26:46 +0000587 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000588 // Sparc doesn't have i1 sign extending load
Evan Cheng03294662008-10-14 21:26:46 +0000589 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000590 // Turn FP truncstore into trunc + store.
591 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
592
593 // Custom legalize GlobalAddress nodes into LO/HI parts.
594 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
595 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
596 setOperationAction(ISD::ConstantPool , MVT::i32, Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000597
Chris Lattnerd23405e2008-03-17 03:21:36 +0000598 // Sparc doesn't have sext_inreg, replace them with shl/sra
599 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
600 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
601 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
602
603 // Sparc has no REM or DIVREM operations.
604 setOperationAction(ISD::UREM, MVT::i32, Expand);
605 setOperationAction(ISD::SREM, MVT::i32, Expand);
606 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
607 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
608
609 // Custom expand fp<->sint
610 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
611 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
612
613 // Expand fp<->uint
614 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
615 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000616
Chris Lattnerd23405e2008-03-17 03:21:36 +0000617 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
618 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000619
Chris Lattnerd23405e2008-03-17 03:21:36 +0000620 // Sparc has no select or setcc: expand to SELECT_CC.
621 setOperationAction(ISD::SELECT, MVT::i32, Expand);
622 setOperationAction(ISD::SELECT, MVT::f32, Expand);
623 setOperationAction(ISD::SELECT, MVT::f64, Expand);
624 setOperationAction(ISD::SETCC, MVT::i32, Expand);
625 setOperationAction(ISD::SETCC, MVT::f32, Expand);
626 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000627
Chris Lattnerd23405e2008-03-17 03:21:36 +0000628 // Sparc doesn't have BRCOND either, it has BR_CC.
629 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
630 setOperationAction(ISD::BRIND, MVT::Other, Expand);
631 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
632 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
633 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
634 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000635
Chris Lattnerd23405e2008-03-17 03:21:36 +0000636 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
637 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
638 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000639
Chris Lattnerd23405e2008-03-17 03:21:36 +0000640 // SPARC has no intrinsics for these particular operations.
Chris Lattnerd23405e2008-03-17 03:21:36 +0000641 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
642
643 setOperationAction(ISD::FSIN , MVT::f64, Expand);
644 setOperationAction(ISD::FCOS , MVT::f64, Expand);
645 setOperationAction(ISD::FREM , MVT::f64, Expand);
646 setOperationAction(ISD::FSIN , MVT::f32, Expand);
647 setOperationAction(ISD::FCOS , MVT::f32, Expand);
648 setOperationAction(ISD::FREM , MVT::f32, Expand);
649 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
650 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
651 setOperationAction(ISD::CTLZ , MVT::i32, Expand);
652 setOperationAction(ISD::ROTL , MVT::i32, Expand);
653 setOperationAction(ISD::ROTR , MVT::i32, Expand);
654 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
655 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
656 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
657 setOperationAction(ISD::FPOW , MVT::f64, Expand);
658 setOperationAction(ISD::FPOW , MVT::f32, Expand);
659
660 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
661 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
662 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
663
664 // FIXME: Sparc provides these multiplies, but we don't have them yet.
665 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
Anton Korobeynikov4b58b6a2008-10-10 20:29:31 +0000666 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000667
Chris Lattnerd23405e2008-03-17 03:21:36 +0000668 // We don't have line number support yet.
Dan Gohman7f460202008-06-30 20:59:49 +0000669 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000670 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000671 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
672 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000673
Chris Lattnerd23405e2008-03-17 03:21:36 +0000674 // VASTART needs to be custom lowered to use the VarArgsFrameIndex.
675 setOperationAction(ISD::VASTART , MVT::Other, Custom);
676 // VAARG needs to be lowered to not do unaligned accesses for doubles.
677 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000678
Chris Lattnerd23405e2008-03-17 03:21:36 +0000679 // Use the default implementation.
680 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
681 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000682 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000683 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
684 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
685
686 // No debug info support yet.
Dan Gohman7f460202008-06-30 20:59:49 +0000687 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000688 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
689 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000690 setOperationAction(ISD::DECLARE, MVT::Other, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000691
Chris Lattnerd23405e2008-03-17 03:21:36 +0000692 setStackPointerRegisterToSaveRestore(SP::O6);
693
694 if (TM.getSubtarget<SparcSubtarget>().isV9())
695 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000696
Chris Lattnerd23405e2008-03-17 03:21:36 +0000697 computeRegisterProperties();
698}
699
700const char *SparcTargetLowering::getTargetNodeName(unsigned Opcode) const {
701 switch (Opcode) {
702 default: return 0;
703 case SPISD::CMPICC: return "SPISD::CMPICC";
704 case SPISD::CMPFCC: return "SPISD::CMPFCC";
705 case SPISD::BRICC: return "SPISD::BRICC";
706 case SPISD::BRFCC: return "SPISD::BRFCC";
707 case SPISD::SELECT_ICC: return "SPISD::SELECT_ICC";
708 case SPISD::SELECT_FCC: return "SPISD::SELECT_FCC";
709 case SPISD::Hi: return "SPISD::Hi";
710 case SPISD::Lo: return "SPISD::Lo";
711 case SPISD::FTOI: return "SPISD::FTOI";
712 case SPISD::ITOF: return "SPISD::ITOF";
713 case SPISD::CALL: return "SPISD::CALL";
714 case SPISD::RET_FLAG: return "SPISD::RET_FLAG";
715 }
716}
717
718/// isMaskedValueZeroForTargetNode - Return true if 'Op & Mask' is known to
719/// be zero. Op is expected to be a target specific node. Used by DAG
720/// combiner.
Dan Gohman475871a2008-07-27 21:46:04 +0000721void SparcTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Chris Lattnerd23405e2008-03-17 03:21:36 +0000722 const APInt &Mask,
Anton Korobeynikov53835702008-10-10 20:27:31 +0000723 APInt &KnownZero,
Chris Lattnerd23405e2008-03-17 03:21:36 +0000724 APInt &KnownOne,
725 const SelectionDAG &DAG,
726 unsigned Depth) const {
727 APInt KnownZero2, KnownOne2;
728 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Anton Korobeynikov53835702008-10-10 20:27:31 +0000729
Chris Lattnerd23405e2008-03-17 03:21:36 +0000730 switch (Op.getOpcode()) {
731 default: break;
732 case SPISD::SELECT_ICC:
733 case SPISD::SELECT_FCC:
734 DAG.ComputeMaskedBits(Op.getOperand(1), Mask, KnownZero, KnownOne,
735 Depth+1);
736 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero2, KnownOne2,
737 Depth+1);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000738 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
739 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
740
Chris Lattnerd23405e2008-03-17 03:21:36 +0000741 // Only known if known in both the LHS and RHS.
742 KnownOne &= KnownOne2;
743 KnownZero &= KnownZero2;
744 break;
745 }
746}
747
Chris Lattnerd23405e2008-03-17 03:21:36 +0000748// Look at LHS/RHS/CC and see if they are a lowered setcc instruction. If so
749// set LHS/RHS and SPCC to the LHS/RHS of the setcc and SPCC to the condition.
Dan Gohman475871a2008-07-27 21:46:04 +0000750static void LookThroughSetCC(SDValue &LHS, SDValue &RHS,
Chris Lattnerd23405e2008-03-17 03:21:36 +0000751 ISD::CondCode CC, unsigned &SPCC) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000752 if (isa<ConstantSDNode>(RHS) &&
753 cast<ConstantSDNode>(RHS)->getZExtValue() == 0 &&
Anton Korobeynikov53835702008-10-10 20:27:31 +0000754 CC == ISD::SETNE &&
Chris Lattnerd23405e2008-03-17 03:21:36 +0000755 ((LHS.getOpcode() == SPISD::SELECT_ICC &&
756 LHS.getOperand(3).getOpcode() == SPISD::CMPICC) ||
757 (LHS.getOpcode() == SPISD::SELECT_FCC &&
758 LHS.getOperand(3).getOpcode() == SPISD::CMPFCC)) &&
759 isa<ConstantSDNode>(LHS.getOperand(0)) &&
760 isa<ConstantSDNode>(LHS.getOperand(1)) &&
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000761 cast<ConstantSDNode>(LHS.getOperand(0))->getZExtValue() == 1 &&
762 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() == 0) {
Dan Gohman475871a2008-07-27 21:46:04 +0000763 SDValue CMPCC = LHS.getOperand(3);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000764 SPCC = cast<ConstantSDNode>(LHS.getOperand(2))->getZExtValue();
Chris Lattnerd23405e2008-03-17 03:21:36 +0000765 LHS = CMPCC.getOperand(0);
766 RHS = CMPCC.getOperand(1);
767 }
768}
769
Dan Gohman475871a2008-07-27 21:46:04 +0000770static SDValue LowerGLOBALADDRESS(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerd23405e2008-03-17 03:21:36 +0000771 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dale Johannesende064702009-02-06 21:50:26 +0000772 // FIXME there isn't really any debug info here
773 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +0000774 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +0000775 SDValue Hi = DAG.getNode(SPISD::Hi, dl, MVT::i32, GA);
776 SDValue Lo = DAG.getNode(SPISD::Lo, dl, MVT::i32, GA);
777 return DAG.getNode(ISD::ADD, dl, MVT::i32, Lo, Hi);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000778}
779
Dan Gohman475871a2008-07-27 21:46:04 +0000780static SDValue LowerCONSTANTPOOL(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerd23405e2008-03-17 03:21:36 +0000781 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dale Johannesende064702009-02-06 21:50:26 +0000782 // FIXME there isn't really any debug info here
783 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerd23405e2008-03-17 03:21:36 +0000784 Constant *C = N->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +0000785 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment());
Dale Johannesende064702009-02-06 21:50:26 +0000786 SDValue Hi = DAG.getNode(SPISD::Hi, dl, MVT::i32, CP);
787 SDValue Lo = DAG.getNode(SPISD::Lo, dl, MVT::i32, CP);
788 return DAG.getNode(ISD::ADD, dl, MVT::i32, Lo, Hi);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000789}
790
Dan Gohman475871a2008-07-27 21:46:04 +0000791static SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000792 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerd23405e2008-03-17 03:21:36 +0000793 // Convert the fp value to integer in an FP register.
794 assert(Op.getValueType() == MVT::i32);
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000795 Op = DAG.getNode(SPISD::FTOI, dl, MVT::f32, Op.getOperand(0));
796 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000797}
798
Dan Gohman475871a2008-07-27 21:46:04 +0000799static SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000800 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerd23405e2008-03-17 03:21:36 +0000801 assert(Op.getOperand(0).getValueType() == MVT::i32);
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000802 SDValue Tmp = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
Chris Lattnerd23405e2008-03-17 03:21:36 +0000803 // Convert the int value to FP in an FP register.
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000804 return DAG.getNode(SPISD::ITOF, dl, Op.getValueType(), Tmp);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000805}
806
Dan Gohman475871a2008-07-27 21:46:04 +0000807static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG) {
808 SDValue Chain = Op.getOperand(0);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000809 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +0000810 SDValue LHS = Op.getOperand(2);
811 SDValue RHS = Op.getOperand(3);
812 SDValue Dest = Op.getOperand(4);
Dale Johannesen3484c092009-02-05 22:07:54 +0000813 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerd23405e2008-03-17 03:21:36 +0000814 unsigned Opc, SPCC = ~0U;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000815
Chris Lattnerd23405e2008-03-17 03:21:36 +0000816 // If this is a br_cc of a "setcc", and if the setcc got lowered into
817 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
818 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000819
Chris Lattnerd23405e2008-03-17 03:21:36 +0000820 // Get the condition flag.
Dan Gohman475871a2008-07-27 21:46:04 +0000821 SDValue CompareFlag;
Chris Lattnerd23405e2008-03-17 03:21:36 +0000822 if (LHS.getValueType() == MVT::i32) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000823 std::vector<MVT> VTs;
Chris Lattnerd23405e2008-03-17 03:21:36 +0000824 VTs.push_back(MVT::i32);
825 VTs.push_back(MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +0000826 SDValue Ops[2] = { LHS, RHS };
Dale Johannesen3484c092009-02-05 22:07:54 +0000827 CompareFlag = DAG.getNode(SPISD::CMPICC, dl, VTs, Ops, 2).getValue(1);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000828 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
829 Opc = SPISD::BRICC;
830 } else {
Dale Johannesen3484c092009-02-05 22:07:54 +0000831 CompareFlag = DAG.getNode(SPISD::CMPFCC, dl, MVT::Flag, LHS, RHS);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000832 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
833 Opc = SPISD::BRFCC;
834 }
Dale Johannesen3484c092009-02-05 22:07:54 +0000835 return DAG.getNode(Opc, dl, MVT::Other, Chain, Dest,
Chris Lattnerd23405e2008-03-17 03:21:36 +0000836 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
837}
838
Dan Gohman475871a2008-07-27 21:46:04 +0000839static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
840 SDValue LHS = Op.getOperand(0);
841 SDValue RHS = Op.getOperand(1);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000842 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +0000843 SDValue TrueVal = Op.getOperand(2);
844 SDValue FalseVal = Op.getOperand(3);
Dale Johannesen3484c092009-02-05 22:07:54 +0000845 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerd23405e2008-03-17 03:21:36 +0000846 unsigned Opc, SPCC = ~0U;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000847
Chris Lattnerd23405e2008-03-17 03:21:36 +0000848 // If this is a select_cc of a "setcc", and if the setcc got lowered into
849 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
850 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000851
Dan Gohman475871a2008-07-27 21:46:04 +0000852 SDValue CompareFlag;
Chris Lattnerd23405e2008-03-17 03:21:36 +0000853 if (LHS.getValueType() == MVT::i32) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000854 std::vector<MVT> VTs;
Chris Lattnerd23405e2008-03-17 03:21:36 +0000855 VTs.push_back(LHS.getValueType()); // subcc returns a value
856 VTs.push_back(MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +0000857 SDValue Ops[2] = { LHS, RHS };
Dale Johannesen3484c092009-02-05 22:07:54 +0000858 CompareFlag = DAG.getNode(SPISD::CMPICC, dl, VTs, Ops, 2).getValue(1);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000859 Opc = SPISD::SELECT_ICC;
860 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
861 } else {
Dale Johannesen3484c092009-02-05 22:07:54 +0000862 CompareFlag = DAG.getNode(SPISD::CMPFCC, dl, MVT::Flag, LHS, RHS);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000863 Opc = SPISD::SELECT_FCC;
864 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
865 }
Dale Johannesen3484c092009-02-05 22:07:54 +0000866 return DAG.getNode(Opc, dl, TrueVal.getValueType(), TrueVal, FalseVal,
Chris Lattnerd23405e2008-03-17 03:21:36 +0000867 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
868}
869
Dan Gohman475871a2008-07-27 21:46:04 +0000870static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Chris Lattnerd23405e2008-03-17 03:21:36 +0000871 SparcTargetLowering &TLI) {
872 // vastart just stores the address of the VarArgsFrameIndex slot into the
873 // memory location argument.
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000874 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000875 SDValue Offset = DAG.getNode(ISD::ADD, dl, MVT::i32,
Chris Lattnerd23405e2008-03-17 03:21:36 +0000876 DAG.getRegister(SP::I6, MVT::i32),
877 DAG.getConstant(TLI.getVarArgsFrameOffset(),
878 MVT::i32));
879 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000880 return DAG.getStore(Op.getOperand(0), dl, Offset, Op.getOperand(1), SV, 0);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000881}
882
Dan Gohman475871a2008-07-27 21:46:04 +0000883static SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000884 SDNode *Node = Op.getNode();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000885 MVT VT = Node->getValueType(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000886 SDValue InChain = Node->getOperand(0);
887 SDValue VAListPtr = Node->getOperand(1);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000888 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000889 DebugLoc dl = Node->getDebugLoc();
890 SDValue VAList = DAG.getLoad(MVT::i32, dl, InChain, VAListPtr, SV, 0);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000891 // Increment the pointer, VAList, to the next vaarg
Dale Johannesen33c960f2009-02-04 20:06:27 +0000892 SDValue NextPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, VAList,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000893 DAG.getConstant(VT.getSizeInBits()/8,
Chris Lattnerd23405e2008-03-17 03:21:36 +0000894 MVT::i32));
895 // Store the incremented VAList to the legalized pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +0000896 InChain = DAG.getStore(VAList.getValue(1), dl, NextPtr,
Chris Lattnerd23405e2008-03-17 03:21:36 +0000897 VAListPtr, SV, 0);
898 // Load the actual argument out of the pointer VAList, unless this is an
899 // f64 load.
900 if (VT != MVT::f64)
Dale Johannesen33c960f2009-02-04 20:06:27 +0000901 return DAG.getLoad(VT, dl, InChain, VAList, NULL, 0);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000902
Chris Lattnerd23405e2008-03-17 03:21:36 +0000903 // Otherwise, load it as i64, then do a bitconvert.
Dale Johannesen33c960f2009-02-04 20:06:27 +0000904 SDValue V = DAG.getLoad(MVT::i64, dl, InChain, VAList, NULL, 0);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000905
Chris Lattnerd23405e2008-03-17 03:21:36 +0000906 // Bit-Convert the value to f64.
Dan Gohman475871a2008-07-27 21:46:04 +0000907 SDValue Ops[2] = {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000908 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, V),
Chris Lattnerd23405e2008-03-17 03:21:36 +0000909 V.getValue(1)
910 };
Dale Johannesen33c960f2009-02-04 20:06:27 +0000911 return DAG.getMergeValues(Ops, 2, dl);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000912}
913
Dan Gohman475871a2008-07-27 21:46:04 +0000914static SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) {
915 SDValue Chain = Op.getOperand(0); // Legalize the chain.
916 SDValue Size = Op.getOperand(1); // Legalize the size.
Dale Johannesena05dca42009-02-04 23:02:30 +0000917 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov53835702008-10-10 20:27:31 +0000918
Chris Lattnerd23405e2008-03-17 03:21:36 +0000919 unsigned SPReg = SP::O6;
Dale Johannesena05dca42009-02-04 23:02:30 +0000920 SDValue SP = DAG.getCopyFromReg(Chain, dl, SPReg, MVT::i32);
921 SDValue NewSP = DAG.getNode(ISD::SUB, dl, MVT::i32, SP, Size); // Value
922 Chain = DAG.getCopyToReg(SP.getValue(1), dl, SPReg, NewSP); // Output chain
Anton Korobeynikov53835702008-10-10 20:27:31 +0000923
Chris Lattnerd23405e2008-03-17 03:21:36 +0000924 // The resultant pointer is actually 16 words from the bottom of the stack,
925 // to provide a register spill area.
Dale Johannesena05dca42009-02-04 23:02:30 +0000926 SDValue NewVal = DAG.getNode(ISD::ADD, dl, MVT::i32, NewSP,
Chris Lattnerd23405e2008-03-17 03:21:36 +0000927 DAG.getConstant(96, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +0000928 SDValue Ops[2] = { NewVal, Chain };
Dale Johannesena05dca42009-02-04 23:02:30 +0000929 return DAG.getMergeValues(Ops, 2, dl);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000930}
931
Chris Lattnerd23405e2008-03-17 03:21:36 +0000932
Dan Gohman475871a2008-07-27 21:46:04 +0000933SDValue SparcTargetLowering::
934LowerOperation(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerd23405e2008-03-17 03:21:36 +0000935 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000936 default: llvm_unreachable("Should not custom lower this!");
Chris Lattnerd23405e2008-03-17 03:21:36 +0000937 // Frame & Return address. Currently unimplemented
Dan Gohman475871a2008-07-27 21:46:04 +0000938 case ISD::RETURNADDR: return SDValue();
939 case ISD::FRAMEADDR: return SDValue();
Chris Lattnerd23405e2008-03-17 03:21:36 +0000940 case ISD::GlobalTLSAddress:
Torok Edwinc23197a2009-07-14 16:55:14 +0000941 llvm_unreachable("TLS not implemented for Sparc.");
Chris Lattnerd23405e2008-03-17 03:21:36 +0000942 case ISD::GlobalAddress: return LowerGLOBALADDRESS(Op, DAG);
943 case ISD::ConstantPool: return LowerCONSTANTPOOL(Op, DAG);
944 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
945 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
946 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
947 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
948 case ISD::VASTART: return LowerVASTART(Op, DAG, *this);
949 case ISD::VAARG: return LowerVAARG(Op, DAG);
950 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000951 }
952}
953
954MachineBasicBlock *
955SparcTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000956 MachineBasicBlock *BB) const {
Chris Lattnerd23405e2008-03-17 03:21:36 +0000957 const TargetInstrInfo &TII = *getTargetMachine().getInstrInfo();
958 unsigned BROpcode;
959 unsigned CC;
Dale Johannesend552eee2009-02-13 02:31:35 +0000960 DebugLoc dl = MI->getDebugLoc();
Chris Lattnerd23405e2008-03-17 03:21:36 +0000961 // Figure out the conditional branch opcode to use for this select_cc.
962 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000963 default: llvm_unreachable("Unknown SELECT_CC!");
Chris Lattnerd23405e2008-03-17 03:21:36 +0000964 case SP::SELECT_CC_Int_ICC:
965 case SP::SELECT_CC_FP_ICC:
966 case SP::SELECT_CC_DFP_ICC:
967 BROpcode = SP::BCOND;
968 break;
969 case SP::SELECT_CC_Int_FCC:
970 case SP::SELECT_CC_FP_FCC:
971 case SP::SELECT_CC_DFP_FCC:
972 BROpcode = SP::FBCOND;
973 break;
974 }
975
976 CC = (SPCC::CondCodes)MI->getOperand(3).getImm();
Anton Korobeynikov53835702008-10-10 20:27:31 +0000977
Chris Lattnerd23405e2008-03-17 03:21:36 +0000978 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
979 // control-flow pattern. The incoming instruction knows the destination vreg
980 // to set, the condition code register to branch on, the true/false values to
981 // select between, and a branch opcode to use.
982 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000983 MachineFunction::iterator It = BB;
Chris Lattnerd23405e2008-03-17 03:21:36 +0000984 ++It;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000985
Chris Lattnerd23405e2008-03-17 03:21:36 +0000986 // thisMBB:
987 // ...
988 // TrueVal = ...
989 // [f]bCC copy1MBB
990 // fallthrough --> copy0MBB
991 MachineBasicBlock *thisMBB = BB;
Chris Lattnerd23405e2008-03-17 03:21:36 +0000992 MachineFunction *F = BB->getParent();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000993 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
994 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesend552eee2009-02-13 02:31:35 +0000995 BuildMI(BB, dl, TII.get(BROpcode)).addMBB(sinkMBB).addImm(CC);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000996 F->insert(It, copy0MBB);
997 F->insert(It, sinkMBB);
Dan Gohman0011dc42008-06-21 20:21:19 +0000998 // Update machine-CFG edges by transferring all successors of the current
Chris Lattnerd23405e2008-03-17 03:21:36 +0000999 // block to the new block which will contain the Phi node for the select.
Dan Gohman0011dc42008-06-21 20:21:19 +00001000 sinkMBB->transferSuccessors(BB);
1001 // Next, add the true and fallthrough blocks as its successors.
Chris Lattnerd23405e2008-03-17 03:21:36 +00001002 BB->addSuccessor(copy0MBB);
1003 BB->addSuccessor(sinkMBB);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001004
Chris Lattnerd23405e2008-03-17 03:21:36 +00001005 // copy0MBB:
1006 // %FalseValue = ...
1007 // # fallthrough to sinkMBB
1008 BB = copy0MBB;
Anton Korobeynikov53835702008-10-10 20:27:31 +00001009
Chris Lattnerd23405e2008-03-17 03:21:36 +00001010 // Update machine-CFG edges
1011 BB->addSuccessor(sinkMBB);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001012
Chris Lattnerd23405e2008-03-17 03:21:36 +00001013 // sinkMBB:
1014 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
1015 // ...
1016 BB = sinkMBB;
Dale Johannesend552eee2009-02-13 02:31:35 +00001017 BuildMI(BB, dl, TII.get(SP::PHI), MI->getOperand(0).getReg())
Chris Lattnerd23405e2008-03-17 03:21:36 +00001018 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
1019 .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001020
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001021 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Chris Lattnerd23405e2008-03-17 03:21:36 +00001022 return BB;
1023}
Anton Korobeynikov0eefda12008-10-10 20:28:10 +00001024
1025//===----------------------------------------------------------------------===//
1026// Sparc Inline Assembly Support
1027//===----------------------------------------------------------------------===//
1028
1029/// getConstraintType - Given a constraint letter, return the type of
1030/// constraint it is for this target.
1031SparcTargetLowering::ConstraintType
1032SparcTargetLowering::getConstraintType(const std::string &Constraint) const {
1033 if (Constraint.size() == 1) {
1034 switch (Constraint[0]) {
1035 default: break;
1036 case 'r': return C_RegisterClass;
1037 }
1038 }
1039
1040 return TargetLowering::getConstraintType(Constraint);
1041}
1042
1043std::pair<unsigned, const TargetRegisterClass*>
1044SparcTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
1045 MVT VT) const {
1046 if (Constraint.size() == 1) {
1047 switch (Constraint[0]) {
1048 case 'r':
1049 return std::make_pair(0U, SP::IntRegsRegisterClass);
1050 }
1051 }
1052
1053 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
1054}
1055
1056std::vector<unsigned> SparcTargetLowering::
1057getRegClassForInlineAsmConstraint(const std::string &Constraint,
1058 MVT VT) const {
1059 if (Constraint.size() != 1)
1060 return std::vector<unsigned>();
1061
1062 switch (Constraint[0]) {
1063 default: break;
1064 case 'r':
1065 return make_vector<unsigned>(SP::L0, SP::L1, SP::L2, SP::L3,
1066 SP::L4, SP::L5, SP::L6, SP::L7,
1067 SP::I0, SP::I1, SP::I2, SP::I3,
1068 SP::I4, SP::I5,
1069 SP::O0, SP::O1, SP::O2, SP::O3,
1070 SP::O4, SP::O5, SP::O7, 0);
1071 }
1072
1073 return std::vector<unsigned>();
1074}
Dan Gohman6520e202008-10-18 02:06:02 +00001075
1076bool
1077SparcTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
1078 // The Sparc target isn't yet aware of offsets.
1079 return false;
1080}
Bill Wendling20c568f2009-06-30 22:38:32 +00001081
Bill Wendlingb4202b82009-07-01 18:50:55 +00001082/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001083unsigned SparcTargetLowering::getFunctionAlignment(const Function *) const {
1084 return 4;
1085}