blob: c9cbbc69fd5a6eba64a7666c790a219e6a1fff57 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.h - ARM DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef ARMISELLOWERING_H
16#define ARMISELLOWERING_H
17
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +000018#include "ARMSubtarget.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "llvm/Target/TargetLowering.h"
20#include "llvm/CodeGen/SelectionDAG.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000021#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include <vector>
23
24namespace llvm {
25 class ARMConstantPoolValue;
Evan Chenga8e29892007-01-19 07:51:42 +000026
27 namespace ARMISD {
28 // ARM Specific DAG Nodes
29 enum NodeType {
Jim Grosbach6aa71972009-05-13 22:32:43 +000030 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohman0ba2bcf2008-09-23 18:42:32 +000031 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Evan Chenga8e29892007-01-19 07:51:42 +000032
33 Wrapper, // Wrapper - A wrapper node for TargetConstantPool,
34 // TargetExternalSymbol, and TargetGlobalAddress.
Evan Chenga8e29892007-01-19 07:51:42 +000035 WrapperJT, // WrapperJT - A wrapper node for TargetJumpTable
Jim Grosbach6aa71972009-05-13 22:32:43 +000036
Evan Chenga8e29892007-01-19 07:51:42 +000037 CALL, // Function call.
Evan Cheng277f0742007-06-19 21:05:09 +000038 CALL_PRED, // Function call that's predicable.
Evan Chenga8e29892007-01-19 07:51:42 +000039 CALL_NOLINK, // Function call with branch not branch-and-link.
40 tCALL, // Thumb function call.
41 BRCOND, // Conditional branch.
42 BR_JT, // Jumptable branch.
Evan Cheng5657c012009-07-29 02:18:14 +000043 BR2_JT, // Jumptable branch (2 level - jumptable entry is a jump).
Evan Chenga8e29892007-01-19 07:51:42 +000044 RET_FLAG, // Return with a flag operand.
45
46 PIC_ADD, // Add with a PC operand and a PIC label.
47
48 CMP, // ARM compare instructions.
David Goodwinc0309b42009-06-29 15:33:01 +000049 CMPZ, // ARM compare that sets only Z flag.
Evan Chenga8e29892007-01-19 07:51:42 +000050 CMPFP, // ARM VFP compare instruction, sets FPSCR.
51 CMPFPw0, // ARM VFP compare against zero instruction, sets FPSCR.
52 FMSTAT, // ARM fmstat instruction.
53 CMOV, // ARM conditional move instructions.
54 CNEG, // ARM conditional negate instructions.
Jim Grosbach6aa71972009-05-13 22:32:43 +000055
Evan Chenga8e29892007-01-19 07:51:42 +000056 FTOSI, // FP to sint within a FP register.
57 FTOUI, // FP to uint within a FP register.
58 SITOF, // sint to FP within a FP register.
59 UITOF, // uint to FP within a FP register.
60
Evan Chenga8e29892007-01-19 07:51:42 +000061 SRL_FLAG, // V,Flag = srl_flag X -> srl X, 1 + save carry out.
62 SRA_FLAG, // V,Flag = sra_flag X -> sra X, 1 + save carry out.
63 RRX, // V = RRX X, Flag -> srl X, 1 + shift in carry flag.
Jim Grosbach6aa71972009-05-13 22:32:43 +000064
Jim Grosbache5165492009-11-09 00:11:35 +000065 VMOVRRD, // double to two gprs.
66 VMOVDRR, // Two gprs to double.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000067
Evan Cheng86198642009-08-07 00:34:42 +000068 EH_SJLJ_SETJMP, // SjLj exception handling setjmp.
69 EH_SJLJ_LONGJMP, // SjLj exception handling longjmp.
Jim Grosbach0e0da732009-05-12 23:59:14 +000070
Bob Wilson5bafff32009-06-22 23:27:02 +000071 THREAD_POINTER,
72
Evan Cheng86198642009-08-07 00:34:42 +000073 DYN_ALLOC, // Dynamic allocation on the stack.
74
Jim Grosbach3728e962009-12-10 00:11:09 +000075 MEMBARRIER, // Memory barrier
76 SYNCBARRIER, // Memory sync barrier
77
Bob Wilson5bafff32009-06-22 23:27:02 +000078 VCEQ, // Vector compare equal.
79 VCGE, // Vector compare greater than or equal.
80 VCGEU, // Vector compare unsigned greater than or equal.
81 VCGT, // Vector compare greater than.
82 VCGTU, // Vector compare unsigned greater than.
83 VTST, // Vector test bits.
84
85 // Vector shift by immediate:
86 VSHL, // ...left
87 VSHRs, // ...right (signed)
88 VSHRu, // ...right (unsigned)
89 VSHLLs, // ...left long (signed)
90 VSHLLu, // ...left long (unsigned)
91 VSHLLi, // ...left long (with maximum shift count)
92 VSHRN, // ...right narrow
93
94 // Vector rounding shift by immediate:
95 VRSHRs, // ...right (signed)
96 VRSHRu, // ...right (unsigned)
97 VRSHRN, // ...right narrow
98
99 // Vector saturating shift by immediate:
100 VQSHLs, // ...left (signed)
101 VQSHLu, // ...left (unsigned)
102 VQSHLsu, // ...left (signed to unsigned)
103 VQSHRNs, // ...right narrow (signed)
104 VQSHRNu, // ...right narrow (unsigned)
105 VQSHRNsu, // ...right narrow (signed to unsigned)
106
107 // Vector saturating rounding shift by immediate:
108 VQRSHRNs, // ...right narrow (signed)
109 VQRSHRNu, // ...right narrow (unsigned)
110 VQRSHRNsu, // ...right narrow (signed to unsigned)
111
112 // Vector shift and insert:
113 VSLI, // ...left
114 VSRI, // ...right
115
116 // Vector get lane (VMOV scalar to ARM core register)
117 // (These are used for 8- and 16-bit element types only.)
118 VGETLANEu, // zero-extend vector extract element
119 VGETLANEs, // sign-extend vector extract element
120
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000121 // Vector duplicate:
122 VDUP,
Bob Wilson0ce37102009-08-14 05:08:32 +0000123 VDUPLANE,
Bob Wilsona599bff2009-08-04 00:36:16 +0000124
Bob Wilsond8e17572009-08-12 22:31:50 +0000125 // Vector shuffles:
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000126 VEXT, // extract
Bob Wilsond8e17572009-08-12 22:31:50 +0000127 VREV64, // reverse elements within 64-bit doublewords
128 VREV32, // reverse elements within 32-bit words
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +0000129 VREV16, // reverse elements within 16-bit halfwords
Bob Wilsonc692cb72009-08-21 20:54:19 +0000130 VZIP, // zip (interleave)
131 VUZP, // unzip (deinterleave)
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000132 VTRN // transpose
Evan Chenga8e29892007-01-19 07:51:42 +0000133 };
134 }
135
Bob Wilson5bafff32009-06-22 23:27:02 +0000136 /// Define some predicates that are used for node matching.
137 namespace ARM {
138 /// getVMOVImm - If this is a build_vector of constants which can be
139 /// formed by using a VMOV instruction of the specified element size,
140 /// return the constant being splatted. The ByteSize field indicates the
141 /// number of bytes of each element [1248].
142 SDValue getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG);
Evan Cheng39382422009-10-28 01:44:26 +0000143
144 /// getVFPf32Imm / getVFPf64Imm - If the given fp immediate can be
145 /// materialized with a VMOV.f32 / VMOV.f64 (i.e. fconsts / fconstd)
146 /// instruction, returns its 8-bit integer representation. Otherwise,
147 /// returns -1.
148 int getVFPf32Imm(const APFloat &FPImm);
149 int getVFPf64Imm(const APFloat &FPImm);
Bob Wilson5bafff32009-06-22 23:27:02 +0000150 }
151
Bob Wilson261f2a22009-05-20 16:30:25 +0000152 //===--------------------------------------------------------------------===//
Dale Johannesen80dae192007-03-20 00:30:56 +0000153 // ARMTargetLowering - ARM Implementation of the TargetLowering interface
Jim Grosbach6aa71972009-05-13 22:32:43 +0000154
Evan Chenga8e29892007-01-19 07:51:42 +0000155 class ARMTargetLowering : public TargetLowering {
156 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
157 public:
Dan Gohman61e729e2007-08-02 21:21:54 +0000158 explicit ARMTargetLowering(TargetMachine &TM);
Evan Chenga8e29892007-01-19 07:51:42 +0000159
Dan Gohman475871a2008-07-27 21:46:04 +0000160 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG);
Duncan Sands1607f052008-12-01 11:39:25 +0000161
162 /// ReplaceNodeResults - Replace the results of node with an illegal result
163 /// type with new values built out of custom code.
164 ///
165 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
166 SelectionDAG &DAG);
167
Dan Gohman475871a2008-07-27 21:46:04 +0000168 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Jim Grosbach6aa71972009-05-13 22:32:43 +0000169
Evan Chenga8e29892007-01-19 07:51:42 +0000170 virtual const char *getTargetNodeName(unsigned Opcode) const;
171
Evan Chengff9b3732008-01-30 18:18:23 +0000172 virtual MachineBasicBlock *EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +0000173 MachineBasicBlock *MBB,
174 DenseMap<MachineBasicBlock*, MachineBasicBlock*>*) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000175
Bill Wendlingaf566342009-08-15 21:21:19 +0000176 /// allowsUnalignedMemoryAccesses - Returns true if the target allows
177 /// unaligned memory accesses. of the specified type.
178 /// FIXME: Add getOptimalMemOpType to implement memcpy with NEON?
179 virtual bool allowsUnalignedMemoryAccesses(EVT VT) const;
180
Chris Lattnerc9addb72007-03-30 23:15:24 +0000181 /// isLegalAddressingMode - Return true if the addressing mode represented
182 /// by AM is legal for this target, for a load/store of the specified type.
183 virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
Evan Chenge6c835f2009-08-14 20:09:37 +0000184 bool isLegalT2ScaledAddressingMode(const AddrMode &AM, EVT VT) const;
Jim Grosbach6aa71972009-05-13 22:32:43 +0000185
Evan Cheng77e47512009-11-11 19:05:52 +0000186 /// isLegalICmpImmediate - Return true if the specified immediate is legal
187 /// icmp immediate, that is the target has icmp instructions which can compare
188 /// a register against the immediate without having to materialize the
189 /// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +0000190 virtual bool isLegalICmpImmediate(int64_t Imm) const;
Evan Cheng77e47512009-11-11 19:05:52 +0000191
Evan Chenga8e29892007-01-19 07:51:42 +0000192 /// getPreIndexedAddressParts - returns true by value, base pointer and
193 /// offset pointer and addressing mode by reference if the node's address
194 /// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +0000195 virtual bool getPreIndexedAddressParts(SDNode *N, SDValue &Base,
196 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +0000197 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +0000198 SelectionDAG &DAG) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000199
200 /// getPostIndexedAddressParts - returns true by value, base pointer and
201 /// offset pointer and addressing mode by reference if this node can be
202 /// combined with a load / store to form a post-indexed load / store.
203 virtual bool getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +0000204 SDValue &Base, SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +0000205 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +0000206 SelectionDAG &DAG) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000207
Dan Gohman475871a2008-07-27 21:46:04 +0000208 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +0000209 const APInt &Mask,
Jim Grosbach6aa71972009-05-13 22:32:43 +0000210 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +0000211 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +0000212 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +0000213 unsigned Depth) const;
Bill Wendlingaf566342009-08-15 21:21:19 +0000214
215
Chris Lattner4234f572007-03-25 02:14:49 +0000216 ConstraintType getConstraintType(const std::string &Constraint) const;
Jim Grosbach6aa71972009-05-13 22:32:43 +0000217 std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +0000218 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +0000219 EVT VT) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000220 std::vector<unsigned>
221 getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +0000222 EVT VT) const;
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +0000223
Bob Wilsonbf6396b2009-04-01 17:58:54 +0000224 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
225 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
226 /// true it means one of the asm constraint of the inline asm instruction
227 /// being processed is 'm'.
228 virtual void LowerAsmOperandForConstraint(SDValue Op,
229 char ConstraintLetter,
230 bool hasMemory,
231 std::vector<SDValue> &Ops,
232 SelectionDAG &DAG) const;
Jim Grosbach6aa71972009-05-13 22:32:43 +0000233
Dan Gohman707e0182008-04-12 04:36:06 +0000234 virtual const ARMSubtarget* getSubtarget() {
235 return Subtarget;
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +0000236 }
237
Bill Wendlingb4202b82009-07-01 18:50:55 +0000238 /// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000239 virtual unsigned getFunctionAlignment(const Function *F) const;
240
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +0000241 bool isShuffleMaskLegal(const SmallVectorImpl<int> &M, EVT VT) const;
Anton Korobeynikov48e19352009-09-23 19:04:09 +0000242 bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
Evan Cheng39382422009-10-28 01:44:26 +0000243
244 /// isFPImmLegal - Returns true if the target can instruction select the
245 /// specified FP immediate natively. If false, the legalizer will
246 /// materialize the FP immediate as a load from a constant pool.
247 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
248
Evan Chenga8e29892007-01-19 07:51:42 +0000249 private:
250 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
251 /// make the right decision when generating code for different targets.
252 const ARMSubtarget *Subtarget;
253
Bob Wilsond2559bf2009-07-13 18:11:36 +0000254 /// ARMPCLabelIndex - Keep track of the number of ARM PC labels created.
Evan Chenga8e29892007-01-19 07:51:42 +0000255 ///
256 unsigned ARMPCLabelIndex;
257
Owen Andersone50ed302009-08-10 22:56:29 +0000258 void addTypeForNEON(EVT VT, EVT PromotedLdStVT, EVT PromotedBitwiseVT);
259 void addDRTypeForNEON(EVT VT);
260 void addQRTypeForNEON(EVT VT);
Bob Wilson5bafff32009-06-22 23:27:02 +0000261
262 typedef SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPassVector;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000263 void PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000264 SDValue Chain, SDValue &Arg,
265 RegsToPassVector &RegsToPass,
266 CCValAssign &VA, CCValAssign &NextVA,
267 SDValue &StackPtr,
268 SmallVector<SDValue, 8> &MemOpChains,
269 ISD::ArgFlagsTy Flags);
270 SDValue GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
271 SDValue &Root, SelectionDAG &DAG, DebugLoc dl);
272
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000273 CCAssignFn *CCAssignFnForNode(CallingConv::ID CC, bool Return, bool isVarArg) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000274 SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
275 DebugLoc dl, SelectionDAG &DAG,
276 const CCValAssign &VA,
277 ISD::ArgFlagsTy Flags);
Bob Wilsona599bff2009-08-04 00:36:16 +0000278 SDValue LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +0000279 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000280 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG);
Dan Gohman475871a2008-07-27 21:46:04 +0000281 SDValue LowerGlobalAddressDarwin(SDValue Op, SelectionDAG &DAG);
282 SDValue LowerGlobalAddressELF(SDValue Op, SelectionDAG &DAG);
283 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG);
284 SDValue LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000285 SelectionDAG &DAG);
Dan Gohman475871a2008-07-27 21:46:04 +0000286 SDValue LowerToTLSExecModels(GlobalAddressSDNode *GA,
Evan Cheng4102eb52007-10-22 22:11:27 +0000287 SelectionDAG &DAG);
Dan Gohman475871a2008-07-27 21:46:04 +0000288 SDValue LowerGLOBAL_OFFSET_TABLE(SDValue Op, SelectionDAG &DAG);
Dan Gohman475871a2008-07-27 21:46:04 +0000289 SDValue LowerBR_JT(SDValue Op, SelectionDAG &DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +0000290 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG);
291 SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +0000292 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG);
Evan Cheng86198642009-08-07 00:34:42 +0000293 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +0000294 SDValue LowerShiftRightParts(SDValue Op, SelectionDAG &DAG);
295 SDValue LowerShiftLeftParts(SDValue Op, SelectionDAG &DAG);
Rafael Espindola7b73a5d2007-10-19 14:35:17 +0000296
Dale Johannesen0f502f62009-02-03 22:26:09 +0000297 SDValue EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +0000298 SDValue Chain,
299 SDValue Dst, SDValue Src,
300 SDValue Size, unsigned Align,
Dan Gohman707e0182008-04-12 04:36:06 +0000301 bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +0000302 const Value *DstSV, uint64_t DstSVOff,
303 const Value *SrcSV, uint64_t SrcSVOff);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000304 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000305 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000306 const SmallVectorImpl<ISD::InputArg> &Ins,
307 DebugLoc dl, SelectionDAG &DAG,
308 SmallVectorImpl<SDValue> &InVals);
309
310 virtual SDValue
311 LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000312 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000313 const SmallVectorImpl<ISD::InputArg> &Ins,
314 DebugLoc dl, SelectionDAG &DAG,
315 SmallVectorImpl<SDValue> &InVals);
316
317 virtual SDValue
318 LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000319 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000320 bool isTailCall,
321 const SmallVectorImpl<ISD::OutputArg> &Outs,
322 const SmallVectorImpl<ISD::InputArg> &Ins,
323 DebugLoc dl, SelectionDAG &DAG,
324 SmallVectorImpl<SDValue> &InVals);
325
326 virtual SDValue
327 LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000328 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000329 const SmallVectorImpl<ISD::OutputArg> &Outs,
330 DebugLoc dl, SelectionDAG &DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +0000331
332 SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
333 SDValue &ARMCC, SelectionDAG &DAG, DebugLoc dl);
Evan Chenga8e29892007-01-19 07:51:42 +0000334 };
335}
336
337#endif // ARMISELLOWERING_H