Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===-- ARMISelLowering.h - ARM DAG Lowering Interface ----------*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines the interfaces that ARM uses to lower LLVM code into a |
| 11 | // selection DAG. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #ifndef ARMISELLOWERING_H |
| 16 | #define ARMISELLOWERING_H |
| 17 | |
Rafael Espindola | f1ba1ca | 2007-11-05 23:12:20 +0000 | [diff] [blame] | 18 | #include "ARMSubtarget.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 19 | #include "llvm/Target/TargetLowering.h" |
| 20 | #include "llvm/CodeGen/SelectionDAG.h" |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/CallingConvLower.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 22 | #include <vector> |
| 23 | |
| 24 | namespace llvm { |
| 25 | class ARMConstantPoolValue; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 26 | |
| 27 | namespace ARMISD { |
| 28 | // ARM Specific DAG Nodes |
| 29 | enum NodeType { |
Jim Grosbach | 6aa7197 | 2009-05-13 22:32:43 +0000 | [diff] [blame] | 30 | // Start the numbering where the builtin ops and target ops leave off. |
Dan Gohman | 0ba2bcf | 2008-09-23 18:42:32 +0000 | [diff] [blame] | 31 | FIRST_NUMBER = ISD::BUILTIN_OP_END, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 32 | |
| 33 | Wrapper, // Wrapper - A wrapper node for TargetConstantPool, |
| 34 | // TargetExternalSymbol, and TargetGlobalAddress. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 35 | WrapperJT, // WrapperJT - A wrapper node for TargetJumpTable |
Jim Grosbach | 6aa7197 | 2009-05-13 22:32:43 +0000 | [diff] [blame] | 36 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 37 | CALL, // Function call. |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 38 | CALL_PRED, // Function call that's predicable. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 39 | CALL_NOLINK, // Function call with branch not branch-and-link. |
| 40 | tCALL, // Thumb function call. |
| 41 | BRCOND, // Conditional branch. |
| 42 | BR_JT, // Jumptable branch. |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 43 | BR2_JT, // Jumptable branch (2 level - jumptable entry is a jump). |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 44 | RET_FLAG, // Return with a flag operand. |
| 45 | |
| 46 | PIC_ADD, // Add with a PC operand and a PIC label. |
| 47 | |
| 48 | CMP, // ARM compare instructions. |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 49 | CMPZ, // ARM compare that sets only Z flag. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 50 | CMPFP, // ARM VFP compare instruction, sets FPSCR. |
| 51 | CMPFPw0, // ARM VFP compare against zero instruction, sets FPSCR. |
| 52 | FMSTAT, // ARM fmstat instruction. |
| 53 | CMOV, // ARM conditional move instructions. |
| 54 | CNEG, // ARM conditional negate instructions. |
Jim Grosbach | 6aa7197 | 2009-05-13 22:32:43 +0000 | [diff] [blame] | 55 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 56 | FTOSI, // FP to sint within a FP register. |
| 57 | FTOUI, // FP to uint within a FP register. |
| 58 | SITOF, // sint to FP within a FP register. |
| 59 | UITOF, // uint to FP within a FP register. |
| 60 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 61 | SRL_FLAG, // V,Flag = srl_flag X -> srl X, 1 + save carry out. |
| 62 | SRA_FLAG, // V,Flag = sra_flag X -> sra X, 1 + save carry out. |
| 63 | RRX, // V = RRX X, Flag -> srl X, 1 + shift in carry flag. |
Jim Grosbach | 6aa7197 | 2009-05-13 22:32:43 +0000 | [diff] [blame] | 64 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 65 | VMOVRRD, // double to two gprs. |
| 66 | VMOVDRR, // Two gprs to double. |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 67 | |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 68 | EH_SJLJ_SETJMP, // SjLj exception handling setjmp. |
| 69 | EH_SJLJ_LONGJMP, // SjLj exception handling longjmp. |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 70 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 71 | THREAD_POINTER, |
| 72 | |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 73 | DYN_ALLOC, // Dynamic allocation on the stack. |
| 74 | |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 75 | MEMBARRIER, // Memory barrier |
| 76 | SYNCBARRIER, // Memory sync barrier |
| 77 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 78 | VCEQ, // Vector compare equal. |
| 79 | VCGE, // Vector compare greater than or equal. |
| 80 | VCGEU, // Vector compare unsigned greater than or equal. |
| 81 | VCGT, // Vector compare greater than. |
| 82 | VCGTU, // Vector compare unsigned greater than. |
| 83 | VTST, // Vector test bits. |
| 84 | |
| 85 | // Vector shift by immediate: |
| 86 | VSHL, // ...left |
| 87 | VSHRs, // ...right (signed) |
| 88 | VSHRu, // ...right (unsigned) |
| 89 | VSHLLs, // ...left long (signed) |
| 90 | VSHLLu, // ...left long (unsigned) |
| 91 | VSHLLi, // ...left long (with maximum shift count) |
| 92 | VSHRN, // ...right narrow |
| 93 | |
| 94 | // Vector rounding shift by immediate: |
| 95 | VRSHRs, // ...right (signed) |
| 96 | VRSHRu, // ...right (unsigned) |
| 97 | VRSHRN, // ...right narrow |
| 98 | |
| 99 | // Vector saturating shift by immediate: |
| 100 | VQSHLs, // ...left (signed) |
| 101 | VQSHLu, // ...left (unsigned) |
| 102 | VQSHLsu, // ...left (signed to unsigned) |
| 103 | VQSHRNs, // ...right narrow (signed) |
| 104 | VQSHRNu, // ...right narrow (unsigned) |
| 105 | VQSHRNsu, // ...right narrow (signed to unsigned) |
| 106 | |
| 107 | // Vector saturating rounding shift by immediate: |
| 108 | VQRSHRNs, // ...right narrow (signed) |
| 109 | VQRSHRNu, // ...right narrow (unsigned) |
| 110 | VQRSHRNsu, // ...right narrow (signed to unsigned) |
| 111 | |
| 112 | // Vector shift and insert: |
| 113 | VSLI, // ...left |
| 114 | VSRI, // ...right |
| 115 | |
| 116 | // Vector get lane (VMOV scalar to ARM core register) |
| 117 | // (These are used for 8- and 16-bit element types only.) |
| 118 | VGETLANEu, // zero-extend vector extract element |
| 119 | VGETLANEs, // sign-extend vector extract element |
| 120 | |
Bob Wilson | c1d287b | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 121 | // Vector duplicate: |
| 122 | VDUP, |
Bob Wilson | 0ce3710 | 2009-08-14 05:08:32 +0000 | [diff] [blame] | 123 | VDUPLANE, |
Bob Wilson | a599bff | 2009-08-04 00:36:16 +0000 | [diff] [blame] | 124 | |
Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 125 | // Vector shuffles: |
Bob Wilson | de95c1b8 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 126 | VEXT, // extract |
Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 127 | VREV64, // reverse elements within 64-bit doublewords |
| 128 | VREV32, // reverse elements within 32-bit words |
Anton Korobeynikov | 1c8e581 | 2009-08-21 12:41:24 +0000 | [diff] [blame] | 129 | VREV16, // reverse elements within 16-bit halfwords |
Bob Wilson | c692cb7 | 2009-08-21 20:54:19 +0000 | [diff] [blame] | 130 | VZIP, // zip (interleave) |
| 131 | VUZP, // unzip (deinterleave) |
Anton Korobeynikov | 051cfd6 | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 132 | VTRN // transpose |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 133 | }; |
| 134 | } |
| 135 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 136 | /// Define some predicates that are used for node matching. |
| 137 | namespace ARM { |
| 138 | /// getVMOVImm - If this is a build_vector of constants which can be |
| 139 | /// formed by using a VMOV instruction of the specified element size, |
| 140 | /// return the constant being splatted. The ByteSize field indicates the |
| 141 | /// number of bytes of each element [1248]. |
| 142 | SDValue getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG); |
Evan Cheng | 3938242 | 2009-10-28 01:44:26 +0000 | [diff] [blame] | 143 | |
| 144 | /// getVFPf32Imm / getVFPf64Imm - If the given fp immediate can be |
| 145 | /// materialized with a VMOV.f32 / VMOV.f64 (i.e. fconsts / fconstd) |
| 146 | /// instruction, returns its 8-bit integer representation. Otherwise, |
| 147 | /// returns -1. |
| 148 | int getVFPf32Imm(const APFloat &FPImm); |
| 149 | int getVFPf64Imm(const APFloat &FPImm); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 150 | } |
| 151 | |
Bob Wilson | 261f2a2 | 2009-05-20 16:30:25 +0000 | [diff] [blame] | 152 | //===--------------------------------------------------------------------===// |
Dale Johannesen | 80dae19 | 2007-03-20 00:30:56 +0000 | [diff] [blame] | 153 | // ARMTargetLowering - ARM Implementation of the TargetLowering interface |
Jim Grosbach | 6aa7197 | 2009-05-13 22:32:43 +0000 | [diff] [blame] | 154 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 155 | class ARMTargetLowering : public TargetLowering { |
| 156 | int VarArgsFrameIndex; // FrameIndex for start of varargs area. |
| 157 | public: |
Dan Gohman | 61e729e | 2007-08-02 21:21:54 +0000 | [diff] [blame] | 158 | explicit ARMTargetLowering(TargetMachine &TM); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 159 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 160 | virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG); |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 161 | |
| 162 | /// ReplaceNodeResults - Replace the results of node with an illegal result |
| 163 | /// type with new values built out of custom code. |
| 164 | /// |
| 165 | virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results, |
| 166 | SelectionDAG &DAG); |
| 167 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 168 | virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
Jim Grosbach | 6aa7197 | 2009-05-13 22:32:43 +0000 | [diff] [blame] | 169 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 170 | virtual const char *getTargetNodeName(unsigned Opcode) const; |
| 171 | |
Evan Cheng | ff9b373 | 2008-01-30 18:18:23 +0000 | [diff] [blame] | 172 | virtual MachineBasicBlock *EmitInstrWithCustomInserter(MachineInstr *MI, |
Evan Cheng | fb2e752 | 2009-09-18 21:02:19 +0000 | [diff] [blame] | 173 | MachineBasicBlock *MBB, |
| 174 | DenseMap<MachineBasicBlock*, MachineBasicBlock*>*) const; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 175 | |
Bill Wendling | af56634 | 2009-08-15 21:21:19 +0000 | [diff] [blame] | 176 | /// allowsUnalignedMemoryAccesses - Returns true if the target allows |
| 177 | /// unaligned memory accesses. of the specified type. |
| 178 | /// FIXME: Add getOptimalMemOpType to implement memcpy with NEON? |
| 179 | virtual bool allowsUnalignedMemoryAccesses(EVT VT) const; |
| 180 | |
Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 181 | /// isLegalAddressingMode - Return true if the addressing mode represented |
| 182 | /// by AM is legal for this target, for a load/store of the specified type. |
| 183 | virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const; |
Evan Cheng | e6c835f | 2009-08-14 20:09:37 +0000 | [diff] [blame] | 184 | bool isLegalT2ScaledAddressingMode(const AddrMode &AM, EVT VT) const; |
Jim Grosbach | 6aa7197 | 2009-05-13 22:32:43 +0000 | [diff] [blame] | 185 | |
Evan Cheng | 77e4751 | 2009-11-11 19:05:52 +0000 | [diff] [blame] | 186 | /// isLegalICmpImmediate - Return true if the specified immediate is legal |
| 187 | /// icmp immediate, that is the target has icmp instructions which can compare |
| 188 | /// a register against the immediate without having to materialize the |
| 189 | /// immediate into a register. |
Evan Cheng | 06b53c0 | 2009-11-12 07:13:11 +0000 | [diff] [blame] | 190 | virtual bool isLegalICmpImmediate(int64_t Imm) const; |
Evan Cheng | 77e4751 | 2009-11-11 19:05:52 +0000 | [diff] [blame] | 191 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 192 | /// getPreIndexedAddressParts - returns true by value, base pointer and |
| 193 | /// offset pointer and addressing mode by reference if the node's address |
| 194 | /// can be legally represented as pre-indexed load / store address. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 195 | virtual bool getPreIndexedAddressParts(SDNode *N, SDValue &Base, |
| 196 | SDValue &Offset, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 197 | ISD::MemIndexedMode &AM, |
Dan Gohman | 73e0914 | 2009-01-15 16:29:45 +0000 | [diff] [blame] | 198 | SelectionDAG &DAG) const; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 199 | |
| 200 | /// getPostIndexedAddressParts - returns true by value, base pointer and |
| 201 | /// offset pointer and addressing mode by reference if this node can be |
| 202 | /// combined with a load / store to form a post-indexed load / store. |
| 203 | virtual bool getPostIndexedAddressParts(SDNode *N, SDNode *Op, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 204 | SDValue &Base, SDValue &Offset, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 205 | ISD::MemIndexedMode &AM, |
Dan Gohman | 73e0914 | 2009-01-15 16:29:45 +0000 | [diff] [blame] | 206 | SelectionDAG &DAG) const; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 207 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 208 | virtual void computeMaskedBitsForTargetNode(const SDValue Op, |
Dan Gohman | 977a76f | 2008-02-13 22:28:48 +0000 | [diff] [blame] | 209 | const APInt &Mask, |
Jim Grosbach | 6aa7197 | 2009-05-13 22:32:43 +0000 | [diff] [blame] | 210 | APInt &KnownZero, |
Dan Gohman | fd29e0e | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 211 | APInt &KnownOne, |
Dan Gohman | ea859be | 2007-06-22 14:59:07 +0000 | [diff] [blame] | 212 | const SelectionDAG &DAG, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 213 | unsigned Depth) const; |
Bill Wendling | af56634 | 2009-08-15 21:21:19 +0000 | [diff] [blame] | 214 | |
| 215 | |
Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 216 | ConstraintType getConstraintType(const std::string &Constraint) const; |
Jim Grosbach | 6aa7197 | 2009-05-13 22:32:43 +0000 | [diff] [blame] | 217 | std::pair<unsigned, const TargetRegisterClass*> |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 218 | getRegForInlineAsmConstraint(const std::string &Constraint, |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 219 | EVT VT) const; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 220 | std::vector<unsigned> |
| 221 | getRegClassForInlineAsmConstraint(const std::string &Constraint, |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 222 | EVT VT) const; |
Rafael Espindola | f1ba1ca | 2007-11-05 23:12:20 +0000 | [diff] [blame] | 223 | |
Bob Wilson | bf6396b | 2009-04-01 17:58:54 +0000 | [diff] [blame] | 224 | /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops |
| 225 | /// vector. If it is invalid, don't add anything to Ops. If hasMemory is |
| 226 | /// true it means one of the asm constraint of the inline asm instruction |
| 227 | /// being processed is 'm'. |
| 228 | virtual void LowerAsmOperandForConstraint(SDValue Op, |
| 229 | char ConstraintLetter, |
| 230 | bool hasMemory, |
| 231 | std::vector<SDValue> &Ops, |
| 232 | SelectionDAG &DAG) const; |
Jim Grosbach | 6aa7197 | 2009-05-13 22:32:43 +0000 | [diff] [blame] | 233 | |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 234 | virtual const ARMSubtarget* getSubtarget() { |
| 235 | return Subtarget; |
Rafael Espindola | f1ba1ca | 2007-11-05 23:12:20 +0000 | [diff] [blame] | 236 | } |
| 237 | |
Bill Wendling | b4202b8 | 2009-07-01 18:50:55 +0000 | [diff] [blame] | 238 | /// getFunctionAlignment - Return the Log2 alignment of this function. |
Bill Wendling | 20c568f | 2009-06-30 22:38:32 +0000 | [diff] [blame] | 239 | virtual unsigned getFunctionAlignment(const Function *F) const; |
| 240 | |
Anton Korobeynikov | d0ac234 | 2009-08-21 12:40:07 +0000 | [diff] [blame] | 241 | bool isShuffleMaskLegal(const SmallVectorImpl<int> &M, EVT VT) const; |
Anton Korobeynikov | 48e1935 | 2009-09-23 19:04:09 +0000 | [diff] [blame] | 242 | bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const; |
Evan Cheng | 3938242 | 2009-10-28 01:44:26 +0000 | [diff] [blame] | 243 | |
| 244 | /// isFPImmLegal - Returns true if the target can instruction select the |
| 245 | /// specified FP immediate natively. If false, the legalizer will |
| 246 | /// materialize the FP immediate as a load from a constant pool. |
| 247 | virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const; |
| 248 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 249 | private: |
| 250 | /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can |
| 251 | /// make the right decision when generating code for different targets. |
| 252 | const ARMSubtarget *Subtarget; |
| 253 | |
Bob Wilson | d2559bf | 2009-07-13 18:11:36 +0000 | [diff] [blame] | 254 | /// ARMPCLabelIndex - Keep track of the number of ARM PC labels created. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 255 | /// |
| 256 | unsigned ARMPCLabelIndex; |
| 257 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 258 | void addTypeForNEON(EVT VT, EVT PromotedLdStVT, EVT PromotedBitwiseVT); |
| 259 | void addDRTypeForNEON(EVT VT); |
| 260 | void addQRTypeForNEON(EVT VT); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 261 | |
| 262 | typedef SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPassVector; |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 263 | void PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 264 | SDValue Chain, SDValue &Arg, |
| 265 | RegsToPassVector &RegsToPass, |
| 266 | CCValAssign &VA, CCValAssign &NextVA, |
| 267 | SDValue &StackPtr, |
| 268 | SmallVector<SDValue, 8> &MemOpChains, |
| 269 | ISD::ArgFlagsTy Flags); |
| 270 | SDValue GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA, |
| 271 | SDValue &Root, SelectionDAG &DAG, DebugLoc dl); |
| 272 | |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 273 | CCAssignFn *CCAssignFnForNode(CallingConv::ID CC, bool Return, bool isVarArg) const; |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 274 | SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg, |
| 275 | DebugLoc dl, SelectionDAG &DAG, |
| 276 | const CCValAssign &VA, |
| 277 | ISD::ArgFlagsTy Flags); |
Bob Wilson | a599bff | 2009-08-04 00:36:16 +0000 | [diff] [blame] | 278 | SDValue LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG); |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 279 | SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG); |
Bob Wilson | ddb16df | 2009-10-30 05:45:42 +0000 | [diff] [blame] | 280 | SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 281 | SDValue LowerGlobalAddressDarwin(SDValue Op, SelectionDAG &DAG); |
| 282 | SDValue LowerGlobalAddressELF(SDValue Op, SelectionDAG &DAG); |
| 283 | SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG); |
| 284 | SDValue LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA, |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 285 | SelectionDAG &DAG); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 286 | SDValue LowerToTLSExecModels(GlobalAddressSDNode *GA, |
Evan Cheng | 4102eb5 | 2007-10-22 22:11:27 +0000 | [diff] [blame] | 287 | SelectionDAG &DAG); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 288 | SDValue LowerGLOBAL_OFFSET_TABLE(SDValue Op, SelectionDAG &DAG); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 289 | SDValue LowerBR_JT(SDValue Op, SelectionDAG &DAG); |
Evan Cheng | 06b53c0 | 2009-11-12 07:13:11 +0000 | [diff] [blame] | 290 | SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG); |
| 291 | SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG); |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 292 | SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG); |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 293 | SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG); |
Evan Cheng | 06b53c0 | 2009-11-12 07:13:11 +0000 | [diff] [blame] | 294 | SDValue LowerShiftRightParts(SDValue Op, SelectionDAG &DAG); |
| 295 | SDValue LowerShiftLeftParts(SDValue Op, SelectionDAG &DAG); |
Rafael Espindola | 7b73a5d | 2007-10-19 14:35:17 +0000 | [diff] [blame] | 296 | |
Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 297 | SDValue EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 298 | SDValue Chain, |
| 299 | SDValue Dst, SDValue Src, |
| 300 | SDValue Size, unsigned Align, |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 301 | bool AlwaysInline, |
Dan Gohman | 1f13c68 | 2008-04-28 17:15:20 +0000 | [diff] [blame] | 302 | const Value *DstSV, uint64_t DstSVOff, |
| 303 | const Value *SrcSV, uint64_t SrcSVOff); |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 304 | SDValue LowerCallResult(SDValue Chain, SDValue InFlag, |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 305 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 306 | const SmallVectorImpl<ISD::InputArg> &Ins, |
| 307 | DebugLoc dl, SelectionDAG &DAG, |
| 308 | SmallVectorImpl<SDValue> &InVals); |
| 309 | |
| 310 | virtual SDValue |
| 311 | LowerFormalArguments(SDValue Chain, |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 312 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 313 | const SmallVectorImpl<ISD::InputArg> &Ins, |
| 314 | DebugLoc dl, SelectionDAG &DAG, |
| 315 | SmallVectorImpl<SDValue> &InVals); |
| 316 | |
| 317 | virtual SDValue |
| 318 | LowerCall(SDValue Chain, SDValue Callee, |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 319 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 320 | bool isTailCall, |
| 321 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
| 322 | const SmallVectorImpl<ISD::InputArg> &Ins, |
| 323 | DebugLoc dl, SelectionDAG &DAG, |
| 324 | SmallVectorImpl<SDValue> &InVals); |
| 325 | |
| 326 | virtual SDValue |
| 327 | LowerReturn(SDValue Chain, |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 328 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 329 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
| 330 | DebugLoc dl, SelectionDAG &DAG); |
Evan Cheng | 06b53c0 | 2009-11-12 07:13:11 +0000 | [diff] [blame] | 331 | |
| 332 | SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC, |
| 333 | SDValue &ARMCC, SelectionDAG &DAG, DebugLoc dl); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 334 | }; |
| 335 | } |
| 336 | |
| 337 | #endif // ARMISELLOWERING_H |