Evan Cheng | 9085f98 | 2010-05-19 07:28:01 +0000 | [diff] [blame] | 1 | ; RUN: llc < %s -mtriple=thumbv7-apple-darwin -mcpu=cortex-a8 -disable-fp-elim | FileCheck %s |
| 2 | ; RUN: llc < %s -mtriple=thumbv7-apple-darwin -mcpu=cortex-a8 -relocation-model=pic -disable-fp-elim | FileCheck %s --check-prefix=PIC |
Evan Cheng | 9eda689 | 2009-10-31 03:39:36 +0000 | [diff] [blame] | 3 | ; rdar://7353541 |
Evan Cheng | d457e6e | 2009-11-07 04:04:34 +0000 | [diff] [blame] | 4 | ; rdar://7354376 |
Evan Cheng | 9eda689 | 2009-10-31 03:39:36 +0000 | [diff] [blame] | 5 | |
Evan Cheng | 9eda689 | 2009-10-31 03:39:36 +0000 | [diff] [blame] | 6 | @GV = external global i32 ; <i32*> [#uses=2] |
| 7 | |
Rafael Espindola | 1e81966 | 2010-06-17 15:18:27 +0000 | [diff] [blame] | 8 | define void @t1(i32* nocapture %vals, i32 %c) nounwind { |
Evan Cheng | 9eda689 | 2009-10-31 03:39:36 +0000 | [diff] [blame] | 9 | entry: |
Evan Cheng | 9085f98 | 2010-05-19 07:28:01 +0000 | [diff] [blame] | 10 | ; CHECK: t1: |
Evan Cheng | de17fb6 | 2009-10-31 23:46:45 +0000 | [diff] [blame] | 11 | ; CHECK: cbz |
Evan Cheng | 9eda689 | 2009-10-31 03:39:36 +0000 | [diff] [blame] | 12 | %0 = icmp eq i32 %c, 0 ; <i1> [#uses=1] |
| 13 | br i1 %0, label %return, label %bb.nph |
| 14 | |
| 15 | bb.nph: ; preds = %entry |
| 16 | ; CHECK: BB#1 |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame^] | 17 | ; CHECK: movw r2, :lower16:L_GV$non_lazy_ptr |
| 18 | ; CHECK: movt r2, :upper16:L_GV$non_lazy_ptr |
Evan Cheng | c26abd9 | 2009-11-20 23:31:34 +0000 | [diff] [blame] | 19 | ; CHECK: ldr r2, [r2] |
Evan Cheng | fac4f1f | 2010-03-10 03:07:41 +0000 | [diff] [blame] | 20 | ; CHECK: ldr r3, [r2] |
Dan Gohman | 9f23dee | 2010-04-17 16:29:15 +0000 | [diff] [blame] | 21 | ; CHECK: LBB0_2 |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame^] | 22 | ; CHECK-NOT: LCPI0_0: |
Evan Cheng | 9b82425 | 2009-11-20 02:10:27 +0000 | [diff] [blame] | 23 | |
| 24 | ; PIC: BB#1 |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame^] | 25 | ; PIC: movw r2, :lower16:(L_GV$non_lazy_ptr-(LPC0_0+4)) |
| 26 | ; PIC: movt r2, :upper16:(L_GV$non_lazy_ptr-(LPC0_0+4)) |
Evan Cheng | 9b82425 | 2009-11-20 02:10:27 +0000 | [diff] [blame] | 27 | ; PIC: add r2, pc |
Evan Cheng | c26abd9 | 2009-11-20 23:31:34 +0000 | [diff] [blame] | 28 | ; PIC: ldr r2, [r2] |
Evan Cheng | fac4f1f | 2010-03-10 03:07:41 +0000 | [diff] [blame] | 29 | ; PIC: ldr r3, [r2] |
Dan Gohman | 9f23dee | 2010-04-17 16:29:15 +0000 | [diff] [blame] | 30 | ; PIC: LBB0_2 |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame^] | 31 | ; PIC-NOT: LCPI0_0: |
Evan Cheng | 9b82425 | 2009-11-20 02:10:27 +0000 | [diff] [blame] | 32 | ; PIC: .section |
Evan Cheng | 9eda689 | 2009-10-31 03:39:36 +0000 | [diff] [blame] | 33 | %.pre = load i32* @GV, align 4 ; <i32> [#uses=1] |
| 34 | br label %bb |
| 35 | |
| 36 | bb: ; preds = %bb, %bb.nph |
| 37 | %1 = phi i32 [ %.pre, %bb.nph ], [ %3, %bb ] ; <i32> [#uses=1] |
| 38 | %i.03 = phi i32 [ 0, %bb.nph ], [ %4, %bb ] ; <i32> [#uses=2] |
| 39 | %scevgep = getelementptr i32* %vals, i32 %i.03 ; <i32*> [#uses=1] |
| 40 | %2 = load i32* %scevgep, align 4 ; <i32> [#uses=1] |
| 41 | %3 = add nsw i32 %1, %2 ; <i32> [#uses=2] |
| 42 | store i32 %3, i32* @GV, align 4 |
| 43 | %4 = add i32 %i.03, 1 ; <i32> [#uses=2] |
| 44 | %exitcond = icmp eq i32 %4, %c ; <i1> [#uses=1] |
| 45 | br i1 %exitcond, label %return, label %bb |
| 46 | |
| 47 | return: ; preds = %bb, %entry |
| 48 | ret void |
| 49 | } |
Evan Cheng | 9085f98 | 2010-05-19 07:28:01 +0000 | [diff] [blame] | 50 | |
| 51 | ; rdar://8001136 |
Rafael Espindola | 1e81966 | 2010-06-17 15:18:27 +0000 | [diff] [blame] | 52 | define void @t2(i8* %ptr1, i8* %ptr2) nounwind { |
Evan Cheng | 9085f98 | 2010-05-19 07:28:01 +0000 | [diff] [blame] | 53 | entry: |
| 54 | ; CHECK: t2: |
Dale Johannesen | 575cd14 | 2010-10-19 20:00:17 +0000 | [diff] [blame] | 55 | ; CHECK: mov.w r3, #1065353216 |
| 56 | ; CHECK: vdup.32 q{{.*}}, r3 |
Evan Cheng | 9085f98 | 2010-05-19 07:28:01 +0000 | [diff] [blame] | 57 | br i1 undef, label %bb1, label %bb2 |
| 58 | |
| 59 | bb1: |
| 60 | ; CHECK-NEXT: %bb1 |
| 61 | %indvar = phi i32 [ %indvar.next, %bb1 ], [ 0, %entry ] |
| 62 | %tmp1 = shl i32 %indvar, 2 |
| 63 | %gep1 = getelementptr i8* %ptr1, i32 %tmp1 |
Bob Wilson | 7a9ef44 | 2010-08-27 17:13:24 +0000 | [diff] [blame] | 64 | %tmp2 = call <4 x float> @llvm.arm.neon.vld1.v4f32(i8* %gep1, i32 1) |
Evan Cheng | 9085f98 | 2010-05-19 07:28:01 +0000 | [diff] [blame] | 65 | %tmp3 = call <4 x float> @llvm.arm.neon.vmaxs.v4f32(<4 x float> <float 1.000000e+00, float 1.000000e+00, float 1.000000e+00, float 1.000000e+00>, <4 x float> %tmp2) |
| 66 | %gep2 = getelementptr i8* %ptr2, i32 %tmp1 |
Bob Wilson | 7a9ef44 | 2010-08-27 17:13:24 +0000 | [diff] [blame] | 67 | call void @llvm.arm.neon.vst1.v4f32(i8* %gep2, <4 x float> %tmp3, i32 1) |
Evan Cheng | 9085f98 | 2010-05-19 07:28:01 +0000 | [diff] [blame] | 68 | %indvar.next = add i32 %indvar, 1 |
| 69 | %cond = icmp eq i32 %indvar.next, 10 |
| 70 | br i1 %cond, label %bb2, label %bb1 |
| 71 | |
| 72 | bb2: |
| 73 | ret void |
| 74 | } |
| 75 | |
Dale Johannesen | 575cd14 | 2010-10-19 20:00:17 +0000 | [diff] [blame] | 76 | ; CHECK-NOT: LCPI1_0: |
Evan Cheng | 9085f98 | 2010-05-19 07:28:01 +0000 | [diff] [blame] | 77 | |
Bob Wilson | 7a9ef44 | 2010-08-27 17:13:24 +0000 | [diff] [blame] | 78 | declare <4 x float> @llvm.arm.neon.vld1.v4f32(i8*, i32) nounwind readonly |
Evan Cheng | 9085f98 | 2010-05-19 07:28:01 +0000 | [diff] [blame] | 79 | |
Bob Wilson | 7a9ef44 | 2010-08-27 17:13:24 +0000 | [diff] [blame] | 80 | declare void @llvm.arm.neon.vst1.v4f32(i8*, <4 x float>, i32) nounwind |
Evan Cheng | 9085f98 | 2010-05-19 07:28:01 +0000 | [diff] [blame] | 81 | |
| 82 | declare <4 x float> @llvm.arm.neon.vmaxs.v4f32(<4 x float>, <4 x float>) nounwind readnone |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 83 | |
| 84 | ; rdar://8241368 |
| 85 | ; isel should not fold immediate into eor's which would have prevented LICM. |
| 86 | define zeroext i16 @t3(i8 zeroext %data, i16 zeroext %crc) nounwind readnone { |
| 87 | ; CHECK: t3: |
| 88 | bb.nph: |
| 89 | ; CHECK: bb.nph |
| 90 | ; CHECK: movw {{(r[0-9])|(lr)}}, #32768 |
| 91 | ; CHECK: movs {{(r[0-9])|(lr)}}, #8 |
| 92 | ; CHECK: movw [[REGISTER:(r[0-9])|(lr)]], #16386 |
| 93 | ; CHECK: movw {{(r[0-9])|(lr)}}, #65534 |
| 94 | ; CHECK: movt {{(r[0-9])|(lr)}}, #65535 |
| 95 | br label %bb |
| 96 | |
| 97 | bb: ; preds = %bb, %bb.nph |
| 98 | ; CHECK: bb |
| 99 | ; CHECK: eor.w {{(r[0-9])|(lr)}}, {{(r[0-9])|(lr)}}, [[REGISTER]] |
| 100 | ; CHECK: eor.w |
| 101 | ; CHECK-NOT: eor |
| 102 | ; CHECK: and |
| 103 | %data_addr.013 = phi i8 [ %data, %bb.nph ], [ %8, %bb ] ; <i8> [#uses=2] |
| 104 | %crc_addr.112 = phi i16 [ %crc, %bb.nph ], [ %crc_addr.2, %bb ] ; <i16> [#uses=3] |
| 105 | %i.011 = phi i8 [ 0, %bb.nph ], [ %7, %bb ] ; <i8> [#uses=1] |
| 106 | %0 = trunc i16 %crc_addr.112 to i8 ; <i8> [#uses=1] |
| 107 | %1 = xor i8 %data_addr.013, %0 ; <i8> [#uses=1] |
| 108 | %2 = and i8 %1, 1 ; <i8> [#uses=1] |
| 109 | %3 = icmp eq i8 %2, 0 ; <i1> [#uses=2] |
| 110 | %4 = xor i16 %crc_addr.112, 16386 ; <i16> [#uses=1] |
| 111 | %crc_addr.0 = select i1 %3, i16 %crc_addr.112, i16 %4 ; <i16> [#uses=1] |
| 112 | %5 = lshr i16 %crc_addr.0, 1 ; <i16> [#uses=2] |
| 113 | %6 = or i16 %5, -32768 ; <i16> [#uses=1] |
| 114 | %crc_addr.2 = select i1 %3, i16 %5, i16 %6 ; <i16> [#uses=2] |
| 115 | %7 = add i8 %i.011, 1 ; <i8> [#uses=2] |
| 116 | %8 = lshr i8 %data_addr.013, 1 ; <i8> [#uses=1] |
| 117 | %exitcond = icmp eq i8 %7, 8 ; <i1> [#uses=1] |
| 118 | br i1 %exitcond, label %bb8, label %bb |
| 119 | |
| 120 | bb8: ; preds = %bb |
| 121 | ret i16 %crc_addr.2 |
| 122 | } |